canyonlands.dts 14.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10
/*
 * Device Tree Source for AMCC Canyonlands (460EX)
 *
 * Copyright 2008 DENX Software Engineering, Stefan Roese <sr@denx.de>
 *
 * This file is licensed under the terms of the GNU General Public
 * License version 2.  This program is licensed "as is" without
 * any warranty of any kind, whether express or implied.
 */

11 12
/dts-v1/;

13 14 15 16 17
/ {
	#address-cells = <2>;
	#size-cells = <1>;
	model = "amcc,canyonlands";
	compatible = "amcc,canyonlands";
18
	dcr-parent = <&{/cpus/cpu@0}>;
19 20 21 22 23 24 25 26 27 28 29 30 31 32 33

	aliases {
		ethernet0 = &EMAC0;
		ethernet1 = &EMAC1;
		serial0 = &UART0;
		serial1 = &UART1;
	};

	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu@0 {
			device_type = "cpu";
			model = "PowerPC,460EX";
34
			reg = <0x00000000>;
35 36
			clock-frequency = <0>; /* Filled in by U-Boot */
			timebase-frequency = <0>; /* Filled in by U-Boot */
37 38 39 40
			i-cache-line-size = <32>;
			d-cache-line-size = <32>;
			i-cache-size = <32768>;
			d-cache-size = <32768>;
41 42
			dcr-controller;
			dcr-access-method = "native";
43
			next-level-cache = <&L2C0>;
44 45 46 47 48
		};
	};

	memory {
		device_type = "memory";
49
		reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by U-Boot */
50 51 52 53 54 55
	};

	UIC0: interrupt-controller0 {
		compatible = "ibm,uic-460ex","ibm,uic";
		interrupt-controller;
		cell-index = <0>;
56
		dcr-reg = <0x0c0 0x009>;
57 58 59 60 61 62 63 64 65
		#address-cells = <0>;
		#size-cells = <0>;
		#interrupt-cells = <2>;
	};

	UIC1: interrupt-controller1 {
		compatible = "ibm,uic-460ex","ibm,uic";
		interrupt-controller;
		cell-index = <1>;
66
		dcr-reg = <0x0d0 0x009>;
67 68 69
		#address-cells = <0>;
		#size-cells = <0>;
		#interrupt-cells = <2>;
70
		interrupts = <0x1e 0x4 0x1f 0x4>; /* cascade */
71 72 73 74 75 76 77
		interrupt-parent = <&UIC0>;
	};

	UIC2: interrupt-controller2 {
		compatible = "ibm,uic-460ex","ibm,uic";
		interrupt-controller;
		cell-index = <2>;
78
		dcr-reg = <0x0e0 0x009>;
79 80 81
		#address-cells = <0>;
		#size-cells = <0>;
		#interrupt-cells = <2>;
82
		interrupts = <0xa 0x4 0xb 0x4>; /* cascade */
83 84 85 86 87 88 89
		interrupt-parent = <&UIC0>;
	};

	UIC3: interrupt-controller3 {
		compatible = "ibm,uic-460ex","ibm,uic";
		interrupt-controller;
		cell-index = <3>;
90
		dcr-reg = <0x0f0 0x009>;
91 92 93
		#address-cells = <0>;
		#size-cells = <0>;
		#interrupt-cells = <2>;
94
		interrupts = <0x10 0x4 0x11 0x4>; /* cascade */
95 96 97 98 99
		interrupt-parent = <&UIC0>;
	};

	SDR0: sdr {
		compatible = "ibm,sdr-460ex";
100
		dcr-reg = <0x00e 0x002>;
101 102 103 104
	};

	CPR0: cpr {
		compatible = "ibm,cpr-460ex";
105
		dcr-reg = <0x00c 0x002>;
106 107
	};

108 109 110 111 112 113 114 115 116 117
	L2C0: l2c {
		compatible = "ibm,l2-cache-460ex", "ibm,l2-cache";
		dcr-reg = <0x020 0x008		/* Internal SRAM DCR's */
			   0x030 0x008>;	/* L2 cache DCR's */
		cache-line-size = <32>;		/* 32 bytes */
		cache-size = <262144>;		/* L2, 256K */
		interrupt-parent = <&UIC1>;
		interrupts = <11 1>;
	};

118 119 120 121 122 123 124 125 126
	plb {
		compatible = "ibm,plb-460ex", "ibm,plb4";
		#address-cells = <2>;
		#size-cells = <1>;
		ranges;
		clock-frequency = <0>; /* Filled in by U-Boot */

		SDRAM0: sdram {
			compatible = "ibm,sdram-460ex", "ibm,sdram-405gp";
127
			dcr-reg = <0x010 0x002>;
128 129
		};

J
James Hsiao 已提交
130 131 132 133 134 135 136
		CRYPTO: crypto@180000 {
			compatible = "amcc,ppc460ex-crypto", "amcc,ppc4xx-crypto";
			reg = <4 0x00180000 0x80400>;
			interrupt-parent = <&UIC0>;
			interrupts = <0x1d 0x4>;
		};

137 138
		MAL0: mcmal {
			compatible = "ibm,mcmal-460ex", "ibm,mcmal2";
139
			dcr-reg = <0x180 0x062>;
140
			num-tx-chans = <2>;
141
			num-rx-chans = <16>;
142 143 144
			#address-cells = <0>;
			#size-cells = <0>;
			interrupt-parent = <&UIC2>;
145 146 147 148 149
			interrupts = <	/*TXEOB*/ 0x6 0x4
					/*RXEOB*/ 0x7 0x4
					/*SERR*/  0x3 0x4
					/*TXDE*/  0x4 0x4
					/*RXDE*/  0x5 0x4>;
150 151
		};

152 153 154 155 156 157 158 159 160 161 162 163 164 165
                USB0: ehci@bffd0400 {
                        compatible = "ibm,usb-ehci-460ex", "usb-ehci";
                        interrupt-parent = <&UIC2>;
                        interrupts = <0x1d 4>;
                        reg = <4 0xbffd0400 0x90 4 0xbffd0490 0x70>;
                };

                USB1: usb@bffd0000 {
                        compatible = "ohci-le";
                        reg = <4 0xbffd0000 0x60>;
                        interrupt-parent = <&UIC2>;
                        interrupts = <0x1e 4>;
                };

166 167 168 169
		POB0: opb {
			compatible = "ibm,opb-460ex", "ibm,opb";
			#address-cells = <1>;
			#size-cells = <1>;
170
			ranges = <0xb0000000 0x00000004 0xb0000000 0x50000000>;
171 172 173 174
			clock-frequency = <0>; /* Filled in by U-Boot */

			EBC0: ebc {
				compatible = "ibm,ebc-460ex", "ibm,ebc";
175
				dcr-reg = <0x012 0x002>;
176 177 178
				#address-cells = <2>;
				#size-cells = <1>;
				clock-frequency = <0>; /* Filled in by U-Boot */
179
				/* ranges property is supplied by U-Boot */
180
				interrupts = <0x6 0x4>;
181
				interrupt-parent = <&UIC1>;
182 183 184 185

				nor_flash@0,0 {
					compatible = "amd,s29gl512n", "cfi-flash";
					bank-width = <2>;
186
					reg = <0x00000000 0x00000000 0x04000000>;
187 188 189 190
					#address-cells = <1>;
					#size-cells = <1>;
					partition@0 {
						label = "kernel";
191
						reg = <0x00000000 0x001e0000>;
192 193 194
					};
					partition@1e0000 {
						label = "dtb";
195
						reg = <0x001e0000 0x00020000>;
196 197 198
					};
					partition@200000 {
						label = "ramdisk";
199
						reg = <0x00200000 0x01400000>;
200 201 202
					};
					partition@1600000 {
						label = "jffs2";
203
						reg = <0x01600000 0x00400000>;
204 205 206
					};
					partition@1a00000 {
						label = "user";
207
						reg = <0x01a00000 0x02560000>;
208 209 210
					};
					partition@3f60000 {
						label = "env";
211
						reg = <0x03f60000 0x00040000>;
212 213 214
					};
					partition@3fa0000 {
						label = "u-boot";
215
						reg = <0x03fa0000 0x00060000>;
216 217
					};
				};
218 219 220 221 222
			};

			UART0: serial@ef600300 {
				device_type = "serial";
				compatible = "ns16550";
223 224
				reg = <0xef600300 0x00000008>;
				virtual-reg = <0xef600300>;
225 226 227
				clock-frequency = <0>; /* Filled in by U-Boot */
				current-speed = <0>; /* Filled in by U-Boot */
				interrupt-parent = <&UIC1>;
228
				interrupts = <0x1 0x4>;
229 230 231 232 233
			};

			UART1: serial@ef600400 {
				device_type = "serial";
				compatible = "ns16550";
234 235
				reg = <0xef600400 0x00000008>;
				virtual-reg = <0xef600400>;
236 237 238
				clock-frequency = <0>; /* Filled in by U-Boot */
				current-speed = <0>; /* Filled in by U-Boot */
				interrupt-parent = <&UIC0>;
239
				interrupts = <0x1 0x4>;
240 241 242 243 244
			};

			UART2: serial@ef600500 {
				device_type = "serial";
				compatible = "ns16550";
245 246
				reg = <0xef600500 0x00000008>;
				virtual-reg = <0xef600500>;
247 248 249
				clock-frequency = <0>; /* Filled in by U-Boot */
				current-speed = <0>; /* Filled in by U-Boot */
				interrupt-parent = <&UIC1>;
250
				interrupts = <0x1d 0x4>;
251 252 253 254 255
			};

			UART3: serial@ef600600 {
				device_type = "serial";
				compatible = "ns16550";
256 257
				reg = <0xef600600 0x00000008>;
				virtual-reg = <0xef600600>;
258 259 260
				clock-frequency = <0>; /* Filled in by U-Boot */
				current-speed = <0>; /* Filled in by U-Boot */
				interrupt-parent = <&UIC1>;
261
				interrupts = <0x1e 0x4>;
262 263 264 265
			};

			IIC0: i2c@ef600700 {
				compatible = "ibm,iic-460ex", "ibm,iic";
266
				reg = <0xef600700 0x00000014>;
267
				interrupt-parent = <&UIC0>;
268
				interrupts = <0x2 0x4>;
269 270 271 272 273 274 275 276 277 278 279 280 281 282
				#address-cells = <1>;
				#size-cells = <0>;
                                rtc@68 {
                                        compatible = "stm,m41t80";
                                        reg = <0x68>;
					interrupt-parent = <&UIC2>;
					interrupts = <0x19 0x8>;
                                };
                                sttm@48 {
                                        compatible = "ad,ad7414";
                                        reg = <0x48>;
					interrupt-parent = <&UIC1>;
					interrupts = <0x14 0x8>;
                                };
283 284 285 286
			};

			IIC1: i2c@ef600800 {
				compatible = "ibm,iic-460ex", "ibm,iic";
287
				reg = <0xef600800 0x00000014>;
288
				interrupt-parent = <&UIC0>;
289
				interrupts = <0x3 0x4>;
290 291 292 293
			};

			ZMII0: emac-zmii@ef600d00 {
				compatible = "ibm,zmii-460ex", "ibm,zmii";
294
				reg = <0xef600d00 0x0000000c>;
295 296 297 298
			};

			RGMII0: emac-rgmii@ef601500 {
				compatible = "ibm,rgmii-460ex", "ibm,rgmii";
299
				reg = <0xef601500 0x00000008>;
300 301 302
				has-mdio;
			};

303 304
			TAH0: emac-tah@ef601350 {
				compatible = "ibm,tah-460ex", "ibm,tah";
305
				reg = <0xef601350 0x00000030>;
306 307 308 309
			};

			TAH1: emac-tah@ef601450 {
				compatible = "ibm,tah-460ex", "ibm,tah";
310
				reg = <0xef601450 0x00000030>;
311 312
			};

313 314
			EMAC0: ethernet@ef600e00 {
				device_type = "network";
315
				compatible = "ibm,emac-460ex", "ibm,emac4sync";
316
				interrupt-parent = <&EMAC0>;
317
				interrupts = <0x0 0x1>;
318 319 320
				#interrupt-cells = <1>;
				#address-cells = <0>;
				#size-cells = <0>;
321 322
				interrupt-map = </*Status*/ 0x0 &UIC2 0x10 0x4
						 /*Wake*/   0x1 &UIC2 0x14 0x4>;
323
				reg = <0xef600e00 0x000000c4>;
324 325 326 327 328
				local-mac-address = [000000000000]; /* Filled in by U-Boot */
				mal-device = <&MAL0>;
				mal-tx-channel = <0>;
				mal-rx-channel = <0>;
				cell-index = <0>;
329 330 331
				max-frame-size = <9000>;
				rx-fifo-size = <4096>;
				tx-fifo-size = <2048>;
332
				phy-mode = "rgmii";
333
				phy-map = <0x00000000>;
334 335
				rgmii-device = <&RGMII0>;
				rgmii-channel = <0>;
336 337
				tah-device = <&TAH0>;
				tah-channel = <0>;
338 339 340 341 342 343
				has-inverted-stacr-oc;
				has-new-stacr-staopc;
			};

			EMAC1: ethernet@ef600f00 {
				device_type = "network";
344
				compatible = "ibm,emac-460ex", "ibm,emac4sync";
345
				interrupt-parent = <&EMAC1>;
346
				interrupts = <0x0 0x1>;
347 348 349
				#interrupt-cells = <1>;
				#address-cells = <0>;
				#size-cells = <0>;
350 351
				interrupt-map = </*Status*/ 0x0 &UIC2 0x11 0x4
						 /*Wake*/   0x1 &UIC2 0x15 0x4>;
352
				reg = <0xef600f00 0x000000c4>;
353 354 355 356 357
				local-mac-address = [000000000000]; /* Filled in by U-Boot */
				mal-device = <&MAL0>;
				mal-tx-channel = <1>;
				mal-rx-channel = <8>;
				cell-index = <1>;
358 359 360
				max-frame-size = <9000>;
				rx-fifo-size = <4096>;
				tx-fifo-size = <2048>;
361
				phy-mode = "rgmii";
362
				phy-map = <0x00000000>;
363 364
				rgmii-device = <&RGMII0>;
				rgmii-channel = <1>;
365 366
				tah-device = <&TAH1>;
				tah-channel = <1>;
367 368
				has-inverted-stacr-oc;
				has-new-stacr-staopc;
369
				mdio-device = <&EMAC0>;
370 371 372 373 374 375 376 377 378 379 380 381
			};
		};

		PCIX0: pci@c0ec00000 {
			device_type = "pci";
			#interrupt-cells = <1>;
			#size-cells = <2>;
			#address-cells = <3>;
			compatible = "ibm,plb-pcix-460ex", "ibm,plb-pcix";
			primary;
			large-inbound-windows;
			enable-msi-hole;
382 383 384 385 386
			reg = <0x0000000c 0x0ec00000   0x00000008	/* Config space access */
			       0x00000000 0x00000000 0x00000000		/* no IACK cycles */
			       0x0000000c 0x0ed00000   0x00000004   /* Special cycles */
			       0x0000000c 0x0ec80000 0x00000100	/* Internal registers */
			       0x0000000c 0x0ec80100  0x000000fc>;	/* Internal messaging registers */
387 388 389 390

			/* Outbound ranges, one memory and one IO,
			 * later cannot be changed
			 */
391
			ranges = <0x02000000 0x00000000 0x80000000 0x0000000d 0x80000000 0x00000000 0x80000000
392
				  0x02000000 0x00000000 0x00000000 0x0000000c 0x0ee00000 0x00000000 0x00100000
393
				  0x01000000 0x00000000 0x00000000 0x0000000c 0x08000000 0x00000000 0x00010000>;
394 395

			/* Inbound 2GB range starting at 0 */
396
			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
397 398

			/* This drives busses 0 to 0x3f */
399
			bus-range = <0x0 0x3f>;
400 401

			/* All PCI interrupts are routed to ext IRQ 2 -> UIC1-0 */
402 403
			interrupt-map-mask = <0x0 0x0 0x0 0x0>;
			interrupt-map = < 0x0 0x0 0x0 0x0 &UIC1 0x0 0x8 >;
404 405 406 407 408 409 410 411 412
		};

		PCIE0: pciex@d00000000 {
			device_type = "pci";
			#interrupt-cells = <1>;
			#size-cells = <2>;
			#address-cells = <3>;
			compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex";
			primary;
413 414 415 416 417
			port = <0x0>; /* port number */
			reg = <0x0000000d 0x00000000 0x20000000	/* Config space access */
			       0x0000000c 0x08010000 0x00001000>;	/* Registers */
			dcr-reg = <0x100 0x020>;
			sdr-base = <0x300>;
418 419 420 421

			/* Outbound ranges, one memory and one IO,
			 * later cannot be changed
			 */
422
			ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x00000000 0x00000000 0x80000000
423
				  0x02000000 0x00000000 0x00000000 0x0000000f 0x00000000 0x00000000 0x00100000
424
				  0x01000000 0x00000000 0x00000000 0x0000000f 0x80000000 0x00000000 0x00010000>;
425 426

			/* Inbound 2GB range starting at 0 */
427
			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
428 429

			/* This drives busses 40 to 0x7f */
430
			bus-range = <0x40 0x7f>;
431 432 433 434 435 436 437 438 439

			/* Legacy interrupts (note the weird polarity, the bridge seems
			 * to invert PCIe legacy interrupts).
			 * We are de-swizzling here because the numbers are actually for
			 * port of the root complex virtual P2P bridge. But I want
			 * to avoid putting a node for it in the tree, so the numbers
			 * below are basically de-swizzled numbers.
			 * The real slot is on idsel 0, so the swizzling is 1:1
			 */
440
			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
441
			interrupt-map = <
442 443 444 445
				0x0 0x0 0x0 0x1 &UIC3 0xc 0x4 /* swizzled int A */
				0x0 0x0 0x0 0x2 &UIC3 0xd 0x4 /* swizzled int B */
				0x0 0x0 0x0 0x3 &UIC3 0xe 0x4 /* swizzled int C */
				0x0 0x0 0x0 0x4 &UIC3 0xf 0x4 /* swizzled int D */>;
446 447 448 449 450 451 452 453 454
		};

		PCIE1: pciex@d20000000 {
			device_type = "pci";
			#interrupt-cells = <1>;
			#size-cells = <2>;
			#address-cells = <3>;
			compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex";
			primary;
455 456 457 458 459
			port = <0x1>; /* port number */
			reg = <0x0000000d 0x20000000 0x20000000	/* Config space access */
			       0x0000000c 0x08011000 0x00001000>;	/* Registers */
			dcr-reg = <0x120 0x020>;
			sdr-base = <0x340>;
460 461 462 463

			/* Outbound ranges, one memory and one IO,
			 * later cannot be changed
			 */
464
			ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x80000000 0x00000000 0x80000000
465
				  0x02000000 0x00000000 0x00000000 0x0000000f 0x00100000 0x00000000 0x00100000
466
				  0x01000000 0x00000000 0x00000000 0x0000000f 0x80010000 0x00000000 0x00010000>;
467 468

			/* Inbound 2GB range starting at 0 */
469
			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
470 471

			/* This drives busses 80 to 0xbf */
472
			bus-range = <0x80 0xbf>;
473 474 475 476 477 478 479 480 481

			/* Legacy interrupts (note the weird polarity, the bridge seems
			 * to invert PCIe legacy interrupts).
			 * We are de-swizzling here because the numbers are actually for
			 * port of the root complex virtual P2P bridge. But I want
			 * to avoid putting a node for it in the tree, so the numbers
			 * below are basically de-swizzled numbers.
			 * The real slot is on idsel 0, so the swizzling is 1:1
			 */
482
			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
483
			interrupt-map = <
484 485 486 487
				0x0 0x0 0x0 0x1 &UIC3 0x10 0x4 /* swizzled int A */
				0x0 0x0 0x0 0x2 &UIC3 0x11 0x4 /* swizzled int B */
				0x0 0x0 0x0 0x3 &UIC3 0x12 0x4 /* swizzled int C */
				0x0 0x0 0x0 0x4 &UIC3 0x13 0x4 /* swizzled int D */>;
488 489 490
		};
	};
};