intel_ringbuffer.c 38.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

#include "drmP.h"
#include "drm.h"
#include "i915_drv.h"
33
#include "i915_drm.h"
34
#include "i915_trace.h"
35
#include "intel_drv.h"
36

37 38 39 40 41 42 43 44 45 46
/*
 * 965+ support PIPE_CONTROL commands, which provide finer grained control
 * over cache flushing.
 */
struct pipe_control {
	struct drm_i915_gem_object *obj;
	volatile u32 *cpu_page;
	u32 gtt_offset;
};

47 48 49 50 51 52 53 54
static inline int ring_space(struct intel_ring_buffer *ring)
{
	int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
	if (space < 0)
		space += ring->size;
	return space;
}

55
static int
56 57 58 59 60 61 62 63
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
64
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
85
{
86
	struct drm_device *dev = ring->dev;
87
	u32 cmd;
88
	int ret;
89

90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
119
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
120 121 122
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
123

124 125 126
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
127

128 129 130
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
131

132 133 134
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
135 136

	return 0;
137 138
}

139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

	/* Force SNB workarounds for PIPE_CONTROL flushes */
	intel_emit_post_sync_nonzero_flush(ring);

	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
	flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
	flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
	flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
	flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
	flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, 0); /* lower dword */
	intel_ring_emit(ring, 0); /* uppwer dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

251
static void ring_write_tail(struct intel_ring_buffer *ring,
252
			    u32 value)
253
{
254
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
255
	I915_WRITE_TAIL(ring, value);
256 257
}

258
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
259
{
260 261
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
D
Daniel Vetter 已提交
262
			RING_ACTHD(ring->mmio_base) : ACTHD;
263 264 265 266

	return I915_READ(acthd_reg);
}

267
static int init_ring_common(struct intel_ring_buffer *ring)
268
{
269 270
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
271
	struct drm_i915_gem_object *obj = ring->obj;
272
	int ret = 0;
273 274
	u32 head;

275 276 277
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_get(dev_priv);

278
	/* Stop the ring if it's running. */
279
	I915_WRITE_CTL(ring, 0);
280
	I915_WRITE_HEAD(ring, 0);
281
	ring->write_tail(ring, 0);
282 283

	/* Initialize the ring. */
284
	I915_WRITE_START(ring, obj->gtt_offset);
285
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
286 287 288

	/* G45 ring initialization fails to reset head to zero */
	if (head != 0) {
289 290 291 292 293 294 295
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
296

297
		I915_WRITE_HEAD(ring, 0);
298

299 300 301 302 303 304 305 306 307
		if (I915_READ_HEAD(ring) & HEAD_ADDR) {
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
		}
308 309
	}

310
	I915_WRITE_CTL(ring,
311
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
312
			| RING_VALID);
313 314

	/* If the head is still not zero, the ring is dead */
315 316 317
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
		     I915_READ_START(ring) == obj->gtt_offset &&
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
318 319 320 321 322 323 324
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
325 326
		ret = -EIO;
		goto out;
327 328
	}

329 330
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
331
	else {
332
		ring->head = I915_READ_HEAD(ring);
333
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
334
		ring->space = ring_space(ring);
335
		ring->last_retired_head = -1;
336
	}
337

338 339 340 341 342
out:
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_put(dev_priv);

	return ret;
343 344
}

345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc;
	struct drm_i915_gem_object *obj;
	int ret;

	if (ring->private)
		return 0;

	pc = kmalloc(sizeof(*pc), GFP_KERNEL);
	if (!pc)
		return -ENOMEM;

	obj = i915_gem_alloc_object(ring->dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
365 366

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407

	ret = i915_gem_object_pin(obj, 4096, true);
	if (ret)
		goto err_unref;

	pc->gtt_offset = obj->gtt_offset;
	pc->cpu_page =  kmap(obj->pages[0]);
	if (pc->cpu_page == NULL)
		goto err_unpin;

	pc->obj = obj;
	ring->private = pc;
	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
err:
	kfree(pc);
	return ret;
}

static void
cleanup_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	struct drm_i915_gem_object *obj;

	if (!ring->private)
		return;

	obj = pc->obj;
	kunmap(obj->pages[0]);
	i915_gem_object_unpin(obj);
	drm_gem_object_unreference(&obj->base);

	kfree(pc);
	ring->private = NULL;
}

408
static int init_render_ring(struct intel_ring_buffer *ring)
409
{
410
	struct drm_device *dev = ring->dev;
411
	struct drm_i915_private *dev_priv = dev->dev_private;
412
	int ret = init_ring_common(ring);
413

414
	if (INTEL_INFO(dev)->gen > 3) {
415
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
416 417
		if (IS_GEN7(dev))
			I915_WRITE(GFX_MODE_GEN7,
418 419
				   _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
				   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
420
	}
421

422
	if (INTEL_INFO(dev)->gen >= 5) {
423 424 425 426 427
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

428
	if (IS_GEN6(dev)) {
429 430 431 432 433 434
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
435
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
436 437
	}

438 439
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
440

441 442 443
	return ret;
}

444 445 446 447 448 449 450 451
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
	if (!ring->private)
		return;

	cleanup_pipe_control(ring);
}

452
static void
453 454 455
update_mboxes(struct intel_ring_buffer *ring,
	    u32 seqno,
	    u32 mmio_offset)
456
{
457 458 459 460
	intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
			      MI_SEMAPHORE_GLOBAL_GTT |
			      MI_SEMAPHORE_REGISTER |
			      MI_SEMAPHORE_UPDATE);
461
	intel_ring_emit(ring, seqno);
462
	intel_ring_emit(ring, mmio_offset);
463 464
}

465 466 467 468 469 470 471 472 473
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
474 475
static int
gen6_add_request(struct intel_ring_buffer *ring,
476
		 u32 *seqno)
477
{
478 479
	u32 mbox1_reg;
	u32 mbox2_reg;
480 481 482 483 484 485
	int ret;

	ret = intel_ring_begin(ring, 10);
	if (ret)
		return ret;

486 487
	mbox1_reg = ring->signal_mbox[0];
	mbox2_reg = ring->signal_mbox[1];
488

489
	*seqno = i915_gem_next_request_seqno(ring);
490 491 492

	update_mboxes(ring, *seqno, mbox1_reg);
	update_mboxes(ring, *seqno, mbox2_reg);
493 494
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
495
	intel_ring_emit(ring, *seqno);
496 497 498 499 500 501
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);

	return 0;
}

502 503 504 505 506 507 508 509
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
510 511 512
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
513 514
{
	int ret;
515 516 517
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
518

519 520 521 522 523 524
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

525 526 527
	WARN_ON(signaller->semaphore_register[waiter->id] ==
		MI_SEMAPHORE_SYNC_INVALID);

528
	ret = intel_ring_begin(waiter, 4);
529 530 531
	if (ret)
		return ret;

532 533
	intel_ring_emit(waiter,
			dw1 | signaller->semaphore_register[waiter->id]);
534 535 536 537
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter, 0);
	intel_ring_emit(waiter, MI_NOOP);
	intel_ring_advance(waiter);
538 539 540 541

	return 0;
}

542 543
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
544 545
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
546 547 548 549 550 551 552 553 554
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
pc_render_add_request(struct intel_ring_buffer *ring,
		      u32 *result)
{
555
	u32 seqno = i915_gem_next_request_seqno(ring);
556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

572
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
573 574
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
575 576 577 578 579 580 581 582 583 584 585 586 587 588
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
589

590
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
591 592
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
593 594 595 596 597 598 599 600 601 602
			PIPE_CONTROL_NOTIFY);
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	*result = seqno;
	return 0;
}

603 604 605 606 607 608 609 610
static u32
gen6_ring_get_seqno(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;

	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
611
	if (IS_GEN6(dev) || IS_GEN7(dev))
612 613 614 615
		intel_ring_get_active_head(ring);
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

616
static u32
617
ring_get_seqno(struct intel_ring_buffer *ring)
618
{
619 620 621
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

622 623 624 625 626 627 628
static u32
pc_render_get_seqno(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	return pc->cpu_page[0];
}

629 630 631 632 633
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
634
	unsigned long flags;
635 636 637 638

	if (!dev->irq_enabled)
		return false;

639
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
640 641 642 643 644
	if (ring->irq_refcount++ == 0) {
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
645
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
646 647 648 649 650 651 652 653 654

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
655
	unsigned long flags;
656

657
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
658 659 660 661 662
	if (--ring->irq_refcount == 0) {
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
663
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
664 665
}

666
static bool
667
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
668
{
669
	struct drm_device *dev = ring->dev;
670
	drm_i915_private_t *dev_priv = dev->dev_private;
671
	unsigned long flags;
672

673 674 675
	if (!dev->irq_enabled)
		return false;

676
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
677 678 679 680 681
	if (ring->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
682
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
683 684

	return true;
685 686
}

687
static void
688
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
689
{
690
	struct drm_device *dev = ring->dev;
691
	drm_i915_private_t *dev_priv = dev->dev_private;
692
	unsigned long flags;
693

694
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
695 696 697 698 699
	if (--ring->irq_refcount == 0) {
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
700
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
701 702
}

C
Chris Wilson 已提交
703 704 705 706 707
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
708
	unsigned long flags;
C
Chris Wilson 已提交
709 710 711 712

	if (!dev->irq_enabled)
		return false;

713
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
714 715 716 717 718
	if (ring->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
719
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
720 721 722 723 724 725 726 727 728

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
729
	unsigned long flags;
C
Chris Wilson 已提交
730

731
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
732 733 734 735 736
	if (--ring->irq_refcount == 0) {
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
737
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
738 739
}

740
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
741
{
742
	struct drm_device *dev = ring->dev;
743
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
744 745 746 747 748 749 750
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
751
		case RCS:
752 753
			mmio = RENDER_HWS_PGA_GEN7;
			break;
754
		case BCS:
755 756
			mmio = BLT_HWS_PGA_GEN7;
			break;
757
		case VCS:
758 759 760 761 762 763 764 765 766
			mmio = BSD_HWS_PGA_GEN7;
			break;
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

767 768
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
769 770
}

771
static int
772 773 774
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
775
{
776 777 778 779 780 781 782 783 784 785
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
786 787
}

788
static int
789
i9xx_add_request(struct intel_ring_buffer *ring,
790
		 u32 *result)
791 792
{
	u32 seqno;
793 794 795 796 797
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
798

799
	seqno = i915_gem_next_request_seqno(ring);
800

801 802 803 804 805
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);
806

807 808
	*result = seqno;
	return 0;
809 810
}

811
static bool
812
gen6_ring_get_irq(struct intel_ring_buffer *ring)
813 814
{
	struct drm_device *dev = ring->dev;
815
	drm_i915_private_t *dev_priv = dev->dev_private;
816
	unsigned long flags;
817 818 819 820

	if (!dev->irq_enabled)
	       return false;

821 822 823
	/* It looks like we need to prevent the gt from suspending while waiting
	 * for an notifiy irq, otherwise irqs seem to get lost on at least the
	 * blt/bsd rings on ivb. */
824
	gen6_gt_force_wake_get(dev_priv);
825

826
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
827
	if (ring->irq_refcount++ == 0) {
D
Daniel Vetter 已提交
828
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
829 830 831
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
832
	}
833
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
834 835 836 837 838

	return true;
}

static void
839
gen6_ring_put_irq(struct intel_ring_buffer *ring)
840 841
{
	struct drm_device *dev = ring->dev;
842
	drm_i915_private_t *dev_priv = dev->dev_private;
843
	unsigned long flags;
844

845
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
846
	if (--ring->irq_refcount == 0) {
D
Daniel Vetter 已提交
847
		I915_WRITE_IMR(ring, ~0);
848 849 850
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
851
	}
852
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
853

854
	gen6_gt_force_wake_put(dev_priv);
855 856 857
}

static int
858
i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
859
{
860
	int ret;
861

862 863 864 865
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

866
	intel_ring_emit(ring,
867 868
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
869
			MI_BATCH_NON_SECURE_I965);
870
	intel_ring_emit(ring, offset);
871 872
	intel_ring_advance(ring);

873 874 875
	return 0;
}

876
static int
877
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
878
				u32 offset, u32 len)
879
{
880
	int ret;
881

882 883 884
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
885

886 887 888 889 890
	intel_ring_emit(ring, MI_BATCH_BUFFER);
	intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
	intel_ring_emit(ring, offset + len - 8);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);
891

892 893 894 895 896 897 898 899 900 901 902 903 904
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
				u32 offset, u32 len)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

905
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
906
	intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
907
	intel_ring_advance(ring);
908 909 910 911

	return 0;
}

912
static void cleanup_status_page(struct intel_ring_buffer *ring)
913
{
914
	struct drm_i915_gem_object *obj;
915

916 917
	obj = ring->status_page.obj;
	if (obj == NULL)
918 919
		return;

920
	kunmap(obj->pages[0]);
921
	i915_gem_object_unpin(obj);
922
	drm_gem_object_unreference(&obj->base);
923
	ring->status_page.obj = NULL;
924 925
}

926
static int init_status_page(struct intel_ring_buffer *ring)
927
{
928
	struct drm_device *dev = ring->dev;
929
	struct drm_i915_gem_object *obj;
930 931 932 933 934 935 936 937
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
938 939

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
940

941
	ret = i915_gem_object_pin(obj, 4096, true);
942 943 944 945
	if (ret != 0) {
		goto err_unref;
	}

946 947
	ring->status_page.gfx_addr = obj->gtt_offset;
	ring->status_page.page_addr = kmap(obj->pages[0]);
948
	if (ring->status_page.page_addr == NULL) {
949 950
		goto err_unpin;
	}
951 952
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
953

954
	intel_ring_setup_status_page(ring);
955 956
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
957 958 959 960 961 962

	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
963
	drm_gem_object_unreference(&obj->base);
964
err:
965
	return ret;
966 967
}

968 969
static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
970
{
971
	struct drm_i915_gem_object *obj;
972 973
	int ret;

974
	ring->dev = dev;
975 976
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
977
	INIT_LIST_HEAD(&ring->gpu_write_list);
978
	ring->size = 32 * PAGE_SIZE;
979

980
	init_waitqueue_head(&ring->irq_queue);
981

982
	if (I915_NEED_GFX_HWS(dev)) {
983
		ret = init_status_page(ring);
984 985 986
		if (ret)
			return ret;
	}
987

988
	obj = i915_gem_alloc_object(dev, ring->size);
989 990
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
991
		ret = -ENOMEM;
992
		goto err_hws;
993 994
	}

995
	ring->obj = obj;
996

997
	ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
998 999
	if (ret)
		goto err_unref;
1000

1001 1002 1003 1004
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1005 1006 1007
	ring->virtual_start = ioremap_wc(dev->agp->base + obj->gtt_offset,
					 ring->size);
	if (ring->virtual_start == NULL) {
1008
		DRM_ERROR("Failed to map ringbuffer.\n");
1009
		ret = -EINVAL;
1010
		goto err_unpin;
1011 1012
	}

1013
	ret = ring->init(ring);
1014 1015
	if (ret)
		goto err_unmap;
1016

1017 1018 1019 1020 1021
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1022
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1023 1024
		ring->effective_size -= 128;

1025
	return 0;
1026 1027

err_unmap:
1028
	iounmap(ring->virtual_start);
1029 1030 1031
err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1032 1033
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
1034
err_hws:
1035
	cleanup_status_page(ring);
1036
	return ret;
1037 1038
}

1039
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1040
{
1041 1042 1043
	struct drm_i915_private *dev_priv;
	int ret;

1044
	if (ring->obj == NULL)
1045 1046
		return;

1047 1048
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
1049
	ret = intel_wait_ring_idle(ring);
1050 1051 1052 1053
	if (ret)
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

1054 1055
	I915_WRITE_CTL(ring, 0);

1056
	iounmap(ring->virtual_start);
1057

1058 1059 1060
	i915_gem_object_unpin(ring->obj);
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1061

Z
Zou Nan hai 已提交
1062 1063 1064
	if (ring->cleanup)
		ring->cleanup(ring);

1065
	cleanup_status_page(ring);
1066 1067
}

1068
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1069
{
1070
	uint32_t __iomem *virt;
1071
	int rem = ring->size - ring->tail;
1072

1073
	if (ring->space < rem) {
1074
		int ret = intel_wait_ring_buffer(ring, rem);
1075 1076 1077 1078
		if (ret)
			return ret;
	}

1079 1080 1081 1082
	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);
1083

1084
	ring->tail = 0;
1085
	ring->space = ring_space(ring);
1086 1087 1088 1089

	return 0;
}

1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102
static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	bool was_interruptible;
	int ret;

	/* XXX As we have not yet audited all the paths to check that
	 * they are ready for ERESTARTSYS from intel_ring_begin, do not
	 * allow us to be interruptible by a signal.
	 */
	was_interruptible = dev_priv->mm.interruptible;
	dev_priv->mm.interruptible = false;

1103
	ret = i915_wait_request(ring, seqno);
1104 1105

	dev_priv->mm.interruptible = was_interruptible;
1106 1107
	if (!ret)
		i915_gem_retire_requests_ring(ring);
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168

	return ret;
}

static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
	u32 seqno = 0;
	int ret;

	i915_gem_retire_requests_ring(ring);

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
		int space;

		if (request->tail == -1)
			continue;

		space = request->tail - (ring->tail + 8);
		if (space < 0)
			space += ring->size;
		if (space >= n) {
			seqno = request->seqno;
			break;
		}

		/* Consume this request in case we need more space than
		 * is available and so need to prevent a race between
		 * updating last_retired_head and direct reads of
		 * I915_RING_HEAD. It also provides a nice sanity check.
		 */
		request->tail = -1;
	}

	if (seqno == 0)
		return -ENOSPC;

	ret = intel_ring_wait_seqno(ring, seqno);
	if (ret)
		return ret;

	if (WARN_ON(ring->last_retired_head == -1))
		return -ENOSPC;

	ring->head = ring->last_retired_head;
	ring->last_retired_head = -1;
	ring->space = ring_space(ring);
	if (WARN_ON(ring->space < n))
		return -ENOSPC;

	return 0;
}

1169
int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
1170
{
1171
	struct drm_device *dev = ring->dev;
1172
	struct drm_i915_private *dev_priv = dev->dev_private;
1173
	unsigned long end;
1174
	int ret;
1175

1176 1177 1178 1179
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

C
Chris Wilson 已提交
1180
	trace_i915_ring_wait_begin(ring);
1181 1182 1183 1184 1185 1186
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1187

1188
	do {
1189 1190
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1191
		if (ring->space >= n) {
C
Chris Wilson 已提交
1192
			trace_i915_ring_wait_end(ring);
1193 1194 1195 1196 1197 1198 1199 1200
			return 0;
		}

		if (dev->primary->master) {
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1201

1202
		msleep(1);
1203 1204
		if (atomic_read(&dev_priv->mm.wedged))
			return -EAGAIN;
1205
	} while (!time_after(jiffies, end));
C
Chris Wilson 已提交
1206
	trace_i915_ring_wait_end(ring);
1207 1208
	return -EBUSY;
}
1209

1210 1211
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1212
{
1213
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1214
	int n = 4*num_dwords;
1215
	int ret;
1216

1217 1218 1219
	if (unlikely(atomic_read(&dev_priv->mm.wedged)))
		return -EIO;

1220
	if (unlikely(ring->tail + n > ring->effective_size)) {
1221 1222 1223 1224
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}
1225

1226 1227 1228 1229 1230
	if (unlikely(ring->space < n)) {
		ret = intel_wait_ring_buffer(ring, n);
		if (unlikely(ret))
			return ret;
	}
1231 1232

	ring->space -= n;
1233
	return 0;
1234
}
1235

1236
void intel_ring_advance(struct intel_ring_buffer *ring)
1237
{
1238 1239
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

1240
	ring->tail &= ring->size - 1;
1241 1242
	if (dev_priv->stop_rings & intel_ring_flag(ring))
		return;
1243
	ring->write_tail(ring, ring->tail);
1244
}
1245

1246

1247
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1248
				     u32 value)
1249
{
1250
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1251 1252

       /* Every tail move must follow the sequence below */
1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
		GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
		GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
	I915_WRITE(GEN6_BSD_RNCID, 0x0);

	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
		GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
		50))
	DRM_ERROR("timed out waiting for IDLE Indicator\n");

	I915_WRITE_TAIL(ring, value);
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
		GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
		GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
1267 1268
}

1269
static int gen6_ring_flush(struct intel_ring_buffer *ring,
1270
			   u32 invalidate, u32 flush)
1271
{
1272
	uint32_t cmd;
1273 1274 1275 1276 1277 1278
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1279 1280 1281 1282
	cmd = MI_FLUSH_DW;
	if (invalidate & I915_GEM_GPU_DOMAINS)
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
	intel_ring_emit(ring, cmd);
1283 1284
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
1285
	intel_ring_emit(ring, MI_NOOP);
1286 1287
	intel_ring_advance(ring);
	return 0;
1288 1289 1290
}

static int
1291
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1292
			      u32 offset, u32 len)
1293
{
1294
	int ret;
1295

1296 1297 1298
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1299

1300 1301 1302 1303
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1304

1305
	return 0;
1306 1307
}

1308 1309
/* Blitter support (SandyBridge+) */

1310
static int blt_ring_flush(struct intel_ring_buffer *ring,
1311
			  u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1312
{
1313
	uint32_t cmd;
1314 1315
	int ret;

1316
	ret = intel_ring_begin(ring, 4);
1317 1318 1319
	if (ret)
		return ret;

1320 1321 1322 1323
	cmd = MI_FLUSH_DW;
	if (invalidate & I915_GEM_DOMAIN_RENDER)
		cmd |= MI_INVALIDATE_TLB;
	intel_ring_emit(ring, cmd);
1324 1325
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
1326
	intel_ring_emit(ring, MI_NOOP);
1327 1328
	intel_ring_advance(ring);
	return 0;
Z
Zou Nan hai 已提交
1329 1330
}

1331 1332 1333
int intel_init_render_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1334
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1335

1336 1337 1338 1339
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1340 1341
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1342
		ring->flush = gen6_render_ring_flush;
1343 1344
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
D
Daniel Vetter 已提交
1345
		ring->irq_enable_mask = GT_USER_INTERRUPT;
1346
		ring->get_seqno = gen6_ring_get_seqno;
1347
		ring->sync_to = gen6_ring_sync;
1348 1349 1350 1351 1352
		ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
		ring->signal_mbox[0] = GEN6_VRSYNC;
		ring->signal_mbox[1] = GEN6_BRSYNC;
1353 1354
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1355
		ring->flush = gen4_render_ring_flush;
1356
		ring->get_seqno = pc_render_get_seqno;
1357 1358
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1359
		ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
1360
	} else {
1361
		ring->add_request = i9xx_add_request;
1362 1363 1364 1365
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1366
		ring->get_seqno = ring_get_seqno;
C
Chris Wilson 已提交
1367 1368 1369 1370 1371 1372 1373
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1374
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1375
	}
1376
	ring->write_tail = ring_write_tail;
1377 1378 1379 1380 1381 1382 1383 1384
	if (INTEL_INFO(dev)->gen >= 6)
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1385 1386 1387
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1388 1389

	if (!I915_NEED_GFX_HWS(dev)) {
1390 1391
		ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
		memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1392 1393
	}

1394
	return intel_init_ring_buffer(dev, ring);
1395 1396
}

1397 1398 1399 1400 1401
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];

1402 1403 1404 1405
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1406
	if (INTEL_INFO(dev)->gen >= 6) {
1407 1408
		/* non-kms not supported on gen6+ */
		return -ENODEV;
1409
	}
1410 1411 1412 1413 1414

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
1415 1416 1417 1418
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
1419
	ring->get_seqno = ring_get_seqno;
C
Chris Wilson 已提交
1420 1421 1422 1423 1424 1425 1426
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
1427
	ring->irq_enable_mask = I915_USER_INTERRUPT;
1428
	ring->write_tail = ring_write_tail;
1429 1430 1431 1432 1433 1434
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1435 1436
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
1437

1438 1439 1440
	if (!I915_NEED_GFX_HWS(dev))
		ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;

1441 1442 1443 1444 1445 1446 1447 1448 1449 1450
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
	INIT_LIST_HEAD(&ring->gpu_write_list);

	ring->size = size;
	ring->effective_size = ring->size;
	if (IS_I830(ring->dev))
		ring->effective_size -= 128;

1451 1452
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
1453 1454 1455 1456 1457 1458 1459 1460
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

	return 0;
}

1461 1462 1463
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1464
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
1465

1466 1467 1468
	ring->name = "bsd ring";
	ring->id = VCS;

1469
	ring->write_tail = ring_write_tail;
1470 1471
	if (IS_GEN6(dev) || IS_GEN7(dev)) {
		ring->mmio_base = GEN6_BSD_RING_BASE;
1472 1473 1474
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
1475 1476 1477 1478 1479 1480 1481
		ring->flush = gen6_ring_flush;
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1482
		ring->sync_to = gen6_ring_sync;
1483 1484 1485 1486 1487 1488 1489 1490
		ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
		ring->signal_mbox[0] = GEN6_RVSYNC;
		ring->signal_mbox[1] = GEN6_BVSYNC;
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
1491
		ring->add_request = i9xx_add_request;
1492
		ring->get_seqno = ring_get_seqno;
1493
		if (IS_GEN5(dev)) {
1494
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
1495 1496 1497
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
1498
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
1499 1500 1501
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1502
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1503 1504 1505
	}
	ring->init = init_ring_common;

1506

1507
	return intel_init_ring_buffer(dev, ring);
1508
}
1509 1510 1511 1512

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1513
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
1514

1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = blt_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
	ring->irq_get = gen6_ring_get_irq;
	ring->irq_put = gen6_ring_put_irq;
	ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1527
	ring->sync_to = gen6_ring_sync;
1528 1529 1530 1531 1532 1533
	ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
	ring->signal_mbox[0] = GEN6_RBSYNC;
	ring->signal_mbox[1] = GEN6_VBSYNC;
	ring->init = init_ring_common;
1534

1535
	return intel_init_ring_buffer(dev, ring);
1536
}