intel_display.c 259.1 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright © 2006-2007 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 */

27
#include <linux/cpufreq.h>
28 29
#include <linux/module.h>
#include <linux/input.h>
J
Jesse Barnes 已提交
30
#include <linux/i2c.h>
31
#include <linux/kernel.h>
32
#include <linux/slab.h>
33
#include <linux/vgaarb.h>
34
#include <drm/drm_edid.h>
J
Jesse Barnes 已提交
35 36 37 38
#include "drmP.h"
#include "intel_drv.h"
#include "i915_drm.h"
#include "i915_drv.h"
39
#include "i915_trace.h"
40
#include "drm_dp_helper.h"
J
Jesse Barnes 已提交
41
#include "drm_crtc_helper.h"
42
#include <linux/dma_remapping.h>
J
Jesse Barnes 已提交
43

44 45
#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))

46
bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
47
static void intel_update_watermarks(struct drm_device *dev);
48
static void intel_increase_pllclock(struct drm_crtc *crtc);
49
static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
J
Jesse Barnes 已提交
50 51

typedef struct {
52 53 54 55 56 57 58 59 60
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
J
Jesse Barnes 已提交
61 62 63
} intel_clock_t;

typedef struct {
64
	int	min, max;
J
Jesse Barnes 已提交
65 66 67
} intel_range_t;

typedef struct {
68 69
	int	dot_limit;
	int	p2_slow, p2_fast;
J
Jesse Barnes 已提交
70 71 72
} intel_p2_t;

#define INTEL_P2_NUM		      2
73 74
typedef struct intel_limit intel_limit_t;
struct intel_limit {
75 76 77
	intel_range_t   dot, vco, n, m, m1, m2, p, p1;
	intel_p2_t	    p2;
	bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
78
			int, int, intel_clock_t *, intel_clock_t *);
79
};
J
Jesse Barnes 已提交
80

J
Jesse Barnes 已提交
81 82 83
/* FDI */
#define IRONLAKE_FDI_FREQ		2700000 /* in kHz for mode->clock */

84 85
static bool
intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
86 87
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock);
88 89
static bool
intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
90 91
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock);
J
Jesse Barnes 已提交
92

93 94
static bool
intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
95 96
		      int target, int refclk, intel_clock_t *match_clock,
		      intel_clock_t *best_clock);
97
static bool
98
intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
99 100
			   int target, int refclk, intel_clock_t *match_clock,
			   intel_clock_t *best_clock);
101

102 103 104
static inline u32 /* units of 100MHz */
intel_fdi_link_freq(struct drm_device *dev)
{
105 106 107 108 109
	if (IS_GEN5(dev)) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
	} else
		return 27;
110 111
}

112
static const intel_limit_t intel_limits_i8xx_dvo = {
113 114 115 116 117 118 119 120
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 2, .max = 33 },
121 122
	.p2 = { .dot_limit = 165000,
		.p2_slow = 4, .p2_fast = 2 },
123
	.find_pll = intel_find_best_PLL,
124 125 126
};

static const intel_limit_t intel_limits_i8xx_lvds = {
127 128 129 130 131 132 133 134
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 1, .max = 6 },
135 136
	.p2 = { .dot_limit = 165000,
		.p2_slow = 14, .p2_fast = 7 },
137
	.find_pll = intel_find_best_PLL,
138
};
139

140
static const intel_limit_t intel_limits_i9xx_sdvo = {
141 142 143 144 145 146 147 148
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
	.m1 = { .min = 10, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
149 150
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
151
	.find_pll = intel_find_best_PLL,
152 153 154
};

static const intel_limit_t intel_limits_i9xx_lvds = {
155 156 157 158 159 160 161 162
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
	.m1 = { .min = 10, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 7, .max = 98 },
	.p1 = { .min = 1, .max = 8 },
163 164
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 7 },
165
	.find_pll = intel_find_best_PLL,
166 167
};

168

169
static const intel_limit_t intel_limits_g4x_sdvo = {
170 171 172 173 174 175 176 177 178 179 180
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 1, .max = 3},
	.p2 = { .dot_limit = 270000,
		.p2_slow = 10,
		.p2_fast = 10
181
	},
182
	.find_pll = intel_g4x_find_best_PLL,
183 184 185
};

static const intel_limit_t intel_limits_g4x_hdmi = {
186 187 188 189 190 191 192 193 194 195
	.dot = { .min = 22000, .max = 400000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 16, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8},
	.p2 = { .dot_limit = 165000,
		.p2_slow = 10, .p2_fast = 5 },
196
	.find_pll = intel_g4x_find_best_PLL,
197 198 199
};

static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
200 201 202 203 204 205 206 207 208 209
	.dot = { .min = 20000, .max = 115000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 14, .p2_fast = 14
210
	},
211
	.find_pll = intel_g4x_find_best_PLL,
212 213 214
};

static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
215 216 217 218 219 220 221 222 223 224
	.dot = { .min = 80000, .max = 224000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 14, .max = 42 },
	.p1 = { .min = 2, .max = 6 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 7, .p2_fast = 7
225
	},
226
	.find_pll = intel_g4x_find_best_PLL,
227 228 229
};

static const intel_limit_t intel_limits_g4x_display_port = {
230 231 232 233 234 235 236 237 238
	.dot = { .min = 161670, .max = 227000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 2 },
	.m = { .min = 97, .max = 108 },
	.m1 = { .min = 0x10, .max = 0x12 },
	.m2 = { .min = 0x05, .max = 0x06 },
	.p = { .min = 10, .max = 20 },
	.p1 = { .min = 1, .max = 2},
	.p2 = { .dot_limit = 0,
239
		.p2_slow = 10, .p2_fast = 10 },
240
	.find_pll = intel_find_pll_g4x_dp,
241 242
};

243
static const intel_limit_t intel_limits_pineview_sdvo = {
244 245
	.dot = { .min = 20000, .max = 400000},
	.vco = { .min = 1700000, .max = 3500000 },
246
	/* Pineview's Ncounter is a ring counter */
247 248
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
249
	/* Pineview only has one combined m divider, which we treat as m2. */
250 251 252 253
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
254 255
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
256
	.find_pll = intel_find_best_PLL,
257 258
};

259
static const intel_limit_t intel_limits_pineview_lvds = {
260 261 262 263 264 265 266 267
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1700000, .max = 3500000 },
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 7, .max = 112 },
	.p1 = { .min = 1, .max = 8 },
268 269
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 14 },
270
	.find_pll = intel_find_best_PLL,
271 272
};

273 274 275 276 277
/* Ironlake / Sandybridge
 *
 * We calculate clock using (register_value + 2) for N/M1/M2, so here
 * the range value for them is (actual_value - 2).
 */
278
static const intel_limit_t intel_limits_ironlake_dac = {
279 280 281 282 283 284 285 286 287 288
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 5 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 10, .p2_fast = 5 },
289
	.find_pll = intel_g4x_find_best_PLL,
290 291
};

292
static const intel_limit_t intel_limits_ironlake_single_lvds = {
293 294 295 296 297 298 299 300 301 302
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 118 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
303 304 305 306
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_dual_lvds = {
307 308 309 310 311 312 313 314 315 316
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 56 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
317 318 319
	.find_pll = intel_g4x_find_best_PLL,
};

320
/* LVDS 100mhz refclk limits. */
321
static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
322 323 324 325 326 327 328
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 2 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
329
	.p1 = { .min = 2, .max = 8 },
330 331
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
332 333 334 335
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
336 337 338 339 340 341 342
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 42 },
343
	.p1 = { .min = 2, .max = 6 },
344 345
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
346 347 348 349
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_display_port = {
350 351 352 353 354 355 356 357 358
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000},
	.n = { .min = 1, .max = 2 },
	.m = { .min = 81, .max = 90 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 10, .max = 20 },
	.p1 = { .min = 1, .max = 2},
	.p2 = { .dot_limit = 0,
359
		.p2_slow = 10, .p2_fast = 10 },
360
	.find_pll = intel_find_pll_ironlake_dp,
J
Jesse Barnes 已提交
361 362
};

J
Jesse Barnes 已提交
363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420
u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
{
	unsigned long flags;
	u32 val = 0;

	spin_lock_irqsave(&dev_priv->dpio_lock, flags);
	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
		DRM_ERROR("DPIO idle wait timed out\n");
		goto out_unlock;
	}

	I915_WRITE(DPIO_REG, reg);
	I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
		   DPIO_BYTE);
	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
		DRM_ERROR("DPIO read wait timed out\n");
		goto out_unlock;
	}
	val = I915_READ(DPIO_DATA);

out_unlock:
	spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
	return val;
}

static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
			     u32 val)
{
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->dpio_lock, flags);
	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
		DRM_ERROR("DPIO idle wait timed out\n");
		goto out_unlock;
	}

	I915_WRITE(DPIO_DATA, val);
	I915_WRITE(DPIO_REG, reg);
	I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
		   DPIO_BYTE);
	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
		DRM_ERROR("DPIO write wait timed out\n");

out_unlock:
	spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
}

static void vlv_init_dpio(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Reset the DPIO config */
	I915_WRITE(DPIO_CTL, 0);
	POSTING_READ(DPIO_CTL);
	I915_WRITE(DPIO_CTL, 1);
	POSTING_READ(DPIO_CTL);
}

421 422 423 424 425
static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
			      unsigned int reg)
{
	unsigned int val;

426 427 428 429
	/* use the module option value if specified */
	if (i915_lvds_channel_mode > 0)
		return i915_lvds_channel_mode == 2;

430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445
	if (dev_priv->lvds_val)
		val = dev_priv->lvds_val;
	else {
		/* BIOS should set the proper LVDS register value at boot, but
		 * in reality, it doesn't set the value when the lid is closed;
		 * we need to check "the value to be set" in VBT when LVDS
		 * register is uninitialized.
		 */
		val = I915_READ(reg);
		if (!(val & ~LVDS_DETECTED))
			val = dev_priv->bios_lvds_val;
		dev_priv->lvds_val = val;
	}
	return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
}

446 447
static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
						int refclk)
448
{
449 450
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
451
	const intel_limit_t *limit;
452 453

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
454
		if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
455
			/* LVDS dual channel */
456
			if (refclk == 100000)
457 458 459 460
				limit = &intel_limits_ironlake_dual_lvds_100m;
			else
				limit = &intel_limits_ironlake_dual_lvds;
		} else {
461
			if (refclk == 100000)
462 463 464 465 466
				limit = &intel_limits_ironlake_single_lvds_100m;
			else
				limit = &intel_limits_ironlake_single_lvds;
		}
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
467 468
			HAS_eDP)
		limit = &intel_limits_ironlake_display_port;
469
	else
470
		limit = &intel_limits_ironlake_dac;
471 472 473 474

	return limit;
}

475 476 477 478 479 480 481
static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	const intel_limit_t *limit;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
482
		if (is_dual_link_lvds(dev_priv, LVDS))
483
			/* LVDS with dual channel */
484
			limit = &intel_limits_g4x_dual_channel_lvds;
485 486
		else
			/* LVDS with dual channel */
487
			limit = &intel_limits_g4x_single_channel_lvds;
488 489
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
		   intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
490
		limit = &intel_limits_g4x_hdmi;
491
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
492
		limit = &intel_limits_g4x_sdvo;
493
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
494
		limit = &intel_limits_g4x_display_port;
495
	} else /* The option is for other outputs */
496
		limit = &intel_limits_i9xx_sdvo;
497 498 499 500

	return limit;
}

501
static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
J
Jesse Barnes 已提交
502 503 504 505
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

506
	if (HAS_PCH_SPLIT(dev))
507
		limit = intel_ironlake_limit(crtc, refclk);
508
	else if (IS_G4X(dev)) {
509
		limit = intel_g4x_limit(crtc);
510
	} else if (IS_PINEVIEW(dev)) {
511
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
512
			limit = &intel_limits_pineview_lvds;
513
		else
514
			limit = &intel_limits_pineview_sdvo;
515 516 517 518 519
	} else if (!IS_GEN2(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
			limit = &intel_limits_i9xx_lvds;
		else
			limit = &intel_limits_i9xx_sdvo;
J
Jesse Barnes 已提交
520 521
	} else {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
522
			limit = &intel_limits_i8xx_lvds;
J
Jesse Barnes 已提交
523
		else
524
			limit = &intel_limits_i8xx_dvo;
J
Jesse Barnes 已提交
525 526 527 528
	}
	return limit;
}

529 530
/* m1 is reserved as 0 in Pineview, n is a ring counter */
static void pineview_clock(int refclk, intel_clock_t *clock)
J
Jesse Barnes 已提交
531
{
532 533 534 535 536 537 538 539
	clock->m = clock->m2 + 2;
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / clock->n;
	clock->dot = clock->vco / clock->p;
}

static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
{
540 541
	if (IS_PINEVIEW(dev)) {
		pineview_clock(refclk, clock);
542 543
		return;
	}
J
Jesse Barnes 已提交
544 545 546 547 548 549 550 551 552
	clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / (clock->n + 2);
	clock->dot = clock->vco / clock->p;
}

/**
 * Returns whether any output on the specified pipe is of the specified type
 */
553
bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
J
Jesse Barnes 已提交
554
{
555 556 557 558 559 560 561 562 563
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
		if (encoder->base.crtc == crtc && encoder->type == type)
			return true;

	return false;
J
Jesse Barnes 已提交
564 565
}

566
#define INTELPllInvalid(s)   do { /* DRM_DEBUG(s); */ return false; } while (0)
J
Jesse Barnes 已提交
567 568 569 570 571
/**
 * Returns whether the given set of divisors are valid for a given refclk with
 * the given connectors.
 */

572 573 574
static bool intel_PLL_is_valid(struct drm_device *dev,
			       const intel_limit_t *limit,
			       const intel_clock_t *clock)
J
Jesse Barnes 已提交
575 576
{
	if (clock->p1  < limit->p1.min  || limit->p1.max  < clock->p1)
577
		INTELPllInvalid("p1 out of range\n");
J
Jesse Barnes 已提交
578
	if (clock->p   < limit->p.min   || limit->p.max   < clock->p)
579
		INTELPllInvalid("p out of range\n");
J
Jesse Barnes 已提交
580
	if (clock->m2  < limit->m2.min  || limit->m2.max  < clock->m2)
581
		INTELPllInvalid("m2 out of range\n");
J
Jesse Barnes 已提交
582
	if (clock->m1  < limit->m1.min  || limit->m1.max  < clock->m1)
583
		INTELPllInvalid("m1 out of range\n");
584
	if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
585
		INTELPllInvalid("m1 <= m2\n");
J
Jesse Barnes 已提交
586
	if (clock->m   < limit->m.min   || limit->m.max   < clock->m)
587
		INTELPllInvalid("m out of range\n");
J
Jesse Barnes 已提交
588
	if (clock->n   < limit->n.min   || limit->n.max   < clock->n)
589
		INTELPllInvalid("n out of range\n");
J
Jesse Barnes 已提交
590
	if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
591
		INTELPllInvalid("vco out of range\n");
J
Jesse Barnes 已提交
592 593 594 595
	/* XXX: We may need to be checking "Dot clock" depending on the multiplier,
	 * connector, etc., rather than just a single range.
	 */
	if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
596
		INTELPllInvalid("dot out of range\n");
J
Jesse Barnes 已提交
597 598 599 600

	return true;
}

601 602
static bool
intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
603 604
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock)
605

J
Jesse Barnes 已提交
606 607 608 609 610 611
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	intel_clock_t clock;
	int err = target;

612
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
613
	    (I915_READ(LVDS)) != 0) {
J
Jesse Barnes 已提交
614 615 616 617 618 619
		/*
		 * For LVDS, if the panel is on, just rely on its current
		 * settings for dual-channel.  We haven't figured out how to
		 * reliably set up different single/dual channel state, if we
		 * even can.
		 */
620
		if (is_dual_link_lvds(dev_priv, LVDS))
J
Jesse Barnes 已提交
621 622 623 624 625 626 627 628 629 630
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

631
	memset(best_clock, 0, sizeof(*best_clock));
J
Jesse Barnes 已提交
632

633 634 635 636
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
637 638
			/* m1 is always 0 in Pineview */
			if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
639 640 641 642 643
				break;
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
644 645
					int this_err;

646
					intel_clock(dev, refclk, &clock);
647 648
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
J
Jesse Barnes 已提交
649
						continue;
650 651 652
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
J
Jesse Barnes 已提交
653 654 655 656 657 658 659 660 661 662 663 664 665 666

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

667 668
static bool
intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
669 670
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock)
671 672 673 674 675 676
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	intel_clock_t clock;
	int max_n;
	bool found;
677 678
	/* approximately equals target * 0.00585 */
	int err_most = (target >> 8) + (target >> 9);
679 680 681
	found = false;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
682 683
		int lvds_reg;

684
		if (HAS_PCH_SPLIT(dev))
685 686 687 688
			lvds_reg = PCH_LVDS;
		else
			lvds_reg = LVDS;
		if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
689 690 691 692 693 694 695 696 697 698 699 700 701
		    LVDS_CLKB_POWER_UP)
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset(best_clock, 0, sizeof(*best_clock));
	max_n = limit->n.max;
702
	/* based on hardware requirement, prefer smaller n to precision */
703
	for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
704
		/* based on hardware requirement, prefere larger m1,m2 */
705 706 707 708 709 710 711 712
		for (clock.m1 = limit->m1.max;
		     clock.m1 >= limit->m1.min; clock.m1--) {
			for (clock.m2 = limit->m2.max;
			     clock.m2 >= limit->m2.min; clock.m2--) {
				for (clock.p1 = limit->p1.max;
				     clock.p1 >= limit->p1.min; clock.p1--) {
					int this_err;

713
					intel_clock(dev, refclk, &clock);
714 715
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
716
						continue;
717 718 719
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
720 721

					this_err = abs(clock.dot - target);
722 723 724 725 726 727 728 729 730 731
					if (this_err < err_most) {
						*best_clock = clock;
						err_most = this_err;
						max_n = clock.n;
						found = true;
					}
				}
			}
		}
	}
732 733 734
	return found;
}

735
static bool
736
intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
737 738
			   int target, int refclk, intel_clock_t *match_clock,
			   intel_clock_t *best_clock)
739 740 741
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
742

743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760
	if (target < 200000) {
		clock.n = 1;
		clock.p1 = 2;
		clock.p2 = 10;
		clock.m1 = 12;
		clock.m2 = 9;
	} else {
		clock.n = 2;
		clock.p1 = 1;
		clock.p2 = 10;
		clock.m1 = 14;
		clock.m2 = 8;
	}
	intel_clock(dev, refclk, &clock);
	memcpy(best_clock, &clock, sizeof(intel_clock_t));
	return true;
}

761 762 763
/* DisplayPort has only two frequencies, 162MHz and 270MHz */
static bool
intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
764 765
		      int target, int refclk, intel_clock_t *match_clock,
		      intel_clock_t *best_clock)
766
{
767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786
	intel_clock_t clock;
	if (target < 200000) {
		clock.p1 = 2;
		clock.p2 = 10;
		clock.n = 2;
		clock.m1 = 23;
		clock.m2 = 8;
	} else {
		clock.p1 = 1;
		clock.p2 = 10;
		clock.n = 1;
		clock.m1 = 14;
		clock.m2 = 2;
	}
	clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
	clock.p = (clock.p1 * clock.p2);
	clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
	clock.vco = 0;
	memcpy(best_clock, &clock, sizeof(intel_clock_t));
	return true;
787 788
}

789 790 791 792 793 794 795 796 797
/**
 * intel_wait_for_vblank - wait for vblank on a given pipe
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * Wait for vblank to occur on a given pipe.  Needed for various bits of
 * mode setting code.
 */
void intel_wait_for_vblank(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
798
{
799
	struct drm_i915_private *dev_priv = dev->dev_private;
800
	int pipestat_reg = PIPESTAT(pipe);
801

802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817
	/* Clear existing vblank status. Note this will clear any other
	 * sticky status fields as well.
	 *
	 * This races with i915_driver_irq_handler() with the result
	 * that either function could miss a vblank event.  Here it is not
	 * fatal, as we will either wait upon the next vblank interrupt or
	 * timeout.  Generally speaking intel_wait_for_vblank() is only
	 * called during modeset at which time the GPU should be idle and
	 * should *not* be performing page flips and thus not waiting on
	 * vblanks...
	 * Currently, the result of us stealing a vblank from the irq
	 * handler is that a single frame will be skipped during swapbuffers.
	 */
	I915_WRITE(pipestat_reg,
		   I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);

818
	/* Wait for vblank interrupt bit to set */
819 820 821
	if (wait_for(I915_READ(pipestat_reg) &
		     PIPE_VBLANK_INTERRUPT_STATUS,
		     50))
822 823 824
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

825 826
/*
 * intel_wait_for_pipe_off - wait for pipe to turn off
827 828 829 830 831 832 833
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * After disabling a pipe, we can't wait for vblank in the usual way,
 * spinning on the vblank interrupt status bit, since we won't actually
 * see an interrupt when the pipe is disabled.
 *
834 835 836 837 838 839
 * On Gen4 and above:
 *   wait for the pipe register state bit to turn off
 *
 * Otherwise:
 *   wait for the display line value to settle (it usually
 *   ends up stopping at the start of the next frame).
840
 *
841
 */
842
void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
843 844
{
	struct drm_i915_private *dev_priv = dev->dev_private;
845 846

	if (INTEL_INFO(dev)->gen >= 4) {
847
		int reg = PIPECONF(pipe);
848 849

		/* Wait for the Pipe State to go off */
850 851
		if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
			     100))
852 853 854
			DRM_DEBUG_KMS("pipe_off wait timed out\n");
	} else {
		u32 last_line;
855
		int reg = PIPEDSL(pipe);
856 857 858 859
		unsigned long timeout = jiffies + msecs_to_jiffies(100);

		/* Wait for the display line to settle */
		do {
860
			last_line = I915_READ(reg) & DSL_LINEMASK;
861
			mdelay(5);
862
		} while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
863 864 865 866
			 time_after(timeout, jiffies));
		if (time_after(jiffies, timeout))
			DRM_DEBUG_KMS("pipe_off wait timed out\n");
	}
J
Jesse Barnes 已提交
867 868
}

869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891
static const char *state_string(bool enabled)
{
	return enabled ? "on" : "off";
}

/* Only for pre-ILK configs */
static void assert_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

	reg = DPLL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)

892 893 894 895 896 897 898 899
/* For ILK+ */
static void assert_pch_pll(struct drm_i915_private *dev_priv,
			   enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

900 901 902 903 904 905 906 907 908 909 910 911 912
	if (HAS_PCH_CPT(dev_priv->dev)) {
		u32 pch_dpll;

		pch_dpll = I915_READ(PCH_DPLL_SEL);

		/* Make sure the selected PLL is enabled to the transcoder */
		WARN(!((pch_dpll >> (4 * pipe)) & 8),
		     "transcoder %d PLL not enabled\n", pipe);

		/* Convert the transcoder pipe number to a pll pipe number */
		pipe = (pch_dpll >> (4 * pipe)) & 1;
	}

913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982
	reg = PCH_DPLL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PCH PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)

static void assert_fdi_tx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

	reg = FDI_TX_CTL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & FDI_TX_ENABLE);
	WARN(cur_state != state,
	     "FDI TX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)

static void assert_fdi_rx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & FDI_RX_ENABLE);
	WARN(cur_state != state,
	     "FDI RX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)

static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	/* ILK FDI PLL is always enabled */
	if (dev_priv->info->gen == 5)
		return;

	reg = FDI_TX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
}

static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
}

983 984 985 986 987 988
static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
				  enum pipe pipe)
{
	int pp_reg, lvds_reg;
	u32 val;
	enum pipe panel_pipe = PIPE_A;
989
	bool locked = true;
990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008

	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		pp_reg = PCH_PP_CONTROL;
		lvds_reg = PCH_LVDS;
	} else {
		pp_reg = PP_CONTROL;
		lvds_reg = LVDS;
	}

	val = I915_READ(pp_reg);
	if (!(val & PANEL_POWER_ON) ||
	    ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
		locked = false;

	if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
		panel_pipe = PIPE_B;

	WARN(panel_pipe == pipe && locked,
	     "panel assertion failure, pipe %c regs locked\n",
1009
	     pipe_name(pipe));
1010 1011
}

1012 1013
void assert_pipe(struct drm_i915_private *dev_priv,
		 enum pipe pipe, bool state)
1014 1015 1016
{
	int reg;
	u32 val;
1017
	bool cur_state;
1018

1019 1020 1021 1022
	/* if we need the pipe A quirk it must be always on */
	if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
		state = true;

1023 1024
	reg = PIPECONF(pipe);
	val = I915_READ(reg);
1025 1026 1027
	cur_state = !!(val & PIPECONF_ENABLE);
	WARN(cur_state != state,
	     "pipe %c assertion failure (expected %s, current %s)\n",
1028
	     pipe_name(pipe), state_string(state), state_string(cur_state));
1029 1030
}

1031 1032
static void assert_plane(struct drm_i915_private *dev_priv,
			 enum plane plane, bool state)
1033 1034 1035
{
	int reg;
	u32 val;
1036
	bool cur_state;
1037 1038 1039

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1040 1041 1042 1043
	cur_state = !!(val & DISPLAY_PLANE_ENABLE);
	WARN(cur_state != state,
	     "plane %c assertion failure (expected %s, current %s)\n",
	     plane_name(plane), state_string(state), state_string(cur_state));
1044 1045
}

1046 1047 1048
#define assert_plane_enabled(d, p) assert_plane(d, p, true)
#define assert_plane_disabled(d, p) assert_plane(d, p, false)

1049 1050 1051 1052 1053 1054 1055
static void assert_planes_disabled(struct drm_i915_private *dev_priv,
				   enum pipe pipe)
{
	int reg, i;
	u32 val;
	int cur_pipe;

1056
	/* Planes are fixed to pipes on ILK+ */
1057 1058 1059 1060 1061 1062
	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		reg = DSPCNTR(pipe);
		val = I915_READ(reg);
		WARN((val & DISPLAY_PLANE_ENABLE),
		     "plane %c assertion failure, should be disabled but not\n",
		     plane_name(pipe));
1063
		return;
1064
	}
1065

1066 1067 1068 1069 1070 1071 1072
	/* Need to check both planes against the pipe */
	for (i = 0; i < 2; i++) {
		reg = DSPCNTR(i);
		val = I915_READ(reg);
		cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
			DISPPLANE_SEL_PIPE_SHIFT;
		WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1073 1074
		     "plane %c assertion failure, should be off on pipe %c but is still active\n",
		     plane_name(i), pipe_name(pipe));
1075 1076 1077
	}
}

1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
{
	u32 val;
	bool enabled;

	val = I915_READ(PCH_DREF_CONTROL);
	enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
			    DREF_SUPERSPREAD_SOURCE_MASK));
	WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
}

static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
				       enum pipe pipe)
{
	int reg;
	u32 val;
	bool enabled;

	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
	enabled = !!(val & TRANS_ENABLE);
1099 1100 1101
	WARN(enabled,
	     "transcoder assertion failed, should be off on pipe %c but is still active\n",
	     pipe_name(pipe));
1102 1103
}

1104 1105
static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
			    enum pipe pipe, u32 port_sel, u32 val)
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
{
	if ((val & DP_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		u32	trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
		u32	trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
		if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
			return false;
	} else {
		if ((val & DP_PIPE_MASK) != (pipe << 30))
			return false;
	}
	return true;
}

1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & PORT_ENABLE) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
			return false;
	}
	return true;
}

static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & LVDS_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
			return false;
	}
	return true;
}

static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & ADPA_DAC_ENABLE) == 0)
		return false;
	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
			return false;
	}
	return true;
}

1169
static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1170
				   enum pipe pipe, int reg, u32 port_sel)
1171
{
1172
	u32 val = I915_READ(reg);
1173
	WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
1174
	     "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1175
	     reg, pipe_name(pipe));
1176 1177 1178 1179 1180
}

static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
				     enum pipe pipe, int reg)
{
1181
	u32 val = I915_READ(reg);
1182
	WARN(hdmi_pipe_enabled(dev_priv, val, pipe),
1183
	     "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
1184
	     reg, pipe_name(pipe));
1185 1186 1187 1188 1189 1190 1191 1192
}

static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

1193 1194 1195
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1196 1197 1198

	reg = PCH_ADPA;
	val = I915_READ(reg);
1199
	WARN(adpa_pipe_enabled(dev_priv, val, pipe),
1200
	     "PCH VGA enabled on transcoder %c, should be disabled\n",
1201
	     pipe_name(pipe));
1202 1203 1204

	reg = PCH_LVDS;
	val = I915_READ(reg);
1205
	WARN(lvds_pipe_enabled(dev_priv, val, pipe),
1206
	     "PCH LVDS enabled on transcoder %c, should be disabled\n",
1207
	     pipe_name(pipe));
1208 1209 1210 1211 1212 1213

	assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
	assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
	assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
}

1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
/**
 * intel_enable_pll - enable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * Enable @pipe's PLL so we can start pumping pixels from a plane.  Check to
 * make sure the PLL reg is writable first though, since the panel write
 * protect mechanism may be enabled.
 *
 * Note!  This is for pre-ILK only.
 */
static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

	/* No really, not for ILK+ */
	BUG_ON(dev_priv->info->gen >= 5);

	/* PLL is protected by panel, make sure we can write it */
	if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
		assert_panel_unlocked(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;

	/* We do this three times for luck */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

/**
 * intel_disable_pll - disable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to disable
 *
 * Disable the PLL for @pipe, making sure the pipe is off first.
 *
 * Note!  This is for pre-ILK only.
 */
static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	/* Make sure the pipe isn't still relying on us */
	assert_pipe_disabled(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
}

1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
/**
 * intel_enable_pch_pll - enable PCH PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * The PCH PLL needs to be enabled before the PCH transcoder, since it
 * drives the transcoder clock.
 */
static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
				 enum pipe pipe)
{
	int reg;
	u32 val;

1295 1296 1297
	if (pipe > 1)
		return;

1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315
	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* PCH refclock must be enabled first */
	assert_pch_refclk_enabled(dev_priv);

	reg = PCH_DPLL(pipe);
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
}

static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
				  enum pipe pipe)
{
	int reg;
1316 1317
	u32 val, pll_mask = TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL,
		pll_sel = TRANSC_DPLL_ENABLE;
1318

1319 1320 1321
	if (pipe > 1)
		return;

1322 1323 1324 1325 1326 1327
	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* Make sure transcoder isn't still depending on us */
	assert_transcoder_disabled(dev_priv, pipe);

1328 1329 1330 1331 1332 1333 1334 1335 1336
	if (pipe == 0)
		pll_sel |= TRANSC_DPLLA_SEL;
	else if (pipe == 1)
		pll_sel |= TRANSC_DPLLB_SEL;


	if ((I915_READ(PCH_DPLL_SEL) & pll_mask) == pll_sel)
		return;

1337 1338 1339 1340 1341 1342 1343 1344
	reg = PCH_DPLL(pipe);
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
}

1345 1346 1347 1348
static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
				    enum pipe pipe)
{
	int reg;
1349
	u32 val, pipeconf_val;
1350
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* Make sure PCH DPLL is enabled */
	assert_pch_pll_enabled(dev_priv, pipe);

	/* FDI must be feeding us bits for PCH ports */
	assert_fdi_tx_enabled(dev_priv, pipe);
	assert_fdi_rx_enabled(dev_priv, pipe);

	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
1364
	pipeconf_val = I915_READ(PIPECONF(pipe));
1365 1366 1367 1368 1369 1370 1371

	if (HAS_PCH_IBX(dev_priv->dev)) {
		/*
		 * make the BPC in transcoder be consistent with
		 * that in pipeconf reg.
		 */
		val &= ~PIPE_BPC_MASK;
1372
		val |= pipeconf_val & PIPE_BPC_MASK;
1373
	}
1374 1375 1376

	val &= ~TRANS_INTERLACE_MASK;
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
1377 1378 1379 1380 1381
		if (HAS_PCH_IBX(dev_priv->dev) &&
		    intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
			val |= TRANS_LEGACY_INTERLACED_ILK;
		else
			val |= TRANS_INTERLACED;
1382 1383 1384
	else
		val |= TRANS_PROGRESSIVE;

1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
	I915_WRITE(reg, val | TRANS_ENABLE);
	if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
		DRM_ERROR("failed to enable transcoder %d\n", pipe);
}

static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
{
	int reg;
	u32 val;

	/* FDI relies on the transcoder */
	assert_fdi_tx_disabled(dev_priv, pipe);
	assert_fdi_rx_disabled(dev_priv, pipe);

1400 1401 1402
	/* Ports must be off as well */
	assert_pch_ports_disabled(dev_priv, pipe);

1403 1404 1405 1406 1407 1408
	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
	val &= ~TRANS_ENABLE;
	I915_WRITE(reg, val);
	/* wait for PCH transcoder off, transcoder state */
	if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1409
		DRM_ERROR("failed to disable transcoder %d\n", pipe);
1410 1411
}

1412
/**
1413
 * intel_enable_pipe - enable a pipe, asserting requirements
1414 1415
 * @dev_priv: i915 private structure
 * @pipe: pipe to enable
1416
 * @pch_port: on ILK+, is this pipe driving a PCH port or not
1417 1418 1419 1420 1421 1422 1423 1424 1425
 *
 * Enable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe is actually running (i.e. first vblank) before
 * returning.
 */
1426 1427
static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
			      bool pch_port)
1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438
{
	int reg;
	u32 val;

	/*
	 * A pipe without a PLL won't actually be able to drive bits from
	 * a plane.  On ILK+ the pipe PLLs are integrated, so we don't
	 * need the check.
	 */
	if (!HAS_PCH_SPLIT(dev_priv->dev))
		assert_pll_enabled(dev_priv, pipe);
1439 1440 1441 1442 1443 1444 1445 1446
	else {
		if (pch_port) {
			/* if driving the PCH, we need FDI enabled */
			assert_fdi_rx_pll_enabled(dev_priv, pipe);
			assert_fdi_tx_pll_enabled(dev_priv, pipe);
		}
		/* FIXME: assert CPU port conditions for SNB+ */
	}
1447 1448 1449

	reg = PIPECONF(pipe);
	val = I915_READ(reg);
1450 1451 1452 1453
	if (val & PIPECONF_ENABLE)
		return;

	I915_WRITE(reg, val | PIPECONF_ENABLE);
1454 1455 1456 1457
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
1458
 * intel_disable_pipe - disable a pipe, asserting requirements
1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486
 * @dev_priv: i915 private structure
 * @pipe: pipe to disable
 *
 * Disable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe has shut down before returning.
 */
static void intel_disable_pipe(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
	int reg;
	u32 val;

	/*
	 * Make sure planes won't keep trying to pump pixels to us,
	 * or we might hang the display.
	 */
	assert_planes_disabled(dev_priv, pipe);

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	reg = PIPECONF(pipe);
	val = I915_READ(reg);
1487 1488 1489 1490
	if ((val & PIPECONF_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~PIPECONF_ENABLE);
1491 1492 1493
	intel_wait_for_pipe_off(dev_priv->dev, pipe);
}

1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504
/*
 * Plane regs are double buffered, going from enabled->disabled needs a
 * trigger in order to latch.  The display address reg provides this.
 */
static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
				      enum plane plane)
{
	I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
	I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
}

1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
/**
 * intel_enable_plane - enable a display plane on a given pipe
 * @dev_priv: i915 private structure
 * @plane: plane to enable
 * @pipe: pipe being fed
 *
 * Enable @plane on @pipe, making sure that @pipe is running first.
 */
static void intel_enable_plane(struct drm_i915_private *dev_priv,
			       enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	/* If the pipe isn't enabled, we can't pump pixels and may hang */
	assert_pipe_enabled(dev_priv, pipe);

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1524 1525 1526 1527
	if (val & DISPLAY_PLANE_ENABLE)
		return;

	I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1528
	intel_flush_display_plane(dev_priv, plane);
1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
 * intel_disable_plane - disable a display plane
 * @dev_priv: i915 private structure
 * @plane: plane to disable
 * @pipe: pipe consuming the data
 *
 * Disable @plane; should be an independent operation.
 */
static void intel_disable_plane(struct drm_i915_private *dev_priv,
				enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1548 1549 1550 1551
	if ((val & DISPLAY_PLANE_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1552 1553 1554 1555
	intel_flush_display_plane(dev_priv, plane);
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

1556
static void disable_pch_dp(struct drm_i915_private *dev_priv,
1557
			   enum pipe pipe, int reg, u32 port_sel)
1558 1559
{
	u32 val = I915_READ(reg);
1560
	if (dp_pipe_enabled(dev_priv, pipe, port_sel, val)) {
1561
		DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
1562
		I915_WRITE(reg, val & ~DP_PORT_EN);
1563
	}
1564 1565 1566 1567 1568 1569
}

static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
			     enum pipe pipe, int reg)
{
	u32 val = I915_READ(reg);
1570
	if (hdmi_pipe_enabled(dev_priv, val, pipe)) {
1571 1572
		DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
			      reg, pipe);
1573
		I915_WRITE(reg, val & ~PORT_ENABLE);
1574
	}
1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
}

/* Disable any ports connected to this transcoder */
static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
				    enum pipe pipe)
{
	u32 reg, val;

	val = I915_READ(PCH_PP_CONTROL);
	I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);

1586 1587 1588
	disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
	disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
	disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1589 1590 1591

	reg = PCH_ADPA;
	val = I915_READ(reg);
1592
	if (adpa_pipe_enabled(dev_priv, val, pipe))
1593 1594 1595 1596
		I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);

	reg = PCH_LVDS;
	val = I915_READ(reg);
1597 1598
	if (lvds_pipe_enabled(dev_priv, val, pipe)) {
		DRM_DEBUG_KMS("disable lvds on pipe %d val 0x%08x\n", pipe, val);
1599 1600 1601 1602 1603 1604 1605 1606 1607 1608
		I915_WRITE(reg, val & ~LVDS_PORT_EN);
		POSTING_READ(reg);
		udelay(100);
	}

	disable_pch_hdmi(dev_priv, pipe, HDMIB);
	disable_pch_hdmi(dev_priv, pipe, HDMIC);
	disable_pch_hdmi(dev_priv, pipe, HDMID);
}

1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630
static void i8xx_disable_fbc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 fbc_ctl;

	/* Disable compression */
	fbc_ctl = I915_READ(FBC_CONTROL);
	if ((fbc_ctl & FBC_CTL_EN) == 0)
		return;

	fbc_ctl &= ~FBC_CTL_EN;
	I915_WRITE(FBC_CONTROL, fbc_ctl);

	/* Wait for compressing bit to clear */
	if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
		DRM_DEBUG_KMS("FBC idle timed out\n");
		return;
	}

	DRM_DEBUG_KMS("disabled FBC\n");
}

1631 1632 1633 1634 1635 1636
static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_framebuffer *fb = crtc->fb;
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1637
	struct drm_i915_gem_object *obj = intel_fb->obj;
1638
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1639
	int cfb_pitch;
1640 1641 1642
	int plane, i;
	u32 fbc_ctl, fbc_ctl2;

1643
	cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1644 1645
	if (fb->pitches[0] < cfb_pitch)
		cfb_pitch = fb->pitches[0];
1646 1647

	/* FBC_CTL wants 64B units */
1648 1649
	cfb_pitch = (cfb_pitch / 64) - 1;
	plane = intel_crtc->plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1650 1651 1652 1653 1654 1655

	/* Clear old tags */
	for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
		I915_WRITE(FBC_TAG + (i * 4), 0);

	/* Set it up... */
1656 1657
	fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
	fbc_ctl2 |= plane;
1658 1659 1660 1661 1662
	I915_WRITE(FBC_CONTROL2, fbc_ctl2);
	I915_WRITE(FBC_FENCE_OFF, crtc->y);

	/* enable it... */
	fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
1663
	if (IS_I945GM(dev))
1664
		fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
1665
	fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1666
	fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1667
	fbc_ctl |= obj->fence_reg;
1668 1669
	I915_WRITE(FBC_CONTROL, fbc_ctl);

1670 1671
	DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %d, ",
		      cfb_pitch, crtc->y, intel_crtc->plane);
1672 1673
}

1674
static bool i8xx_fbc_enabled(struct drm_device *dev)
1675 1676 1677 1678 1679 1680
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
}

1681 1682 1683 1684 1685 1686
static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_framebuffer *fb = crtc->fb;
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1687
	struct drm_i915_gem_object *obj = intel_fb->obj;
1688
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1689
	int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
1690 1691 1692 1693
	unsigned long stall_watermark = 200;
	u32 dpfc_ctl;

	dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1694
	dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
1695
	I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1696 1697 1698 1699 1700 1701 1702 1703 1704

	I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
		   (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
		   (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
	I915_WRITE(DPFC_FENCE_YOFF, crtc->y);

	/* enable it... */
	I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);

1705
	DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1706 1707
}

1708
static void g4x_disable_fbc(struct drm_device *dev)
1709 1710 1711 1712 1713 1714
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpfc_ctl;

	/* Disable compression */
	dpfc_ctl = I915_READ(DPFC_CONTROL);
C
Chris Wilson 已提交
1715 1716 1717
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(DPFC_CONTROL, dpfc_ctl);
1718

C
Chris Wilson 已提交
1719 1720
		DRM_DEBUG_KMS("disabled FBC\n");
	}
1721 1722
}

1723
static bool g4x_fbc_enabled(struct drm_device *dev)
1724 1725 1726 1727 1728 1729
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
}

1730 1731 1732 1733 1734 1735
static void sandybridge_blit_fbc_update(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 blt_ecoskpd;

	/* Make sure blitter notifies FBC of writes */
1736
	gen6_gt_force_wake_get(dev_priv);
1737 1738 1739 1740 1741 1742 1743 1744 1745 1746
	blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
	blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
		GEN6_BLITTER_LOCK_SHIFT;
	I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
	blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
	I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
	blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
			 GEN6_BLITTER_LOCK_SHIFT);
	I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
	POSTING_READ(GEN6_BLITTER_ECOSKPD);
1747
	gen6_gt_force_wake_put(dev_priv);
1748 1749
}

1750 1751 1752 1753 1754 1755
static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_framebuffer *fb = crtc->fb;
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1756
	struct drm_i915_gem_object *obj = intel_fb->obj;
1757
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1758
	int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
1759 1760 1761
	unsigned long stall_watermark = 200;
	u32 dpfc_ctl;

C
Chris Wilson 已提交
1762
	dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1763 1764
	dpfc_ctl &= DPFC_RESERVED;
	dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
1765 1766
	/* Set persistent mode for front-buffer rendering, ala X. */
	dpfc_ctl |= DPFC_CTL_PERSISTENT_MODE;
1767
	dpfc_ctl |= (DPFC_CTL_FENCE_EN | obj->fence_reg);
1768
	I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1769 1770 1771 1772 1773

	I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
		   (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
		   (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
	I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
1774
	I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
1775
	/* enable it... */
C
Chris Wilson 已提交
1776
	I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
1777

1778 1779
	if (IS_GEN6(dev)) {
		I915_WRITE(SNB_DPFC_CTL_SA,
1780
			   SNB_CPU_FENCE_ENABLE | obj->fence_reg);
1781
		I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
1782
		sandybridge_blit_fbc_update(dev);
1783 1784
	}

1785 1786 1787
	DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
}

1788
static void ironlake_disable_fbc(struct drm_device *dev)
1789 1790 1791 1792 1793 1794
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpfc_ctl;

	/* Disable compression */
	dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
C
Chris Wilson 已提交
1795 1796 1797
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
1798

C
Chris Wilson 已提交
1799 1800
		DRM_DEBUG_KMS("disabled FBC\n");
	}
1801 1802 1803 1804 1805 1806 1807 1808 1809
}

static bool ironlake_fbc_enabled(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
}

1810 1811 1812 1813 1814 1815 1816 1817 1818 1819
bool intel_fbc_enabled(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv->display.fbc_enabled)
		return false;

	return dev_priv->display.fbc_enabled(dev);
}

1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832
static void intel_fbc_work_fn(struct work_struct *__work)
{
	struct intel_fbc_work *work =
		container_of(to_delayed_work(__work),
			     struct intel_fbc_work, work);
	struct drm_device *dev = work->crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	mutex_lock(&dev->struct_mutex);
	if (work == dev_priv->fbc_work) {
		/* Double check that we haven't switched fb without cancelling
		 * the prior work.
		 */
1833
		if (work->crtc->fb == work->fb) {
1834 1835 1836
			dev_priv->display.enable_fbc(work->crtc,
						     work->interval);

1837 1838 1839 1840 1841
			dev_priv->cfb_plane = to_intel_crtc(work->crtc)->plane;
			dev_priv->cfb_fb = work->crtc->fb->base.id;
			dev_priv->cfb_y = work->crtc->y;
		}

1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871
		dev_priv->fbc_work = NULL;
	}
	mutex_unlock(&dev->struct_mutex);

	kfree(work);
}

static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
{
	if (dev_priv->fbc_work == NULL)
		return;

	DRM_DEBUG_KMS("cancelling pending FBC enable\n");

	/* Synchronisation is provided by struct_mutex and checking of
	 * dev_priv->fbc_work, so we can perform the cancellation
	 * entirely asynchronously.
	 */
	if (cancel_delayed_work(&dev_priv->fbc_work->work))
		/* tasklet was killed before being run, clean up */
		kfree(dev_priv->fbc_work);

	/* Mark the work as no longer wanted so that if it does
	 * wake-up (because the work was already running and waiting
	 * for our mutex), it will discover that is no longer
	 * necessary to run.
	 */
	dev_priv->fbc_work = NULL;
}

1872
static void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1873
{
1874 1875 1876
	struct intel_fbc_work *work;
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1877 1878 1879 1880

	if (!dev_priv->display.enable_fbc)
		return;

1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898
	intel_cancel_fbc_work(dev_priv);

	work = kzalloc(sizeof *work, GFP_KERNEL);
	if (work == NULL) {
		dev_priv->display.enable_fbc(crtc, interval);
		return;
	}

	work->crtc = crtc;
	work->fb = crtc->fb;
	work->interval = interval;
	INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);

	dev_priv->fbc_work = work;

	DRM_DEBUG_KMS("scheduling delayed FBC enable\n");

	/* Delay the actual enabling to let pageflipping cease and the
1899 1900 1901 1902
	 * display to settle before starting the compression. Note that
	 * this delay also serves a second purpose: it allows for a
	 * vblank to pass after disabling the FBC before we attempt
	 * to modify the control registers.
1903 1904 1905 1906 1907 1908 1909
	 *
	 * A more complicated solution would involve tracking vblanks
	 * following the termination of the page-flipping sequence
	 * and indeed performing the enable as a co-routine and not
	 * waiting synchronously upon the vblank.
	 */
	schedule_delayed_work(&work->work, msecs_to_jiffies(50));
1910 1911 1912 1913 1914 1915
}

void intel_disable_fbc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1916 1917
	intel_cancel_fbc_work(dev_priv);

1918 1919 1920 1921
	if (!dev_priv->display.disable_fbc)
		return;

	dev_priv->display.disable_fbc(dev);
1922
	dev_priv->cfb_plane = -1;
1923 1924
}

1925 1926
/**
 * intel_update_fbc - enable/disable FBC as needed
C
Chris Wilson 已提交
1927
 * @dev: the drm_device
1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943
 *
 * Set up the framebuffer compression hardware at mode set time.  We
 * enable it if possible:
 *   - plane A only (on pre-965)
 *   - no pixel mulitply/line duplication
 *   - no alpha buffer discard
 *   - no dual wide
 *   - framebuffer <= 2048 in width, 1536 in height
 *
 * We can't assume that any compression will take place (worst case),
 * so the compressed buffer has to be the same size as the uncompressed
 * one.  It also must reside (along with the line length buffer) in
 * stolen memory.
 *
 * We need to enable/disable FBC on a global basis.
 */
C
Chris Wilson 已提交
1944
static void intel_update_fbc(struct drm_device *dev)
1945 1946
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
1947 1948 1949
	struct drm_crtc *crtc = NULL, *tmp_crtc;
	struct intel_crtc *intel_crtc;
	struct drm_framebuffer *fb;
1950
	struct intel_framebuffer *intel_fb;
1951
	struct drm_i915_gem_object *obj;
1952
	int enable_fbc;
1953 1954

	DRM_DEBUG_KMS("\n");
1955 1956 1957 1958

	if (!i915_powersave)
		return;

1959
	if (!I915_HAS_FBC(dev))
1960 1961
		return;

1962 1963 1964 1965
	/*
	 * If FBC is already on, we just have to verify that we can
	 * keep it that way...
	 * Need to disable if:
1966
	 *   - more than one pipe is active
1967 1968 1969 1970
	 *   - changing FBC params (stride, fence, mode)
	 *   - new fb is too large to fit in compressed buffer
	 *   - going to an unsupported config (interlace, pixel multiply, etc.)
	 */
1971
	list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
1972
		if (tmp_crtc->enabled && tmp_crtc->fb) {
C
Chris Wilson 已提交
1973 1974 1975 1976 1977 1978 1979
			if (crtc) {
				DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
				dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
				goto out_disable;
			}
			crtc = tmp_crtc;
		}
1980
	}
C
Chris Wilson 已提交
1981 1982 1983 1984

	if (!crtc || crtc->fb == NULL) {
		DRM_DEBUG_KMS("no output, disabling\n");
		dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
1985 1986
		goto out_disable;
	}
C
Chris Wilson 已提交
1987 1988 1989 1990

	intel_crtc = to_intel_crtc(crtc);
	fb = crtc->fb;
	intel_fb = to_intel_framebuffer(fb);
1991
	obj = intel_fb->obj;
C
Chris Wilson 已提交
1992

1993 1994 1995 1996
	enable_fbc = i915_enable_fbc;
	if (enable_fbc < 0) {
		DRM_DEBUG_KMS("fbc set to per-chip default\n");
		enable_fbc = 1;
1997
		if (INTEL_INFO(dev)->gen <= 6)
1998 1999 2000 2001
			enable_fbc = 0;
	}
	if (!enable_fbc) {
		DRM_DEBUG_KMS("fbc disabled per module param\n");
2002 2003 2004
		dev_priv->no_fbc_reason = FBC_MODULE_PARAM;
		goto out_disable;
	}
2005
	if (intel_fb->obj->base.size > dev_priv->cfb_size) {
2006
		DRM_DEBUG_KMS("framebuffer too large, disabling "
2007
			      "compression\n");
2008
		dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
2009 2010
		goto out_disable;
	}
C
Chris Wilson 已提交
2011 2012
	if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
	    (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
2013
		DRM_DEBUG_KMS("mode incompatible with compression, "
2014
			      "disabling\n");
2015
		dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
2016 2017
		goto out_disable;
	}
C
Chris Wilson 已提交
2018 2019
	if ((crtc->mode.hdisplay > 2048) ||
	    (crtc->mode.vdisplay > 1536)) {
2020
		DRM_DEBUG_KMS("mode too large for compression, disabling\n");
2021
		dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
2022 2023
		goto out_disable;
	}
C
Chris Wilson 已提交
2024
	if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
2025
		DRM_DEBUG_KMS("plane not 0, disabling compression\n");
2026
		dev_priv->no_fbc_reason = FBC_BAD_PLANE;
2027 2028
		goto out_disable;
	}
2029 2030 2031 2032 2033 2034 2035

	/* The use of a CPU fence is mandatory in order to detect writes
	 * by the CPU to the scanout and trigger updates to the FBC.
	 */
	if (obj->tiling_mode != I915_TILING_X ||
	    obj->fence_reg == I915_FENCE_REG_NONE) {
		DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
2036
		dev_priv->no_fbc_reason = FBC_NOT_TILED;
2037 2038 2039
		goto out_disable;
	}

2040 2041 2042 2043
	/* If the kernel debugger is active, always disable compression */
	if (in_dbg_master())
		goto out_disable;

2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081
	/* If the scanout has not changed, don't modify the FBC settings.
	 * Note that we make the fundamental assumption that the fb->obj
	 * cannot be unpinned (and have its GTT offset and fence revoked)
	 * without first being decoupled from the scanout and FBC disabled.
	 */
	if (dev_priv->cfb_plane == intel_crtc->plane &&
	    dev_priv->cfb_fb == fb->base.id &&
	    dev_priv->cfb_y == crtc->y)
		return;

	if (intel_fbc_enabled(dev)) {
		/* We update FBC along two paths, after changing fb/crtc
		 * configuration (modeswitching) and after page-flipping
		 * finishes. For the latter, we know that not only did
		 * we disable the FBC at the start of the page-flip
		 * sequence, but also more than one vblank has passed.
		 *
		 * For the former case of modeswitching, it is possible
		 * to switch between two FBC valid configurations
		 * instantaneously so we do need to disable the FBC
		 * before we can modify its control registers. We also
		 * have to wait for the next vblank for that to take
		 * effect. However, since we delay enabling FBC we can
		 * assume that a vblank has passed since disabling and
		 * that we can safely alter the registers in the deferred
		 * callback.
		 *
		 * In the scenario that we go from a valid to invalid
		 * and then back to valid FBC configuration we have
		 * no strict enforcement that a vblank occurred since
		 * disabling the FBC. However, along all current pipe
		 * disabling paths we do need to wait for a vblank at
		 * some point. And we wait before enabling FBC anyway.
		 */
		DRM_DEBUG_KMS("disabling active FBC for update\n");
		intel_disable_fbc(dev);
	}

C
Chris Wilson 已提交
2082
	intel_enable_fbc(crtc, 500);
2083 2084 2085 2086
	return;

out_disable:
	/* Multiple disables should be harmless */
2087 2088
	if (intel_fbc_enabled(dev)) {
		DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
2089
		intel_disable_fbc(dev);
2090
	}
2091 2092
}

2093
int
2094
intel_pin_and_fence_fb_obj(struct drm_device *dev,
2095
			   struct drm_i915_gem_object *obj,
2096
			   struct intel_ring_buffer *pipelined)
2097
{
2098
	struct drm_i915_private *dev_priv = dev->dev_private;
2099 2100 2101
	u32 alignment;
	int ret;

2102
	switch (obj->tiling_mode) {
2103
	case I915_TILING_NONE:
2104 2105
		if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
			alignment = 128 * 1024;
2106
		else if (INTEL_INFO(dev)->gen >= 4)
2107 2108 2109
			alignment = 4 * 1024;
		else
			alignment = 64 * 1024;
2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122
		break;
	case I915_TILING_X:
		/* pin() will align the object as required by fence */
		alignment = 0;
		break;
	case I915_TILING_Y:
		/* FIXME: Is this true? */
		DRM_ERROR("Y tiled not allowed for scan out buffers\n");
		return -EINVAL;
	default:
		BUG();
	}

2123
	dev_priv->mm.interruptible = false;
2124
	ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
2125
	if (ret)
2126
		goto err_interruptible;
2127 2128 2129 2130 2131 2132

	/* Install a fence for tiled scan-out. Pre-i965 always needs a
	 * fence, whereas 965+ only requires a fence if using
	 * framebuffer compression.  For simplicity, we always install
	 * a fence as the cost is not that onerous.
	 */
2133
	if (obj->tiling_mode != I915_TILING_NONE) {
2134
		ret = i915_gem_object_get_fence(obj, pipelined);
2135 2136
		if (ret)
			goto err_unpin;
2137 2138

		i915_gem_object_pin_fence(obj);
2139 2140
	}

2141
	dev_priv->mm.interruptible = true;
2142
	return 0;
2143 2144 2145

err_unpin:
	i915_gem_object_unpin(obj);
2146 2147
err_interruptible:
	dev_priv->mm.interruptible = true;
2148
	return ret;
2149 2150
}

2151 2152 2153 2154 2155 2156
void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_fence(obj);
	i915_gem_object_unpin(obj);
}

2157 2158
static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			     int x, int y)
J
Jesse Barnes 已提交
2159 2160 2161 2162 2163
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
2164
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
2165 2166 2167
	int plane = intel_crtc->plane;
	unsigned long Start, Offset;
	u32 dspcntr;
2168
	u32 reg;
J
Jesse Barnes 已提交
2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181

	switch (plane) {
	case 0:
	case 1:
		break;
	default:
		DRM_ERROR("Can't update plane %d in SAREA\n", plane);
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

2182 2183
	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
J
Jesse Barnes 已提交
2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
	switch (fb->bits_per_pixel) {
	case 8:
		dspcntr |= DISPPLANE_8BPP;
		break;
	case 16:
		if (fb->depth == 15)
			dspcntr |= DISPPLANE_15_16BPP;
		else
			dspcntr |= DISPPLANE_16BPP;
		break;
	case 24:
	case 32:
		dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
		break;
	default:
2201
		DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
J
Jesse Barnes 已提交
2202 2203
		return -EINVAL;
	}
2204
	if (INTEL_INFO(dev)->gen >= 4) {
2205
		if (obj->tiling_mode != I915_TILING_NONE)
J
Jesse Barnes 已提交
2206 2207 2208 2209 2210
			dspcntr |= DISPPLANE_TILED;
		else
			dspcntr &= ~DISPPLANE_TILED;
	}

2211
	I915_WRITE(reg, dspcntr);
J
Jesse Barnes 已提交
2212

2213
	Start = obj->gtt_offset;
2214
	Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
J
Jesse Barnes 已提交
2215

2216
	DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2217 2218
		      Start, Offset, x, y, fb->pitches[0]);
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2219
	if (INTEL_INFO(dev)->gen >= 4) {
2220 2221 2222 2223 2224 2225
		I915_WRITE(DSPSURF(plane), Start);
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
		I915_WRITE(DSPADDR(plane), Offset);
	} else
		I915_WRITE(DSPADDR(plane), Start + Offset);
	POSTING_READ(reg);
J
Jesse Barnes 已提交
2226

2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245
	return 0;
}

static int ironlake_update_plane(struct drm_crtc *crtc,
				 struct drm_framebuffer *fb, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
	struct drm_i915_gem_object *obj;
	int plane = intel_crtc->plane;
	unsigned long Start, Offset;
	u32 dspcntr;
	u32 reg;

	switch (plane) {
	case 0:
	case 1:
J
Jesse Barnes 已提交
2246
	case 2:
2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294
		break;
	default:
		DRM_ERROR("Can't update plane %d in SAREA\n", plane);
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
	switch (fb->bits_per_pixel) {
	case 8:
		dspcntr |= DISPPLANE_8BPP;
		break;
	case 16:
		if (fb->depth != 16)
			return -EINVAL;

		dspcntr |= DISPPLANE_16BPP;
		break;
	case 24:
	case 32:
		if (fb->depth == 24)
			dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
		else if (fb->depth == 30)
			dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
		else
			return -EINVAL;
		break;
	default:
		DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
		return -EINVAL;
	}

	if (obj->tiling_mode != I915_TILING_NONE)
		dspcntr |= DISPPLANE_TILED;
	else
		dspcntr &= ~DISPPLANE_TILED;

	/* must disable */
	dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;

	I915_WRITE(reg, dspcntr);

	Start = obj->gtt_offset;
2295
	Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
2296 2297

	DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2298 2299
		      Start, Offset, x, y, fb->pitches[0]);
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320
	I915_WRITE(DSPSURF(plane), Start);
	I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
	I915_WRITE(DSPADDR(plane), Offset);
	POSTING_READ(reg);

	return 0;
}

/* Assume fb object is pinned & idle & fenced and just update base pointers */
static int
intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			   int x, int y, enum mode_set_atomic state)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ret = dev_priv->display.update_plane(crtc, fb, x, y);
	if (ret)
		return ret;

C
Chris Wilson 已提交
2321
	intel_update_fbc(dev);
2322
	intel_increase_pllclock(crtc);
J
Jesse Barnes 已提交
2323 2324 2325 2326

	return 0;
}

2327
static int
2328 2329
intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
		    struct drm_framebuffer *old_fb)
J
Jesse Barnes 已提交
2330 2331 2332 2333
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2334
	int ret;
J
Jesse Barnes 已提交
2335 2336 2337

	/* no fb bound */
	if (!crtc->fb) {
2338
		DRM_ERROR("No FB bound\n");
2339 2340 2341
		return 0;
	}

2342
	switch (intel_crtc->plane) {
2343 2344 2345
	case 0:
	case 1:
		break;
J
Jesse Barnes 已提交
2346 2347 2348 2349
	case 2:
		if (IS_IVYBRIDGE(dev))
			break;
		/* fall through otherwise */
2350
	default:
2351
		DRM_ERROR("no plane for crtc\n");
2352
		return -EINVAL;
J
Jesse Barnes 已提交
2353 2354
	}

2355
	mutex_lock(&dev->struct_mutex);
2356 2357
	ret = intel_pin_and_fence_fb_obj(dev,
					 to_intel_framebuffer(crtc->fb)->obj,
2358
					 NULL);
2359 2360
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
2361
		DRM_ERROR("pin & fence failed\n");
2362 2363
		return ret;
	}
J
Jesse Barnes 已提交
2364

2365
	if (old_fb) {
2366
		struct drm_i915_private *dev_priv = dev->dev_private;
2367
		struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2368

2369
		wait_event(dev_priv->pending_flip_queue,
2370
			   atomic_read(&dev_priv->mm.wedged) ||
2371
			   atomic_read(&obj->pending_flip) == 0);
2372 2373 2374 2375 2376

		/* Big Hammer, we also need to ensure that any pending
		 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
		 * current scanout is retired before unpinning the old
		 * framebuffer.
2377 2378 2379
		 *
		 * This should only fail upon a hung GPU, in which case we
		 * can safely continue.
2380
		 */
2381
		ret = i915_gem_object_finish_gpu(obj);
2382
		(void) ret;
2383 2384
	}

2385 2386
	ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
					 LEAVE_ATOMIC_MODE_SET);
2387
	if (ret) {
2388
		intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
2389
		mutex_unlock(&dev->struct_mutex);
2390
		DRM_ERROR("failed to update base address\n");
2391
		return ret;
J
Jesse Barnes 已提交
2392
	}
2393

2394 2395
	if (old_fb) {
		intel_wait_for_vblank(dev, intel_crtc->pipe);
2396
		intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
2397
	}
2398

2399
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
2400 2401

	if (!dev->primary->master)
2402
		return 0;
J
Jesse Barnes 已提交
2403 2404 2405

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
2406
		return 0;
J
Jesse Barnes 已提交
2407

2408
	if (intel_crtc->pipe) {
J
Jesse Barnes 已提交
2409 2410
		master_priv->sarea_priv->pipeB_x = x;
		master_priv->sarea_priv->pipeB_y = y;
2411 2412 2413
	} else {
		master_priv->sarea_priv->pipeA_x = x;
		master_priv->sarea_priv->pipeA_y = y;
J
Jesse Barnes 已提交
2414
	}
2415 2416

	return 0;
J
Jesse Barnes 已提交
2417 2418
}

2419
static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
2420 2421 2422 2423 2424
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

2425
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

	if (clock < 200000) {
		u32 temp;
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
		/* workaround for 160Mhz:
		   1) program 0x4600c bits 15:0 = 0x8124
		   2) program 0x46010 bit 0 = 1
		   3) program 0x46034 bit 24 = 1
		   4) program 0x64000 bit 14 = 1
		   */
		temp = I915_READ(0x4600c);
		temp &= 0xffff0000;
		I915_WRITE(0x4600c, temp | 0x8124);

		temp = I915_READ(0x46010);
		I915_WRITE(0x46010, temp | 1);

		temp = I915_READ(0x46034);
		I915_WRITE(0x46034, temp | (1 << 24));
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
	}
	I915_WRITE(DP_A, dpa_ctl);

2452
	POSTING_READ(DP_A);
2453 2454 2455
	udelay(500);
}

2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466
static void intel_fdi_normal_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* enable normal train */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2467
	if (IS_IVYBRIDGE(dev)) {
2468 2469
		temp &= ~FDI_LINK_TRAIN_NONE_IVB;
		temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
2470 2471 2472
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2473
	}
2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_NORMAL_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE;
	}
	I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);

	/* wait one idle pattern time */
	POSTING_READ(reg);
	udelay(1000);
2490 2491 2492 2493 2494

	/* IVB wants error correction enabled */
	if (IS_IVYBRIDGE(dev))
		I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
			   FDI_FE_ERRC_ENABLE);
2495 2496
}

2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508
static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 flags = I915_READ(SOUTH_CHICKEN1);

	flags |= FDI_PHASE_SYNC_OVR(pipe);
	I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
	flags |= FDI_PHASE_SYNC_EN(pipe);
	I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
	POSTING_READ(SOUTH_CHICKEN1);
}

2509 2510 2511 2512 2513 2514 2515
/* The FDI link training functions for ILK/Ibexpeak. */
static void ironlake_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2516
	int plane = intel_crtc->plane;
2517
	u32 reg, temp, tries;
2518

2519 2520 2521 2522
	/* FDI needs bits from pipe & plane first */
	assert_pipe_enabled(dev_priv, pipe);
	assert_plane_enabled(dev_priv, plane);

2523 2524
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2525 2526
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2527 2528
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2529 2530
	I915_WRITE(reg, temp);
	I915_READ(reg);
2531 2532
	udelay(150);

2533
	/* enable CPU FDI TX and PCH FDI RX */
2534 2535
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2536 2537
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2538 2539
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2540
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2541

2542 2543
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2544 2545
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2546 2547 2548
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2549 2550
	udelay(150);

2551
	/* Ironlake workaround, enable clock pointer after FDI enable*/
2552 2553 2554 2555 2556
	if (HAS_PCH_IBX(dev)) {
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
			   FDI_RX_PHASE_SYNC_POINTER_EN);
	}
2557

2558
	reg = FDI_RX_IIR(pipe);
2559
	for (tries = 0; tries < 5; tries++) {
2560
		temp = I915_READ(reg);
2561 2562 2563 2564
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if ((temp & FDI_RX_BIT_LOCK)) {
			DRM_DEBUG_KMS("FDI train 1 done.\n");
2565
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2566 2567 2568
			break;
		}
	}
2569
	if (tries == 5)
2570
		DRM_ERROR("FDI train 1 fail!\n");
2571 2572

	/* Train 2 */
2573 2574
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2575 2576
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2577
	I915_WRITE(reg, temp);
2578

2579 2580
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2581 2582
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2583
	I915_WRITE(reg, temp);
2584

2585 2586
	POSTING_READ(reg);
	udelay(150);
2587

2588
	reg = FDI_RX_IIR(pipe);
2589
	for (tries = 0; tries < 5; tries++) {
2590
		temp = I915_READ(reg);
2591 2592 2593
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
2594
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2595 2596 2597 2598
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
2599
	if (tries == 5)
2600
		DRM_ERROR("FDI train 2 fail!\n");
2601 2602

	DRM_DEBUG_KMS("FDI train done\n");
2603

2604 2605
}

2606
static const int snb_b_fdi_train_param[] = {
2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619
	FDI_LINK_TRAIN_400MV_0DB_SNB_B,
	FDI_LINK_TRAIN_400MV_6DB_SNB_B,
	FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
	FDI_LINK_TRAIN_800MV_0DB_SNB_B,
};

/* The FDI link training functions for SNB/Cougarpoint. */
static void gen6_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2620
	u32 reg, temp, i, retry;
2621

2622 2623
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2624 2625
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2626 2627
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2628 2629 2630
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2631 2632
	udelay(150);

2633
	/* enable CPU FDI TX and PCH FDI RX */
2634 2635
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2636 2637
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2638 2639 2640 2641 2642
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	/* SNB-B */
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2643
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2644

2645 2646
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2647 2648 2649 2650 2651 2652 2653
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
2654 2655 2656
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2657 2658
	udelay(150);

2659 2660 2661
	if (HAS_PCH_CPT(dev))
		cpt_phase_pointer_enable(dev, pipe);

2662
	for (i = 0; i < 4; i++) {
2663 2664
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2665 2666
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2667 2668 2669
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2670 2671
		udelay(500);

2672 2673 2674 2675 2676 2677 2678 2679 2680 2681
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_BIT_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
				DRM_DEBUG_KMS("FDI train 1 done.\n");
				break;
			}
			udelay(50);
2682
		}
2683 2684
		if (retry < 5)
			break;
2685 2686
	}
	if (i == 4)
2687
		DRM_ERROR("FDI train 1 fail!\n");
2688 2689

	/* Train 2 */
2690 2691
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2692 2693 2694 2695 2696 2697 2698
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
	if (IS_GEN6(dev)) {
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		/* SNB-B */
		temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	}
2699
	I915_WRITE(reg, temp);
2700

2701 2702
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2703 2704 2705 2706 2707 2708 2709
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_2;
	}
2710 2711 2712
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2713 2714
	udelay(150);

2715
	for (i = 0; i < 4; i++) {
2716 2717
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2718 2719
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2720 2721 2722
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2723 2724
		udelay(500);

2725 2726 2727 2728 2729 2730 2731 2732 2733 2734
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_SYMBOL_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
				DRM_DEBUG_KMS("FDI train 2 done.\n");
				break;
			}
			udelay(50);
2735
		}
2736 2737
		if (retry < 5)
			break;
2738 2739
	}
	if (i == 4)
2740
		DRM_ERROR("FDI train 2 fail!\n");
2741 2742 2743 2744

	DRM_DEBUG_KMS("FDI train done.\n");
}

2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773
/* Manual link training for Ivy Bridge A0 parts */
static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp, i;

	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

	/* enable CPU FDI TX and PCH FDI RX */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
	temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
	temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2774
	temp |= FDI_COMPOSITE_SYNC;
2775 2776 2777 2778 2779 2780 2781
	I915_WRITE(reg, temp | FDI_TX_ENABLE);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_AUTO;
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2782
	temp |= FDI_COMPOSITE_SYNC;
2783 2784 2785 2786 2787
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(150);

2788 2789 2790
	if (HAS_PCH_CPT(dev))
		cpt_phase_pointer_enable(dev, pipe);

2791
	for (i = 0; i < 4; i++) {
2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_BIT_LOCK ||
		    (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
			DRM_DEBUG_KMS("FDI train 1 done.\n");
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 1 fail!\n");

	/* Train 2 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE_IVB;
	temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2833
	for (i = 0; i < 4; i++) {
2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 2 fail!\n");

	DRM_DEBUG_KMS("FDI train done.\n");
}

static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
2860 2861 2862 2863 2864
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2865
	u32 reg, temp;
J
Jesse Barnes 已提交
2866

2867
	/* Write the TU size bits so error detection works */
2868 2869
	I915_WRITE(FDI_RX_TUSIZE1(pipe),
		   I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
2870

2871
	/* enable PCH FDI RX PLL, wait warmup plus DMI latency */
2872 2873 2874
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~((0x7 << 19) | (0x7 << 16));
2875
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2876 2877 2878 2879
	temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
	I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);

	POSTING_READ(reg);
2880 2881 2882
	udelay(200);

	/* Switch from Rawclk to PCDclk */
2883 2884 2885 2886
	temp = I915_READ(reg);
	I915_WRITE(reg, temp | FDI_PCDCLK);

	POSTING_READ(reg);
2887 2888 2889
	udelay(200);

	/* Enable CPU FDI TX PLL, always on for Ironlake */
2890 2891
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2892
	if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2893 2894 2895
		I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);

		POSTING_READ(reg);
2896
		udelay(100);
2897
	}
2898 2899
}

2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910
static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 flags = I915_READ(SOUTH_CHICKEN1);

	flags &= ~(FDI_PHASE_SYNC_EN(pipe));
	I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
	flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
	I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
	POSTING_READ(SOUTH_CHICKEN1);
}
2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934
static void ironlake_fdi_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* disable CPU FDI tx and PCH FDI rx */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
	POSTING_READ(reg);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(0x7 << 16);
	temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
	I915_WRITE(reg, temp & ~FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	/* Ironlake workaround, disable clock pointer after downing FDI */
2935 2936
	if (HAS_PCH_IBX(dev)) {
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2937 2938
		I915_WRITE(FDI_RX_CHICKEN(pipe),
			   I915_READ(FDI_RX_CHICKEN(pipe) &
2939
				     ~FDI_RX_PHASE_SYNC_POINTER_EN));
2940 2941
	} else if (HAS_PCH_CPT(dev)) {
		cpt_phase_pointer_disable(dev, pipe);
2942
	}
2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968

	/* still set train pattern 1 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
	/* BPC in FDI rx is consistent with that in PIPECONF */
	temp &= ~(0x07 << 16);
	temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(100);
}

2969 2970 2971 2972 2973 2974 2975
/*
 * When we disable a pipe, we need to clear any pending scanline wait events
 * to avoid hanging the ring, which we assume we are waiting on.
 */
static void intel_clear_scanline_wait(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2976
	struct intel_ring_buffer *ring;
2977 2978 2979 2980 2981 2982
	u32 tmp;

	if (IS_GEN2(dev))
		/* Can't break the hang on i8xx */
		return;

2983
	ring = LP_RING(dev_priv);
2984 2985 2986
	tmp = I915_READ_CTL(ring);
	if (tmp & RING_WAIT)
		I915_WRITE_CTL(ring, tmp);
2987 2988
}

2989 2990
static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
{
2991
	struct drm_i915_gem_object *obj;
2992 2993 2994 2995 2996
	struct drm_i915_private *dev_priv;

	if (crtc->fb == NULL)
		return;

2997
	obj = to_intel_framebuffer(crtc->fb)->obj;
2998 2999
	dev_priv = crtc->dev->dev_private;
	wait_event(dev_priv->pending_flip_queue,
3000
		   atomic_read(&obj->pending_flip) == 0);
3001 3002
}

3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027
static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;

	/*
	 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
	 * must be driven by its own crtc; no sharing is possible.
	 */
	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		if (encoder->base.crtc != crtc)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_EDP:
			if (!intel_encoder_is_pch_edp(&encoder->base))
				return false;
			continue;
		}
	}

	return true;
}

3028 3029 3030 3031 3032 3033 3034 3035 3036
/*
 * Enable PCH resources required for PCH ports:
 *   - PCH PLLs
 *   - FDI training & RX/TX
 *   - update transcoder timings
 *   - DP transcoding bits
 *   - transcoder
 */
static void ironlake_pch_enable(struct drm_crtc *crtc)
3037 3038 3039 3040 3041
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
3042
	u32 reg, temp, transc_sel;
3043

3044
	/* For PCH output, training FDI link */
3045
	dev_priv->display.fdi_link_train(crtc);
3046

3047
	intel_enable_pch_pll(dev_priv, pipe);
3048

3049
	if (HAS_PCH_CPT(dev)) {
3050 3051 3052
		transc_sel = intel_crtc->use_pll_a ? TRANSC_DPLLA_SEL :
			TRANSC_DPLLB_SEL;

3053 3054
		/* Be sure PCH DPLL SEL is set */
		temp = I915_READ(PCH_DPLL_SEL);
3055 3056
		if (pipe == 0) {
			temp &= ~(TRANSA_DPLLB_SEL);
3057
			temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
3058 3059
		} else if (pipe == 1) {
			temp &= ~(TRANSB_DPLLB_SEL);
3060
			temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
3061 3062
		} else if (pipe == 2) {
			temp &= ~(TRANSC_DPLLB_SEL);
3063
			temp |= (TRANSC_DPLL_ENABLE | transc_sel);
3064
		}
3065 3066
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
3067

3068 3069
	/* set transcoder timing, panel must allow it */
	assert_panel_unlocked(dev_priv, pipe);
3070 3071 3072
	I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
	I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
	I915_WRITE(TRANS_HSYNC(pipe),  I915_READ(HSYNC(pipe)));
3073

3074 3075 3076
	I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
	I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
	I915_WRITE(TRANS_VSYNC(pipe),  I915_READ(VSYNC(pipe)));
3077
	I915_WRITE(TRANS_VSYNCSHIFT(pipe),  I915_READ(VSYNCSHIFT(pipe)));
3078

3079 3080
	intel_fdi_normal_train(crtc);

3081 3082
	/* For PCH DP, enable TRANS_DP_CTL */
	if (HAS_PCH_CPT(dev) &&
3083 3084
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
	     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
3085
		u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
3086 3087 3088
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_PORT_SEL_MASK |
3089 3090
			  TRANS_DP_SYNC_MASK |
			  TRANS_DP_BPC_MASK);
3091 3092
		temp |= (TRANS_DP_OUTPUT_ENABLE |
			 TRANS_DP_ENH_FRAMING);
3093
		temp |= bpc << 9; /* same format but at 11:9 */
3094 3095

		if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
3096
			temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
3097
		if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
3098
			temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
3099 3100 3101

		switch (intel_trans_dp_port_sel(crtc)) {
		case PCH_DP_B:
3102
			temp |= TRANS_DP_PORT_SEL_B;
3103 3104
			break;
		case PCH_DP_C:
3105
			temp |= TRANS_DP_PORT_SEL_C;
3106 3107
			break;
		case PCH_DP_D:
3108
			temp |= TRANS_DP_PORT_SEL_D;
3109 3110 3111
			break;
		default:
			DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
3112
			temp |= TRANS_DP_PORT_SEL_B;
3113
			break;
3114
		}
3115

3116
		I915_WRITE(reg, temp);
3117
	}
3118

3119
	intel_enable_transcoder(dev_priv, pipe);
3120 3121
}

3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139
void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
	u32 temp;

	temp = I915_READ(dslreg);
	udelay(500);
	if (wait_for(I915_READ(dslreg) != temp, 5)) {
		/* Without this, mode sets may fail silently on FDI */
		I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
		udelay(250);
		I915_WRITE(tc2reg, 0);
		if (wait_for(I915_READ(dslreg) != temp, 5))
			DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
	}
}

3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164
static void ironlake_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	u32 temp;
	bool is_pch_port;

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
	intel_update_watermarks(dev);

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		temp = I915_READ(PCH_LVDS);
		if ((temp & LVDS_PORT_EN) == 0)
			I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
	}

	is_pch_port = intel_crtc_driving_pch(crtc);

	if (is_pch_port)
3165
		ironlake_fdi_pll_enable(crtc);
3166 3167 3168 3169 3170 3171 3172 3173 3174 3175
	else
		ironlake_fdi_disable(crtc);

	/* Enable panel fitting for LVDS */
	if (dev_priv->pch_pf_size &&
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
		/* Force use of hard-coded filter coefficients
		 * as some pre-programmed values are broken,
		 * e.g. x201.
		 */
3176 3177 3178
		I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
		I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
		I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3179 3180
	}

3181 3182 3183 3184 3185 3186
	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3187 3188 3189 3190 3191
	intel_enable_pipe(dev_priv, pipe, is_pch_port);
	intel_enable_plane(dev_priv, plane, pipe);

	if (is_pch_port)
		ironlake_pch_enable(crtc);
3192

3193
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3194
	intel_update_fbc(dev);
3195 3196
	mutex_unlock(&dev->struct_mutex);

3197
	intel_crtc_update_cursor(crtc, true);
3198 3199 3200 3201 3202 3203 3204 3205 3206
}

static void ironlake_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3207
	u32 reg, temp;
3208

3209 3210 3211
	if (!intel_crtc->active)
		return;

3212
	intel_crtc_wait_for_pending_flips(crtc);
3213
	drm_vblank_off(dev, pipe);
3214
	intel_crtc_update_cursor(crtc, false);
3215

3216
	intel_disable_plane(dev_priv, plane, pipe);
3217

3218 3219
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);
3220

3221
	intel_disable_pipe(dev_priv, pipe);
3222

3223
	/* Disable PF */
3224 3225
	I915_WRITE(PF_CTL(pipe), 0);
	I915_WRITE(PF_WIN_SZ(pipe), 0);
3226

3227
	ironlake_fdi_disable(crtc);
3228

3229 3230 3231 3232 3233 3234
	/* This is a horrible layering violation; we should be doing this in
	 * the connector/encoder ->prepare instead, but we don't always have
	 * enough information there about the config to know whether it will
	 * actually be necessary or just cause undesired flicker.
	 */
	intel_disable_pch_ports(dev_priv, pipe);
3235

3236
	intel_disable_transcoder(dev_priv, pipe);
3237

3238 3239
	if (HAS_PCH_CPT(dev)) {
		/* disable TRANS_DP_CTL */
3240 3241 3242
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
3243
		temp |= TRANS_DP_PORT_SEL_NONE;
3244
		I915_WRITE(reg, temp);
3245 3246 3247

		/* disable DPLL_SEL */
		temp = I915_READ(PCH_DPLL_SEL);
3248 3249
		switch (pipe) {
		case 0:
3250
			temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
3251 3252
			break;
		case 1:
3253
			temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
3254 3255
			break;
		case 2:
3256
			/* C shares PLL A or B */
3257
			temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
3258 3259 3260 3261
			break;
		default:
			BUG(); /* wtf */
		}
3262 3263
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
3264

3265
	/* disable PCH DPLL */
3266 3267
	if (!intel_crtc->no_pll)
		intel_disable_pch_pll(dev_priv, pipe);
3268

3269
	/* Switch from PCDclk to Rawclk */
3270 3271 3272
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_PCDCLK);
3273

3274
	/* Disable CPU FDI TX PLL */
3275 3276 3277 3278 3279
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);

	POSTING_READ(reg);
3280
	udelay(100);
3281

3282 3283 3284
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3285

3286
	/* Wait for the clocks to turn off. */
3287
	POSTING_READ(reg);
3288
	udelay(100);
3289

3290
	intel_crtc->active = false;
3291
	intel_update_watermarks(dev);
3292 3293

	mutex_lock(&dev->struct_mutex);
3294 3295
	intel_update_fbc(dev);
	intel_clear_scanline_wait(dev);
3296
	mutex_unlock(&dev->struct_mutex);
3297
}
3298

3299 3300 3301 3302 3303
static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3304

3305 3306 3307 3308 3309 3310 3311 3312 3313 3314
	/* XXX: When our outputs are all unaware of DPMS modes other than off
	 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
	 */
	switch (mode) {
	case DRM_MODE_DPMS_ON:
	case DRM_MODE_DPMS_STANDBY:
	case DRM_MODE_DPMS_SUSPEND:
		DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
		ironlake_crtc_enable(crtc);
		break;
3315

3316 3317 3318
	case DRM_MODE_DPMS_OFF:
		DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
		ironlake_crtc_disable(crtc);
3319 3320 3321 3322
		break;
	}
}

3323 3324 3325
static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
{
	if (!enable && intel_crtc->overlay) {
3326
		struct drm_device *dev = intel_crtc->base.dev;
3327
		struct drm_i915_private *dev_priv = dev->dev_private;
3328

3329
		mutex_lock(&dev->struct_mutex);
3330 3331 3332
		dev_priv->mm.interruptible = false;
		(void) intel_overlay_switch_off(intel_crtc->overlay);
		dev_priv->mm.interruptible = true;
3333
		mutex_unlock(&dev->struct_mutex);
3334 3335
	}

3336 3337 3338
	/* Let userspace switch the overlay on again. In most cases userspace
	 * has to recompute where to put it anyway.
	 */
3339 3340
}

3341
static void i9xx_crtc_enable(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
3342 3343 3344 3345 3346
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
3347
	int plane = intel_crtc->plane;
J
Jesse Barnes 已提交
3348

3349 3350 3351 3352
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3353 3354
	intel_update_watermarks(dev);

3355
	intel_enable_pll(dev_priv, pipe);
3356
	intel_enable_pipe(dev_priv, pipe, false);
3357
	intel_enable_plane(dev_priv, plane, pipe);
J
Jesse Barnes 已提交
3358

3359
	intel_crtc_load_lut(crtc);
C
Chris Wilson 已提交
3360
	intel_update_fbc(dev);
J
Jesse Barnes 已提交
3361

3362 3363
	/* Give the overlay scaler a chance to enable if it's on this pipe */
	intel_crtc_dpms_overlay(intel_crtc, true);
3364
	intel_crtc_update_cursor(crtc, true);
3365
}
J
Jesse Barnes 已提交
3366

3367 3368 3369 3370 3371 3372 3373
static void i9xx_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3374

3375 3376 3377
	if (!intel_crtc->active)
		return;

3378
	/* Give the overlay scaler a chance to disable if it's on this pipe */
3379 3380
	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);
3381
	intel_crtc_dpms_overlay(intel_crtc, false);
3382
	intel_crtc_update_cursor(crtc, false);
3383

3384 3385
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);
J
Jesse Barnes 已提交
3386

3387 3388
	intel_disable_plane(dev_priv, plane, pipe);
	intel_disable_pipe(dev_priv, pipe);
3389
	intel_disable_pll(dev_priv, pipe);
3390

3391
	intel_crtc->active = false;
3392 3393 3394
	intel_update_fbc(dev);
	intel_update_watermarks(dev);
	intel_clear_scanline_wait(dev);
3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409
}

static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
{
	/* XXX: When our outputs are all unaware of DPMS modes other than off
	 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
	 */
	switch (mode) {
	case DRM_MODE_DPMS_ON:
	case DRM_MODE_DPMS_STANDBY:
	case DRM_MODE_DPMS_SUSPEND:
		i9xx_crtc_enable(crtc);
		break;
	case DRM_MODE_DPMS_OFF:
		i9xx_crtc_disable(crtc);
J
Jesse Barnes 已提交
3410 3411
		break;
	}
3412 3413 3414 3415 3416 3417 3418 3419
}

/**
 * Sets the power management mode of the pipe and plane.
 */
static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
{
	struct drm_device *dev = crtc->dev;
3420
	struct drm_i915_private *dev_priv = dev->dev_private;
3421 3422 3423 3424 3425
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool enabled;

C
Chris Wilson 已提交
3426 3427 3428
	if (intel_crtc->dpms_mode == mode)
		return;

3429
	intel_crtc->dpms_mode = mode;
3430

3431
	dev_priv->display.dpms(crtc, mode);
J
Jesse Barnes 已提交
3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;

	switch (pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	default:
3452
		DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
J
Jesse Barnes 已提交
3453 3454 3455 3456
		break;
	}
}

3457 3458 3459 3460 3461 3462
static void intel_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
	struct drm_device *dev = crtc->dev;

	crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
3463 3464
	assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
	assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
3465 3466 3467

	if (crtc->fb) {
		mutex_lock(&dev->struct_mutex);
3468
		intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
3469 3470 3471 3472
		mutex_unlock(&dev->struct_mutex);
	}
}

3473 3474 3475 3476 3477 3478 3479 3480 3481
/* Prepare for a mode set.
 *
 * Note we could be a lot smarter here.  We need to figure out which outputs
 * will be enabled, which disabled (in short, how the config will changes)
 * and perform the minimum necessary steps to accomplish that, e.g. updating
 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
 * panel fitting is in the proper state, etc.
 */
static void i9xx_crtc_prepare(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
3482
{
3483
	i9xx_crtc_disable(crtc);
J
Jesse Barnes 已提交
3484 3485
}

3486
static void i9xx_crtc_commit(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
3487
{
3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498
	i9xx_crtc_enable(crtc);
}

static void ironlake_crtc_prepare(struct drm_crtc *crtc)
{
	ironlake_crtc_disable(crtc);
}

static void ironlake_crtc_commit(struct drm_crtc *crtc)
{
	ironlake_crtc_enable(crtc);
J
Jesse Barnes 已提交
3499 3500
}

3501
void intel_encoder_prepare(struct drm_encoder *encoder)
J
Jesse Barnes 已提交
3502 3503 3504 3505 3506 3507
{
	struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
	/* lvds has its own version of prepare see intel_lvds_prepare */
	encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
}

3508
void intel_encoder_commit(struct drm_encoder *encoder)
J
Jesse Barnes 已提交
3509 3510
{
	struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3511 3512 3513 3514
	struct drm_device *dev = encoder->dev;
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
	struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc);

J
Jesse Barnes 已提交
3515 3516
	/* lvds has its own version of commit see intel_lvds_commit */
	encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
3517 3518 3519

	if (HAS_PCH_CPT(dev))
		intel_cpt_verify_modeset(dev, intel_crtc->pipe);
J
Jesse Barnes 已提交
3520 3521
}

C
Chris Wilson 已提交
3522 3523
void intel_encoder_destroy(struct drm_encoder *encoder)
{
3524
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
C
Chris Wilson 已提交
3525 3526 3527 3528 3529

	drm_encoder_cleanup(encoder);
	kfree(intel_encoder);
}

J
Jesse Barnes 已提交
3530 3531 3532 3533
static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
				  struct drm_display_mode *mode,
				  struct drm_display_mode *adjusted_mode)
{
3534
	struct drm_device *dev = crtc->dev;
3535

3536
	if (HAS_PCH_SPLIT(dev)) {
3537
		/* FDI link clock is fixed at 2.7G */
J
Jesse Barnes 已提交
3538 3539
		if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
			return false;
3540
	}
3541

3542 3543
	/* All interlaced capable intel hw wants timings in frames. */
	drm_mode_set_crtcinfo(adjusted_mode, 0);
3544

J
Jesse Barnes 已提交
3545 3546 3547
	return true;
}

J
Jesse Barnes 已提交
3548 3549 3550 3551 3552
static int valleyview_get_display_clock_speed(struct drm_device *dev)
{
	return 400000; /* FIXME */
}

3553 3554 3555 3556
static int i945_get_display_clock_speed(struct drm_device *dev)
{
	return 400000;
}
J
Jesse Barnes 已提交
3557

3558
static int i915_get_display_clock_speed(struct drm_device *dev)
J
Jesse Barnes 已提交
3559
{
3560 3561
	return 333000;
}
J
Jesse Barnes 已提交
3562

3563 3564 3565 3566
static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
{
	return 200000;
}
J
Jesse Barnes 已提交
3567

3568 3569 3570
static int i915gm_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;
J
Jesse Barnes 已提交
3571

3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582
	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
		return 133000;
	else {
		switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
		case GC_DISPLAY_CLOCK_333_MHZ:
			return 333000;
		default:
		case GC_DISPLAY_CLOCK_190_200_MHZ:
			return 190000;
J
Jesse Barnes 已提交
3583
		}
3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604
	}
}

static int i865_get_display_clock_speed(struct drm_device *dev)
{
	return 266000;
}

static int i855_get_display_clock_speed(struct drm_device *dev)
{
	u16 hpllcc = 0;
	/* Assume that the hardware is in the high speed state.  This
	 * should be the default.
	 */
	switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
	case GC_CLOCK_133_200:
	case GC_CLOCK_100_200:
		return 200000;
	case GC_CLOCK_166_250:
		return 250000;
	case GC_CLOCK_100_133:
J
Jesse Barnes 已提交
3605
		return 133000;
3606
	}
J
Jesse Barnes 已提交
3607

3608 3609 3610
	/* Shouldn't happen */
	return 0;
}
J
Jesse Barnes 已提交
3611

3612 3613 3614
static int i830_get_display_clock_speed(struct drm_device *dev)
{
	return 133000;
J
Jesse Barnes 已提交
3615 3616
}

3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634
struct fdi_m_n {
	u32        tu;
	u32        gmch_m;
	u32        gmch_n;
	u32        link_m;
	u32        link_n;
};

static void
fdi_reduce_ratio(u32 *num, u32 *den)
{
	while (*num > 0xffffff || *den > 0xffffff) {
		*num >>= 1;
		*den >>= 1;
	}
}

static void
3635 3636
ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
		     int link_clock, struct fdi_m_n *m_n)
3637 3638 3639
{
	m_n->tu = 64; /* default size */

3640 3641 3642
	/* BUG_ON(pixel_clock > INT_MAX / 36); */
	m_n->gmch_m = bits_per_pixel * pixel_clock;
	m_n->gmch_n = link_clock * nlanes * 8;
3643 3644
	fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);

3645 3646
	m_n->link_m = pixel_clock;
	m_n->link_n = link_clock;
3647 3648 3649 3650
	fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
}


3651 3652 3653 3654 3655 3656 3657 3658
struct intel_watermark_params {
	unsigned long fifo_size;
	unsigned long max_wm;
	unsigned long default_wm;
	unsigned long guard_size;
	unsigned long cacheline_size;
};

3659
/* Pineview has different values for various configs */
3660
static const struct intel_watermark_params pineview_display_wm = {
3661 3662 3663 3664 3665
	PINEVIEW_DISPLAY_FIFO,
	PINEVIEW_MAX_WM,
	PINEVIEW_DFT_WM,
	PINEVIEW_GUARD_WM,
	PINEVIEW_FIFO_LINE_SIZE
3666
};
3667
static const struct intel_watermark_params pineview_display_hplloff_wm = {
3668 3669 3670 3671 3672
	PINEVIEW_DISPLAY_FIFO,
	PINEVIEW_MAX_WM,
	PINEVIEW_DFT_HPLLOFF_WM,
	PINEVIEW_GUARD_WM,
	PINEVIEW_FIFO_LINE_SIZE
3673
};
3674
static const struct intel_watermark_params pineview_cursor_wm = {
3675 3676 3677 3678 3679
	PINEVIEW_CURSOR_FIFO,
	PINEVIEW_CURSOR_MAX_WM,
	PINEVIEW_CURSOR_DFT_WM,
	PINEVIEW_CURSOR_GUARD_WM,
	PINEVIEW_FIFO_LINE_SIZE,
3680
};
3681
static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
3682 3683 3684 3685 3686
	PINEVIEW_CURSOR_FIFO,
	PINEVIEW_CURSOR_MAX_WM,
	PINEVIEW_CURSOR_DFT_WM,
	PINEVIEW_CURSOR_GUARD_WM,
	PINEVIEW_FIFO_LINE_SIZE
3687
};
3688
static const struct intel_watermark_params g4x_wm_info = {
3689 3690 3691 3692 3693 3694
	G4X_FIFO_SIZE,
	G4X_MAX_WM,
	G4X_MAX_WM,
	2,
	G4X_FIFO_LINE_SIZE,
};
3695
static const struct intel_watermark_params g4x_cursor_wm_info = {
3696 3697 3698 3699 3700 3701
	I965_CURSOR_FIFO,
	I965_CURSOR_MAX_WM,
	I965_CURSOR_DFT_WM,
	2,
	G4X_FIFO_LINE_SIZE,
};
3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715
static const struct intel_watermark_params valleyview_wm_info = {
	VALLEYVIEW_FIFO_SIZE,
	VALLEYVIEW_MAX_WM,
	VALLEYVIEW_MAX_WM,
	2,
	G4X_FIFO_LINE_SIZE,
};
static const struct intel_watermark_params valleyview_cursor_wm_info = {
	I965_CURSOR_FIFO,
	VALLEYVIEW_CURSOR_MAX_WM,
	I965_CURSOR_DFT_WM,
	2,
	G4X_FIFO_LINE_SIZE,
};
3716
static const struct intel_watermark_params i965_cursor_wm_info = {
3717 3718 3719 3720 3721 3722
	I965_CURSOR_FIFO,
	I965_CURSOR_MAX_WM,
	I965_CURSOR_DFT_WM,
	2,
	I915_FIFO_LINE_SIZE,
};
3723
static const struct intel_watermark_params i945_wm_info = {
3724
	I945_FIFO_SIZE,
3725 3726
	I915_MAX_WM,
	1,
3727 3728
	2,
	I915_FIFO_LINE_SIZE
3729
};
3730
static const struct intel_watermark_params i915_wm_info = {
3731
	I915_FIFO_SIZE,
3732 3733
	I915_MAX_WM,
	1,
3734
	2,
3735 3736
	I915_FIFO_LINE_SIZE
};
3737
static const struct intel_watermark_params i855_wm_info = {
3738 3739 3740
	I855GM_FIFO_SIZE,
	I915_MAX_WM,
	1,
3741
	2,
3742 3743
	I830_FIFO_LINE_SIZE
};
3744
static const struct intel_watermark_params i830_wm_info = {
3745 3746 3747
	I830_FIFO_SIZE,
	I915_MAX_WM,
	1,
3748
	2,
3749 3750 3751
	I830_FIFO_LINE_SIZE
};

3752
static const struct intel_watermark_params ironlake_display_wm_info = {
3753 3754 3755 3756 3757 3758
	ILK_DISPLAY_FIFO,
	ILK_DISPLAY_MAXWM,
	ILK_DISPLAY_DFTWM,
	2,
	ILK_FIFO_LINE_SIZE
};
3759
static const struct intel_watermark_params ironlake_cursor_wm_info = {
3760 3761 3762 3763 3764 3765
	ILK_CURSOR_FIFO,
	ILK_CURSOR_MAXWM,
	ILK_CURSOR_DFTWM,
	2,
	ILK_FIFO_LINE_SIZE
};
3766
static const struct intel_watermark_params ironlake_display_srwm_info = {
3767 3768 3769 3770 3771 3772
	ILK_DISPLAY_SR_FIFO,
	ILK_DISPLAY_MAX_SRWM,
	ILK_DISPLAY_DFT_SRWM,
	2,
	ILK_FIFO_LINE_SIZE
};
3773
static const struct intel_watermark_params ironlake_cursor_srwm_info = {
3774 3775 3776 3777 3778 3779 3780
	ILK_CURSOR_SR_FIFO,
	ILK_CURSOR_MAX_SRWM,
	ILK_CURSOR_DFT_SRWM,
	2,
	ILK_FIFO_LINE_SIZE
};

3781
static const struct intel_watermark_params sandybridge_display_wm_info = {
3782 3783 3784 3785 3786 3787
	SNB_DISPLAY_FIFO,
	SNB_DISPLAY_MAXWM,
	SNB_DISPLAY_DFTWM,
	2,
	SNB_FIFO_LINE_SIZE
};
3788
static const struct intel_watermark_params sandybridge_cursor_wm_info = {
3789 3790 3791 3792 3793 3794
	SNB_CURSOR_FIFO,
	SNB_CURSOR_MAXWM,
	SNB_CURSOR_DFTWM,
	2,
	SNB_FIFO_LINE_SIZE
};
3795
static const struct intel_watermark_params sandybridge_display_srwm_info = {
3796 3797 3798 3799 3800 3801
	SNB_DISPLAY_SR_FIFO,
	SNB_DISPLAY_MAX_SRWM,
	SNB_DISPLAY_DFT_SRWM,
	2,
	SNB_FIFO_LINE_SIZE
};
3802
static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
3803 3804 3805 3806 3807 3808 3809 3810
	SNB_CURSOR_SR_FIFO,
	SNB_CURSOR_MAX_SRWM,
	SNB_CURSOR_DFT_SRWM,
	2,
	SNB_FIFO_LINE_SIZE
};


3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828
/**
 * intel_calculate_wm - calculate watermark level
 * @clock_in_khz: pixel clock
 * @wm: chip FIFO params
 * @pixel_size: display pixel size
 * @latency_ns: memory latency for the platform
 *
 * Calculate the watermark level (the level at which the display plane will
 * start fetching from memory again).  Each chip has a different display
 * FIFO size and allocation, so the caller needs to figure that out and pass
 * in the correct intel_watermark_params structure.
 *
 * As the pixel clock runs, the FIFO will be drained at a rate that depends
 * on the pixel size.  When it reaches the watermark level, it'll start
 * fetching FIFO line sized based chunks from memory until the FIFO fills
 * past the watermark point.  If the FIFO drains completely, a FIFO underrun
 * will occur, and a display engine hang could result.
 */
3829
static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
3830 3831
					const struct intel_watermark_params *wm,
					int fifo_size,
3832 3833 3834
					int pixel_size,
					unsigned long latency_ns)
{
3835
	long entries_required, wm_size;
3836

3837 3838 3839 3840 3841 3842 3843 3844
	/*
	 * Note: we need to make sure we don't overflow for various clock &
	 * latency values.
	 * clocks go from a few thousand to several hundred thousand.
	 * latency is usually a few thousand
	 */
	entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
		1000;
3845
	entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
3846

3847
	DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
3848

3849
	wm_size = fifo_size - (entries_required + wm->guard_size);
3850

3851
	DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
3852

3853 3854
	/* Don't promote wm_size to unsigned... */
	if (wm_size > (long)wm->max_wm)
3855
		wm_size = wm->max_wm;
3856
	if (wm_size <= 0)
3857 3858 3859 3860 3861 3862
		wm_size = wm->default_wm;
	return wm_size;
}

struct cxsr_latency {
	int is_desktop;
3863
	int is_ddr3;
3864 3865 3866 3867 3868 3869 3870 3871
	unsigned long fsb_freq;
	unsigned long mem_freq;
	unsigned long display_sr;
	unsigned long display_hpll_disable;
	unsigned long cursor_sr;
	unsigned long cursor_hpll_disable;
};

3872
static const struct cxsr_latency cxsr_latency_table[] = {
3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907
	{1, 0, 800, 400, 3382, 33382, 3983, 33983},    /* DDR2-400 SC */
	{1, 0, 800, 667, 3354, 33354, 3807, 33807},    /* DDR2-667 SC */
	{1, 0, 800, 800, 3347, 33347, 3763, 33763},    /* DDR2-800 SC */
	{1, 1, 800, 667, 6420, 36420, 6873, 36873},    /* DDR3-667 SC */
	{1, 1, 800, 800, 5902, 35902, 6318, 36318},    /* DDR3-800 SC */

	{1, 0, 667, 400, 3400, 33400, 4021, 34021},    /* DDR2-400 SC */
	{1, 0, 667, 667, 3372, 33372, 3845, 33845},    /* DDR2-667 SC */
	{1, 0, 667, 800, 3386, 33386, 3822, 33822},    /* DDR2-800 SC */
	{1, 1, 667, 667, 6438, 36438, 6911, 36911},    /* DDR3-667 SC */
	{1, 1, 667, 800, 5941, 35941, 6377, 36377},    /* DDR3-800 SC */

	{1, 0, 400, 400, 3472, 33472, 4173, 34173},    /* DDR2-400 SC */
	{1, 0, 400, 667, 3443, 33443, 3996, 33996},    /* DDR2-667 SC */
	{1, 0, 400, 800, 3430, 33430, 3946, 33946},    /* DDR2-800 SC */
	{1, 1, 400, 667, 6509, 36509, 7062, 37062},    /* DDR3-667 SC */
	{1, 1, 400, 800, 5985, 35985, 6501, 36501},    /* DDR3-800 SC */

	{0, 0, 800, 400, 3438, 33438, 4065, 34065},    /* DDR2-400 SC */
	{0, 0, 800, 667, 3410, 33410, 3889, 33889},    /* DDR2-667 SC */
	{0, 0, 800, 800, 3403, 33403, 3845, 33845},    /* DDR2-800 SC */
	{0, 1, 800, 667, 6476, 36476, 6955, 36955},    /* DDR3-667 SC */
	{0, 1, 800, 800, 5958, 35958, 6400, 36400},    /* DDR3-800 SC */

	{0, 0, 667, 400, 3456, 33456, 4103, 34106},    /* DDR2-400 SC */
	{0, 0, 667, 667, 3428, 33428, 3927, 33927},    /* DDR2-667 SC */
	{0, 0, 667, 800, 3443, 33443, 3905, 33905},    /* DDR2-800 SC */
	{0, 1, 667, 667, 6494, 36494, 6993, 36993},    /* DDR3-667 SC */
	{0, 1, 667, 800, 5998, 35998, 6460, 36460},    /* DDR3-800 SC */

	{0, 0, 400, 400, 3528, 33528, 4255, 34255},    /* DDR2-400 SC */
	{0, 0, 400, 667, 3500, 33500, 4079, 34079},    /* DDR2-667 SC */
	{0, 0, 400, 800, 3487, 33487, 4029, 34029},    /* DDR2-800 SC */
	{0, 1, 400, 667, 6566, 36566, 7145, 37145},    /* DDR3-667 SC */
	{0, 1, 400, 800, 6042, 36042, 6584, 36584},    /* DDR3-800 SC */
3908 3909
};

3910 3911 3912 3913
static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
							 int is_ddr3,
							 int fsb,
							 int mem)
3914
{
3915
	const struct cxsr_latency *latency;
3916 3917 3918 3919 3920 3921 3922 3923
	int i;

	if (fsb == 0 || mem == 0)
		return NULL;

	for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
		latency = &cxsr_latency_table[i];
		if (is_desktop == latency->is_desktop &&
3924
		    is_ddr3 == latency->is_ddr3 &&
3925 3926
		    fsb == latency->fsb_freq && mem == latency->mem_freq)
			return latency;
3927
	}
3928

3929
	DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3930 3931

	return NULL;
3932 3933
}

3934
static void pineview_disable_cxsr(struct drm_device *dev)
3935 3936 3937 3938
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* deactivate cxsr */
3939
	I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
3940 3941
}

3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955
/*
 * Latency for FIFO fetches is dependent on several factors:
 *   - memory configuration (speed, channels)
 *   - chipset
 *   - current MCH state
 * It can be fairly high in some situations, so here we assume a fairly
 * pessimal value.  It's a tradeoff between extra memory fetches (if we
 * set this value too high, the FIFO will fetch frequently to stay full)
 * and power consumption (set it too low to save power and we might see
 * FIFO underruns and display "flicker").
 *
 * A value of 5us seems to be a good balance; safe for very low end
 * platforms but not overly aggressive on lower latency configs.
 */
3956
static const int latency_ns = 5000;
3957

3958
static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
3959 3960 3961 3962 3963
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dsparb = I915_READ(DSPARB);
	int size;

3964 3965 3966
	size = dsparb & 0x7f;
	if (plane)
		size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
3967

3968
	DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3969
		      plane ? "B" : "A", size);
3970 3971 3972

	return size;
}
3973

3974 3975 3976 3977 3978 3979
static int i85x_get_fifo_size(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dsparb = I915_READ(DSPARB);
	int size;

3980 3981 3982
	size = dsparb & 0x1ff;
	if (plane)
		size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
3983
	size >>= 1; /* Convert to cachelines */
3984

3985
	DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3986
		      plane ? "B" : "A", size);
3987 3988 3989

	return size;
}
3990

3991 3992 3993 3994 3995 3996 3997 3998 3999
static int i845_get_fifo_size(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dsparb = I915_READ(DSPARB);
	int size;

	size = dsparb & 0x7f;
	size >>= 2; /* Convert to cachelines */

4000
	DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
4001 4002
		      plane ? "B" : "A",
		      size);
4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015

	return size;
}

static int i830_get_fifo_size(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dsparb = I915_READ(DSPARB);
	int size;

	size = dsparb & 0x7f;
	size >>= 1; /* Convert to cachelines */

4016
	DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
4017
		      plane ? "B" : "A", size);
4018 4019 4020 4021

	return size;
}

4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037
static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
{
	struct drm_crtc *crtc, *enabled = NULL;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (crtc->enabled && crtc->fb) {
			if (enabled)
				return NULL;
			enabled = crtc;
		}
	}

	return enabled;
}

static void pineview_update_wm(struct drm_device *dev)
4038 4039
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4040
	struct drm_crtc *crtc;
4041
	const struct cxsr_latency *latency;
4042 4043 4044
	u32 reg;
	unsigned long wm;

4045
	latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
4046
					 dev_priv->fsb_freq, dev_priv->mem_freq);
4047 4048 4049 4050 4051 4052
	if (!latency) {
		DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
		pineview_disable_cxsr(dev);
		return;
	}

4053 4054 4055 4056
	crtc = single_enabled_crtc(dev);
	if (crtc) {
		int clock = crtc->mode.clock;
		int pixel_size = crtc->fb->bits_per_pixel / 8;
4057 4058

		/* Display SR */
4059 4060
		wm = intel_calculate_wm(clock, &pineview_display_wm,
					pineview_display_wm.fifo_size,
4061 4062 4063 4064 4065 4066 4067 4068
					pixel_size, latency->display_sr);
		reg = I915_READ(DSPFW1);
		reg &= ~DSPFW_SR_MASK;
		reg |= wm << DSPFW_SR_SHIFT;
		I915_WRITE(DSPFW1, reg);
		DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);

		/* cursor SR */
4069 4070
		wm = intel_calculate_wm(clock, &pineview_cursor_wm,
					pineview_display_wm.fifo_size,
4071 4072 4073 4074 4075 4076 4077
					pixel_size, latency->cursor_sr);
		reg = I915_READ(DSPFW3);
		reg &= ~DSPFW_CURSOR_SR_MASK;
		reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
		I915_WRITE(DSPFW3, reg);

		/* Display HPLL off SR */
4078 4079
		wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
					pineview_display_hplloff_wm.fifo_size,
4080 4081 4082 4083 4084 4085 4086
					pixel_size, latency->display_hpll_disable);
		reg = I915_READ(DSPFW3);
		reg &= ~DSPFW_HPLL_SR_MASK;
		reg |= wm & DSPFW_HPLL_SR_MASK;
		I915_WRITE(DSPFW3, reg);

		/* cursor HPLL off SR */
4087 4088
		wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
					pineview_display_hplloff_wm.fifo_size,
4089 4090 4091 4092 4093 4094 4095 4096
					pixel_size, latency->cursor_hpll_disable);
		reg = I915_READ(DSPFW3);
		reg &= ~DSPFW_HPLL_CURSOR_MASK;
		reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
		I915_WRITE(DSPFW3, reg);
		DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);

		/* activate cxsr */
4097 4098
		I915_WRITE(DSPFW3,
			   I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
4099 4100 4101 4102 4103 4104 4105
		DRM_DEBUG_KMS("Self-refresh is enabled\n");
	} else {
		pineview_disable_cxsr(dev);
		DRM_DEBUG_KMS("Self-refresh is disabled\n");
	}
}

4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120
static bool g4x_compute_wm0(struct drm_device *dev,
			    int plane,
			    const struct intel_watermark_params *display,
			    int display_latency_ns,
			    const struct intel_watermark_params *cursor,
			    int cursor_latency_ns,
			    int *plane_wm,
			    int *cursor_wm)
{
	struct drm_crtc *crtc;
	int htotal, hdisplay, clock, pixel_size;
	int line_time_us, line_count;
	int entries, tlb_miss;

	crtc = intel_get_crtc_for_plane(dev, plane);
4121 4122 4123
	if (crtc->fb == NULL || !crtc->enabled) {
		*cursor_wm = cursor->guard_size;
		*plane_wm = display->guard_size;
4124
		return false;
4125
	}
4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167

	htotal = crtc->mode.htotal;
	hdisplay = crtc->mode.hdisplay;
	clock = crtc->mode.clock;
	pixel_size = crtc->fb->bits_per_pixel / 8;

	/* Use the small buffer method to calculate plane watermark */
	entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
	tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
	if (tlb_miss > 0)
		entries += tlb_miss;
	entries = DIV_ROUND_UP(entries, display->cacheline_size);
	*plane_wm = entries + display->guard_size;
	if (*plane_wm > (int)display->max_wm)
		*plane_wm = display->max_wm;

	/* Use the large buffer method to calculate cursor watermark */
	line_time_us = ((htotal * 1000) / clock);
	line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
	entries = line_count * 64 * pixel_size;
	tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
	if (tlb_miss > 0)
		entries += tlb_miss;
	entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
	*cursor_wm = entries + cursor->guard_size;
	if (*cursor_wm > (int)cursor->max_wm)
		*cursor_wm = (int)cursor->max_wm;

	return true;
}

/*
 * Check the wm result.
 *
 * If any calculated watermark values is larger than the maximum value that
 * can be programmed into the associated watermark register, that watermark
 * must be disabled.
 */
static bool g4x_check_srwm(struct drm_device *dev,
			   int display_wm, int cursor_wm,
			   const struct intel_watermark_params *display,
			   const struct intel_watermark_params *cursor)
4168
{
4169 4170
	DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
		      display_wm, cursor_wm);
4171

4172
	if (display_wm > display->max_wm) {
4173
		DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
4174 4175 4176
			      display_wm, display->max_wm);
		return false;
	}
4177

4178
	if (cursor_wm > cursor->max_wm) {
4179
		DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
4180 4181 4182
			      cursor_wm, cursor->max_wm);
		return false;
	}
4183

4184 4185 4186 4187
	if (!(display_wm || cursor_wm)) {
		DRM_DEBUG_KMS("SR latency is 0, disabling\n");
		return false;
	}
4188

4189 4190
	return true;
}
4191

4192
static bool g4x_compute_srwm(struct drm_device *dev,
4193 4194
			     int plane,
			     int latency_ns,
4195 4196 4197 4198
			     const struct intel_watermark_params *display,
			     const struct intel_watermark_params *cursor,
			     int *display_wm, int *cursor_wm)
{
4199 4200
	struct drm_crtc *crtc;
	int hdisplay, htotal, pixel_size, clock;
4201 4202 4203 4204
	unsigned long line_time_us;
	int line_count, line_size;
	int small, large;
	int entries;
4205

4206 4207 4208 4209
	if (!latency_ns) {
		*display_wm = *cursor_wm = 0;
		return false;
	}
4210

4211 4212 4213 4214 4215 4216
	crtc = intel_get_crtc_for_plane(dev, plane);
	hdisplay = crtc->mode.hdisplay;
	htotal = crtc->mode.htotal;
	clock = crtc->mode.clock;
	pixel_size = crtc->fb->bits_per_pixel / 8;

4217 4218 4219
	line_time_us = (htotal * 1000) / clock;
	line_count = (latency_ns / line_time_us + 1000) / 1000;
	line_size = hdisplay * pixel_size;
4220

4221 4222 4223
	/* Use the minimum of the small and large buffer method for primary */
	small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
	large = line_count * line_size;
4224

4225 4226
	entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
	*display_wm = entries + display->guard_size;
4227

4228 4229 4230 4231
	/* calculate the self-refresh watermark for display cursor */
	entries = line_count * pixel_size * 64;
	entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
	*cursor_wm = entries + cursor->guard_size;
4232

4233 4234 4235 4236
	return g4x_check_srwm(dev,
			      *display_wm, *cursor_wm,
			      display, cursor);
}
4237

Y
Yuanhan Liu 已提交
4238
#define single_plane_enabled(mask) is_power_of_2(mask)
4239

4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288
static void valleyview_update_wm(struct drm_device *dev)
{
	static const int sr_latency_ns = 12000;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
	int plane_sr, cursor_sr;
	unsigned int enabled = 0;

	if (g4x_compute_wm0(dev, 0,
			    &valleyview_wm_info, latency_ns,
			    &valleyview_cursor_wm_info, latency_ns,
			    &planea_wm, &cursora_wm))
		enabled |= 1;

	if (g4x_compute_wm0(dev, 1,
			    &valleyview_wm_info, latency_ns,
			    &valleyview_cursor_wm_info, latency_ns,
			    &planeb_wm, &cursorb_wm))
		enabled |= 2;

	plane_sr = cursor_sr = 0;
	if (single_plane_enabled(enabled) &&
	    g4x_compute_srwm(dev, ffs(enabled) - 1,
			     sr_latency_ns,
			     &valleyview_wm_info,
			     &valleyview_cursor_wm_info,
			     &plane_sr, &cursor_sr))
		I915_WRITE(FW_BLC_SELF_VLV, FW_CSPWRDWNEN);
	else
		I915_WRITE(FW_BLC_SELF_VLV,
			   I915_READ(FW_BLC_SELF_VLV) & ~FW_CSPWRDWNEN);

	DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
		      planea_wm, cursora_wm,
		      planeb_wm, cursorb_wm,
		      plane_sr, cursor_sr);

	I915_WRITE(DSPFW1,
		   (plane_sr << DSPFW_SR_SHIFT) |
		   (cursorb_wm << DSPFW_CURSORB_SHIFT) |
		   (planeb_wm << DSPFW_PLANEB_SHIFT) |
		   planea_wm);
	I915_WRITE(DSPFW2,
		   (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
		   (cursora_wm << DSPFW_CURSORA_SHIFT));
	I915_WRITE(DSPFW3,
		   (I915_READ(DSPFW3) | (cursor_sr << DSPFW_CURSOR_SR_SHIFT)));
}

4289
static void g4x_update_wm(struct drm_device *dev)
4290 4291 4292 4293
{
	static const int sr_latency_ns = 12000;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
4294 4295
	int plane_sr, cursor_sr;
	unsigned int enabled = 0;
4296 4297 4298 4299 4300

	if (g4x_compute_wm0(dev, 0,
			    &g4x_wm_info, latency_ns,
			    &g4x_cursor_wm_info, latency_ns,
			    &planea_wm, &cursora_wm))
4301
		enabled |= 1;
4302 4303 4304 4305 4306

	if (g4x_compute_wm0(dev, 1,
			    &g4x_wm_info, latency_ns,
			    &g4x_cursor_wm_info, latency_ns,
			    &planeb_wm, &cursorb_wm))
4307
		enabled |= 2;
4308 4309

	plane_sr = cursor_sr = 0;
4310 4311 4312
	if (single_plane_enabled(enabled) &&
	    g4x_compute_srwm(dev, ffs(enabled) - 1,
			     sr_latency_ns,
4313 4314 4315
			     &g4x_wm_info,
			     &g4x_cursor_wm_info,
			     &plane_sr, &cursor_sr))
4316
		I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
4317 4318 4319
	else
		I915_WRITE(FW_BLC_SELF,
			   I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
4320

4321 4322 4323 4324
	DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
		      planea_wm, cursora_wm,
		      planeb_wm, cursorb_wm,
		      plane_sr, cursor_sr);
4325

4326 4327
	I915_WRITE(DSPFW1,
		   (plane_sr << DSPFW_SR_SHIFT) |
4328
		   (cursorb_wm << DSPFW_CURSORB_SHIFT) |
4329 4330 4331 4332
		   (planeb_wm << DSPFW_PLANEB_SHIFT) |
		   planea_wm);
	I915_WRITE(DSPFW2,
		   (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
4333 4334
		   (cursora_wm << DSPFW_CURSORA_SHIFT));
	/* HPLL off in SR has some issues on G4x... disable it */
4335 4336
	I915_WRITE(DSPFW3,
		   (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
4337
		   (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
4338 4339
}

4340
static void i965_update_wm(struct drm_device *dev)
4341 4342
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4343 4344
	struct drm_crtc *crtc;
	int srwm = 1;
4345
	int cursor_sr = 16;
4346 4347

	/* Calc sr entries for one plane configs */
4348 4349
	crtc = single_enabled_crtc(dev);
	if (crtc) {
4350
		/* self-refresh has much higher latency */
4351
		static const int sr_latency_ns = 12000;
4352 4353 4354 4355 4356 4357
		int clock = crtc->mode.clock;
		int htotal = crtc->mode.htotal;
		int hdisplay = crtc->mode.hdisplay;
		int pixel_size = crtc->fb->bits_per_pixel / 8;
		unsigned long line_time_us;
		int entries;
4358

4359
		line_time_us = ((htotal * 1000) / clock);
4360 4361

		/* Use ns/us then divide to preserve precision */
4362 4363 4364 4365
		entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
			pixel_size * hdisplay;
		entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
		srwm = I965_FIFO_SIZE - entries;
4366 4367
		if (srwm < 0)
			srwm = 1;
4368
		srwm &= 0x1ff;
4369 4370
		DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
			      entries, srwm);
4371

4372
		entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4373
			pixel_size * 64;
4374
		entries = DIV_ROUND_UP(entries,
4375
					  i965_cursor_wm_info.cacheline_size);
4376
		cursor_sr = i965_cursor_wm_info.fifo_size -
4377
			(entries + i965_cursor_wm_info.guard_size);
4378 4379 4380 4381 4382 4383 4384

		if (cursor_sr > i965_cursor_wm_info.max_wm)
			cursor_sr = i965_cursor_wm_info.max_wm;

		DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
			      "cursor %d\n", srwm, cursor_sr);

4385
		if (IS_CRESTLINE(dev))
4386
			I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
4387 4388
	} else {
		/* Turn off self refresh if both pipes are enabled */
4389
		if (IS_CRESTLINE(dev))
4390 4391
			I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
				   & ~FW_BLC_SELF_EN);
4392
	}
4393

4394 4395
	DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
		      srwm);
4396 4397

	/* 965 has limitations... */
4398 4399
	I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
		   (8 << 16) | (8 << 8) | (8 << 0));
4400
	I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
4401 4402
	/* update cursor SR watermark */
	I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
4403 4404
}

4405
static void i9xx_update_wm(struct drm_device *dev)
4406 4407
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4408
	const struct intel_watermark_params *wm_info;
4409 4410
	uint32_t fwater_lo;
	uint32_t fwater_hi;
4411 4412
	int cwm, srwm = 1;
	int fifo_size;
4413
	int planea_wm, planeb_wm;
4414
	struct drm_crtc *crtc, *enabled = NULL;
4415

4416
	if (IS_I945GM(dev))
4417
		wm_info = &i945_wm_info;
4418
	else if (!IS_GEN2(dev))
4419
		wm_info = &i915_wm_info;
4420
	else
4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446
		wm_info = &i855_wm_info;

	fifo_size = dev_priv->display.get_fifo_size(dev, 0);
	crtc = intel_get_crtc_for_plane(dev, 0);
	if (crtc->enabled && crtc->fb) {
		planea_wm = intel_calculate_wm(crtc->mode.clock,
					       wm_info, fifo_size,
					       crtc->fb->bits_per_pixel / 8,
					       latency_ns);
		enabled = crtc;
	} else
		planea_wm = fifo_size - wm_info->guard_size;

	fifo_size = dev_priv->display.get_fifo_size(dev, 1);
	crtc = intel_get_crtc_for_plane(dev, 1);
	if (crtc->enabled && crtc->fb) {
		planeb_wm = intel_calculate_wm(crtc->mode.clock,
					       wm_info, fifo_size,
					       crtc->fb->bits_per_pixel / 8,
					       latency_ns);
		if (enabled == NULL)
			enabled = crtc;
		else
			enabled = NULL;
	} else
		planeb_wm = fifo_size - wm_info->guard_size;
4447

4448
	DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
4449 4450 4451 4452 4453 4454

	/*
	 * Overlay gets an aggressive default since video jitter is bad.
	 */
	cwm = 2;

4455 4456 4457 4458 4459 4460
	/* Play safe and disable self-refresh before adjusting watermarks. */
	if (IS_I945G(dev) || IS_I945GM(dev))
		I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
	else if (IS_I915GM(dev))
		I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);

4461
	/* Calc sr entries for one plane configs */
4462
	if (HAS_FW_BLC(dev) && enabled) {
4463
		/* self-refresh has much higher latency */
4464
		static const int sr_latency_ns = 6000;
4465 4466 4467 4468 4469 4470
		int clock = enabled->mode.clock;
		int htotal = enabled->mode.htotal;
		int hdisplay = enabled->mode.hdisplay;
		int pixel_size = enabled->fb->bits_per_pixel / 8;
		unsigned long line_time_us;
		int entries;
4471

4472
		line_time_us = (htotal * 1000) / clock;
4473 4474

		/* Use ns/us then divide to preserve precision */
4475 4476 4477 4478 4479
		entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
			pixel_size * hdisplay;
		entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
		DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
		srwm = wm_info->fifo_size - entries;
4480 4481
		if (srwm < 0)
			srwm = 1;
4482 4483

		if (IS_I945G(dev) || IS_I945GM(dev))
4484 4485 4486
			I915_WRITE(FW_BLC_SELF,
				   FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
		else if (IS_I915GM(dev))
4487
			I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
4488 4489
	}

4490
	DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
4491
		      planea_wm, planeb_wm, cwm, srwm);
4492

4493 4494 4495 4496 4497 4498
	fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
	fwater_hi = (cwm & 0x1f);

	/* Set request length to 8 cachelines per fetch */
	fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
	fwater_hi = fwater_hi | (1 << 8);
4499 4500 4501

	I915_WRITE(FW_BLC, fwater_lo);
	I915_WRITE(FW_BLC2, fwater_hi);
4502

4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513
	if (HAS_FW_BLC(dev)) {
		if (enabled) {
			if (IS_I945G(dev) || IS_I945GM(dev))
				I915_WRITE(FW_BLC_SELF,
					   FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
			else if (IS_I915GM(dev))
				I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
			DRM_DEBUG_KMS("memory self refresh enabled\n");
		} else
			DRM_DEBUG_KMS("memory self refresh disabled\n");
	}
4514 4515
}

4516
static void i830_update_wm(struct drm_device *dev)
4517 4518
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4519 4520
	struct drm_crtc *crtc;
	uint32_t fwater_lo;
4521
	int planea_wm;
4522

4523 4524 4525
	crtc = single_enabled_crtc(dev);
	if (crtc == NULL)
		return;
4526

4527 4528 4529 4530 4531
	planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
				       dev_priv->display.get_fifo_size(dev, 0),
				       crtc->fb->bits_per_pixel / 8,
				       latency_ns);
	fwater_lo = I915_READ(FW_BLC) & ~0xfff;
4532 4533
	fwater_lo |= (3<<8) | planea_wm;

4534
	DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
4535 4536 4537 4538

	I915_WRITE(FW_BLC, fwater_lo);
}

4539
#define ILK_LP0_PLANE_LATENCY		700
4540
#define ILK_LP0_CURSOR_LATENCY		1300
4541

4542 4543 4544 4545 4546 4547 4548
/*
 * Check the wm result.
 *
 * If any calculated watermark values is larger than the maximum value that
 * can be programmed into the associated watermark register, that watermark
 * must be disabled.
 */
4549 4550 4551 4552
static bool ironlake_check_srwm(struct drm_device *dev, int level,
				int fbc_wm, int display_wm, int cursor_wm,
				const struct intel_watermark_params *display,
				const struct intel_watermark_params *cursor)
4553 4554 4555 4556 4557 4558 4559 4560
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
		      " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);

	if (fbc_wm > SNB_FBC_MAX_SRWM) {
		DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
4561
			      fbc_wm, SNB_FBC_MAX_SRWM, level);
4562 4563 4564 4565 4566 4567 4568

		/* fbc has it's own way to disable FBC WM */
		I915_WRITE(DISP_ARB_CTL,
			   I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
		return false;
	}

4569
	if (display_wm > display->max_wm) {
4570
		DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
4571
			      display_wm, SNB_DISPLAY_MAX_SRWM, level);
4572 4573 4574
		return false;
	}

4575
	if (cursor_wm > cursor->max_wm) {
4576
		DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
4577
			      cursor_wm, SNB_CURSOR_MAX_SRWM, level);
4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591
		return false;
	}

	if (!(fbc_wm || display_wm || cursor_wm)) {
		DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
		return false;
	}

	return true;
}

/*
 * Compute watermark values of WM[1-3],
 */
4592 4593
static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
				  int latency_ns,
4594 4595 4596
				  const struct intel_watermark_params *display,
				  const struct intel_watermark_params *cursor,
				  int *fbc_wm, int *display_wm, int *cursor_wm)
4597
{
4598
	struct drm_crtc *crtc;
4599
	unsigned long line_time_us;
4600
	int hdisplay, htotal, pixel_size, clock;
4601
	int line_count, line_size;
4602 4603 4604 4605 4606 4607 4608 4609
	int small, large;
	int entries;

	if (!latency_ns) {
		*fbc_wm = *display_wm = *cursor_wm = 0;
		return false;
	}

4610 4611 4612 4613 4614 4615
	crtc = intel_get_crtc_for_plane(dev, plane);
	hdisplay = crtc->mode.hdisplay;
	htotal = crtc->mode.htotal;
	clock = crtc->mode.clock;
	pixel_size = crtc->fb->bits_per_pixel / 8;

4616 4617 4618 4619 4620 4621 4622 4623
	line_time_us = (htotal * 1000) / clock;
	line_count = (latency_ns / line_time_us + 1000) / 1000;
	line_size = hdisplay * pixel_size;

	/* Use the minimum of the small and large buffer method for primary */
	small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
	large = line_count * line_size;

4624 4625
	entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
	*display_wm = entries + display->guard_size;
4626 4627

	/*
4628
	 * Spec says:
4629 4630 4631 4632 4633 4634
	 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
	 */
	*fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;

	/* calculate the self-refresh watermark for display cursor */
	entries = line_count * pixel_size * 64;
4635 4636
	entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
	*cursor_wm = entries + cursor->guard_size;
4637

4638 4639 4640 4641 4642
	return ironlake_check_srwm(dev, level,
				   *fbc_wm, *display_wm, *cursor_wm,
				   display, cursor);
}

4643
static void ironlake_update_wm(struct drm_device *dev)
4644 4645
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4646 4647
	int fbc_wm, plane_wm, cursor_wm;
	unsigned int enabled;
4648 4649

	enabled = 0;
4650 4651 4652 4653 4654 4655
	if (g4x_compute_wm0(dev, 0,
			    &ironlake_display_wm_info,
			    ILK_LP0_PLANE_LATENCY,
			    &ironlake_cursor_wm_info,
			    ILK_LP0_CURSOR_LATENCY,
			    &plane_wm, &cursor_wm)) {
4656 4657 4658 4659 4660
		I915_WRITE(WM0_PIPEA_ILK,
			   (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
		DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
			      " plane %d, " "cursor: %d\n",
			      plane_wm, cursor_wm);
4661
		enabled |= 1;
4662 4663
	}

4664 4665 4666 4667 4668 4669
	if (g4x_compute_wm0(dev, 1,
			    &ironlake_display_wm_info,
			    ILK_LP0_PLANE_LATENCY,
			    &ironlake_cursor_wm_info,
			    ILK_LP0_CURSOR_LATENCY,
			    &plane_wm, &cursor_wm)) {
4670 4671 4672 4673 4674
		I915_WRITE(WM0_PIPEB_ILK,
			   (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
		DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
			      " plane %d, cursor: %d\n",
			      plane_wm, cursor_wm);
4675
		enabled |= 2;
4676 4677 4678 4679 4680 4681 4682 4683 4684 4685
	}

	/*
	 * Calculate and update the self-refresh watermark only when one
	 * display plane is used.
	 */
	I915_WRITE(WM3_LP_ILK, 0);
	I915_WRITE(WM2_LP_ILK, 0);
	I915_WRITE(WM1_LP_ILK, 0);

4686
	if (!single_plane_enabled(enabled))
4687
		return;
4688
	enabled = ffs(enabled) - 1;
4689 4690

	/* WM1 */
4691 4692
	if (!ironlake_compute_srwm(dev, 1, enabled,
				   ILK_READ_WM1_LATENCY() * 500,
4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705
				   &ironlake_display_srwm_info,
				   &ironlake_cursor_srwm_info,
				   &fbc_wm, &plane_wm, &cursor_wm))
		return;

	I915_WRITE(WM1_LP_ILK,
		   WM1_LP_SR_EN |
		   (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
		   (fbc_wm << WM1_LP_FBC_SHIFT) |
		   (plane_wm << WM1_LP_SR_SHIFT) |
		   cursor_wm);

	/* WM2 */
4706 4707
	if (!ironlake_compute_srwm(dev, 2, enabled,
				   ILK_READ_WM2_LATENCY() * 500,
4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723
				   &ironlake_display_srwm_info,
				   &ironlake_cursor_srwm_info,
				   &fbc_wm, &plane_wm, &cursor_wm))
		return;

	I915_WRITE(WM2_LP_ILK,
		   WM2_LP_EN |
		   (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
		   (fbc_wm << WM1_LP_FBC_SHIFT) |
		   (plane_wm << WM1_LP_SR_SHIFT) |
		   cursor_wm);

	/*
	 * WM3 is unsupported on ILK, probably because we don't have latency
	 * data for that power state
	 */
4724 4725
}

4726
void sandybridge_update_wm(struct drm_device *dev)
4727 4728
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4729
	int latency = SNB_READ_WM0_LATENCY() * 100;	/* In unit 0.1us */
4730
	u32 val;
4731 4732
	int fbc_wm, plane_wm, cursor_wm;
	unsigned int enabled;
4733 4734

	enabled = 0;
4735 4736 4737 4738
	if (g4x_compute_wm0(dev, 0,
			    &sandybridge_display_wm_info, latency,
			    &sandybridge_cursor_wm_info, latency,
			    &plane_wm, &cursor_wm)) {
4739 4740 4741 4742
		val = I915_READ(WM0_PIPEA_ILK);
		val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
		I915_WRITE(WM0_PIPEA_ILK, val |
			   ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
4743 4744 4745
		DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
			      " plane %d, " "cursor: %d\n",
			      plane_wm, cursor_wm);
4746
		enabled |= 1;
4747 4748
	}

4749 4750 4751 4752
	if (g4x_compute_wm0(dev, 1,
			    &sandybridge_display_wm_info, latency,
			    &sandybridge_cursor_wm_info, latency,
			    &plane_wm, &cursor_wm)) {
4753 4754 4755 4756
		val = I915_READ(WM0_PIPEB_ILK);
		val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
		I915_WRITE(WM0_PIPEB_ILK, val |
			   ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
4757 4758 4759
		DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
			      " plane %d, cursor: %d\n",
			      plane_wm, cursor_wm);
4760
		enabled |= 2;
4761 4762
	}

4763 4764 4765 4766 4767 4768
	/* IVB has 3 pipes */
	if (IS_IVYBRIDGE(dev) &&
	    g4x_compute_wm0(dev, 2,
			    &sandybridge_display_wm_info, latency,
			    &sandybridge_cursor_wm_info, latency,
			    &plane_wm, &cursor_wm)) {
4769 4770 4771 4772
		val = I915_READ(WM0_PIPEC_IVB);
		val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
		I915_WRITE(WM0_PIPEC_IVB, val |
			   ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
4773 4774 4775 4776 4777 4778
		DRM_DEBUG_KMS("FIFO watermarks For pipe C -"
			      " plane %d, cursor: %d\n",
			      plane_wm, cursor_wm);
		enabled |= 3;
	}

4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792
	/*
	 * Calculate and update the self-refresh watermark only when one
	 * display plane is used.
	 *
	 * SNB support 3 levels of watermark.
	 *
	 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
	 * and disabled in the descending order
	 *
	 */
	I915_WRITE(WM3_LP_ILK, 0);
	I915_WRITE(WM2_LP_ILK, 0);
	I915_WRITE(WM1_LP_ILK, 0);

4793 4794
	if (!single_plane_enabled(enabled) ||
	    dev_priv->sprite_scaling_enabled)
4795
		return;
4796
	enabled = ffs(enabled) - 1;
4797 4798

	/* WM1 */
4799 4800
	if (!ironlake_compute_srwm(dev, 1, enabled,
				   SNB_READ_WM1_LATENCY() * 500,
4801 4802 4803
				   &sandybridge_display_srwm_info,
				   &sandybridge_cursor_srwm_info,
				   &fbc_wm, &plane_wm, &cursor_wm))
4804 4805 4806 4807 4808 4809 4810 4811 4812 4813
		return;

	I915_WRITE(WM1_LP_ILK,
		   WM1_LP_SR_EN |
		   (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
		   (fbc_wm << WM1_LP_FBC_SHIFT) |
		   (plane_wm << WM1_LP_SR_SHIFT) |
		   cursor_wm);

	/* WM2 */
4814 4815
	if (!ironlake_compute_srwm(dev, 2, enabled,
				   SNB_READ_WM2_LATENCY() * 500,
4816 4817 4818
				   &sandybridge_display_srwm_info,
				   &sandybridge_cursor_srwm_info,
				   &fbc_wm, &plane_wm, &cursor_wm))
4819 4820 4821 4822 4823 4824 4825 4826 4827 4828
		return;

	I915_WRITE(WM2_LP_ILK,
		   WM2_LP_EN |
		   (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
		   (fbc_wm << WM1_LP_FBC_SHIFT) |
		   (plane_wm << WM1_LP_SR_SHIFT) |
		   cursor_wm);

	/* WM3 */
4829 4830
	if (!ironlake_compute_srwm(dev, 3, enabled,
				   SNB_READ_WM3_LATENCY() * 500,
4831 4832 4833
				   &sandybridge_display_srwm_info,
				   &sandybridge_cursor_srwm_info,
				   &fbc_wm, &plane_wm, &cursor_wm))
4834 4835 4836 4837 4838 4839 4840 4841 4842 4843
		return;

	I915_WRITE(WM3_LP_ILK,
		   WM3_LP_EN |
		   (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
		   (fbc_wm << WM1_LP_FBC_SHIFT) |
		   (plane_wm << WM1_LP_SR_SHIFT) |
		   cursor_wm);
}

4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915
static bool
sandybridge_compute_sprite_wm(struct drm_device *dev, int plane,
			      uint32_t sprite_width, int pixel_size,
			      const struct intel_watermark_params *display,
			      int display_latency_ns, int *sprite_wm)
{
	struct drm_crtc *crtc;
	int clock;
	int entries, tlb_miss;

	crtc = intel_get_crtc_for_plane(dev, plane);
	if (crtc->fb == NULL || !crtc->enabled) {
		*sprite_wm = display->guard_size;
		return false;
	}

	clock = crtc->mode.clock;

	/* Use the small buffer method to calculate the sprite watermark */
	entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
	tlb_miss = display->fifo_size*display->cacheline_size -
		sprite_width * 8;
	if (tlb_miss > 0)
		entries += tlb_miss;
	entries = DIV_ROUND_UP(entries, display->cacheline_size);
	*sprite_wm = entries + display->guard_size;
	if (*sprite_wm > (int)display->max_wm)
		*sprite_wm = display->max_wm;

	return true;
}

static bool
sandybridge_compute_sprite_srwm(struct drm_device *dev, int plane,
				uint32_t sprite_width, int pixel_size,
				const struct intel_watermark_params *display,
				int latency_ns, int *sprite_wm)
{
	struct drm_crtc *crtc;
	unsigned long line_time_us;
	int clock;
	int line_count, line_size;
	int small, large;
	int entries;

	if (!latency_ns) {
		*sprite_wm = 0;
		return false;
	}

	crtc = intel_get_crtc_for_plane(dev, plane);
	clock = crtc->mode.clock;

	line_time_us = (sprite_width * 1000) / clock;
	line_count = (latency_ns / line_time_us + 1000) / 1000;
	line_size = sprite_width * pixel_size;

	/* Use the minimum of the small and large buffer method for primary */
	small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
	large = line_count * line_size;

	entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
	*sprite_wm = entries + display->guard_size;

	return *sprite_wm > 0x3ff ? false : true;
}

static void sandybridge_update_sprite_wm(struct drm_device *dev, int pipe,
					 uint32_t sprite_width, int pixel_size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int latency = SNB_READ_WM0_LATENCY() * 100;	/* In unit 0.1us */
4916
	u32 val;
4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942
	int sprite_wm, reg;
	int ret;

	switch (pipe) {
	case 0:
		reg = WM0_PIPEA_ILK;
		break;
	case 1:
		reg = WM0_PIPEB_ILK;
		break;
	case 2:
		reg = WM0_PIPEC_IVB;
		break;
	default:
		return; /* bad pipe */
	}

	ret = sandybridge_compute_sprite_wm(dev, pipe, sprite_width, pixel_size,
					    &sandybridge_display_wm_info,
					    latency, &sprite_wm);
	if (!ret) {
		DRM_DEBUG_KMS("failed to compute sprite wm for pipe %d\n",
			      pipe);
		return;
	}

4943 4944 4945
	val = I915_READ(reg);
	val &= ~WM0_PIPE_SPRITE_MASK;
	I915_WRITE(reg, val | (sprite_wm << WM0_PIPE_SPRITE_SHIFT));
4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989
	DRM_DEBUG_KMS("sprite watermarks For pipe %d - %d\n", pipe, sprite_wm);


	ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
					      pixel_size,
					      &sandybridge_display_srwm_info,
					      SNB_READ_WM1_LATENCY() * 500,
					      &sprite_wm);
	if (!ret) {
		DRM_DEBUG_KMS("failed to compute sprite lp1 wm on pipe %d\n",
			      pipe);
		return;
	}
	I915_WRITE(WM1S_LP_ILK, sprite_wm);

	/* Only IVB has two more LP watermarks for sprite */
	if (!IS_IVYBRIDGE(dev))
		return;

	ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
					      pixel_size,
					      &sandybridge_display_srwm_info,
					      SNB_READ_WM2_LATENCY() * 500,
					      &sprite_wm);
	if (!ret) {
		DRM_DEBUG_KMS("failed to compute sprite lp2 wm on pipe %d\n",
			      pipe);
		return;
	}
	I915_WRITE(WM2S_LP_IVB, sprite_wm);

	ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
					      pixel_size,
					      &sandybridge_display_srwm_info,
					      SNB_READ_WM3_LATENCY() * 500,
					      &sprite_wm);
	if (!ret) {
		DRM_DEBUG_KMS("failed to compute sprite lp3 wm on pipe %d\n",
			      pipe);
		return;
	}
	I915_WRITE(WM3S_LP_IVB, sprite_wm);
}

4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012
/**
 * intel_update_watermarks - update FIFO watermark values based on current modes
 *
 * Calculate watermark values for the various WM regs based on current mode
 * and plane configuration.
 *
 * There are several cases to deal with here:
 *   - normal (i.e. non-self-refresh)
 *   - self-refresh (SR) mode
 *   - lines are large relative to FIFO size (buffer can hold up to 2)
 *   - lines are small relative to FIFO size (buffer can hold more than 2
 *     lines), so need to account for TLB latency
 *
 *   The normal calculation is:
 *     watermark = dotclock * bytes per pixel * latency
 *   where latency is platform & configuration dependent (we assume pessimal
 *   values here).
 *
 *   The SR calculation is:
 *     watermark = (trunc(latency/line time)+1) * surface width *
 *       bytes per pixel
 *   where
 *     line time = htotal / dotclock
5013
 *     surface width = hdisplay for normal plane and 64 for cursor
5014 5015 5016 5017 5018 5019 5020
 *   and latency is assumed to be high, as above.
 *
 * The final value programmed to the register should always be rounded up,
 * and include an extra 2 entries to account for clock crossings.
 *
 * We don't use the sprite, so we can ignore that.  And on Crestline we have
 * to set the non-SR watermarks to 8.
5021
 */
5022 5023
static void intel_update_watermarks(struct drm_device *dev)
{
5024
	struct drm_i915_private *dev_priv = dev->dev_private;
5025

5026 5027
	if (dev_priv->display.update_wm)
		dev_priv->display.update_wm(dev);
5028 5029
}

5030 5031 5032 5033 5034 5035 5036 5037 5038 5039
void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
				    uint32_t sprite_width, int pixel_size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->display.update_sprite_wm)
		dev_priv->display.update_sprite_wm(dev, pipe, sprite_width,
						   pixel_size);
}

5040 5041
static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
{
5042 5043 5044
	if (i915_panel_use_ssc >= 0)
		return i915_panel_use_ssc != 0;
	return dev_priv->lvds_use_ssc
5045
		&& !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
5046 5047
}

5048 5049 5050
/**
 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
 * @crtc: CRTC structure
5051
 * @mode: requested mode
5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062
 *
 * A pipe may be connected to one or more outputs.  Based on the depth of the
 * attached framebuffer, choose a good color depth to use on the pipe.
 *
 * If possible, match the pipe depth to the fb depth.  In some cases, this
 * isn't ideal, because the connected output supports a lesser or restricted
 * set of depths.  Resolve that here:
 *    LVDS typically supports only 6bpc, so clamp down in that case
 *    HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
 *    Displays may support a restricted set as well, check EDID and clamp as
 *      appropriate.
5063
 *    DP may want to dither down to 6bpc to fit larger modes
5064 5065 5066 5067 5068 5069
 *
 * RETURNS:
 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
 * true if they don't match).
 */
static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
5070 5071
					 unsigned int *pipe_bpp,
					 struct drm_display_mode *mode)
5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_encoder *encoder;
	struct drm_connector *connector;
	unsigned int display_bpc = UINT_MAX, bpc;

	/* Walk the encoders & connectors on this crtc, get min bpc */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
		struct intel_encoder *intel_encoder = to_intel_encoder(encoder);

		if (encoder->crtc != crtc)
			continue;

		if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
			unsigned int lvds_bpc;

			if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
			    LVDS_A3_POWER_UP)
				lvds_bpc = 8;
			else
				lvds_bpc = 6;

			if (lvds_bpc < display_bpc) {
5096
				DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
5097 5098 5099 5100 5101 5102 5103 5104 5105 5106
				display_bpc = lvds_bpc;
			}
			continue;
		}

		if (intel_encoder->type == INTEL_OUTPUT_EDP) {
			/* Use VBT settings if we have an eDP panel */
			unsigned int edp_bpc = dev_priv->edp.bpp / 3;

			if (edp_bpc < display_bpc) {
5107
				DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118
				display_bpc = edp_bpc;
			}
			continue;
		}

		/* Not one of the known troublemakers, check the EDID */
		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    head) {
			if (connector->encoder != encoder)
				continue;

5119 5120 5121
			/* Don't use an invalid EDID bpc value */
			if (connector->display_info.bpc &&
			    connector->display_info.bpc < display_bpc) {
5122
				DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
5123 5124 5125 5126 5127 5128 5129 5130 5131 5132
				display_bpc = connector->display_info.bpc;
			}
		}

		/*
		 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
		 * through, clamp it down.  (Note: >12bpc will be caught below.)
		 */
		if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
			if (display_bpc > 8 && display_bpc < 12) {
5133
				DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
5134 5135
				display_bpc = 12;
			} else {
5136
				DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
5137 5138 5139 5140 5141
				display_bpc = 8;
			}
		}
	}

5142 5143 5144 5145 5146
	if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
		DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
		display_bpc = 6;
	}

5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162
	/*
	 * We could just drive the pipe at the highest bpc all the time and
	 * enable dithering as needed, but that costs bandwidth.  So choose
	 * the minimum value that expresses the full color range of the fb but
	 * also stays within the max display bpc discovered above.
	 */

	switch (crtc->fb->depth) {
	case 8:
		bpc = 8; /* since we go through a colormap */
		break;
	case 15:
	case 16:
		bpc = 6; /* min is 18bpp */
		break;
	case 24:
5163
		bpc = 8;
5164 5165
		break;
	case 30:
5166
		bpc = 10;
5167 5168
		break;
	case 48:
5169
		bpc = 12;
5170 5171 5172 5173 5174 5175 5176
		break;
	default:
		DRM_DEBUG("unsupported depth, assuming 24 bits\n");
		bpc = min((unsigned int)8, display_bpc);
		break;
	}

5177 5178
	display_bpc = min(display_bpc, bpc);

5179 5180
	DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
		      bpc, display_bpc);
5181

5182
	*pipe_bpp = display_bpc * 3;
5183 5184 5185 5186

	return display_bpc != bpc;
}

5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228
static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
	    intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
		refclk = dev_priv->lvds_ssc_freq * 1000;
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
			      refclk / 1000);
	} else if (!IS_GEN2(dev)) {
		refclk = 96000;
	} else {
		refclk = 48000;
	}

	return refclk;
}

static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
				      intel_clock_t *clock)
{
	/* SDVO TV has fixed PLL values depend on its clock range,
	   this mirrors vbios setting. */
	if (adjusted_mode->clock >= 100000
	    && adjusted_mode->clock < 140500) {
		clock->p1 = 2;
		clock->p2 = 10;
		clock->n = 3;
		clock->m1 = 16;
		clock->m2 = 8;
	} else if (adjusted_mode->clock >= 140500
		   && adjusted_mode->clock <= 200000) {
		clock->p1 = 1;
		clock->p2 = 10;
		clock->n = 6;
		clock->m1 = 12;
		clock->m2 = 8;
	}
}

5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262
static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
				     intel_clock_t *clock,
				     intel_clock_t *reduced_clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 fp, fp2 = 0;

	if (IS_PINEVIEW(dev)) {
		fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
		if (reduced_clock)
			fp2 = (1 << reduced_clock->n) << 16 |
				reduced_clock->m1 << 8 | reduced_clock->m2;
	} else {
		fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
		if (reduced_clock)
			fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
				reduced_clock->m2;
	}

	I915_WRITE(FP0(pipe), fp);

	intel_crtc->lowfreq_avail = false;
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
	    reduced_clock && i915_powersave) {
		I915_WRITE(FP1(pipe), fp2);
		intel_crtc->lowfreq_avail = true;
	} else {
		I915_WRITE(FP1(pipe), fp);
	}
}

5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318
static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
			      struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 temp, lvds_sync = 0;

	temp = I915_READ(LVDS);
	temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
	if (pipe == 1) {
		temp |= LVDS_PIPEB_SELECT;
	} else {
		temp &= ~LVDS_PIPEB_SELECT;
	}
	/* set the corresponsding LVDS_BORDER bit */
	temp |= dev_priv->lvds_border_bits;
	/* Set the B0-B3 data pairs corresponding to whether we're going to
	 * set the DPLLs for dual-channel mode or not.
	 */
	if (clock->p2 == 7)
		temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
	else
		temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);

	/* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
	 * appropriately here, but we need to look more thoroughly into how
	 * panels behave in the two modes.
	 */
	/* set the dithering flag on LVDS as needed */
	if (INTEL_INFO(dev)->gen >= 4) {
		if (dev_priv->lvds_dither)
			temp |= LVDS_ENABLE_DITHER;
		else
			temp &= ~LVDS_ENABLE_DITHER;
	}
	if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
		lvds_sync |= LVDS_HSYNC_POLARITY;
	if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
		lvds_sync |= LVDS_VSYNC_POLARITY;
	if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
	    != lvds_sync) {
		char flags[2] = "-+";
		DRM_INFO("Changing LVDS panel from "
			 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
			 flags[!(temp & LVDS_HSYNC_POLARITY)],
			 flags[!(temp & LVDS_VSYNC_POLARITY)],
			 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
			 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
		temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
		temp |= lvds_sync;
	}
	I915_WRITE(LVDS, temp);
}

5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364 5365 5366 5367 5368 5369 5370 5371 5372 5373 5374 5375 5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413 5414 5415 5416 5417 5418 5419 5420 5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442 5443 5444 5445 5446 5447 5448 5449 5450 5451 5452 5453 5454 5455 5456 5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473 5474 5475 5476 5477 5478 5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489
static void i9xx_update_pll(struct drm_crtc *crtc,
			    struct drm_display_mode *mode,
			    struct drm_display_mode *adjusted_mode,
			    intel_clock_t *clock, intel_clock_t *reduced_clock,
			    int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 dpll;
	bool is_sdvo;

	is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
		intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);

	dpll = DPLL_VGA_MODE_DIS;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
	if (is_sdvo) {
		int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
		if (pixel_multiplier > 1) {
			if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
				dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
		}
		dpll |= DPLL_DVO_HIGH_SPEED;
	}
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
		dpll |= DPLL_DVO_HIGH_SPEED;

	/* compute bitmask from p1 value */
	if (IS_PINEVIEW(dev))
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
	else {
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (IS_G4X(dev) && reduced_clock)
			dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
	}
	switch (clock->p2) {
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
	}
	if (INTEL_INFO(dev)->gen >= 4)
		dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);

	if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
		dpll |= PLL_REF_INPUT_TVCLKINBC;
	else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
		/* XXX: just matching BIOS for now */
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
		dpll |= 3;
	else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
	POSTING_READ(DPLL(pipe));
	udelay(150);

	/* The LVDS pin pair needs to be on before the DPLLs are enabled.
	 * This is an exception to the general rule that mode_set doesn't turn
	 * things on.
	 */
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
		intel_update_lvds(crtc, clock, adjusted_mode);

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
		intel_dp_set_m_n(crtc, mode, adjusted_mode);

	I915_WRITE(DPLL(pipe), dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(DPLL(pipe));
	udelay(150);

	if (INTEL_INFO(dev)->gen >= 4) {
		u32 temp = 0;
		if (is_sdvo) {
			temp = intel_mode_get_pixel_multiplier(adjusted_mode);
			if (temp > 1)
				temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
			else
				temp = 0;
		}
		I915_WRITE(DPLL_MD(pipe), temp);
	} else {
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
		I915_WRITE(DPLL(pipe), dpll);
	}
}

static void i8xx_update_pll(struct drm_crtc *crtc,
			    struct drm_display_mode *adjusted_mode,
			    intel_clock_t *clock,
			    int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 dpll;

	dpll = DPLL_VGA_MODE_DIS;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
	} else {
		if (clock->p1 == 2)
			dpll |= PLL_P1_DIVIDE_BY_TWO;
		else
			dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (clock->p2 == 4)
			dpll |= PLL_P2_DIVIDE_BY_4;
	}

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
		/* XXX: just matching BIOS for now */
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
		dpll |= 3;
	else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
	POSTING_READ(DPLL(pipe));
	udelay(150);

	I915_WRITE(DPLL(pipe), dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(DPLL(pipe));
	udelay(150);

	/* The LVDS pin pair needs to be on before the DPLLs are enabled.
	 * This is an exception to the general rule that mode_set doesn't turn
	 * things on.
	 */
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
		intel_update_lvds(crtc, clock, adjusted_mode);

	/* The pixel multiplier can only be updated once the
	 * DPLL is enabled and the clocks are stable.
	 *
	 * So write it again.
	 */
	I915_WRITE(DPLL(pipe), dpll);
}

5490 5491 5492 5493 5494
static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
			      struct drm_display_mode *mode,
			      struct drm_display_mode *adjusted_mode,
			      int x, int y,
			      struct drm_framebuffer *old_fb)
J
Jesse Barnes 已提交
5495 5496 5497 5498 5499
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5500
	int plane = intel_crtc->plane;
5501
	int refclk, num_connectors = 0;
5502
	intel_clock_t clock, reduced_clock;
5503 5504 5505
	u32 dspcntr, pipeconf, vsyncshift;
	bool ok, has_reduced_clock = false, is_sdvo = false;
	bool is_lvds = false, is_tv = false, is_dp = false;
J
Jesse Barnes 已提交
5506
	struct drm_mode_config *mode_config = &dev->mode_config;
5507
	struct intel_encoder *encoder;
5508
	const intel_limit_t *limit;
5509
	int ret;
J
Jesse Barnes 已提交
5510

5511 5512
	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		if (encoder->base.crtc != crtc)
J
Jesse Barnes 已提交
5513 5514
			continue;

5515
		switch (encoder->type) {
J
Jesse Barnes 已提交
5516 5517 5518 5519
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
5520
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
5521
			is_sdvo = true;
5522
			if (encoder->needs_tv_clock)
5523
				is_tv = true;
J
Jesse Barnes 已提交
5524 5525 5526 5527
			break;
		case INTEL_OUTPUT_TVOUT:
			is_tv = true;
			break;
5528 5529 5530
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
J
Jesse Barnes 已提交
5531
		}
5532

5533
		num_connectors++;
J
Jesse Barnes 已提交
5534 5535
	}

5536
	refclk = i9xx_get_refclk(crtc, num_connectors);
J
Jesse Barnes 已提交
5537

5538 5539 5540 5541 5542
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
5543
	limit = intel_limit(crtc, refclk);
5544 5545
	ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
			     &clock);
J
Jesse Barnes 已提交
5546 5547
	if (!ok) {
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
5548
		return -EINVAL;
J
Jesse Barnes 已提交
5549 5550
	}

5551
	/* Ensure that the cursor is valid for the new mode before changing... */
5552
	intel_crtc_update_cursor(crtc, true);
5553

5554
	if (is_lvds && dev_priv->lvds_downclock_avail) {
5555 5556 5557 5558 5559 5560
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
5561
		has_reduced_clock = limit->find_pll(limit, crtc,
5562 5563
						    dev_priv->lvds_downclock,
						    refclk,
5564
						    &clock,
5565
						    &reduced_clock);
5566
	}
5567 5568 5569

	if (is_sdvo && is_tv)
		i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Z
Zhenyu Wang 已提交
5570

5571 5572
	i9xx_update_pll_dividers(crtc, &clock, has_reduced_clock ?
				 &reduced_clock : NULL);
J
Jesse Barnes 已提交
5573

5574 5575
	if (IS_GEN2(dev))
		i8xx_update_pll(crtc, adjusted_mode, &clock, num_connectors);
J
Jesse Barnes 已提交
5576
	else
5577 5578 5579
		i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
				has_reduced_clock ? &reduced_clock : NULL,
				num_connectors);
J
Jesse Barnes 已提交
5580 5581

	/* setup pipeconf */
5582
	pipeconf = I915_READ(PIPECONF(pipe));
J
Jesse Barnes 已提交
5583 5584 5585 5586

	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

5587 5588 5589 5590
	if (pipe == 0)
		dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
	else
		dspcntr |= DISPPLANE_SEL_PIPE_B;
J
Jesse Barnes 已提交
5591

5592
	if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
J
Jesse Barnes 已提交
5593 5594 5595 5596 5597 5598
		/* Enable pixel doubling when the dot clock is > 90% of the (display)
		 * core speed.
		 *
		 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
		 * pipe == 0 check?
		 */
5599 5600
		if (mode->clock >
		    dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
5601
			pipeconf |= PIPECONF_DOUBLE_WIDE;
J
Jesse Barnes 已提交
5602
		else
5603
			pipeconf &= ~PIPECONF_DOUBLE_WIDE;
J
Jesse Barnes 已提交
5604 5605
	}

5606 5607 5608 5609 5610 5611 5612 5613 5614 5615
	/* default to 8bpc */
	pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
	if (is_dp) {
		if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
			pipeconf |= PIPECONF_BPP_6 |
				    PIPECONF_DITHER_EN |
				    PIPECONF_DITHER_TYPE_SP;
		}
	}

5616
	DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
J
Jesse Barnes 已提交
5617 5618
	drm_mode_debug_printmodeline(mode);

5619 5620
	if (HAS_PIPE_CXSR(dev)) {
		if (intel_crtc->lowfreq_avail) {
5621
			DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5622
			pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5623
		} else {
5624
			DRM_DEBUG_KMS("disabling CxSR downclocking\n");
5625 5626 5627 5628
			pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
		}
	}

5629
	pipeconf &= ~PIPECONF_INTERLACE_MASK;
5630 5631
	if (!IS_GEN2(dev) &&
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5632 5633 5634 5635
		pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
		/* the chip adds 2 halflines automatically */
		adjusted_mode->crtc_vtotal -= 1;
		adjusted_mode->crtc_vblank_end -= 1;
5636 5637 5638
		vsyncshift = adjusted_mode->crtc_hsync_start
			     - adjusted_mode->crtc_htotal/2;
	} else {
5639
		pipeconf |= PIPECONF_PROGRESSIVE;
5640 5641 5642 5643 5644
		vsyncshift = 0;
	}

	if (!IS_GEN3(dev))
		I915_WRITE(VSYNCSHIFT(pipe), vsyncshift);
5645

5646 5647
	I915_WRITE(HTOTAL(pipe),
		   (adjusted_mode->crtc_hdisplay - 1) |
J
Jesse Barnes 已提交
5648
		   ((adjusted_mode->crtc_htotal - 1) << 16));
5649 5650
	I915_WRITE(HBLANK(pipe),
		   (adjusted_mode->crtc_hblank_start - 1) |
J
Jesse Barnes 已提交
5651
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
5652 5653
	I915_WRITE(HSYNC(pipe),
		   (adjusted_mode->crtc_hsync_start - 1) |
J
Jesse Barnes 已提交
5654
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));
5655 5656 5657

	I915_WRITE(VTOTAL(pipe),
		   (adjusted_mode->crtc_vdisplay - 1) |
J
Jesse Barnes 已提交
5658
		   ((adjusted_mode->crtc_vtotal - 1) << 16));
5659 5660
	I915_WRITE(VBLANK(pipe),
		   (adjusted_mode->crtc_vblank_start - 1) |
J
Jesse Barnes 已提交
5661
		   ((adjusted_mode->crtc_vblank_end - 1) << 16));
5662 5663
	I915_WRITE(VSYNC(pipe),
		   (adjusted_mode->crtc_vsync_start - 1) |
J
Jesse Barnes 已提交
5664
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));
5665 5666 5667

	/* pipesrc and dspsize control the size that is scaled from,
	 * which should always be the user's requested size.
J
Jesse Barnes 已提交
5668
	 */
5669 5670 5671 5672
	I915_WRITE(DSPSIZE(plane),
		   ((mode->vdisplay - 1) << 16) |
		   (mode->hdisplay - 1));
	I915_WRITE(DSPPOS(plane), 0);
5673 5674
	I915_WRITE(PIPESRC(pipe),
		   ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
5675

5676 5677
	I915_WRITE(PIPECONF(pipe), pipeconf);
	POSTING_READ(PIPECONF(pipe));
5678
	intel_enable_pipe(dev_priv, pipe, false);
5679 5680 5681 5682 5683

	intel_wait_for_vblank(dev, pipe);

	I915_WRITE(DSPCNTR(plane), dspcntr);
	POSTING_READ(DSPCNTR(plane));
5684
	intel_enable_plane(dev_priv, plane, pipe);
5685 5686 5687 5688 5689 5690 5691 5692

	ret = intel_pipe_set_base(crtc, x, y, old_fb);

	intel_update_watermarks(dev);

	return ret;
}

5693 5694 5695 5696
/*
 * Initialize reference clocks when the driver loads
 */
void ironlake_init_pch_refclk(struct drm_device *dev)
5697 5698 5699 5700 5701 5702
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
	u32 temp;
	bool has_lvds = false;
5703 5704 5705
	bool has_cpu_edp = false;
	bool has_pch_edp = false;
	bool has_panel = false;
5706 5707
	bool has_ck505 = false;
	bool can_ssc = false;
5708 5709

	/* We need to take the global config into account */
5710 5711 5712 5713 5714 5715 5716 5717 5718 5719 5720 5721 5722 5723
	list_for_each_entry(encoder, &mode_config->encoder_list,
			    base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			has_panel = true;
			has_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			has_panel = true;
			if (intel_encoder_is_pch_edp(&encoder->base))
				has_pch_edp = true;
			else
				has_cpu_edp = true;
			break;
5724 5725 5726
		}
	}

5727 5728 5729 5730 5731 5732 5733 5734 5735 5736 5737
	if (HAS_PCH_IBX(dev)) {
		has_ck505 = dev_priv->display_clock_mode;
		can_ssc = has_ck505;
	} else {
		has_ck505 = false;
		can_ssc = true;
	}

	DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
		      has_panel, has_lvds, has_pch_edp, has_cpu_edp,
		      has_ck505);
5738 5739 5740 5741 5742 5743 5744 5745 5746 5747

	/* Ironlake: try to setup display ref clock before DPLL
	 * enabling. This is only under driver's control after
	 * PCH B stepping, previous chipset stepping should be
	 * ignoring this setting.
	 */
	temp = I915_READ(PCH_DREF_CONTROL);
	/* Always enable nonspread source */
	temp &= ~DREF_NONSPREAD_SOURCE_MASK;

5748 5749 5750 5751
	if (has_ck505)
		temp |= DREF_NONSPREAD_CK505_ENABLE;
	else
		temp |= DREF_NONSPREAD_SOURCE_ENABLE;
5752

5753 5754 5755
	if (has_panel) {
		temp &= ~DREF_SSC_SOURCE_MASK;
		temp |= DREF_SSC_SOURCE_ENABLE;
5756

5757
		/* SSC must be turned on before enabling the CPU output  */
5758
		if (intel_panel_use_ssc(dev_priv) && can_ssc) {
5759
			DRM_DEBUG_KMS("Using SSC on panel\n");
5760 5761
			temp |= DREF_SSC1_ENABLE;
		}
5762 5763 5764 5765 5766 5767

		/* Get SSC going before enabling the outputs */
		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

5768 5769 5770
		temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;

		/* Enable CPU source on CPU attached eDP */
5771
		if (has_cpu_edp) {
5772
			if (intel_panel_use_ssc(dev_priv) && can_ssc) {
5773
				DRM_DEBUG_KMS("Using SSC on eDP\n");
5774
				temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5775
			}
5776 5777
			else
				temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5778 5779 5780 5781 5782 5783 5784 5785 5786 5787 5788 5789 5790 5791 5792 5793 5794 5795 5796 5797 5798 5799 5800 5801 5802
		} else
			temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;

		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	} else {
		DRM_DEBUG_KMS("Disabling SSC entirely\n");

		temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;

		/* Turn off CPU output */
		temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;

		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

		/* Turn off the SSC source */
		temp &= ~DREF_SSC_SOURCE_MASK;
		temp |= DREF_SSC_SOURCE_DISABLE;

		/* Turn off SSC1 */
		temp &= ~ DREF_SSC1_ENABLE;

5803 5804 5805 5806 5807 5808
		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	}
}

5809 5810 5811 5812 5813 5814 5815 5816 5817 5818 5819 5820 5821 5822 5823 5824 5825 5826 5827 5828 5829 5830 5831 5832 5833 5834 5835 5836 5837 5838 5839 5840 5841 5842
static int ironlake_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *edp_encoder = NULL;
	int num_connectors = 0;
	bool is_lvds = false;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		if (encoder->base.crtc != crtc)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			edp_encoder = encoder;
			break;
		}
		num_connectors++;
	}

	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
			      dev_priv->lvds_ssc_freq);
		return dev_priv->lvds_ssc_freq * 1000;
	}

	return 120000;
}

5843 5844 5845 5846 5847
static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
				  struct drm_display_mode *mode,
				  struct drm_display_mode *adjusted_mode,
				  int x, int y,
				  struct drm_framebuffer *old_fb)
J
Jesse Barnes 已提交
5848 5849 5850 5851 5852
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5853
	int plane = intel_crtc->plane;
5854
	int refclk, num_connectors = 0;
5855
	intel_clock_t clock, reduced_clock;
5856
	u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
5857
	bool ok, has_reduced_clock = false, is_sdvo = false;
5858
	bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
5859
	struct intel_encoder *has_edp_encoder = NULL;
J
Jesse Barnes 已提交
5860
	struct drm_mode_config *mode_config = &dev->mode_config;
5861
	struct intel_encoder *encoder;
5862
	const intel_limit_t *limit;
5863
	int ret;
5864
	struct fdi_m_n m_n = {0};
5865
	u32 temp;
5866
	u32 lvds_sync = 0;
5867 5868 5869
	int target_clock, pixel_multiplier, lane, link_bw, factor;
	unsigned int pipe_bpp;
	bool dither;
J
Jesse Barnes 已提交
5870

5871 5872
	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		if (encoder->base.crtc != crtc)
J
Jesse Barnes 已提交
5873 5874
			continue;

5875
		switch (encoder->type) {
J
Jesse Barnes 已提交
5876 5877 5878 5879
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
5880
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
5881
			is_sdvo = true;
5882
			if (encoder->needs_tv_clock)
5883
				is_tv = true;
J
Jesse Barnes 已提交
5884 5885 5886 5887 5888 5889 5890
			break;
		case INTEL_OUTPUT_TVOUT:
			is_tv = true;
			break;
		case INTEL_OUTPUT_ANALOG:
			is_crt = true;
			break;
5891 5892 5893
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
5894
		case INTEL_OUTPUT_EDP:
5895
			has_edp_encoder = encoder;
5896
			break;
J
Jesse Barnes 已提交
5897
		}
5898

5899
		num_connectors++;
J
Jesse Barnes 已提交
5900 5901
	}

5902
	refclk = ironlake_get_refclk(crtc);
J
Jesse Barnes 已提交
5903

5904 5905 5906 5907 5908
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
5909
	limit = intel_limit(crtc, refclk);
5910 5911
	ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
			     &clock);
J
Jesse Barnes 已提交
5912 5913
	if (!ok) {
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
5914
		return -EINVAL;
J
Jesse Barnes 已提交
5915 5916
	}

5917
	/* Ensure that the cursor is valid for the new mode before changing... */
5918
	intel_crtc_update_cursor(crtc, true);
5919

5920
	if (is_lvds && dev_priv->lvds_downclock_avail) {
5921 5922 5923 5924 5925 5926
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
5927
		has_reduced_clock = limit->find_pll(limit, crtc,
5928 5929
						    dev_priv->lvds_downclock,
						    refclk,
5930
						    &clock,
5931
						    &reduced_clock);
5932
	}
Z
Zhenyu Wang 已提交
5933 5934 5935 5936
	/* SDVO TV has fixed PLL values depend on its clock range,
	   this mirrors vbios setting. */
	if (is_sdvo && is_tv) {
		if (adjusted_mode->clock >= 100000
5937
		    && adjusted_mode->clock < 140500) {
Z
Zhenyu Wang 已提交
5938 5939 5940 5941 5942 5943
			clock.p1 = 2;
			clock.p2 = 10;
			clock.n = 3;
			clock.m1 = 16;
			clock.m2 = 8;
		} else if (adjusted_mode->clock >= 140500
5944
			   && adjusted_mode->clock <= 200000) {
Z
Zhenyu Wang 已提交
5945 5946 5947 5948 5949 5950 5951 5952
			clock.p1 = 1;
			clock.p2 = 10;
			clock.n = 6;
			clock.m1 = 12;
			clock.m2 = 8;
		}
	}

5953
	/* FDI link */
5954 5955 5956 5957 5958 5959 5960 5961 5962 5963 5964 5965 5966
	pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
	lane = 0;
	/* CPU eDP doesn't require FDI link, so just set DP M/N
	   according to current link config */
	if (has_edp_encoder &&
	    !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
		target_clock = mode->clock;
		intel_edp_link_config(has_edp_encoder,
				      &lane, &link_bw);
	} else {
		/* [e]DP over FDI requires target mode clock
		   instead of link clock */
		if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
5967
			target_clock = mode->clock;
5968 5969 5970 5971 5972 5973 5974 5975 5976 5977 5978 5979
		else
			target_clock = adjusted_mode->clock;

		/* FDI is a binary signal running at ~2.7GHz, encoding
		 * each output octet as 10 bits. The actual frequency
		 * is stored as a divider into a 100MHz clock, and the
		 * mode pixel clock is stored in units of 1KHz.
		 * Hence the bw of each lane in terms of the mode signal
		 * is:
		 */
		link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
	}
5980

5981 5982 5983
	/* determine panel color depth */
	temp = I915_READ(PIPECONF(pipe));
	temp &= ~PIPE_BPC_MASK;
5984
	dither = intel_choose_pipe_bpp_dither(crtc, &pipe_bpp, mode);
5985 5986 5987
	switch (pipe_bpp) {
	case 18:
		temp |= PIPE_6BPC;
5988
		break;
5989 5990
	case 24:
		temp |= PIPE_8BPC;
5991
		break;
5992 5993
	case 30:
		temp |= PIPE_10BPC;
5994
		break;
5995 5996
	case 36:
		temp |= PIPE_12BPC;
5997 5998
		break;
	default:
5999 6000
		WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
			pipe_bpp);
6001 6002 6003
		temp |= PIPE_8BPC;
		pipe_bpp = 24;
		break;
6004
	}
6005

6006 6007 6008
	intel_crtc->bpp = pipe_bpp;
	I915_WRITE(PIPECONF(pipe), temp);

6009 6010 6011 6012 6013 6014
	if (!lane) {
		/*
		 * Account for spread spectrum to avoid
		 * oversubscribing the link. Max center spread
		 * is 2.5%; use 5% for safety's sake.
		 */
6015
		u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
6016
		lane = bps / (link_bw * 8) + 1;
6017
	}
6018

6019 6020 6021 6022
	intel_crtc->fdi_lanes = lane;

	if (pixel_multiplier > 1)
		link_bw *= pixel_multiplier;
6023 6024
	ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
			     &m_n);
6025

6026 6027 6028 6029
	fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
	if (has_reduced_clock)
		fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
			reduced_clock.m2;
J
Jesse Barnes 已提交
6030

6031
	/* Enable autotuning of the PLL clock (if permissible) */
6032 6033 6034 6035 6036 6037 6038 6039
	factor = 21;
	if (is_lvds) {
		if ((intel_panel_use_ssc(dev_priv) &&
		     dev_priv->lvds_ssc_freq == 100) ||
		    (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
			factor = 25;
	} else if (is_sdvo && is_tv)
		factor = 20;
6040

6041
	if (clock.m < factor * clock.n)
6042
		fp |= FP_CB_TUNE;
6043

6044
	dpll = 0;
6045

6046 6047 6048 6049 6050 6051 6052 6053
	if (is_lvds)
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
	if (is_sdvo) {
		int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
		if (pixel_multiplier > 1) {
			dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
J
Jesse Barnes 已提交
6054
		}
6055 6056 6057 6058
		dpll |= DPLL_DVO_HIGH_SPEED;
	}
	if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
		dpll |= DPLL_DVO_HIGH_SPEED;
J
Jesse Barnes 已提交
6059

6060 6061 6062 6063 6064 6065 6066 6067 6068 6069 6070 6071 6072 6073 6074 6075 6076 6077
	/* compute bitmask from p1 value */
	dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
	/* also FPA1 */
	dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;

	switch (clock.p2) {
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
J
Jesse Barnes 已提交
6078 6079
	}

6080 6081 6082
	if (is_sdvo && is_tv)
		dpll |= PLL_REF_INPUT_TVCLKINBC;
	else if (is_tv)
J
Jesse Barnes 已提交
6083
		/* XXX: just matching BIOS for now */
6084
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
J
Jesse Barnes 已提交
6085
		dpll |= 3;
6086
	else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6087
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
J
Jesse Barnes 已提交
6088 6089 6090 6091
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	/* setup pipeconf */
6092
	pipeconf = I915_READ(PIPECONF(pipe));
J
Jesse Barnes 已提交
6093 6094 6095 6096

	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

6097
	DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
J
Jesse Barnes 已提交
6098 6099
	drm_mode_debug_printmodeline(mode);

6100
	/* PCH eDP needs FDI, but CPU eDP does not */
6101 6102 6103 6104 6105 6106 6107 6108 6109 6110 6111 6112 6113 6114 6115 6116 6117 6118 6119 6120 6121 6122
	if (!intel_crtc->no_pll) {
		if (!has_edp_encoder ||
		    intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
			I915_WRITE(PCH_FP0(pipe), fp);
			I915_WRITE(PCH_DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);

			POSTING_READ(PCH_DPLL(pipe));
			udelay(150);
		}
	} else {
		if (dpll == (I915_READ(PCH_DPLL(0)) & 0x7fffffff) &&
		    fp == I915_READ(PCH_FP0(0))) {
			intel_crtc->use_pll_a = true;
			DRM_DEBUG_KMS("using pipe a dpll\n");
		} else if (dpll == (I915_READ(PCH_DPLL(1)) & 0x7fffffff) &&
			   fp == I915_READ(PCH_FP0(1))) {
			intel_crtc->use_pll_a = false;
			DRM_DEBUG_KMS("using pipe b dpll\n");
		} else {
			DRM_DEBUG_KMS("no matching PLL configuration for pipe 2\n");
			return -EINVAL;
		}
J
Jesse Barnes 已提交
6123 6124 6125 6126 6127 6128 6129
	}

	/* The LVDS pin pair needs to be on before the DPLLs are enabled.
	 * This is an exception to the general rule that mode_set doesn't turn
	 * things on.
	 */
	if (is_lvds) {
6130
		temp = I915_READ(PCH_LVDS);
6131
		temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
6132 6133
		if (HAS_PCH_CPT(dev)) {
			temp &= ~PORT_TRANS_SEL_MASK;
6134
			temp |= PORT_TRANS_SEL_CPT(pipe);
6135 6136 6137 6138 6139 6140
		} else {
			if (pipe == 1)
				temp |= LVDS_PIPEB_SELECT;
			else
				temp &= ~LVDS_PIPEB_SELECT;
		}
6141

6142
		/* set the corresponsding LVDS_BORDER bit */
6143
		temp |= dev_priv->lvds_border_bits;
J
Jesse Barnes 已提交
6144 6145 6146 6147
		/* Set the B0-B3 data pairs corresponding to whether we're going to
		 * set the DPLLs for dual-channel mode or not.
		 */
		if (clock.p2 == 7)
6148
			temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
J
Jesse Barnes 已提交
6149
		else
6150
			temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
J
Jesse Barnes 已提交
6151 6152 6153 6154 6155

		/* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
		 * appropriately here, but we need to look more thoroughly into how
		 * panels behave in the two modes.
		 */
6156 6157 6158 6159 6160 6161 6162 6163 6164 6165 6166 6167 6168 6169 6170 6171
		if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
			lvds_sync |= LVDS_HSYNC_POLARITY;
		if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
			lvds_sync |= LVDS_VSYNC_POLARITY;
		if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
		    != lvds_sync) {
			char flags[2] = "-+";
			DRM_INFO("Changing LVDS panel from "
				 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
				 flags[!(temp & LVDS_HSYNC_POLARITY)],
				 flags[!(temp & LVDS_VSYNC_POLARITY)],
				 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
				 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
			temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
			temp |= lvds_sync;
		}
6172
		I915_WRITE(PCH_LVDS, temp);
J
Jesse Barnes 已提交
6173
	}
6174

6175 6176
	pipeconf &= ~PIPECONF_DITHER_EN;
	pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
6177
	if ((is_lvds && dev_priv->lvds_dither) || dither) {
6178
		pipeconf |= PIPECONF_DITHER_EN;
6179
		pipeconf |= PIPECONF_DITHER_TYPE_SP;
6180
	}
6181
	if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
6182
		intel_dp_set_m_n(crtc, mode, adjusted_mode);
6183
	} else {
6184
		/* For non-DP output, clear any trans DP clock recovery setting.*/
6185 6186 6187 6188
		I915_WRITE(TRANSDATA_M1(pipe), 0);
		I915_WRITE(TRANSDATA_N1(pipe), 0);
		I915_WRITE(TRANSDPLINK_M1(pipe), 0);
		I915_WRITE(TRANSDPLINK_N1(pipe), 0);
6189
	}
J
Jesse Barnes 已提交
6190

6191 6192 6193
	if (!intel_crtc->no_pll &&
	    (!has_edp_encoder ||
	     intel_encoder_is_pch_edp(&has_edp_encoder->base))) {
6194
		I915_WRITE(PCH_DPLL(pipe), dpll);
6195

6196
		/* Wait for the clocks to stabilize. */
6197
		POSTING_READ(PCH_DPLL(pipe));
6198 6199
		udelay(150);

6200 6201 6202 6203 6204
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
6205
		I915_WRITE(PCH_DPLL(pipe), dpll);
J
Jesse Barnes 已提交
6206 6207
	}

6208
	intel_crtc->lowfreq_avail = false;
6209 6210 6211 6212 6213 6214 6215 6216 6217 6218 6219 6220 6221 6222
	if (!intel_crtc->no_pll) {
		if (is_lvds && has_reduced_clock && i915_powersave) {
			I915_WRITE(PCH_FP1(pipe), fp2);
			intel_crtc->lowfreq_avail = true;
			if (HAS_PIPE_CXSR(dev)) {
				DRM_DEBUG_KMS("enabling CxSR downclocking\n");
				pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
			}
		} else {
			I915_WRITE(PCH_FP1(pipe), fp);
			if (HAS_PIPE_CXSR(dev)) {
				DRM_DEBUG_KMS("disabling CxSR downclocking\n");
				pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
			}
6223 6224 6225
		}
	}

6226
	pipeconf &= ~PIPECONF_INTERLACE_MASK;
6227
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
6228
		pipeconf |= PIPECONF_INTERLACED_ILK;
6229 6230 6231
		/* the chip adds 2 halflines automatically */
		adjusted_mode->crtc_vtotal -= 1;
		adjusted_mode->crtc_vblank_end -= 1;
6232 6233 6234 6235
		I915_WRITE(VSYNCSHIFT(pipe),
			   adjusted_mode->crtc_hsync_start
			   - adjusted_mode->crtc_htotal/2);
	} else {
6236
		pipeconf |= PIPECONF_PROGRESSIVE;
6237 6238
		I915_WRITE(VSYNCSHIFT(pipe), 0);
	}
6239

6240 6241
	I915_WRITE(HTOTAL(pipe),
		   (adjusted_mode->crtc_hdisplay - 1) |
J
Jesse Barnes 已提交
6242
		   ((adjusted_mode->crtc_htotal - 1) << 16));
6243 6244
	I915_WRITE(HBLANK(pipe),
		   (adjusted_mode->crtc_hblank_start - 1) |
J
Jesse Barnes 已提交
6245
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
6246 6247
	I915_WRITE(HSYNC(pipe),
		   (adjusted_mode->crtc_hsync_start - 1) |
J
Jesse Barnes 已提交
6248
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));
6249 6250 6251

	I915_WRITE(VTOTAL(pipe),
		   (adjusted_mode->crtc_vdisplay - 1) |
J
Jesse Barnes 已提交
6252
		   ((adjusted_mode->crtc_vtotal - 1) << 16));
6253 6254
	I915_WRITE(VBLANK(pipe),
		   (adjusted_mode->crtc_vblank_start - 1) |
J
Jesse Barnes 已提交
6255
		   ((adjusted_mode->crtc_vblank_end - 1) << 16));
6256 6257
	I915_WRITE(VSYNC(pipe),
		   (adjusted_mode->crtc_vsync_start - 1) |
J
Jesse Barnes 已提交
6258
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));
6259

6260 6261
	/* pipesrc controls the size that is scaled from, which should
	 * always be the user's requested size.
J
Jesse Barnes 已提交
6262
	 */
6263 6264
	I915_WRITE(PIPESRC(pipe),
		   ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
6265

6266 6267 6268 6269
	I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
	I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
	I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
	I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
6270

6271 6272 6273
	if (has_edp_encoder &&
	    !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
		ironlake_set_pll_edp(crtc, adjusted_mode->clock);
6274 6275
	}

6276 6277
	I915_WRITE(PIPECONF(pipe), pipeconf);
	POSTING_READ(PIPECONF(pipe));
J
Jesse Barnes 已提交
6278

6279
	intel_wait_for_vblank(dev, pipe);
J
Jesse Barnes 已提交
6280

6281
	I915_WRITE(DSPCNTR(plane), dspcntr);
6282
	POSTING_READ(DSPCNTR(plane));
J
Jesse Barnes 已提交
6283

6284
	ret = intel_pipe_set_base(crtc, x, y, old_fb);
6285 6286 6287

	intel_update_watermarks(dev);

6288
	return ret;
J
Jesse Barnes 已提交
6289 6290
}

6291 6292 6293 6294 6295 6296 6297 6298
static int intel_crtc_mode_set(struct drm_crtc *crtc,
			       struct drm_display_mode *mode,
			       struct drm_display_mode *adjusted_mode,
			       int x, int y,
			       struct drm_framebuffer *old_fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
6299 6300
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
6301 6302
	int ret;

6303
	drm_vblank_pre_modeset(dev, pipe);
6304

6305 6306
	ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
					      x, y, old_fb);
J
Jesse Barnes 已提交
6307
	drm_vblank_post_modeset(dev, pipe);
6308

6309 6310 6311 6312
	if (ret)
		intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
	else
		intel_crtc->dpms_mode = DRM_MODE_DPMS_ON;
6313

6314
	return ret;
J
Jesse Barnes 已提交
6315 6316
}

6317 6318 6319 6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330 6331 6332 6333 6334 6335 6336 6337 6338 6339 6340 6341 6342 6343 6344 6345
static bool intel_eld_uptodate(struct drm_connector *connector,
			       int reg_eldv, uint32_t bits_eldv,
			       int reg_elda, uint32_t bits_elda,
			       int reg_edid)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t i;

	i = I915_READ(reg_eldv);
	i &= bits_eldv;

	if (!eld[0])
		return !i;

	if (!i)
		return false;

	i = I915_READ(reg_elda);
	i &= ~bits_elda;
	I915_WRITE(reg_elda, i);

	for (i = 0; i < eld[2]; i++)
		if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
			return false;

	return true;
}

6346 6347 6348 6349 6350 6351 6352 6353 6354 6355 6356 6357 6358 6359 6360 6361
static void g4x_write_eld(struct drm_connector *connector,
			  struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t len;
	uint32_t i;

	i = I915_READ(G4X_AUD_VID_DID);

	if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
		eldv = G4X_ELDV_DEVCL_DEVBLC;
	else
		eldv = G4X_ELDV_DEVCTG;

6362 6363 6364 6365 6366 6367
	if (intel_eld_uptodate(connector,
			       G4X_AUD_CNTL_ST, eldv,
			       G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
			       G4X_HDMIW_HDMIEDID))
		return;

6368 6369 6370 6371 6372 6373 6374 6375 6376 6377 6378 6379 6380 6381 6382 6383 6384 6385 6386 6387 6388 6389 6390 6391 6392 6393 6394
	i = I915_READ(G4X_AUD_CNTL_ST);
	i &= ~(eldv | G4X_ELD_ADDR);
	len = (i >> 9) & 0x1f;		/* ELD buffer size */
	I915_WRITE(G4X_AUD_CNTL_ST, i);

	if (!eld[0])
		return;

	len = min_t(uint8_t, eld[2], len);
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));

	i = I915_READ(G4X_AUD_CNTL_ST);
	i |= eldv;
	I915_WRITE(G4X_AUD_CNTL_ST, i);
}

static void ironlake_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t i;
	int len;
	int hdmiw_hdmiedid;
6395
	int aud_config;
6396 6397 6398
	int aud_cntl_st;
	int aud_cntrl_st2;

6399
	if (HAS_PCH_IBX(connector->dev)) {
6400
		hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID_A;
6401
		aud_config = IBX_AUD_CONFIG_A;
6402 6403
		aud_cntl_st = IBX_AUD_CNTL_ST_A;
		aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
6404
	} else {
6405
		hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID_A;
6406
		aud_config = CPT_AUD_CONFIG_A;
6407 6408
		aud_cntl_st = CPT_AUD_CNTL_ST_A;
		aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
6409 6410 6411 6412 6413
	}

	i = to_intel_crtc(crtc)->pipe;
	hdmiw_hdmiedid += i * 0x100;
	aud_cntl_st += i * 0x100;
6414
	aud_config += i * 0x100;
6415 6416 6417 6418 6419 6420 6421 6422

	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(i));

	i = I915_READ(aud_cntl_st);
	i = (i >> 29) & 0x3;		/* DIP_Port_Select, 0x1 = PortB */
	if (!i) {
		DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
		/* operate blindly on all ports */
6423 6424 6425
		eldv = IBX_ELD_VALIDB;
		eldv |= IBX_ELD_VALIDB << 4;
		eldv |= IBX_ELD_VALIDB << 8;
6426 6427
	} else {
		DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
6428
		eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
6429 6430
	}

6431 6432 6433
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
6434 6435 6436
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);
6437

6438 6439 6440 6441 6442 6443
	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

6444 6445 6446 6447 6448 6449 6450 6451
	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
6452
	i &= ~IBX_ELD_ADDRESS;
6453 6454 6455 6456 6457 6458 6459 6460 6461 6462 6463 6464 6465 6466 6467 6468 6469 6470 6471 6472 6473 6474 6475 6476 6477 6478 6479 6480 6481 6482 6483 6484 6485 6486 6487 6488
	I915_WRITE(aud_cntl_st, i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);
}

void intel_write_eld(struct drm_encoder *encoder,
		     struct drm_display_mode *mode)
{
	struct drm_crtc *crtc = encoder->crtc;
	struct drm_connector *connector;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	connector = drm_select_eld(encoder, mode);
	if (!connector)
		return;

	DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
			 connector->base.id,
			 drm_get_connector_name(connector),
			 connector->encoder->base.id,
			 drm_get_encoder_name(connector->encoder));

	connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;

	if (dev_priv->display.write_eld)
		dev_priv->display.write_eld(connector, crtc);
}

J
Jesse Barnes 已提交
6489 6490 6491 6492 6493 6494
/** Loads the palette/gamma unit for the CRTC with the prepared values */
void intel_crtc_load_lut(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6495
	int palreg = PALETTE(intel_crtc->pipe);
J
Jesse Barnes 已提交
6496 6497 6498 6499 6500 6501
	int i;

	/* The clocks have to be on to load the palette. */
	if (!crtc->enabled)
		return;

6502
	/* use legacy palette for Ironlake */
6503
	if (HAS_PCH_SPLIT(dev))
6504
		palreg = LGC_PALETTE(intel_crtc->pipe);
6505

J
Jesse Barnes 已提交
6506 6507 6508 6509 6510 6511 6512 6513
	for (i = 0; i < 256; i++) {
		I915_WRITE(palreg + 4 * i,
			   (intel_crtc->lut_r[i] << 16) |
			   (intel_crtc->lut_g[i] << 8) |
			   intel_crtc->lut_b[i]);
	}
}

6514 6515 6516 6517 6518 6519 6520 6521 6522 6523 6524
static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool visible = base != 0;
	u32 cntl;

	if (intel_crtc->cursor_visible == visible)
		return;

6525
	cntl = I915_READ(_CURACNTR);
6526 6527 6528 6529
	if (visible) {
		/* On these chipsets we can only modify the base whilst
		 * the cursor is disabled.
		 */
6530
		I915_WRITE(_CURABASE, base);
6531 6532 6533 6534 6535 6536 6537 6538

		cntl &= ~(CURSOR_FORMAT_MASK);
		/* XXX width must be 64, stride 256 => 0x00 << 28 */
		cntl |= CURSOR_ENABLE |
			CURSOR_GAMMA_ENABLE |
			CURSOR_FORMAT_ARGB;
	} else
		cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
6539
	I915_WRITE(_CURACNTR, cntl);
6540 6541 6542 6543 6544 6545 6546 6547 6548 6549 6550 6551 6552

	intel_crtc->cursor_visible = visible;
}

static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
6553
		uint32_t cntl = I915_READ(CURCNTR(pipe));
6554 6555 6556 6557 6558 6559 6560 6561
		if (base) {
			cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
			cntl |= pipe << 28; /* Connect to correct pipe */
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
6562
		I915_WRITE(CURCNTR(pipe), cntl);
6563 6564 6565 6566

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
6567
	I915_WRITE(CURBASE(pipe), base);
6568 6569
}

J
Jesse Barnes 已提交
6570 6571 6572 6573 6574 6575 6576 6577 6578 6579 6580 6581 6582 6583 6584 6585 6586 6587 6588 6589 6590 6591 6592 6593 6594
static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
		uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
		if (base) {
			cntl &= ~CURSOR_MODE;
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
		I915_WRITE(CURCNTR_IVB(pipe), cntl);

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
	I915_WRITE(CURBASE_IVB(pipe), base);
}

6595
/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6596 6597
static void intel_crtc_update_cursor(struct drm_crtc *crtc,
				     bool on)
6598 6599 6600 6601 6602 6603 6604
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int x = intel_crtc->cursor_x;
	int y = intel_crtc->cursor_y;
6605
	u32 base, pos;
6606 6607 6608 6609
	bool visible;

	pos = 0;

6610
	if (on && crtc->enabled && crtc->fb) {
6611 6612 6613 6614 6615 6616 6617 6618 6619 6620 6621 6622 6623 6624 6625 6626 6627 6628 6629 6630 6631 6632 6633 6634 6635 6636 6637 6638
		base = intel_crtc->cursor_addr;
		if (x > (int) crtc->fb->width)
			base = 0;

		if (y > (int) crtc->fb->height)
			base = 0;
	} else
		base = 0;

	if (x < 0) {
		if (x + intel_crtc->cursor_width < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
		x = -x;
	}
	pos |= x << CURSOR_X_SHIFT;

	if (y < 0) {
		if (y + intel_crtc->cursor_height < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
		y = -y;
	}
	pos |= y << CURSOR_Y_SHIFT;

	visible = base != 0;
6639
	if (!visible && !intel_crtc->cursor_visible)
6640 6641
		return;

J
Jesse Barnes 已提交
6642 6643 6644 6645 6646 6647 6648 6649 6650 6651
	if (IS_IVYBRIDGE(dev)) {
		I915_WRITE(CURPOS_IVB(pipe), pos);
		ivb_update_cursor(crtc, base);
	} else {
		I915_WRITE(CURPOS(pipe), pos);
		if (IS_845G(dev) || IS_I865G(dev))
			i845_update_cursor(crtc, base);
		else
			i9xx_update_cursor(crtc, base);
	}
6652 6653 6654 6655 6656

	if (visible)
		intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
}

J
Jesse Barnes 已提交
6657
static int intel_crtc_cursor_set(struct drm_crtc *crtc,
6658
				 struct drm_file *file,
J
Jesse Barnes 已提交
6659 6660 6661 6662 6663 6664
				 uint32_t handle,
				 uint32_t width, uint32_t height)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6665
	struct drm_i915_gem_object *obj;
6666
	uint32_t addr;
6667
	int ret;
J
Jesse Barnes 已提交
6668

6669
	DRM_DEBUG_KMS("\n");
J
Jesse Barnes 已提交
6670 6671 6672

	/* if we want to turn off the cursor ignore width and height */
	if (!handle) {
6673
		DRM_DEBUG_KMS("cursor off\n");
6674
		addr = 0;
6675
		obj = NULL;
6676
		mutex_lock(&dev->struct_mutex);
6677
		goto finish;
J
Jesse Barnes 已提交
6678 6679 6680 6681 6682 6683 6684 6685
	}

	/* Currently we only support 64x64 cursors */
	if (width != 64 || height != 64) {
		DRM_ERROR("we currently only support 64x64 cursors\n");
		return -EINVAL;
	}

6686
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
6687
	if (&obj->base == NULL)
J
Jesse Barnes 已提交
6688 6689
		return -ENOENT;

6690
	if (obj->base.size < width * height * 4) {
J
Jesse Barnes 已提交
6691
		DRM_ERROR("buffer is to small\n");
6692 6693
		ret = -ENOMEM;
		goto fail;
J
Jesse Barnes 已提交
6694 6695
	}

6696
	/* we only need to pin inside GTT if cursor is non-phy */
6697
	mutex_lock(&dev->struct_mutex);
6698
	if (!dev_priv->info->cursor_needs_physical) {
6699 6700 6701 6702 6703 6704
		if (obj->tiling_mode) {
			DRM_ERROR("cursor cannot be tiled\n");
			ret = -EINVAL;
			goto fail_locked;
		}

6705
		ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
6706 6707
		if (ret) {
			DRM_ERROR("failed to move cursor bo into the GTT\n");
6708
			goto fail_locked;
6709 6710
		}

6711 6712
		ret = i915_gem_object_put_fence(obj);
		if (ret) {
6713
			DRM_ERROR("failed to release fence for cursor");
6714 6715 6716
			goto fail_unpin;
		}

6717
		addr = obj->gtt_offset;
6718
	} else {
6719
		int align = IS_I830(dev) ? 16 * 1024 : 256;
6720
		ret = i915_gem_attach_phys_object(dev, obj,
6721 6722
						  (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
						  align);
6723 6724
		if (ret) {
			DRM_ERROR("failed to attach phys object\n");
6725
			goto fail_locked;
6726
		}
6727
		addr = obj->phys_obj->handle->busaddr;
6728 6729
	}

6730
	if (IS_GEN2(dev))
J
Jesse Barnes 已提交
6731 6732
		I915_WRITE(CURSIZE, (height << 12) | width);

6733 6734
 finish:
	if (intel_crtc->cursor_bo) {
6735
		if (dev_priv->info->cursor_needs_physical) {
6736
			if (intel_crtc->cursor_bo != obj)
6737 6738 6739
				i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
		} else
			i915_gem_object_unpin(intel_crtc->cursor_bo);
6740
		drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
6741
	}
6742

6743
	mutex_unlock(&dev->struct_mutex);
6744 6745

	intel_crtc->cursor_addr = addr;
6746
	intel_crtc->cursor_bo = obj;
6747 6748 6749
	intel_crtc->cursor_width = width;
	intel_crtc->cursor_height = height;

6750
	intel_crtc_update_cursor(crtc, true);
6751

J
Jesse Barnes 已提交
6752
	return 0;
6753
fail_unpin:
6754
	i915_gem_object_unpin(obj);
6755
fail_locked:
6756
	mutex_unlock(&dev->struct_mutex);
6757
fail:
6758
	drm_gem_object_unreference_unlocked(&obj->base);
6759
	return ret;
J
Jesse Barnes 已提交
6760 6761 6762 6763 6764 6765
}

static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

6766 6767
	intel_crtc->cursor_x = x;
	intel_crtc->cursor_y = y;
6768

6769
	intel_crtc_update_cursor(crtc, true);
J
Jesse Barnes 已提交
6770 6771 6772 6773 6774 6775 6776 6777 6778 6779 6780 6781 6782 6783 6784

	return 0;
}

/** Sets the color ramps on behalf of RandR */
void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
				 u16 blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	intel_crtc->lut_r[regno] = red >> 8;
	intel_crtc->lut_g[regno] = green >> 8;
	intel_crtc->lut_b[regno] = blue >> 8;
}

6785 6786 6787 6788 6789 6790 6791 6792 6793 6794
void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
			     u16 *blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	*red = intel_crtc->lut_r[regno] << 8;
	*green = intel_crtc->lut_g[regno] << 8;
	*blue = intel_crtc->lut_b[regno] << 8;
}

J
Jesse Barnes 已提交
6795
static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
J
James Simmons 已提交
6796
				 u16 *blue, uint32_t start, uint32_t size)
J
Jesse Barnes 已提交
6797
{
J
James Simmons 已提交
6798
	int end = (start + size > 256) ? 256 : start + size, i;
J
Jesse Barnes 已提交
6799 6800
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

J
James Simmons 已提交
6801
	for (i = start; i < end; i++) {
J
Jesse Barnes 已提交
6802 6803 6804 6805 6806 6807 6808 6809 6810 6811 6812 6813 6814
		intel_crtc->lut_r[i] = red[i] >> 8;
		intel_crtc->lut_g[i] = green[i] >> 8;
		intel_crtc->lut_b[i] = blue[i] >> 8;
	}

	intel_crtc_load_lut(crtc);
}

/**
 * Get a pipe with a simple mode set on it for doing load-based monitor
 * detection.
 *
 * It will be up to the load-detect code to adjust the pipe as appropriate for
6815
 * its requirements.  The pipe will be connected to no other encoders.
J
Jesse Barnes 已提交
6816
 *
6817
 * Currently this code will only succeed if there is a pipe with no encoders
J
Jesse Barnes 已提交
6818 6819 6820 6821 6822 6823 6824 6825 6826 6827 6828 6829
 * configured for it.  In the future, it could choose to temporarily disable
 * some outputs to free up a pipe for its use.
 *
 * \return crtc, or NULL if no pipes are available.
 */

/* VESA 640x480x72Hz mode to set on the pipe */
static struct drm_display_mode load_detect_mode = {
	DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
		 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
};

6830 6831
static struct drm_framebuffer *
intel_framebuffer_create(struct drm_device *dev,
6832
			 struct drm_mode_fb_cmd2 *mode_cmd,
6833 6834 6835 6836 6837 6838 6839 6840 6841 6842 6843 6844 6845 6846 6847 6848 6849 6850 6851 6852 6853 6854 6855 6856 6857 6858 6859 6860 6861 6862 6863 6864 6865 6866 6867 6868 6869 6870 6871 6872 6873
			 struct drm_i915_gem_object *obj)
{
	struct intel_framebuffer *intel_fb;
	int ret;

	intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
	if (!intel_fb) {
		drm_gem_object_unreference_unlocked(&obj->base);
		return ERR_PTR(-ENOMEM);
	}

	ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
	if (ret) {
		drm_gem_object_unreference_unlocked(&obj->base);
		kfree(intel_fb);
		return ERR_PTR(ret);
	}

	return &intel_fb->base;
}

static u32
intel_framebuffer_pitch_for_width(int width, int bpp)
{
	u32 pitch = DIV_ROUND_UP(width * bpp, 8);
	return ALIGN(pitch, 64);
}

static u32
intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
{
	u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
	return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
}

static struct drm_framebuffer *
intel_framebuffer_create_for_mode(struct drm_device *dev,
				  struct drm_display_mode *mode,
				  int depth, int bpp)
{
	struct drm_i915_gem_object *obj;
6874
	struct drm_mode_fb_cmd2 mode_cmd;
6875 6876 6877 6878 6879 6880 6881 6882

	obj = i915_gem_alloc_object(dev,
				    intel_framebuffer_size_for_mode(mode, bpp));
	if (obj == NULL)
		return ERR_PTR(-ENOMEM);

	mode_cmd.width = mode->hdisplay;
	mode_cmd.height = mode->vdisplay;
6883 6884 6885
	mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
								bpp);
	mode_cmd.pixel_format = 0;
6886 6887 6888 6889 6890 6891 6892 6893 6894 6895 6896 6897 6898 6899 6900 6901 6902 6903 6904 6905

	return intel_framebuffer_create(dev, &mode_cmd, obj);
}

static struct drm_framebuffer *
mode_fits_in_fbdev(struct drm_device *dev,
		   struct drm_display_mode *mode)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	struct drm_framebuffer *fb;

	if (dev_priv->fbdev == NULL)
		return NULL;

	obj = dev_priv->fbdev->ifb.obj;
	if (obj == NULL)
		return NULL;

	fb = &dev_priv->fbdev->ifb.base;
6906 6907
	if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
							       fb->bits_per_pixel))
6908 6909
		return NULL;

6910
	if (obj->base.size < mode->vdisplay * fb->pitches[0])
6911 6912 6913 6914 6915
		return NULL;

	return fb;
}

6916 6917 6918
bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
				struct drm_connector *connector,
				struct drm_display_mode *mode,
6919
				struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
6920 6921 6922
{
	struct intel_crtc *intel_crtc;
	struct drm_crtc *possible_crtc;
6923
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
6924 6925
	struct drm_crtc *crtc = NULL;
	struct drm_device *dev = encoder->dev;
6926
	struct drm_framebuffer *old_fb;
J
Jesse Barnes 已提交
6927 6928
	int i = -1;

6929 6930 6931 6932
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

J
Jesse Barnes 已提交
6933 6934
	/*
	 * Algorithm gets a little messy:
6935
	 *
J
Jesse Barnes 已提交
6936 6937
	 *   - if the connector already has an assigned crtc, use it (but make
	 *     sure it's on first)
6938
	 *
J
Jesse Barnes 已提交
6939 6940 6941 6942 6943 6944 6945
	 *   - try to find the first unused crtc that can drive this connector,
	 *     and use that if we find one
	 */

	/* See if we already have a CRTC for this connector */
	if (encoder->crtc) {
		crtc = encoder->crtc;
6946

J
Jesse Barnes 已提交
6947
		intel_crtc = to_intel_crtc(crtc);
6948 6949 6950 6951
		old->dpms_mode = intel_crtc->dpms_mode;
		old->load_detect_temp = false;

		/* Make sure the crtc and connector are running */
J
Jesse Barnes 已提交
6952
		if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
6953 6954 6955
			struct drm_encoder_helper_funcs *encoder_funcs;
			struct drm_crtc_helper_funcs *crtc_funcs;

J
Jesse Barnes 已提交
6956 6957
			crtc_funcs = crtc->helper_private;
			crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
6958 6959

			encoder_funcs = encoder->helper_private;
J
Jesse Barnes 已提交
6960 6961
			encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
		}
6962

6963
		return true;
J
Jesse Barnes 已提交
6964 6965 6966 6967 6968 6969 6970 6971 6972 6973 6974 6975 6976 6977 6978 6979 6980
	}

	/* Find an unused one (if possible) */
	list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
		i++;
		if (!(encoder->possible_crtcs & (1 << i)))
			continue;
		if (!possible_crtc->enabled) {
			crtc = possible_crtc;
			break;
		}
	}

	/*
	 * If we didn't find an unused CRTC, don't use any.
	 */
	if (!crtc) {
6981 6982
		DRM_DEBUG_KMS("no pipe available for load-detect\n");
		return false;
J
Jesse Barnes 已提交
6983 6984 6985
	}

	encoder->crtc = crtc;
6986
	connector->encoder = encoder;
J
Jesse Barnes 已提交
6987 6988

	intel_crtc = to_intel_crtc(crtc);
6989 6990
	old->dpms_mode = intel_crtc->dpms_mode;
	old->load_detect_temp = true;
6991
	old->release_fb = NULL;
J
Jesse Barnes 已提交
6992

6993 6994
	if (!mode)
		mode = &load_detect_mode;
J
Jesse Barnes 已提交
6995

6996 6997 6998 6999 7000 7001 7002 7003 7004 7005 7006 7007 7008 7009 7010 7011 7012 7013 7014 7015
	old_fb = crtc->fb;

	/* We need a framebuffer large enough to accommodate all accesses
	 * that the plane may generate whilst we perform load detection.
	 * We can not rely on the fbcon either being present (we get called
	 * during its initialisation to detect all boot displays, or it may
	 * not even exist) or that it is large enough to satisfy the
	 * requested mode.
	 */
	crtc->fb = mode_fits_in_fbdev(dev, mode);
	if (crtc->fb == NULL) {
		DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
		crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
		old->release_fb = crtc->fb;
	} else
		DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
	if (IS_ERR(crtc->fb)) {
		DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
		crtc->fb = old_fb;
		return false;
J
Jesse Barnes 已提交
7016 7017
	}

7018
	if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
7019
		DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
7020 7021 7022
		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);
		crtc->fb = old_fb;
7023
		return false;
J
Jesse Barnes 已提交
7024
	}
7025

J
Jesse Barnes 已提交
7026
	/* let the connector get through one full cycle before testing */
7027
	intel_wait_for_vblank(dev, intel_crtc->pipe);
J
Jesse Barnes 已提交
7028

7029
	return true;
J
Jesse Barnes 已提交
7030 7031
}

7032
void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
7033 7034
				    struct drm_connector *connector,
				    struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
7035
{
7036
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
7037 7038 7039 7040 7041
	struct drm_device *dev = encoder->dev;
	struct drm_crtc *crtc = encoder->crtc;
	struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
	struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;

7042 7043 7044 7045
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

7046
	if (old->load_detect_temp) {
7047
		connector->encoder = NULL;
J
Jesse Barnes 已提交
7048
		drm_helper_disable_unused_functions(dev);
7049 7050 7051 7052

		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);

7053
		return;
J
Jesse Barnes 已提交
7054 7055
	}

7056
	/* Switch crtc and encoder back off if necessary */
7057 7058
	if (old->dpms_mode != DRM_MODE_DPMS_ON) {
		encoder_funcs->dpms(encoder, old->dpms_mode);
7059
		crtc_funcs->dpms(crtc, old->dpms_mode);
J
Jesse Barnes 已提交
7060 7061 7062 7063 7064 7065 7066 7067 7068
	}
}

/* Returns the clock of the currently programmed mode of the given pipe. */
static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
7069
	u32 dpll = I915_READ(DPLL(pipe));
J
Jesse Barnes 已提交
7070 7071 7072 7073
	u32 fp;
	intel_clock_t clock;

	if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
7074
		fp = I915_READ(FP0(pipe));
J
Jesse Barnes 已提交
7075
	else
7076
		fp = I915_READ(FP1(pipe));
J
Jesse Barnes 已提交
7077 7078

	clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
7079 7080 7081
	if (IS_PINEVIEW(dev)) {
		clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
		clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
7082 7083 7084 7085 7086
	} else {
		clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
		clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
	}

7087
	if (!IS_GEN2(dev)) {
7088 7089 7090
		if (IS_PINEVIEW(dev))
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
				DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
7091 7092
		else
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
J
Jesse Barnes 已提交
7093 7094 7095 7096 7097 7098 7099 7100 7101 7102 7103 7104
			       DPLL_FPA01_P1_POST_DIV_SHIFT);

		switch (dpll & DPLL_MODE_MASK) {
		case DPLLB_MODE_DAC_SERIAL:
			clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
				5 : 10;
			break;
		case DPLLB_MODE_LVDS:
			clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
				7 : 14;
			break;
		default:
7105
			DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
J
Jesse Barnes 已提交
7106 7107 7108 7109 7110
				  "mode\n", (int)(dpll & DPLL_MODE_MASK));
			return 0;
		}

		/* XXX: Handle the 100Mhz refclk */
7111
		intel_clock(dev, 96000, &clock);
J
Jesse Barnes 已提交
7112 7113 7114 7115 7116 7117 7118 7119 7120 7121 7122
	} else {
		bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);

		if (is_lvds) {
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
				       DPLL_FPA01_P1_POST_DIV_SHIFT);
			clock.p2 = 14;

			if ((dpll & PLL_REF_INPUT_MASK) ==
			    PLLB_REF_INPUT_SPREADSPECTRUMIN) {
				/* XXX: might not be 66MHz */
7123
				intel_clock(dev, 66000, &clock);
J
Jesse Barnes 已提交
7124
			} else
7125
				intel_clock(dev, 48000, &clock);
J
Jesse Barnes 已提交
7126 7127 7128 7129 7130 7131 7132 7133 7134 7135 7136 7137
		} else {
			if (dpll & PLL_P1_DIVIDE_BY_TWO)
				clock.p1 = 2;
			else {
				clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
					    DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
			}
			if (dpll & PLL_P2_DIVIDE_BY_4)
				clock.p2 = 4;
			else
				clock.p2 = 2;

7138
			intel_clock(dev, 48000, &clock);
J
Jesse Barnes 已提交
7139 7140 7141 7142 7143 7144 7145 7146 7147 7148 7149 7150 7151 7152 7153
		}
	}

	/* XXX: It would be nice to validate the clocks, but we can't reuse
	 * i830PllIsValid() because it relies on the xf86_config connector
	 * configuration being accurate, which it isn't necessarily.
	 */

	return clock.dot;
}

/** Returns the currently programmed mode of the given pipe. */
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc)
{
7154
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
7155 7156 7157
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	struct drm_display_mode *mode;
7158 7159 7160 7161
	int htot = I915_READ(HTOTAL(pipe));
	int hsync = I915_READ(HSYNC(pipe));
	int vtot = I915_READ(VTOTAL(pipe));
	int vsync = I915_READ(VSYNC(pipe));
J
Jesse Barnes 已提交
7162 7163 7164 7165 7166 7167 7168 7169 7170 7171 7172 7173 7174 7175 7176 7177 7178 7179 7180 7181 7182

	mode = kzalloc(sizeof(*mode), GFP_KERNEL);
	if (!mode)
		return NULL;

	mode->clock = intel_crtc_clock_get(dev, crtc);
	mode->hdisplay = (htot & 0xffff) + 1;
	mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
	mode->hsync_start = (hsync & 0xffff) + 1;
	mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
	mode->vdisplay = (vtot & 0xffff) + 1;
	mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
	mode->vsync_start = (vsync & 0xffff) + 1;
	mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;

	drm_mode_set_name(mode);
	drm_mode_set_crtcinfo(mode, 0);

	return mode;
}

7183 7184 7185 7186 7187 7188 7189 7190
#define GPU_IDLE_TIMEOUT 500 /* ms */

/* When this timer fires, we've been idle for awhile */
static void intel_gpu_idle_timer(unsigned long arg)
{
	struct drm_device *dev = (struct drm_device *)arg;
	drm_i915_private_t *dev_priv = dev->dev_private;

7191 7192 7193 7194 7195 7196
	if (!list_empty(&dev_priv->mm.active_list)) {
		/* Still processing requests, so just re-arm the timer. */
		mod_timer(&dev_priv->idle_timer, jiffies +
			  msecs_to_jiffies(GPU_IDLE_TIMEOUT));
		return;
	}
7197

7198
	dev_priv->busy = false;
7199
	queue_work(dev_priv->wq, &dev_priv->idle_work);
7200 7201 7202 7203 7204 7205 7206 7207 7208
}

#define CRTC_IDLE_TIMEOUT 1000 /* ms */

static void intel_crtc_idle_timer(unsigned long arg)
{
	struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
	struct drm_crtc *crtc = &intel_crtc->base;
	drm_i915_private_t *dev_priv = crtc->dev->dev_private;
7209
	struct intel_framebuffer *intel_fb;
7210

7211 7212 7213 7214 7215 7216 7217
	intel_fb = to_intel_framebuffer(crtc->fb);
	if (intel_fb && intel_fb->obj->active) {
		/* The framebuffer is still being accessed by the GPU. */
		mod_timer(&intel_crtc->idle_timer, jiffies +
			  msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
		return;
	}
7218

7219
	intel_crtc->busy = false;
7220
	queue_work(dev_priv->wq, &dev_priv->idle_work);
7221 7222
}

7223
static void intel_increase_pllclock(struct drm_crtc *crtc)
7224 7225 7226 7227 7228
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
7229 7230
	int dpll_reg = DPLL(pipe);
	int dpll;
7231

7232
	if (HAS_PCH_SPLIT(dev))
7233 7234 7235 7236 7237
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

7238
	dpll = I915_READ(dpll_reg);
7239
	if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
7240
		DRM_DEBUG_DRIVER("upclocking LVDS\n");
7241

7242
		assert_panel_unlocked(dev_priv, pipe);
7243 7244 7245

		dpll &= ~DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
7246
		intel_wait_for_vblank(dev, pipe);
7247

7248 7249
		dpll = I915_READ(dpll_reg);
		if (dpll & DISPLAY_RATE_SELECT_FPA1)
7250
			DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
7251 7252 7253
	}

	/* Schedule downclock */
7254 7255
	mod_timer(&intel_crtc->idle_timer, jiffies +
		  msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
7256 7257 7258 7259 7260 7261 7262 7263
}

static void intel_decrease_pllclock(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
7264
	int dpll_reg = DPLL(pipe);
7265 7266
	int dpll = I915_READ(dpll_reg);

7267
	if (HAS_PCH_SPLIT(dev))
7268 7269 7270 7271 7272 7273 7274 7275 7276 7277
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

	/*
	 * Since this is called by a timer, we should never get here in
	 * the manual case.
	 */
	if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
7278
		DRM_DEBUG_DRIVER("downclocking LVDS\n");
7279

7280
		assert_panel_unlocked(dev_priv, pipe);
7281 7282 7283

		dpll |= DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
7284
		intel_wait_for_vblank(dev, pipe);
7285 7286
		dpll = I915_READ(dpll_reg);
		if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
7287
			DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
7288 7289 7290 7291 7292 7293 7294 7295 7296 7297 7298 7299 7300 7301 7302 7303 7304 7305 7306 7307 7308 7309 7310 7311
	}

}

/**
 * intel_idle_update - adjust clocks for idleness
 * @work: work struct
 *
 * Either the GPU or display (or both) went idle.  Check the busy status
 * here and adjust the CRTC and GPU clocks as necessary.
 */
static void intel_idle_update(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    idle_work);
	struct drm_device *dev = dev_priv->dev;
	struct drm_crtc *crtc;
	struct intel_crtc *intel_crtc;

	if (!i915_powersave)
		return;

	mutex_lock(&dev->struct_mutex);

7312 7313
	i915_update_gfx_val(dev_priv);

7314 7315 7316 7317 7318 7319 7320 7321 7322 7323
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
		if (!intel_crtc->busy)
			intel_decrease_pllclock(crtc);
	}

7324

7325 7326 7327 7328 7329 7330 7331 7332 7333 7334 7335 7336 7337
	mutex_unlock(&dev->struct_mutex);
}

/**
 * intel_mark_busy - mark the GPU and possibly the display busy
 * @dev: drm device
 * @obj: object we're operating on
 *
 * Callers can use this function to indicate that the GPU is busy processing
 * commands.  If @obj matches one of the CRTC objects (i.e. it's a scanout
 * buffer), we'll also mark the display as busy, so we know to increase its
 * clock frequency.
 */
7338
void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
7339 7340 7341 7342 7343 7344
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = NULL;
	struct intel_framebuffer *intel_fb;
	struct intel_crtc *intel_crtc;

7345 7346 7347
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		return;

7348
	if (!dev_priv->busy)
7349
		dev_priv->busy = true;
7350
	else
7351 7352
		mod_timer(&dev_priv->idle_timer, jiffies +
			  msecs_to_jiffies(GPU_IDLE_TIMEOUT));
7353 7354 7355 7356 7357 7358 7359 7360 7361 7362

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
		intel_fb = to_intel_framebuffer(crtc->fb);
		if (intel_fb->obj == obj) {
			if (!intel_crtc->busy) {
				/* Non-busy -> busy, upclock */
7363
				intel_increase_pllclock(crtc);
7364 7365 7366 7367 7368 7369 7370 7371 7372 7373
				intel_crtc->busy = true;
			} else {
				/* Busy -> busy, put off timer */
				mod_timer(&intel_crtc->idle_timer, jiffies +
					  msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
			}
		}
	}
}

J
Jesse Barnes 已提交
7374 7375 7376
static void intel_crtc_destroy(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7377 7378 7379 7380 7381 7382 7383 7384 7385 7386 7387 7388 7389
	struct drm_device *dev = crtc->dev;
	struct intel_unpin_work *work;
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (work) {
		cancel_work_sync(&work->work);
		kfree(work);
	}
J
Jesse Barnes 已提交
7390 7391

	drm_crtc_cleanup(crtc);
7392

J
Jesse Barnes 已提交
7393 7394 7395
	kfree(intel_crtc);
}

7396 7397 7398 7399 7400 7401
static void intel_unpin_work_fn(struct work_struct *__work)
{
	struct intel_unpin_work *work =
		container_of(__work, struct intel_unpin_work, work);

	mutex_lock(&work->dev->struct_mutex);
7402
	intel_unpin_fb_obj(work->old_fb_obj);
7403 7404
	drm_gem_object_unreference(&work->pending_flip_obj->base);
	drm_gem_object_unreference(&work->old_fb_obj->base);
7405

7406
	intel_update_fbc(work->dev);
7407 7408 7409 7410
	mutex_unlock(&work->dev->struct_mutex);
	kfree(work);
}

7411
static void do_intel_finish_page_flip(struct drm_device *dev,
7412
				      struct drm_crtc *crtc)
7413 7414 7415 7416
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
7417
	struct drm_i915_gem_object *obj;
7418
	struct drm_pending_vblank_event *e;
7419
	struct timeval tnow, tvbl;
7420 7421 7422 7423 7424 7425
	unsigned long flags;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

7426 7427
	do_gettimeofday(&tnow);

7428 7429 7430 7431 7432 7433 7434 7435 7436 7437 7438
	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	if (work == NULL || !work->pending) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	intel_crtc->unpin_work = NULL;

	if (work->event) {
		e = work->event;
7439
		e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
7440 7441 7442 7443 7444

		/* Called before vblank count and timestamps have
		 * been updated for the vblank interval of flip
		 * completion? Need to increment vblank count and
		 * add one videorefresh duration to returned timestamp
7445 7446 7447 7448 7449 7450 7451
		 * to account for this. We assume this happened if we
		 * get called over 0.9 frame durations after the last
		 * timestamped vblank.
		 *
		 * This calculation can not be used with vrefresh rates
		 * below 5Hz (10Hz to be on the safe side) without
		 * promoting to 64 integers.
7452
		 */
7453 7454
		if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
		    9 * crtc->framedur_ns) {
7455
			e->event.sequence++;
7456 7457
			tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
					     crtc->framedur_ns);
7458 7459
		}

7460 7461
		e->event.tv_sec = tvbl.tv_sec;
		e->event.tv_usec = tvbl.tv_usec;
7462

7463 7464 7465 7466 7467
		list_add_tail(&e->base.link,
			      &e->base.file_priv->event_list);
		wake_up_interruptible(&e->base.file_priv->event_wait);
	}

7468 7469
	drm_vblank_put(dev, intel_crtc->pipe);

7470 7471
	spin_unlock_irqrestore(&dev->event_lock, flags);

7472
	obj = work->old_fb_obj;
7473

7474
	atomic_clear_mask(1 << intel_crtc->plane,
7475 7476
			  &obj->pending_flip.counter);
	if (atomic_read(&obj->pending_flip) == 0)
7477
		wake_up(&dev_priv->pending_flip_queue);
7478

7479
	schedule_work(&work->work);
7480 7481

	trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
7482 7483
}

7484 7485 7486 7487 7488
void intel_finish_page_flip(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];

7489
	do_intel_finish_page_flip(dev, crtc);
7490 7491 7492 7493 7494 7495 7496
}

void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];

7497
	do_intel_finish_page_flip(dev, crtc);
7498 7499
}

7500 7501 7502 7503 7504 7505 7506 7507
void intel_prepare_page_flip(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
7508
	if (intel_crtc->unpin_work) {
7509 7510
		if ((++intel_crtc->unpin_work->pending) > 1)
			DRM_ERROR("Prepared flip multiple times\n");
7511 7512 7513
	} else {
		DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
	}
7514 7515 7516
	spin_unlock_irqrestore(&dev->event_lock, flags);
}

7517 7518 7519 7520 7521 7522 7523 7524 7525 7526 7527 7528 7529 7530 7531 7532
static int intel_gen2_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	unsigned long offset;
	u32 flip_mask;
	int ret;

	ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
	if (ret)
		goto out;

	/* Offset into the new buffer for cases of shared fbs between CRTCs */
7533
	offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
7534 7535 7536 7537 7538 7539 7540 7541 7542 7543 7544 7545 7546 7547 7548 7549

	ret = BEGIN_LP_RING(6);
	if (ret)
		goto out;

	/* Can't queue multiple flips, so wait for the previous
	 * one to finish before executing the next.
	 */
	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
	OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
	OUT_RING(MI_NOOP);
	OUT_RING(MI_DISPLAY_FLIP |
		 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7550
	OUT_RING(fb->pitches[0]);
7551
	OUT_RING(obj->gtt_offset + offset);
7552
	OUT_RING(0); /* aux display base address, unused */
7553 7554 7555 7556 7557 7558 7559 7560 7561 7562 7563 7564 7565 7566 7567 7568 7569 7570 7571 7572 7573
	ADVANCE_LP_RING();
out:
	return ret;
}

static int intel_gen3_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	unsigned long offset;
	u32 flip_mask;
	int ret;

	ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
	if (ret)
		goto out;

	/* Offset into the new buffer for cases of shared fbs between CRTCs */
7574
	offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
7575 7576 7577 7578 7579 7580 7581 7582 7583 7584 7585 7586 7587

	ret = BEGIN_LP_RING(6);
	if (ret)
		goto out;

	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
	OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
	OUT_RING(MI_NOOP);
	OUT_RING(MI_DISPLAY_FLIP_I915 |
		 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7588
	OUT_RING(fb->pitches[0]);
7589 7590 7591 7592 7593 7594 7595 7596 7597 7598 7599 7600 7601 7602 7603 7604 7605 7606 7607 7608 7609 7610 7611 7612 7613 7614 7615 7616 7617 7618 7619 7620
	OUT_RING(obj->gtt_offset + offset);
	OUT_RING(MI_NOOP);

	ADVANCE_LP_RING();
out:
	return ret;
}

static int intel_gen4_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	uint32_t pf, pipesrc;
	int ret;

	ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
	if (ret)
		goto out;

	ret = BEGIN_LP_RING(4);
	if (ret)
		goto out;

	/* i965+ uses the linear or tiled offsets from the
	 * Display Registers (which do not change across a page-flip)
	 * so we need only reprogram the base address.
	 */
	OUT_RING(MI_DISPLAY_FLIP |
		 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7621
	OUT_RING(fb->pitches[0]);
7622 7623 7624 7625 7626 7627 7628 7629 7630 7631 7632 7633 7634 7635 7636 7637 7638 7639 7640 7641 7642 7643 7644 7645 7646 7647 7648 7649 7650 7651 7652 7653 7654 7655
	OUT_RING(obj->gtt_offset | obj->tiling_mode);

	/* XXX Enabling the panel-fitter across page-flip is so far
	 * untested on non-native modes, so ignore it for now.
	 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
	 */
	pf = 0;
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
	OUT_RING(pf | pipesrc);
	ADVANCE_LP_RING();
out:
	return ret;
}

static int intel_gen6_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	uint32_t pf, pipesrc;
	int ret;

	ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
	if (ret)
		goto out;

	ret = BEGIN_LP_RING(4);
	if (ret)
		goto out;

	OUT_RING(MI_DISPLAY_FLIP |
		 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7656
	OUT_RING(fb->pitches[0] | obj->tiling_mode);
7657 7658 7659 7660 7661 7662 7663 7664 7665 7666
	OUT_RING(obj->gtt_offset);

	pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
	OUT_RING(pf | pipesrc);
	ADVANCE_LP_RING();
out:
	return ret;
}

7667 7668 7669 7670 7671 7672 7673 7674 7675 7676 7677 7678 7679 7680 7681 7682 7683 7684 7685 7686 7687 7688 7689 7690 7691
/*
 * On gen7 we currently use the blit ring because (in early silicon at least)
 * the render ring doesn't give us interrpts for page flip completion, which
 * means clients will hang after the first flip is queued.  Fortunately the
 * blit ring generates interrupts properly, so use it instead.
 */
static int intel_gen7_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
	int ret;

	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
	if (ret)
		goto out;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		goto out;

	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | (intel_crtc->plane << 19));
7692
	intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
7693 7694 7695 7696 7697 7698 7699
	intel_ring_emit(ring, (obj->gtt_offset));
	intel_ring_emit(ring, (MI_NOOP));
	intel_ring_advance(ring);
out:
	return ret;
}

7700 7701 7702 7703 7704 7705 7706 7707
static int intel_default_queue_flip(struct drm_device *dev,
				    struct drm_crtc *crtc,
				    struct drm_framebuffer *fb,
				    struct drm_i915_gem_object *obj)
{
	return -ENODEV;
}

7708 7709 7710 7711 7712 7713 7714
static int intel_crtc_page_flip(struct drm_crtc *crtc,
				struct drm_framebuffer *fb,
				struct drm_pending_vblank_event *event)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_framebuffer *intel_fb;
7715
	struct drm_i915_gem_object *obj;
7716 7717
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
7718
	unsigned long flags;
7719
	int ret;
7720 7721 7722 7723 7724 7725 7726 7727

	work = kzalloc(sizeof *work, GFP_KERNEL);
	if (work == NULL)
		return -ENOMEM;

	work->event = event;
	work->dev = crtc->dev;
	intel_fb = to_intel_framebuffer(crtc->fb);
7728
	work->old_fb_obj = intel_fb->obj;
7729 7730
	INIT_WORK(&work->work, intel_unpin_work_fn);

7731 7732 7733 7734
	ret = drm_vblank_get(dev, intel_crtc->pipe);
	if (ret)
		goto free_work;

7735 7736 7737 7738 7739
	/* We borrow the event spin lock for protecting unpin_work */
	spin_lock_irqsave(&dev->event_lock, flags);
	if (intel_crtc->unpin_work) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		kfree(work);
7740
		drm_vblank_put(dev, intel_crtc->pipe);
7741 7742

		DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
7743 7744 7745 7746 7747 7748 7749 7750
		return -EBUSY;
	}
	intel_crtc->unpin_work = work;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

7751
	mutex_lock(&dev->struct_mutex);
7752

7753
	/* Reference the objects for the scheduled work. */
7754 7755
	drm_gem_object_reference(&work->old_fb_obj->base);
	drm_gem_object_reference(&obj->base);
7756 7757

	crtc->fb = fb;
7758

7759 7760
	work->pending_flip_obj = obj;

7761 7762
	work->enable_stall_check = true;

7763 7764 7765
	/* Block clients from rendering to the new back buffer until
	 * the flip occurs and the object is no longer visible.
	 */
7766
	atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
7767

7768 7769 7770
	ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
	if (ret)
		goto cleanup_pending;
7771

7772
	intel_disable_fbc(dev);
7773 7774
	mutex_unlock(&dev->struct_mutex);

7775 7776
	trace_i915_flip_request(intel_crtc->plane, obj);

7777
	return 0;
7778

7779 7780
cleanup_pending:
	atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
7781 7782
	drm_gem_object_unreference(&work->old_fb_obj->base);
	drm_gem_object_unreference(&obj->base);
7783 7784 7785 7786 7787 7788
	mutex_unlock(&dev->struct_mutex);

	spin_lock_irqsave(&dev->event_lock, flags);
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

7789 7790
	drm_vblank_put(dev, intel_crtc->pipe);
free_work:
7791 7792 7793
	kfree(work);

	return ret;
7794 7795
}

7796 7797 7798 7799 7800 7801 7802 7803 7804 7805 7806 7807 7808 7809 7810 7811 7812 7813 7814 7815 7816 7817 7818 7819 7820 7821 7822 7823 7824 7825 7826 7827
static void intel_sanitize_modesetting(struct drm_device *dev,
				       int pipe, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg, val;

	if (HAS_PCH_SPLIT(dev))
		return;

	/* Who knows what state these registers were left in by the BIOS or
	 * grub?
	 *
	 * If we leave the registers in a conflicting state (e.g. with the
	 * display plane reading from the other pipe than the one we intend
	 * to use) then when we attempt to teardown the active mode, we will
	 * not disable the pipes and planes in the correct order -- leaving
	 * a plane reading from a disabled pipe and possibly leading to
	 * undefined behaviour.
	 */

	reg = DSPCNTR(plane);
	val = I915_READ(reg);

	if ((val & DISPLAY_PLANE_ENABLE) == 0)
		return;
	if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
		return;

	/* This display plane is active and attached to the other CPU pipe. */
	pipe = !pipe;

	/* Disable the plane and wait for it to stop reading from the pipe. */
7828 7829
	intel_disable_plane(dev_priv, plane, pipe);
	intel_disable_pipe(dev_priv, pipe);
7830
}
J
Jesse Barnes 已提交
7831

7832 7833 7834 7835 7836 7837 7838 7839 7840 7841 7842 7843 7844 7845 7846 7847 7848 7849 7850 7851 7852 7853 7854 7855 7856 7857 7858 7859 7860 7861 7862 7863 7864 7865 7866 7867
static void intel_crtc_reset(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	/* Reset flags back to the 'unknown' status so that they
	 * will be correctly set on the initial modeset.
	 */
	intel_crtc->dpms_mode = -1;

	/* We need to fix up any BIOS configuration that conflicts with
	 * our expectations.
	 */
	intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
}

static struct drm_crtc_helper_funcs intel_helper_funcs = {
	.dpms = intel_crtc_dpms,
	.mode_fixup = intel_crtc_mode_fixup,
	.mode_set = intel_crtc_mode_set,
	.mode_set_base = intel_pipe_set_base,
	.mode_set_base_atomic = intel_pipe_set_base_atomic,
	.load_lut = intel_crtc_load_lut,
	.disable = intel_crtc_disable,
};

static const struct drm_crtc_funcs intel_crtc_funcs = {
	.reset = intel_crtc_reset,
	.cursor_set = intel_crtc_cursor_set,
	.cursor_move = intel_crtc_cursor_move,
	.gamma_set = intel_crtc_gamma_set,
	.set_config = drm_crtc_helper_set_config,
	.destroy = intel_crtc_destroy,
	.page_flip = intel_crtc_page_flip,
};

7868
static void intel_crtc_init(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
7869
{
J
Jesse Barnes 已提交
7870
	drm_i915_private_t *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
7871 7872 7873 7874 7875 7876 7877 7878 7879 7880 7881 7882 7883 7884 7885 7886
	struct intel_crtc *intel_crtc;
	int i;

	intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
	if (intel_crtc == NULL)
		return;

	drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);

	drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
	for (i = 0; i < 256; i++) {
		intel_crtc->lut_r[i] = i;
		intel_crtc->lut_g[i] = i;
		intel_crtc->lut_b[i] = i;
	}

7887 7888 7889
	/* Swap pipes & planes for FBC on pre-965 */
	intel_crtc->pipe = pipe;
	intel_crtc->plane = pipe;
7890
	if (IS_MOBILE(dev) && IS_GEN3(dev)) {
7891
		DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
7892
		intel_crtc->plane = !pipe;
7893 7894
	}

J
Jesse Barnes 已提交
7895 7896 7897 7898 7899
	BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
	       dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
	dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
	dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;

C
Chris Wilson 已提交
7900
	intel_crtc_reset(&intel_crtc->base);
7901
	intel_crtc->active = true; /* force the pipe off on setup_init_config */
7902
	intel_crtc->bpp = 24; /* default for pre-Ironlake */
7903 7904

	if (HAS_PCH_SPLIT(dev)) {
7905 7906
		if (pipe == 2 && IS_IVYBRIDGE(dev))
			intel_crtc->no_pll = true;
7907 7908 7909 7910 7911 7912 7913
		intel_helper_funcs.prepare = ironlake_crtc_prepare;
		intel_helper_funcs.commit = ironlake_crtc_commit;
	} else {
		intel_helper_funcs.prepare = i9xx_crtc_prepare;
		intel_helper_funcs.commit = i9xx_crtc_commit;
	}

J
Jesse Barnes 已提交
7914 7915
	drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);

7916 7917 7918 7919
	intel_crtc->busy = false;

	setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
		    (unsigned long)intel_crtc);
J
Jesse Barnes 已提交
7920 7921
}

7922
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
7923
				struct drm_file *file)
7924 7925 7926
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7927 7928
	struct drm_mode_object *drmmode_obj;
	struct intel_crtc *crtc;
7929 7930 7931 7932 7933 7934

	if (!dev_priv) {
		DRM_ERROR("called with no initialization\n");
		return -EINVAL;
	}

7935 7936
	drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
			DRM_MODE_OBJECT_CRTC);
7937

7938
	if (!drmmode_obj) {
7939 7940 7941 7942
		DRM_ERROR("no such CRTC id\n");
		return -EINVAL;
	}

7943 7944
	crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
	pipe_from_crtc_id->pipe = crtc->pipe;
7945

7946
	return 0;
7947 7948
}

7949
static int intel_encoder_clones(struct drm_device *dev, int type_mask)
J
Jesse Barnes 已提交
7950
{
7951
	struct intel_encoder *encoder;
J
Jesse Barnes 已提交
7952 7953 7954
	int index_mask = 0;
	int entry = 0;

7955 7956
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		if (type_mask & encoder->clone_mask)
J
Jesse Barnes 已提交
7957 7958 7959
			index_mask |= (1 << entry);
		entry++;
	}
7960

J
Jesse Barnes 已提交
7961 7962 7963
	return index_mask;
}

7964 7965 7966 7967 7968 7969 7970 7971 7972 7973 7974 7975 7976 7977 7978 7979 7980
static bool has_edp_a(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_MOBILE(dev))
		return false;

	if ((I915_READ(DP_A) & DP_DETECTED) == 0)
		return false;

	if (IS_GEN5(dev) &&
	    (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
		return false;

	return true;
}

J
Jesse Barnes 已提交
7981 7982
static void intel_setup_outputs(struct drm_device *dev)
{
7983
	struct drm_i915_private *dev_priv = dev->dev_private;
7984
	struct intel_encoder *encoder;
7985
	bool dpd_is_edp = false;
7986
	bool has_lvds;
J
Jesse Barnes 已提交
7987

7988
	has_lvds = intel_lvds_init(dev);
7989 7990 7991 7992
	if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
		/* disable the panel fitter on everything but LVDS */
		I915_WRITE(PFIT_CONTROL, 0);
	}
J
Jesse Barnes 已提交
7993

7994
	if (HAS_PCH_SPLIT(dev)) {
7995
		dpd_is_edp = intel_dpd_is_edp(dev);
7996

7997
		if (has_edp_a(dev))
7998 7999
			intel_dp_init(dev, DP_A);

8000 8001 8002 8003 8004 8005 8006 8007 8008
		if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
			intel_dp_init(dev, PCH_DP_D);
	}

	intel_crt_init(dev);

	if (HAS_PCH_SPLIT(dev)) {
		int found;

8009
		if (I915_READ(HDMIB) & PORT_DETECTED) {
8010
			/* PCH SDVOB multiplex with HDMIB */
8011
			found = intel_sdvo_init(dev, PCH_SDVOB, true);
8012 8013
			if (!found)
				intel_hdmi_init(dev, HDMIB);
8014 8015
			if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
				intel_dp_init(dev, PCH_DP_B);
8016 8017 8018 8019 8020 8021 8022 8023
		}

		if (I915_READ(HDMIC) & PORT_DETECTED)
			intel_hdmi_init(dev, HDMIC);

		if (I915_READ(HDMID) & PORT_DETECTED)
			intel_hdmi_init(dev, HDMID);

8024 8025 8026
		if (I915_READ(PCH_DP_C) & DP_DETECTED)
			intel_dp_init(dev, PCH_DP_C);

8027
		if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
8028 8029
			intel_dp_init(dev, PCH_DP_D);

8030
	} else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
8031
		bool found = false;
8032

8033
		if (I915_READ(SDVOB) & SDVO_DETECTED) {
8034
			DRM_DEBUG_KMS("probing SDVOB\n");
8035
			found = intel_sdvo_init(dev, SDVOB, true);
8036 8037
			if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
8038
				intel_hdmi_init(dev, SDVOB);
8039
			}
8040

8041 8042
			if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
				DRM_DEBUG_KMS("probing DP_B\n");
8043
				intel_dp_init(dev, DP_B);
8044
			}
8045
		}
8046 8047 8048

		/* Before G4X SDVOC doesn't have its own detect register */

8049 8050
		if (I915_READ(SDVOB) & SDVO_DETECTED) {
			DRM_DEBUG_KMS("probing SDVOC\n");
8051
			found = intel_sdvo_init(dev, SDVOC, false);
8052
		}
8053 8054 8055

		if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {

8056 8057
			if (SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
8058
				intel_hdmi_init(dev, SDVOC);
8059 8060 8061
			}
			if (SUPPORTS_INTEGRATED_DP(dev)) {
				DRM_DEBUG_KMS("probing DP_C\n");
8062
				intel_dp_init(dev, DP_C);
8063
			}
8064
		}
8065

8066 8067 8068
		if (SUPPORTS_INTEGRATED_DP(dev) &&
		    (I915_READ(DP_D) & DP_DETECTED)) {
			DRM_DEBUG_KMS("probing DP_D\n");
8069
			intel_dp_init(dev, DP_D);
8070
		}
8071
	} else if (IS_GEN2(dev))
J
Jesse Barnes 已提交
8072 8073
		intel_dvo_init(dev);

8074
	if (SUPPORTS_TV(dev))
J
Jesse Barnes 已提交
8075 8076
		intel_tv_init(dev);

8077 8078 8079 8080
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->base.possible_crtcs = encoder->crtc_mask;
		encoder->base.possible_clones =
			intel_encoder_clones(dev, encoder->clone_mask);
J
Jesse Barnes 已提交
8081
	}
8082

8083 8084
	/* disable all the possible outputs/crtcs before entering KMS mode */
	drm_helper_disable_unused_functions(dev);
8085 8086 8087

	if (HAS_PCH_SPLIT(dev))
		ironlake_init_pch_refclk(dev);
J
Jesse Barnes 已提交
8088 8089 8090 8091 8092 8093 8094
}

static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);

	drm_framebuffer_cleanup(fb);
8095
	drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
J
Jesse Barnes 已提交
8096 8097 8098 8099 8100

	kfree(intel_fb);
}

static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
8101
						struct drm_file *file,
J
Jesse Barnes 已提交
8102 8103 8104
						unsigned int *handle)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
8105
	struct drm_i915_gem_object *obj = intel_fb->obj;
J
Jesse Barnes 已提交
8106

8107
	return drm_gem_handle_create(file, &obj->base, handle);
J
Jesse Barnes 已提交
8108 8109 8110 8111 8112 8113 8114
}

static const struct drm_framebuffer_funcs intel_fb_funcs = {
	.destroy = intel_user_framebuffer_destroy,
	.create_handle = intel_user_framebuffer_create_handle,
};

8115 8116
int intel_framebuffer_init(struct drm_device *dev,
			   struct intel_framebuffer *intel_fb,
8117
			   struct drm_mode_fb_cmd2 *mode_cmd,
8118
			   struct drm_i915_gem_object *obj)
J
Jesse Barnes 已提交
8119 8120 8121
{
	int ret;

8122
	if (obj->tiling_mode == I915_TILING_Y)
8123 8124
		return -EINVAL;

8125
	if (mode_cmd->pitches[0] & 63)
8126 8127
		return -EINVAL;

8128
	switch (mode_cmd->pixel_format) {
V
Ville Syrjälä 已提交
8129 8130 8131 8132 8133 8134
	case DRM_FORMAT_RGB332:
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
8135
		/* RGB formats are common across chipsets */
8136
		break;
V
Ville Syrjälä 已提交
8137 8138 8139 8140
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_YVYU:
	case DRM_FORMAT_VYUY:
8141 8142
		break;
	default:
8143 8144
		DRM_DEBUG_KMS("unsupported pixel format %u\n",
				mode_cmd->pixel_format);
8145 8146 8147
		return -EINVAL;
	}

J
Jesse Barnes 已提交
8148 8149 8150 8151 8152 8153 8154 8155 8156 8157 8158 8159 8160 8161
	ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
	if (ret) {
		DRM_ERROR("framebuffer init failed %d\n", ret);
		return ret;
	}

	drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
	intel_fb->obj = obj;
	return 0;
}

static struct drm_framebuffer *
intel_user_framebuffer_create(struct drm_device *dev,
			      struct drm_file *filp,
8162
			      struct drm_mode_fb_cmd2 *mode_cmd)
J
Jesse Barnes 已提交
8163
{
8164
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
8165

8166 8167
	obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
						mode_cmd->handles[0]));
8168
	if (&obj->base == NULL)
8169
		return ERR_PTR(-ENOENT);
J
Jesse Barnes 已提交
8170

8171
	return intel_framebuffer_create(dev, mode_cmd, obj);
J
Jesse Barnes 已提交
8172 8173 8174 8175
}

static const struct drm_mode_config_funcs intel_mode_funcs = {
	.fb_create = intel_user_framebuffer_create,
8176
	.output_poll_changed = intel_fb_output_poll_changed,
J
Jesse Barnes 已提交
8177 8178
};

8179
static struct drm_i915_gem_object *
8180
intel_alloc_context_page(struct drm_device *dev)
8181
{
8182
	struct drm_i915_gem_object *ctx;
8183 8184
	int ret;

8185 8186
	WARN_ON(!mutex_is_locked(&dev->struct_mutex));

8187 8188
	ctx = i915_gem_alloc_object(dev, 4096);
	if (!ctx) {
8189 8190 8191 8192
		DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
		return NULL;
	}

8193
	ret = i915_gem_object_pin(ctx, 4096, true);
8194 8195 8196 8197 8198
	if (ret) {
		DRM_ERROR("failed to pin power context: %d\n", ret);
		goto err_unref;
	}

8199
	ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
8200 8201 8202 8203 8204
	if (ret) {
		DRM_ERROR("failed to set-domain on power context: %d\n", ret);
		goto err_unpin;
	}

8205
	return ctx;
8206 8207

err_unpin:
8208
	i915_gem_object_unpin(ctx);
8209
err_unref:
8210
	drm_gem_object_unreference(&ctx->base);
8211 8212 8213 8214
	mutex_unlock(&dev->struct_mutex);
	return NULL;
}

8215 8216 8217 8218 8219 8220 8221 8222 8223 8224 8225 8226 8227 8228 8229 8230 8231 8232 8233 8234 8235 8236
bool ironlake_set_drps(struct drm_device *dev, u8 val)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u16 rgvswctl;

	rgvswctl = I915_READ16(MEMSWCTL);
	if (rgvswctl & MEMCTL_CMD_STS) {
		DRM_DEBUG("gpu busy, RCS change rejected\n");
		return false; /* still busy with another command */
	}

	rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
		(val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
	I915_WRITE16(MEMSWCTL, rgvswctl);
	POSTING_READ16(MEMSWCTL);

	rgvswctl |= MEMCTL_CMD_STS;
	I915_WRITE16(MEMSWCTL, rgvswctl);

	return true;
}

8237 8238 8239
void ironlake_enable_drps(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
8240
	u32 rgvmodectl = I915_READ(MEMMODECTL);
8241 8242
	u8 fmax, fmin, fstart, vstart;

8243 8244 8245 8246
	/* Enable temp reporting */
	I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
	I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);

8247 8248 8249 8250 8251 8252 8253 8254 8255 8256 8257 8258 8259 8260 8261
	/* 100ms RC evaluation intervals */
	I915_WRITE(RCUPEI, 100000);
	I915_WRITE(RCDNEI, 100000);

	/* Set max/min thresholds to 90ms and 80ms respectively */
	I915_WRITE(RCBMAXAVG, 90000);
	I915_WRITE(RCBMINAVG, 80000);

	I915_WRITE(MEMIHYST, 1);

	/* Set up min, max, and cur for interrupt handling */
	fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
	fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
	fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
		MEMMODE_FSTART_SHIFT;
8262

8263 8264 8265
	vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
		PXVFREQ_PX_SHIFT;

8266
	dev_priv->fmax = fmax; /* IPS callback will increase this */
8267 8268
	dev_priv->fstart = fstart;

8269
	dev_priv->max_delay = fstart;
8270 8271 8272
	dev_priv->min_delay = fmin;
	dev_priv->cur_delay = fstart;

8273 8274
	DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
			 fmax, fmin, fstart);
8275

8276 8277 8278 8279 8280 8281 8282 8283 8284 8285 8286 8287
	I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);

	/*
	 * Interrupts will be enabled in ironlake_irq_postinstall
	 */

	I915_WRITE(VIDSTART, vstart);
	POSTING_READ(VIDSTART);

	rgvmodectl |= MEMMODE_SWMODE_EN;
	I915_WRITE(MEMMODECTL, rgvmodectl);

8288
	if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
8289
		DRM_ERROR("stuck trying to change perf mode\n");
8290 8291
	msleep(1);

8292
	ironlake_set_drps(dev, fstart);
8293

8294 8295 8296 8297 8298
	dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
		I915_READ(0x112e0);
	dev_priv->last_time1 = jiffies_to_msecs(jiffies);
	dev_priv->last_count2 = I915_READ(0x112f4);
	getrawmonotonic(&dev_priv->last_time2);
8299 8300 8301 8302 8303
}

void ironlake_disable_drps(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
8304
	u16 rgvswctl = I915_READ16(MEMSWCTL);
8305 8306 8307 8308 8309 8310 8311 8312 8313

	/* Ack interrupts, disable EFC interrupt */
	I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
	I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
	I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
	I915_WRITE(DEIIR, DE_PCU_EVENT);
	I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);

	/* Go back to the starting frequency */
8314
	ironlake_set_drps(dev, dev_priv->fstart);
8315 8316 8317 8318 8319 8320 8321
	msleep(1);
	rgvswctl |= MEMCTL_CMD_STS;
	I915_WRITE(MEMSWCTL, rgvswctl);
	msleep(1);

}

8322 8323 8324 8325 8326 8327 8328 8329 8330 8331 8332 8333 8334 8335 8336 8337
void gen6_set_rps(struct drm_device *dev, u8 val)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 swreq;

	swreq = (val & 0x3ff) << 25;
	I915_WRITE(GEN6_RPNSWREQ, swreq);
}

void gen6_disable_rps(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
	I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
	I915_WRITE(GEN6_PMIER, 0);
8338 8339 8340 8341
	/* Complete PM interrupt masking here doesn't race with the rps work
	 * item again unmasking PM interrupts because that is using a different
	 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
	 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
8342 8343 8344 8345 8346

	spin_lock_irq(&dev_priv->rps_lock);
	dev_priv->pm_iir = 0;
	spin_unlock_irq(&dev_priv->rps_lock);

8347 8348 8349
	I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
}

8350 8351 8352 8353 8354 8355 8356 8357 8358 8359 8360 8361 8362 8363 8364 8365 8366 8367 8368 8369 8370 8371 8372 8373 8374 8375 8376 8377 8378 8379 8380 8381 8382 8383 8384 8385 8386 8387 8388 8389 8390 8391 8392 8393 8394 8395 8396 8397 8398 8399 8400 8401 8402 8403 8404 8405 8406 8407 8408 8409 8410 8411 8412 8413 8414 8415 8416 8417 8418 8419 8420 8421 8422 8423 8424 8425 8426 8427 8428 8429 8430 8431 8432 8433 8434 8435
static unsigned long intel_pxfreq(u32 vidfreq)
{
	unsigned long freq;
	int div = (vidfreq & 0x3f0000) >> 16;
	int post = (vidfreq & 0x3000) >> 12;
	int pre = (vidfreq & 0x7);

	if (!pre)
		return 0;

	freq = ((div * 133333) / ((1<<post) * pre));

	return freq;
}

void intel_init_emon(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 lcfuse;
	u8 pxw[16];
	int i;

	/* Disable to program */
	I915_WRITE(ECR, 0);
	POSTING_READ(ECR);

	/* Program energy weights for various events */
	I915_WRITE(SDEW, 0x15040d00);
	I915_WRITE(CSIEW0, 0x007f0000);
	I915_WRITE(CSIEW1, 0x1e220004);
	I915_WRITE(CSIEW2, 0x04000004);

	for (i = 0; i < 5; i++)
		I915_WRITE(PEW + (i * 4), 0);
	for (i = 0; i < 3; i++)
		I915_WRITE(DEW + (i * 4), 0);

	/* Program P-state weights to account for frequency power adjustment */
	for (i = 0; i < 16; i++) {
		u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
		unsigned long freq = intel_pxfreq(pxvidfreq);
		unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
			PXVFREQ_PX_SHIFT;
		unsigned long val;

		val = vid * vid;
		val *= (freq / 1000);
		val *= 255;
		val /= (127*127*900);
		if (val > 0xff)
			DRM_ERROR("bad pxval: %ld\n", val);
		pxw[i] = val;
	}
	/* Render standby states get 0 weight */
	pxw[14] = 0;
	pxw[15] = 0;

	for (i = 0; i < 4; i++) {
		u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
			(pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
		I915_WRITE(PXW + (i * 4), val);
	}

	/* Adjust magic regs to magic values (more experimental results) */
	I915_WRITE(OGW0, 0);
	I915_WRITE(OGW1, 0);
	I915_WRITE(EG0, 0x00007f00);
	I915_WRITE(EG1, 0x0000000e);
	I915_WRITE(EG2, 0x000e0000);
	I915_WRITE(EG3, 0x68000300);
	I915_WRITE(EG4, 0x42000000);
	I915_WRITE(EG5, 0x00140031);
	I915_WRITE(EG6, 0);
	I915_WRITE(EG7, 0);

	for (i = 0; i < 8; i++)
		I915_WRITE(PXWL + (i * 4), 0);

	/* Enable PMON + select events */
	I915_WRITE(ECR, 0x80000019);

	lcfuse = I915_READ(LCFUSE02);

	dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
}

8436 8437 8438 8439 8440 8441 8442 8443 8444 8445 8446 8447 8448 8449 8450
static bool intel_enable_rc6(struct drm_device *dev)
{
	/*
	 * Respect the kernel parameter if it is set
	 */
	if (i915_enable_rc6 >= 0)
		return i915_enable_rc6;

	/*
	 * Disable RC6 on Ironlake
	 */
	if (INTEL_INFO(dev)->gen == 5)
		return 0;

	/*
8451
	 * Disable rc6 on Sandybridge
8452 8453
	 */
	if (INTEL_INFO(dev)->gen == 6) {
8454 8455
		DRM_DEBUG_DRIVER("Sandybridge: RC6 disabled\n");
		return 0;
8456 8457 8458 8459 8460
	}
	DRM_DEBUG_DRIVER("RC6 enabled\n");
	return 1;
}

8461
void gen6_enable_rps(struct drm_i915_private *dev_priv)
8462
{
8463 8464
	u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
	u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
8465
	u32 pcu_mbox, rc6_mask = 0;
B
Ben Widawsky 已提交
8466
	u32 gtfifodbg;
8467
	int cur_freq, min_freq, max_freq;
8468 8469 8470 8471 8472 8473 8474 8475 8476
	int i;

	/* Here begins a magic sequence of register writes to enable
	 * auto-downclocking.
	 *
	 * Perhaps there might be some value in exposing these to
	 * userspace...
	 */
	I915_WRITE(GEN6_RC_STATE, 0);
8477
	mutex_lock(&dev_priv->dev->struct_mutex);
B
Ben Widawsky 已提交
8478 8479 8480 8481 8482 8483 8484

	/* Clear the DBG now so we don't confuse earlier errors */
	if ((gtfifodbg = I915_READ(GTFIFODBG))) {
		DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
		I915_WRITE(GTFIFODBG, gtfifodbg);
	}

8485
	gen6_gt_force_wake_get(dev_priv);
8486

8487
	/* disable the counters and set deterministic thresholds */
8488 8489 8490 8491 8492 8493 8494 8495 8496 8497 8498 8499 8500 8501 8502 8503 8504
	I915_WRITE(GEN6_RC_CONTROL, 0);

	I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
	I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
	I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
	I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
	I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);

	for (i = 0; i < I915_NUM_RINGS; i++)
		I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);

	I915_WRITE(GEN6_RC_SLEEP, 0);
	I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
	I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
	I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
	I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */

8505
	if (intel_enable_rc6(dev_priv->dev))
8506 8507 8508
		rc6_mask = GEN6_RC_CTL_RC6p_ENABLE |
			GEN6_RC_CTL_RC6_ENABLE;

8509
	I915_WRITE(GEN6_RC_CONTROL,
8510
		   rc6_mask |
8511
		   GEN6_RC_CTL_EI_MODE(1) |
8512 8513
		   GEN6_RC_CTL_HW_ENABLE);

8514
	I915_WRITE(GEN6_RPNSWREQ,
8515 8516 8517 8518 8519 8520 8521 8522 8523 8524
		   GEN6_FREQUENCY(10) |
		   GEN6_OFFSET(0) |
		   GEN6_AGGRESSIVE_TURBO);
	I915_WRITE(GEN6_RC_VIDEO_FREQ,
		   GEN6_FREQUENCY(12));

	I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
	I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
		   18 << 24 |
		   6 << 16);
8525 8526
	I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
	I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
8527
	I915_WRITE(GEN6_RP_UP_EI, 100000);
8528
	I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
8529 8530 8531
	I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
	I915_WRITE(GEN6_RP_CONTROL,
		   GEN6_RP_MEDIA_TURBO |
8532
		   GEN6_RP_MEDIA_HW_MODE |
8533 8534
		   GEN6_RP_MEDIA_IS_GFX |
		   GEN6_RP_ENABLE |
8535 8536
		   GEN6_RP_UP_BUSY_AVG |
		   GEN6_RP_DOWN_IDLE_CONT);
8537 8538 8539 8540 8541 8542 8543 8544 8545 8546 8547 8548 8549

	if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
		     500))
		DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");

	I915_WRITE(GEN6_PCODE_DATA, 0);
	I915_WRITE(GEN6_PCODE_MAILBOX,
		   GEN6_PCODE_READY |
		   GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
	if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
		     500))
		DRM_ERROR("timeout waiting for pcode mailbox to finish\n");

8550 8551 8552 8553 8554 8555 8556 8557 8558 8559 8560 8561 8562 8563 8564
	min_freq = (rp_state_cap & 0xff0000) >> 16;
	max_freq = rp_state_cap & 0xff;
	cur_freq = (gt_perf_status & 0xff00) >> 8;

	/* Check for overclock support */
	if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
		     500))
		DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
	I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
	pcu_mbox = I915_READ(GEN6_PCODE_DATA);
	if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
		     500))
		DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
	if (pcu_mbox & (1<<31)) { /* OC supported */
		max_freq = pcu_mbox & 0xff;
8565
		DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 50);
8566 8567 8568 8569 8570 8571 8572
	}

	/* In units of 100MHz */
	dev_priv->max_delay = max_freq;
	dev_priv->min_delay = min_freq;
	dev_priv->cur_delay = cur_freq;

8573 8574 8575 8576 8577 8578 8579 8580 8581
	/* requires MSI enabled */
	I915_WRITE(GEN6_PMIER,
		   GEN6_PM_MBOX_EVENT |
		   GEN6_PM_THERMAL_EVENT |
		   GEN6_PM_RP_DOWN_TIMEOUT |
		   GEN6_PM_RP_UP_THRESHOLD |
		   GEN6_PM_RP_DOWN_THRESHOLD |
		   GEN6_PM_RP_UP_EI_EXPIRED |
		   GEN6_PM_RP_DOWN_EI_EXPIRED);
8582 8583
	spin_lock_irq(&dev_priv->rps_lock);
	WARN_ON(dev_priv->pm_iir != 0);
8584
	I915_WRITE(GEN6_PMIMR, 0);
8585
	spin_unlock_irq(&dev_priv->rps_lock);
8586 8587
	/* enable all PM interrupts */
	I915_WRITE(GEN6_PMINTRMSK, 0);
8588

8589
	gen6_gt_force_wake_put(dev_priv);
8590
	mutex_unlock(&dev_priv->dev->struct_mutex);
8591 8592
}

8593 8594 8595 8596 8597 8598 8599 8600 8601 8602 8603 8604 8605 8606 8607 8608 8609 8610 8611 8612 8613 8614 8615 8616 8617 8618 8619 8620 8621 8622 8623 8624 8625 8626 8627 8628 8629 8630 8631 8632 8633 8634 8635 8636 8637 8638 8639 8640 8641 8642 8643 8644 8645
void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
{
	int min_freq = 15;
	int gpu_freq, ia_freq, max_ia_freq;
	int scaling_factor = 180;

	max_ia_freq = cpufreq_quick_get_max(0);
	/*
	 * Default to measured freq if none found, PCU will ensure we don't go
	 * over
	 */
	if (!max_ia_freq)
		max_ia_freq = tsc_khz;

	/* Convert from kHz to MHz */
	max_ia_freq /= 1000;

	mutex_lock(&dev_priv->dev->struct_mutex);

	/*
	 * For each potential GPU frequency, load a ring frequency we'd like
	 * to use for memory access.  We do this by specifying the IA frequency
	 * the PCU should use as a reference to determine the ring frequency.
	 */
	for (gpu_freq = dev_priv->max_delay; gpu_freq >= dev_priv->min_delay;
	     gpu_freq--) {
		int diff = dev_priv->max_delay - gpu_freq;

		/*
		 * For GPU frequencies less than 750MHz, just use the lowest
		 * ring freq.
		 */
		if (gpu_freq < min_freq)
			ia_freq = 800;
		else
			ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
		ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);

		I915_WRITE(GEN6_PCODE_DATA,
			   (ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT) |
			   gpu_freq);
		I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
			   GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
		if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
			      GEN6_PCODE_READY) == 0, 10)) {
			DRM_ERROR("pcode write of freq table timed out\n");
			continue;
		}
	}

	mutex_unlock(&dev_priv->dev->struct_mutex);
}

8646 8647 8648 8649 8650 8651 8652 8653 8654 8655 8656 8657 8658 8659 8660 8661 8662 8663 8664 8665 8666 8667 8668 8669 8670 8671 8672 8673 8674 8675 8676 8677 8678 8679 8680 8681 8682 8683 8684 8685 8686 8687 8688 8689 8690 8691 8692 8693 8694 8695 8696 8697 8698 8699 8700 8701 8702 8703 8704 8705 8706 8707 8708 8709 8710 8711 8712
static void ironlake_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;

	/* Required for FBC */
	dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
		DPFCRUNIT_CLOCK_GATE_DISABLE |
		DPFDUNIT_CLOCK_GATE_DISABLE;
	/* Required for CxSR */
	dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;

	I915_WRITE(PCH_3DCGDIS0,
		   MARIUNIT_CLOCK_GATE_DISABLE |
		   SVSMUNIT_CLOCK_GATE_DISABLE);
	I915_WRITE(PCH_3DCGDIS1,
		   VFMUNIT_CLOCK_GATE_DISABLE);

	I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);

	/*
	 * According to the spec the following bits should be set in
	 * order to enable memory self-refresh
	 * The bit 22/21 of 0x42004
	 * The bit 5 of 0x42020
	 * The bit 15 of 0x45000
	 */
	I915_WRITE(ILK_DISPLAY_CHICKEN2,
		   (I915_READ(ILK_DISPLAY_CHICKEN2) |
		    ILK_DPARB_GATE | ILK_VSDPFD_FULL));
	I915_WRITE(ILK_DSPCLK_GATE,
		   (I915_READ(ILK_DSPCLK_GATE) |
		    ILK_DPARB_CLK_GATE));
	I915_WRITE(DISP_ARB_CTL,
		   (I915_READ(DISP_ARB_CTL) |
		    DISP_FBC_WM_DIS));
	I915_WRITE(WM3_LP_ILK, 0);
	I915_WRITE(WM2_LP_ILK, 0);
	I915_WRITE(WM1_LP_ILK, 0);

	/*
	 * Based on the document from hardware guys the following bits
	 * should be set unconditionally in order to enable FBC.
	 * The bit 22 of 0x42000
	 * The bit 22 of 0x42004
	 * The bit 7,8,9 of 0x42020.
	 */
	if (IS_IRONLAKE_M(dev)) {
		I915_WRITE(ILK_DISPLAY_CHICKEN1,
			   I915_READ(ILK_DISPLAY_CHICKEN1) |
			   ILK_FBCQ_DIS);
		I915_WRITE(ILK_DISPLAY_CHICKEN2,
			   I915_READ(ILK_DISPLAY_CHICKEN2) |
			   ILK_DPARB_GATE);
		I915_WRITE(ILK_DSPCLK_GATE,
			   I915_READ(ILK_DSPCLK_GATE) |
			   ILK_DPFC_DIS1 |
			   ILK_DPFC_DIS2 |
			   ILK_CLK_FBC);
	}

	I915_WRITE(ILK_DISPLAY_CHICKEN2,
		   I915_READ(ILK_DISPLAY_CHICKEN2) |
		   ILK_ELPIN_409_SELECT);
	I915_WRITE(_3D_CHICKEN2,
		   _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
		   _3D_CHICKEN2_WM_READ_PIPELINED);
8713 8714
}

8715
static void gen6_init_clock_gating(struct drm_device *dev)
8716 8717
{
	struct drm_i915_private *dev_priv = dev->dev_private;
8718
	int pipe;
8719 8720 8721
	uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;

	I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
8722

8723 8724 8725
	I915_WRITE(ILK_DISPLAY_CHICKEN2,
		   I915_READ(ILK_DISPLAY_CHICKEN2) |
		   ILK_ELPIN_409_SELECT);
8726

8727 8728 8729
	I915_WRITE(WM3_LP_ILK, 0);
	I915_WRITE(WM2_LP_ILK, 0);
	I915_WRITE(WM1_LP_ILK, 0);
8730

8731 8732 8733 8734 8735 8736
	/* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
	 * gating disable must be set.  Failure to set it results in
	 * flickering pixels due to Z write ordering failures after
	 * some amount of runtime in the Mesa "fire" demo, and Unigine
	 * Sanctuary and Tropics, and apparently anything else with
	 * alpha test or pixel discard.
8737 8738 8739
	 *
	 * According to the spec, bit 11 (RCCUNIT) must also be set,
	 * but we didn't debug actual testcases to find it out.
8740
	 */
8741 8742 8743
	I915_WRITE(GEN6_UCGCTL2,
		   GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
		   GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
8744

8745
	/*
8746 8747 8748 8749 8750 8751 8752
	 * According to the spec the following bits should be
	 * set in order to enable memory self-refresh and fbc:
	 * The bit21 and bit22 of 0x42000
	 * The bit21 and bit22 of 0x42004
	 * The bit5 and bit7 of 0x42020
	 * The bit14 of 0x70180
	 * The bit14 of 0x71180
8753
	 */
8754 8755 8756 8757 8758 8759 8760 8761 8762 8763
	I915_WRITE(ILK_DISPLAY_CHICKEN1,
		   I915_READ(ILK_DISPLAY_CHICKEN1) |
		   ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
	I915_WRITE(ILK_DISPLAY_CHICKEN2,
		   I915_READ(ILK_DISPLAY_CHICKEN2) |
		   ILK_DPARB_GATE | ILK_VSDPFD_FULL);
	I915_WRITE(ILK_DSPCLK_GATE,
		   I915_READ(ILK_DSPCLK_GATE) |
		   ILK_DPARB_CLK_GATE  |
		   ILK_DPFD_CLK_GATE);
8764

8765
	for_each_pipe(pipe) {
8766 8767 8768
		I915_WRITE(DSPCNTR(pipe),
			   I915_READ(DSPCNTR(pipe)) |
			   DISPPLANE_TRICKLE_FEED_DISABLE);
8769 8770
		intel_flush_display_plane(dev_priv, pipe);
	}
8771
}
8772

8773 8774 8775 8776 8777
static void ivybridge_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;
	uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
8778

8779
	I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
8780

8781 8782 8783
	I915_WRITE(WM3_LP_ILK, 0);
	I915_WRITE(WM2_LP_ILK, 0);
	I915_WRITE(WM1_LP_ILK, 0);
8784

8785
	I915_WRITE(ILK_DSPCLK_GATE, IVB_VRHUNIT_CLK_GATE);
8786

8787 8788 8789 8790
	I915_WRITE(IVB_CHICKEN3,
		   CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
		   CHICKEN3_DGMG_DONE_FIX_DISABLE);

8791
	for_each_pipe(pipe) {
8792 8793 8794
		I915_WRITE(DSPCNTR(pipe),
			   I915_READ(DSPCNTR(pipe)) |
			   DISPPLANE_TRICKLE_FEED_DISABLE);
8795 8796
		intel_flush_display_plane(dev_priv, pipe);
	}
8797 8798
}

8799 8800 8801 8802
static void g4x_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dspclk_gate;
8803

8804 8805 8806 8807 8808 8809 8810 8811 8812 8813 8814 8815
	I915_WRITE(RENCLK_GATE_D1, 0);
	I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
		   GS_UNIT_CLOCK_GATE_DISABLE |
		   CL_UNIT_CLOCK_GATE_DISABLE);
	I915_WRITE(RAMCLK_GATE_D, 0);
	dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
		OVRUNIT_CLOCK_GATE_DISABLE |
		OVCUNIT_CLOCK_GATE_DISABLE;
	if (IS_GM45(dev))
		dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
	I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
}
8816

8817 8818 8819
static void crestline_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
8820

8821 8822 8823 8824 8825 8826
	I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
	I915_WRITE(RENCLK_GATE_D2, 0);
	I915_WRITE(DSPCLK_GATE_D, 0);
	I915_WRITE(RAMCLK_GATE_D, 0);
	I915_WRITE16(DEUC, 0);
}
8827

8828 8829 8830 8831 8832 8833 8834 8835 8836 8837 8838 8839 8840 8841 8842 8843 8844 8845 8846 8847 8848 8849 8850 8851 8852 8853 8854 8855 8856 8857 8858 8859 8860 8861
static void broadwater_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
		   I965_RCC_CLOCK_GATE_DISABLE |
		   I965_RCPB_CLOCK_GATE_DISABLE |
		   I965_ISC_CLOCK_GATE_DISABLE |
		   I965_FBC_CLOCK_GATE_DISABLE);
	I915_WRITE(RENCLK_GATE_D2, 0);
}

static void gen3_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dstate = I915_READ(D_STATE);

	dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
		DSTATE_DOT_CLOCK_GATING;
	I915_WRITE(D_STATE, dstate);
}

static void i85x_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
}

static void i830_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
8862 8863
}

8864 8865 8866 8867 8868 8869 8870 8871 8872 8873 8874 8875 8876 8877 8878
static void ibx_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/*
	 * On Ibex Peak and Cougar Point, we need to disable clock
	 * gating for the panel power sequencer or it will fail to
	 * start up when no ports are active.
	 */
	I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
}

static void cpt_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
8879
	int pipe;
8880 8881 8882 8883 8884 8885 8886 8887 8888

	/*
	 * On Ibex Peak and Cougar Point, we need to disable clock
	 * gating for the panel power sequencer or it will fail to
	 * start up when no ports are active.
	 */
	I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
	I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
		   DPLS_EDP_PPS_FIX_DIS);
8889 8890 8891
	/* Without this, mode sets may fail silently on FDI */
	for_each_pipe(pipe)
		I915_WRITE(TRANS_CHICKEN2(pipe), TRANS_AUTOTRAIN_GEN_STALL_DIS);
8892 8893
}

C
Chris Wilson 已提交
8894
static void ironlake_teardown_rc6(struct drm_device *dev)
8895 8896 8897 8898
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->renderctx) {
C
Chris Wilson 已提交
8899 8900
		i915_gem_object_unpin(dev_priv->renderctx);
		drm_gem_object_unreference(&dev_priv->renderctx->base);
8901 8902 8903 8904
		dev_priv->renderctx = NULL;
	}

	if (dev_priv->pwrctx) {
C
Chris Wilson 已提交
8905 8906 8907 8908 8909 8910 8911 8912 8913 8914 8915 8916 8917 8918 8919
		i915_gem_object_unpin(dev_priv->pwrctx);
		drm_gem_object_unreference(&dev_priv->pwrctx->base);
		dev_priv->pwrctx = NULL;
	}
}

static void ironlake_disable_rc6(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (I915_READ(PWRCTXA)) {
		/* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
		I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
		wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
			 50);
8920 8921 8922 8923

		I915_WRITE(PWRCTXA, 0);
		POSTING_READ(PWRCTXA);

C
Chris Wilson 已提交
8924 8925
		I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
		POSTING_READ(RSTDBYCTL);
8926
	}
C
Chris Wilson 已提交
8927

8928
	ironlake_teardown_rc6(dev);
8929 8930
}

C
Chris Wilson 已提交
8931
static int ironlake_setup_rc6(struct drm_device *dev)
J
Jesse Barnes 已提交
8932 8933 8934
{
	struct drm_i915_private *dev_priv = dev->dev_private;

C
Chris Wilson 已提交
8935 8936 8937 8938 8939 8940 8941 8942 8943 8944 8945 8946 8947
	if (dev_priv->renderctx == NULL)
		dev_priv->renderctx = intel_alloc_context_page(dev);
	if (!dev_priv->renderctx)
		return -ENOMEM;

	if (dev_priv->pwrctx == NULL)
		dev_priv->pwrctx = intel_alloc_context_page(dev);
	if (!dev_priv->pwrctx) {
		ironlake_teardown_rc6(dev);
		return -ENOMEM;
	}

	return 0;
J
Jesse Barnes 已提交
8948 8949 8950 8951 8952 8953 8954
}

void ironlake_enable_rc6(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

C
Chris Wilson 已提交
8955 8956 8957
	/* rc6 disabled by default due to repeated reports of hanging during
	 * boot and resume.
	 */
8958
	if (!intel_enable_rc6(dev))
C
Chris Wilson 已提交
8959 8960
		return;

8961
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
8962
	ret = ironlake_setup_rc6(dev);
8963 8964
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
C
Chris Wilson 已提交
8965
		return;
8966
	}
C
Chris Wilson 已提交
8967

J
Jesse Barnes 已提交
8968 8969 8970 8971 8972 8973
	/*
	 * GPU can automatically power down the render unit if given a page
	 * to save state.
	 */
	ret = BEGIN_LP_RING(6);
	if (ret) {
C
Chris Wilson 已提交
8974
		ironlake_teardown_rc6(dev);
8975
		mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
8976 8977
		return;
	}
C
Chris Wilson 已提交
8978

J
Jesse Barnes 已提交
8979 8980 8981 8982 8983 8984 8985 8986 8987 8988 8989 8990
	OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
	OUT_RING(MI_SET_CONTEXT);
	OUT_RING(dev_priv->renderctx->gtt_offset |
		 MI_MM_SPACE_GTT |
		 MI_SAVE_EXT_STATE_EN |
		 MI_RESTORE_EXT_STATE_EN |
		 MI_RESTORE_INHIBIT);
	OUT_RING(MI_SUSPEND_FLUSH);
	OUT_RING(MI_NOOP);
	OUT_RING(MI_FLUSH);
	ADVANCE_LP_RING();

8991 8992 8993 8994 8995 8996 8997 8998 8999 9000 9001 9002 9003
	/*
	 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
	 * does an implicit flush, combined with MI_FLUSH above, it should be
	 * safe to assume that renderctx is valid
	 */
	ret = intel_wait_ring_idle(LP_RING(dev_priv));
	if (ret) {
		DRM_ERROR("failed to enable ironlake power power savings\n");
		ironlake_teardown_rc6(dev);
		mutex_unlock(&dev->struct_mutex);
		return;
	}

J
Jesse Barnes 已提交
9004 9005
	I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
	I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
9006
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
9007 9008
}

9009 9010 9011 9012 9013 9014 9015 9016 9017
void intel_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->display.init_clock_gating(dev);

	if (dev_priv->display.init_pch_clock_gating)
		dev_priv->display.init_pch_clock_gating(dev);
}
C
Chris Wilson 已提交
9018

9019 9020 9021 9022 9023 9024
/* Set up chip specific display functions */
static void intel_init_display(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* We always want a DPMS function */
9025
	if (HAS_PCH_SPLIT(dev)) {
9026
		dev_priv->display.dpms = ironlake_crtc_dpms;
9027
		dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
9028
		dev_priv->display.update_plane = ironlake_update_plane;
9029
	} else {
9030
		dev_priv->display.dpms = i9xx_crtc_dpms;
9031
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9032
		dev_priv->display.update_plane = i9xx_update_plane;
9033
	}
9034

9035
	if (I915_HAS_FBC(dev)) {
9036
		if (HAS_PCH_SPLIT(dev)) {
9037 9038 9039 9040
			dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
			dev_priv->display.enable_fbc = ironlake_enable_fbc;
			dev_priv->display.disable_fbc = ironlake_disable_fbc;
		} else if (IS_GM45(dev)) {
9041 9042 9043
			dev_priv->display.fbc_enabled = g4x_fbc_enabled;
			dev_priv->display.enable_fbc = g4x_enable_fbc;
			dev_priv->display.disable_fbc = g4x_disable_fbc;
9044
		} else if (IS_CRESTLINE(dev)) {
9045 9046 9047 9048
			dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
			dev_priv->display.enable_fbc = i8xx_enable_fbc;
			dev_priv->display.disable_fbc = i8xx_disable_fbc;
		}
9049
		/* 855GM needs testing */
9050 9051 9052
	}

	/* Returns the core display clock speed */
J
Jesse Barnes 已提交
9053 9054 9055 9056
	if (IS_VALLEYVIEW(dev))
		dev_priv->display.get_display_clock_speed =
			valleyview_get_display_clock_speed;
	else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
9057 9058 9059 9060 9061
		dev_priv->display.get_display_clock_speed =
			i945_get_display_clock_speed;
	else if (IS_I915G(dev))
		dev_priv->display.get_display_clock_speed =
			i915_get_display_clock_speed;
9062
	else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
9063 9064 9065 9066 9067 9068 9069 9070
		dev_priv->display.get_display_clock_speed =
			i9xx_misc_get_display_clock_speed;
	else if (IS_I915GM(dev))
		dev_priv->display.get_display_clock_speed =
			i915gm_get_display_clock_speed;
	else if (IS_I865G(dev))
		dev_priv->display.get_display_clock_speed =
			i865_get_display_clock_speed;
9071
	else if (IS_I85X(dev))
9072 9073 9074 9075 9076 9077 9078
		dev_priv->display.get_display_clock_speed =
			i855_get_display_clock_speed;
	else /* 852, 830 */
		dev_priv->display.get_display_clock_speed =
			i830_get_display_clock_speed;

	/* For FIFO watermark updates */
9079
	if (HAS_PCH_SPLIT(dev)) {
9080 9081 9082 9083 9084 9085 9086
		dev_priv->display.force_wake_get = __gen6_gt_force_wake_get;
		dev_priv->display.force_wake_put = __gen6_gt_force_wake_put;

		/* IVB configs may use multi-threaded forcewake */
		if (IS_IVYBRIDGE(dev)) {
			u32	ecobus;

9087 9088 9089 9090 9091 9092
			/* A small trick here - if the bios hasn't configured MT forcewake,
			 * and if the device is in RC6, then force_wake_mt_get will not wake
			 * the device and the ECOBUS read will return zero. Which will be
			 * (correctly) interpreted by the test below as MT forcewake being
			 * disabled.
			 */
9093 9094
			mutex_lock(&dev->struct_mutex);
			__gen6_gt_force_wake_mt_get(dev_priv);
9095
			ecobus = I915_READ_NOTRACE(ECOBUS);
9096 9097 9098 9099 9100 9101 9102 9103 9104 9105 9106 9107
			__gen6_gt_force_wake_mt_put(dev_priv);
			mutex_unlock(&dev->struct_mutex);

			if (ecobus & FORCEWAKE_MT_ENABLE) {
				DRM_DEBUG_KMS("Using MT version of forcewake\n");
				dev_priv->display.force_wake_get =
					__gen6_gt_force_wake_mt_get;
				dev_priv->display.force_wake_put =
					__gen6_gt_force_wake_mt_put;
			}
		}

9108 9109 9110 9111 9112
		if (HAS_PCH_IBX(dev))
			dev_priv->display.init_pch_clock_gating = ibx_init_clock_gating;
		else if (HAS_PCH_CPT(dev))
			dev_priv->display.init_pch_clock_gating = cpt_init_clock_gating;

9113
		if (IS_GEN5(dev)) {
9114 9115 9116 9117 9118 9119
			if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
				dev_priv->display.update_wm = ironlake_update_wm;
			else {
				DRM_DEBUG_KMS("Failed to get proper latency. "
					      "Disable CxSR\n");
				dev_priv->display.update_wm = NULL;
9120
			}
9121
			dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
9122
			dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
9123
			dev_priv->display.write_eld = ironlake_write_eld;
9124 9125 9126
		} else if (IS_GEN6(dev)) {
			if (SNB_READ_WM0_LATENCY()) {
				dev_priv->display.update_wm = sandybridge_update_wm;
9127
				dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
9128 9129 9130 9131
			} else {
				DRM_DEBUG_KMS("Failed to read display plane latency. "
					      "Disable CxSR\n");
				dev_priv->display.update_wm = NULL;
9132
			}
9133
			dev_priv->display.fdi_link_train = gen6_fdi_link_train;
9134
			dev_priv->display.init_clock_gating = gen6_init_clock_gating;
9135
			dev_priv->display.write_eld = ironlake_write_eld;
9136 9137 9138
		} else if (IS_IVYBRIDGE(dev)) {
			/* FIXME: detect B0+ stepping and use auto training */
			dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
9139 9140
			if (SNB_READ_WM0_LATENCY()) {
				dev_priv->display.update_wm = sandybridge_update_wm;
9141
				dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
9142 9143 9144 9145 9146
			} else {
				DRM_DEBUG_KMS("Failed to read display plane latency. "
					      "Disable CxSR\n");
				dev_priv->display.update_wm = NULL;
			}
9147
			dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
9148
			dev_priv->display.write_eld = ironlake_write_eld;
9149 9150
		} else
			dev_priv->display.update_wm = NULL;
9151 9152
	} else if (IS_VALLEYVIEW(dev)) {
		dev_priv->display.update_wm = valleyview_update_wm;
9153
	} else if (IS_PINEVIEW(dev)) {
9154
		if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
9155
					    dev_priv->is_ddr3,
9156 9157 9158
					    dev_priv->fsb_freq,
					    dev_priv->mem_freq)) {
			DRM_INFO("failed to find known CxSR latency "
9159
				 "(found ddr%s fsb freq %d, mem freq %d), "
9160
				 "disabling CxSR\n",
9161
				 (dev_priv->is_ddr3 == 1) ? "3" : "2",
9162 9163 9164 9165 9166 9167
				 dev_priv->fsb_freq, dev_priv->mem_freq);
			/* Disable CxSR and never update its watermark again */
			pineview_disable_cxsr(dev);
			dev_priv->display.update_wm = NULL;
		} else
			dev_priv->display.update_wm = pineview_update_wm;
9168
		dev_priv->display.init_clock_gating = gen3_init_clock_gating;
9169
	} else if (IS_G4X(dev)) {
9170
		dev_priv->display.write_eld = g4x_write_eld;
9171
		dev_priv->display.update_wm = g4x_update_wm;
9172 9173
		dev_priv->display.init_clock_gating = g4x_init_clock_gating;
	} else if (IS_GEN4(dev)) {
9174
		dev_priv->display.update_wm = i965_update_wm;
9175 9176 9177 9178 9179
		if (IS_CRESTLINE(dev))
			dev_priv->display.init_clock_gating = crestline_init_clock_gating;
		else if (IS_BROADWATER(dev))
			dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
	} else if (IS_GEN3(dev)) {
9180 9181
		dev_priv->display.update_wm = i9xx_update_wm;
		dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
9182 9183 9184 9185 9186
		dev_priv->display.init_clock_gating = gen3_init_clock_gating;
	} else if (IS_I865G(dev)) {
		dev_priv->display.update_wm = i830_update_wm;
		dev_priv->display.init_clock_gating = i85x_init_clock_gating;
		dev_priv->display.get_fifo_size = i830_get_fifo_size;
9187 9188 9189
	} else if (IS_I85X(dev)) {
		dev_priv->display.update_wm = i9xx_update_wm;
		dev_priv->display.get_fifo_size = i85x_get_fifo_size;
9190
		dev_priv->display.init_clock_gating = i85x_init_clock_gating;
9191
	} else {
9192
		dev_priv->display.update_wm = i830_update_wm;
9193
		dev_priv->display.init_clock_gating = i830_init_clock_gating;
9194
		if (IS_845G(dev))
9195 9196 9197 9198
			dev_priv->display.get_fifo_size = i845_get_fifo_size;
		else
			dev_priv->display.get_fifo_size = i830_get_fifo_size;
	}
9199 9200 9201 9202 9203 9204 9205 9206 9207 9208 9209 9210 9211 9212 9213 9214 9215 9216 9217 9218 9219

	/* Default just returns -ENODEV to indicate unsupported */
	dev_priv->display.queue_flip = intel_default_queue_flip;

	switch (INTEL_INFO(dev)->gen) {
	case 2:
		dev_priv->display.queue_flip = intel_gen2_queue_flip;
		break;

	case 3:
		dev_priv->display.queue_flip = intel_gen3_queue_flip;
		break;

	case 4:
	case 5:
		dev_priv->display.queue_flip = intel_gen4_queue_flip;
		break;

	case 6:
		dev_priv->display.queue_flip = intel_gen6_queue_flip;
		break;
9220 9221 9222
	case 7:
		dev_priv->display.queue_flip = intel_gen7_queue_flip;
		break;
9223
	}
9224 9225
}

9226 9227 9228 9229 9230
/*
 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
 * resume, or other times.  This quirk makes sure that's the case for
 * affected systems.
 */
9231
static void quirk_pipea_force(struct drm_device *dev)
9232 9233 9234 9235 9236 9237 9238
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->quirks |= QUIRK_PIPEA_FORCE;
	DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
}

9239 9240 9241 9242 9243 9244 9245 9246 9247
/*
 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
 */
static void quirk_ssc_force_disable(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
}

9248
/*
9249 9250
 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
 * brightness value
9251 9252 9253 9254 9255 9256 9257
 */
static void quirk_invert_brightness(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
}

9258 9259 9260 9261 9262 9263 9264 9265 9266
struct intel_quirk {
	int device;
	int subsystem_vendor;
	int subsystem_device;
	void (*hook)(struct drm_device *dev);
};

struct intel_quirk intel_quirks[] = {
	/* HP Mini needs pipe A force quirk (LP: #322104) */
9267
	{ 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
9268 9269 9270 9271 9272 9273 9274 9275 9276 9277 9278 9279 9280 9281 9282 9283

	/* Thinkpad R31 needs pipe A force quirk */
	{ 0x3577, 0x1014, 0x0505, quirk_pipea_force },
	/* Toshiba Protege R-205, S-209 needs pipe A force quirk */
	{ 0x2592, 0x1179, 0x0001, quirk_pipea_force },

	/* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
	{ 0x3577,  0x1014, 0x0513, quirk_pipea_force },
	/* ThinkPad X40 needs pipe A force quirk */

	/* ThinkPad T60 needs pipe A force quirk (bug #16494) */
	{ 0x2782, 0x17aa, 0x201a, quirk_pipea_force },

	/* 855 & before need to leave pipe A & dpll A up */
	{ 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
	{ 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
9284 9285 9286

	/* Lenovo U160 cannot use SSC on LVDS */
	{ 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
9287 9288 9289

	/* Sony Vaio Y cannot use SSC on LVDS */
	{ 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
9290 9291 9292

	/* Acer Aspire 5734Z must invert backlight brightness */
	{ 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
9293 9294 9295 9296 9297 9298 9299 9300 9301 9302 9303 9304 9305 9306 9307 9308 9309 9310 9311
};

static void intel_init_quirks(struct drm_device *dev)
{
	struct pci_dev *d = dev->pdev;
	int i;

	for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
		struct intel_quirk *q = &intel_quirks[i];

		if (d->device == q->device &&
		    (d->subsystem_vendor == q->subsystem_vendor ||
		     q->subsystem_vendor == PCI_ANY_ID) &&
		    (d->subsystem_device == q->subsystem_device ||
		     q->subsystem_device == PCI_ANY_ID))
			q->hook(dev);
	}
}

9312 9313 9314 9315 9316 9317 9318 9319 9320 9321 9322 9323 9324 9325 9326 9327 9328 9329 9330 9331 9332 9333 9334
/* Disable the VGA plane that we never use */
static void i915_disable_vga(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 sr1;
	u32 vga_reg;

	if (HAS_PCH_SPLIT(dev))
		vga_reg = CPU_VGACNTRL;
	else
		vga_reg = VGACNTRL;

	vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
	outb(1, VGA_SR_INDEX);
	sr1 = inb(VGA_SR_DATA);
	outb(sr1 | 1<<5, VGA_SR_DATA);
	vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
	udelay(300);

	I915_WRITE(vga_reg, VGA_DISP_DISABLE);
	POSTING_READ(vga_reg);
}

J
Jesse Barnes 已提交
9335 9336
void intel_modeset_init(struct drm_device *dev)
{
9337
	struct drm_i915_private *dev_priv = dev->dev_private;
9338
	int i, ret;
J
Jesse Barnes 已提交
9339 9340 9341 9342 9343 9344

	drm_mode_config_init(dev);

	dev->mode_config.min_width = 0;
	dev->mode_config.min_height = 0;

9345 9346 9347
	dev->mode_config.preferred_depth = 24;
	dev->mode_config.prefer_shadow = 1;

J
Jesse Barnes 已提交
9348 9349
	dev->mode_config.funcs = (void *)&intel_mode_funcs;

9350 9351
	intel_init_quirks(dev);

9352 9353
	intel_init_display(dev);

9354 9355 9356 9357
	if (IS_GEN2(dev)) {
		dev->mode_config.max_width = 2048;
		dev->mode_config.max_height = 2048;
	} else if (IS_GEN3(dev)) {
9358 9359
		dev->mode_config.max_width = 4096;
		dev->mode_config.max_height = 4096;
J
Jesse Barnes 已提交
9360
	} else {
9361 9362
		dev->mode_config.max_width = 8192;
		dev->mode_config.max_height = 8192;
J
Jesse Barnes 已提交
9363
	}
9364
	dev->mode_config.fb_base = dev->agp->base;
J
Jesse Barnes 已提交
9365

9366
	DRM_DEBUG_KMS("%d display pipe%s available.\n",
9367
		      dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
J
Jesse Barnes 已提交
9368

9369
	for (i = 0; i < dev_priv->num_pipe; i++) {
J
Jesse Barnes 已提交
9370
		intel_crtc_init(dev, i);
9371 9372 9373
		ret = intel_plane_init(dev, i);
		if (ret)
			DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
J
Jesse Barnes 已提交
9374 9375
	}

9376 9377
	/* Just disable it once at startup */
	i915_disable_vga(dev);
J
Jesse Barnes 已提交
9378
	intel_setup_outputs(dev);
9379

9380
	intel_init_clock_gating(dev);
9381

9382
	if (IS_IRONLAKE_M(dev)) {
9383
		ironlake_enable_drps(dev);
9384 9385
		intel_init_emon(dev);
	}
9386

9387
	if (IS_GEN6(dev) || IS_GEN7(dev)) {
9388
		gen6_enable_rps(dev_priv);
9389 9390
		gen6_update_ring_freq(dev_priv);
	}
9391

9392 9393 9394
	INIT_WORK(&dev_priv->idle_work, intel_idle_update);
	setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
		    (unsigned long)dev);
9395 9396 9397 9398 9399 9400
}

void intel_modeset_gem_init(struct drm_device *dev)
{
	if (IS_IRONLAKE_M(dev))
		ironlake_enable_rc6(dev);
9401 9402

	intel_setup_overlay(dev);
J
Jesse Barnes 已提交
9403 9404 9405 9406
}

void intel_modeset_cleanup(struct drm_device *dev)
{
9407 9408 9409 9410
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	struct intel_crtc *intel_crtc;

9411
	drm_kms_helper_poll_fini(dev);
9412 9413
	mutex_lock(&dev->struct_mutex);

J
Jesse Barnes 已提交
9414 9415 9416
	intel_unregister_dsm_handler();


9417 9418 9419 9420 9421 9422
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
9423
		intel_increase_pllclock(crtc);
9424 9425
	}

9426
	intel_disable_fbc(dev);
9427

9428 9429
	if (IS_IRONLAKE_M(dev))
		ironlake_disable_drps(dev);
9430
	if (IS_GEN6(dev) || IS_GEN7(dev))
9431
		gen6_disable_rps(dev);
9432

J
Jesse Barnes 已提交
9433 9434
	if (IS_IRONLAKE_M(dev))
		ironlake_disable_rc6(dev);
9435

J
Jesse Barnes 已提交
9436 9437 9438
	if (IS_VALLEYVIEW(dev))
		vlv_init_dpio(dev);

9439 9440
	mutex_unlock(&dev->struct_mutex);

9441 9442 9443 9444
	/* Disable the irq before mode object teardown, for the irq might
	 * enqueue unpin/hotplug work. */
	drm_irq_uninstall(dev);
	cancel_work_sync(&dev_priv->hotplug_work);
9445
	cancel_work_sync(&dev_priv->rps_work);
9446

9447 9448 9449
	/* flush any delayed tasks or pending work */
	flush_scheduled_work();

9450 9451 9452 9453 9454 9455 9456 9457
	/* Shut off idle work before the crtcs get freed. */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		intel_crtc = to_intel_crtc(crtc);
		del_timer_sync(&intel_crtc->idle_timer);
	}
	del_timer_sync(&dev_priv->idle_timer);
	cancel_work_sync(&dev_priv->idle_work);

J
Jesse Barnes 已提交
9458 9459 9460
	drm_mode_config_cleanup(dev);
}

9461 9462 9463
/*
 * Return which encoder is currently attached for connector.
 */
9464
struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
J
Jesse Barnes 已提交
9465
{
9466 9467
	return &intel_attached_encoder(connector)->base;
}
9468

9469 9470 9471 9472 9473 9474
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder)
{
	connector->encoder = encoder;
	drm_mode_connector_attach_encoder(&connector->base,
					  &encoder->base);
J
Jesse Barnes 已提交
9475
}
9476 9477 9478 9479 9480 9481 9482 9483 9484 9485 9486 9487 9488 9489 9490 9491 9492

/*
 * set vga decode state - true == enable VGA decode
 */
int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u16 gmch_ctrl;

	pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
	if (state)
		gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
	else
		gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
	pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
	return 0;
}
9493 9494 9495 9496 9497 9498 9499 9500 9501 9502 9503 9504 9505 9506 9507 9508 9509 9510 9511 9512 9513 9514 9515 9516 9517 9518 9519 9520 9521 9522 9523 9524 9525 9526 9527 9528 9529 9530

#ifdef CONFIG_DEBUG_FS
#include <linux/seq_file.h>

struct intel_display_error_state {
	struct intel_cursor_error_state {
		u32 control;
		u32 position;
		u32 base;
		u32 size;
	} cursor[2];

	struct intel_pipe_error_state {
		u32 conf;
		u32 source;

		u32 htotal;
		u32 hblank;
		u32 hsync;
		u32 vtotal;
		u32 vblank;
		u32 vsync;
	} pipe[2];

	struct intel_plane_error_state {
		u32 control;
		u32 stride;
		u32 size;
		u32 pos;
		u32 addr;
		u32 surface;
		u32 tile_offset;
	} plane[2];
};

struct intel_display_error_state *
intel_display_capture_error_state(struct drm_device *dev)
{
9531
	drm_i915_private_t *dev_priv = dev->dev_private;
9532 9533 9534 9535 9536 9537 9538 9539 9540 9541 9542 9543 9544 9545 9546
	struct intel_display_error_state *error;
	int i;

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (error == NULL)
		return NULL;

	for (i = 0; i < 2; i++) {
		error->cursor[i].control = I915_READ(CURCNTR(i));
		error->cursor[i].position = I915_READ(CURPOS(i));
		error->cursor[i].base = I915_READ(CURBASE(i));

		error->plane[i].control = I915_READ(DSPCNTR(i));
		error->plane[i].stride = I915_READ(DSPSTRIDE(i));
		error->plane[i].size = I915_READ(DSPSIZE(i));
9547
		error->plane[i].pos = I915_READ(DSPPOS(i));
9548 9549 9550 9551 9552 9553 9554 9555 9556 9557 9558 9559 9560 9561 9562 9563 9564 9565 9566 9567 9568 9569 9570 9571 9572 9573 9574 9575 9576 9577 9578 9579 9580 9581 9582 9583 9584 9585 9586 9587 9588 9589 9590 9591 9592 9593 9594 9595 9596 9597 9598 9599 9600 9601 9602
		error->plane[i].addr = I915_READ(DSPADDR(i));
		if (INTEL_INFO(dev)->gen >= 4) {
			error->plane[i].surface = I915_READ(DSPSURF(i));
			error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
		}

		error->pipe[i].conf = I915_READ(PIPECONF(i));
		error->pipe[i].source = I915_READ(PIPESRC(i));
		error->pipe[i].htotal = I915_READ(HTOTAL(i));
		error->pipe[i].hblank = I915_READ(HBLANK(i));
		error->pipe[i].hsync = I915_READ(HSYNC(i));
		error->pipe[i].vtotal = I915_READ(VTOTAL(i));
		error->pipe[i].vblank = I915_READ(VBLANK(i));
		error->pipe[i].vsync = I915_READ(VSYNC(i));
	}

	return error;
}

void
intel_display_print_error_state(struct seq_file *m,
				struct drm_device *dev,
				struct intel_display_error_state *error)
{
	int i;

	for (i = 0; i < 2; i++) {
		seq_printf(m, "Pipe [%d]:\n", i);
		seq_printf(m, "  CONF: %08x\n", error->pipe[i].conf);
		seq_printf(m, "  SRC: %08x\n", error->pipe[i].source);
		seq_printf(m, "  HTOTAL: %08x\n", error->pipe[i].htotal);
		seq_printf(m, "  HBLANK: %08x\n", error->pipe[i].hblank);
		seq_printf(m, "  HSYNC: %08x\n", error->pipe[i].hsync);
		seq_printf(m, "  VTOTAL: %08x\n", error->pipe[i].vtotal);
		seq_printf(m, "  VBLANK: %08x\n", error->pipe[i].vblank);
		seq_printf(m, "  VSYNC: %08x\n", error->pipe[i].vsync);

		seq_printf(m, "Plane [%d]:\n", i);
		seq_printf(m, "  CNTR: %08x\n", error->plane[i].control);
		seq_printf(m, "  STRIDE: %08x\n", error->plane[i].stride);
		seq_printf(m, "  SIZE: %08x\n", error->plane[i].size);
		seq_printf(m, "  POS: %08x\n", error->plane[i].pos);
		seq_printf(m, "  ADDR: %08x\n", error->plane[i].addr);
		if (INTEL_INFO(dev)->gen >= 4) {
			seq_printf(m, "  SURF: %08x\n", error->plane[i].surface);
			seq_printf(m, "  TILEOFF: %08x\n", error->plane[i].tile_offset);
		}

		seq_printf(m, "Cursor [%d]:\n", i);
		seq_printf(m, "  CNTR: %08x\n", error->cursor[i].control);
		seq_printf(m, "  POS: %08x\n", error->cursor[i].position);
		seq_printf(m, "  BASE: %08x\n", error->cursor[i].base);
	}
}
#endif