head.S 26.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
 *  linux/arch/arm/boot/compressed/head.S
 *
 *  Copyright (C) 1996-2002 Russell King
5
 *  Copyright (C) 2004 Hyok S. Choi (MPU support)
L
Linus Torvalds 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/linkage.h>

/*
 * Debugging stuff
 *
 * Note that these macros must not contain any code which is not
 * 100% relocatable.  Any attempt to do so will result in a crash.
 * Please select one of the following when turning on debugging.
 */
#ifdef DEBUG
21 22

#if defined(CONFIG_DEBUG_ICEDCC)
23

24
#if defined(CONFIG_CPU_V6) || defined(CONFIG_CPU_V6K) || defined(CONFIG_CPU_V7)
25
		.macro	loadsp, rb, tmp
26 27 28 29
		.endm
		.macro	writeb, ch, rb
		mcr	p14, 0, \ch, c0, c5, 0
		.endm
30
#elif defined(CONFIG_CPU_XSCALE)
31
		.macro	loadsp, rb, tmp
32 33 34 35
		.endm
		.macro	writeb, ch, rb
		mcr	p14, 0, \ch, c8, c0, 0
		.endm
36
#else
37
		.macro	loadsp, rb, tmp
L
Linus Torvalds 已提交
38
		.endm
39
		.macro	writeb, ch, rb
40
		mcr	p14, 0, \ch, c1, c0, 0
L
Linus Torvalds 已提交
41
		.endm
42 43
#endif

44
#else
45

46
#include <mach/debug-macro.S>
47

48 49
		.macro	writeb,	ch, rb
		senduart \ch, \rb
L
Linus Torvalds 已提交
50
		.endm
51

52
#if defined(CONFIG_ARCH_SA1100)
53
		.macro	loadsp, rb, tmp
L
Linus Torvalds 已提交
54
		mov	\rb, #0x80000000	@ physical base address
55
#ifdef CONFIG_DEBUG_LL_SER3
L
Linus Torvalds 已提交
56
		add	\rb, \rb, #0x00050000	@ Ser3
57
#else
L
Linus Torvalds 已提交
58
		add	\rb, \rb, #0x00010000	@ Ser1
59
#endif
L
Linus Torvalds 已提交
60 61
		.endm
#elif defined(CONFIG_ARCH_S3C2410)
62
		.macro loadsp, rb, tmp
L
Linus Torvalds 已提交
63
		mov	\rb, #0x50000000
64
		add	\rb, \rb, #0x4000 * CONFIG_S3C_LOWLEVEL_UART_PORT
L
Linus Torvalds 已提交
65 66
		.endm
#else
67 68
		.macro	loadsp,	rb, tmp
		addruart \rb, \tmp
69
		.endm
L
Linus Torvalds 已提交
70
#endif
71
#endif
L
Linus Torvalds 已提交
72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
#endif

		.macro	kputc,val
		mov	r0, \val
		bl	putc
		.endm

		.macro	kphex,val,len
		mov	r0, \val
		mov	r1, #\len
		bl	phex
		.endm

		.macro	debug_reloc_start
#ifdef DEBUG
		kputc	#'\n'
		kphex	r6, 8		/* processor id */
		kputc	#':'
		kphex	r7, 8		/* architecture id */
91
#ifdef CONFIG_CPU_CP15
L
Linus Torvalds 已提交
92 93 94
		kputc	#':'
		mrc	p15, 0, r0, c1, c0
		kphex	r0, 8		/* control reg */
95
#endif
L
Linus Torvalds 已提交
96 97 98
		kputc	#'\n'
		kphex	r5, 8		/* decompressed kernel start */
		kputc	#'-'
99
		kphex	r9, 8		/* decompressed kernel end  */
L
Linus Torvalds 已提交
100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
		kputc	#'>'
		kphex	r4, 8		/* kernel execution address */
		kputc	#'\n'
#endif
		.endm

		.macro	debug_reloc_end
#ifdef DEBUG
		kphex	r5, 8		/* end of kernel */
		kputc	#'\n'
		mov	r0, r4
		bl	memdump		/* dump 256 bytes at start of kernel */
#endif
		.endm

		.section ".start", #alloc, #execinstr
/*
 * sort out different calling conventions
 */
		.align
120
		.arm				@ Always enter in ARM state
L
Linus Torvalds 已提交
121 122
start:
		.type	start,#function
123
		.rept	7
L
Linus Torvalds 已提交
124 125
		mov	r0, r0
		.endr
126 127 128 129
   ARM(		mov	r0, r0		)
   ARM(		b	1f		)
 THUMB(		adr	r12, BSYM(1f)	)
 THUMB(		bx	r12		)
L
Linus Torvalds 已提交
130 131 132 133

		.word	0x016f2818		@ Magic numbers to help the loader
		.word	start			@ absolute load/run zImage address
		.word	_edata			@ zImage end address
134
 THUMB(		.thumb			)
L
Linus Torvalds 已提交
135
1:		mov	r7, r1			@ save architecture ID
136
		mov	r8, r2			@ save atags pointer
L
Linus Torvalds 已提交
137 138 139 140 141 142 143 144 145 146 147

#ifndef __ARM_ARCH_2__
		/*
		 * Booting from Angel - need to enter SVC mode and disable
		 * FIQs/IRQs (numeric definitions from angel arm.h source).
		 * We only do this if we were in user mode on entry.
		 */
		mrs	r2, cpsr		@ get current mode
		tst	r2, #3			@ not user?
		bne	not_angel
		mov	r0, #0x17		@ angel_SWIreason_EnterSVC
148 149
 ARM(		swi	0x123456	)	@ angel_SWI_ARM
 THUMB(		svc	0xab		)	@ angel_SWI_THUMB
L
Linus Torvalds 已提交
150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
not_angel:
		mrs	r2, cpsr		@ turn off interrupts to
		orr	r2, r2, #0xc0		@ prevent angel from running
		msr	cpsr_c, r2
#else
		teqp	pc, #0x0c000003		@ turn off interrupts
#endif

		/*
		 * Note that some cache flushing and other stuff may
		 * be needed here - is there an Angel SWI call for this?
		 */

		/*
		 * some architecture specific code can be inserted
165
		 * by the linker here, but it should preserve r7, r8, and r9.
L
Linus Torvalds 已提交
166 167 168
		 */

		.text
169

170 171
#ifdef CONFIG_AUTO_ZRELADDR
		@ determine final kernel image address
172 173
		mov	r4, pc
		and	r4, r4, #0xf8000000
174 175
		add	r4, r4, #TEXT_OFFSET
#else
176
		ldr	r4, =zreladdr
177
#endif
L
Linus Torvalds 已提交
178

179 180 181
		bl	cache_on

restart:	adr	r0, LC0
182
		ldmia	r0, {r1, r2, r3, r6, r10, r11, r12}
183
		ldr	sp, [r0, #28]
184 185 186 187 188 189 190

		/*
		 * We might be running at a different address.  We need
		 * to fix up various pointers.
		 */
		sub	r0, r0, r1		@ calculate the delta offset
		add	r6, r6, r0		@ _edata
191 192 193 194 195 196 197 198 199 200 201 202 203 204
		add	r10, r10, r0		@ inflated kernel size location

		/*
		 * The kernel build system appends the size of the
		 * decompressed kernel at the end of the compressed data
		 * in little-endian form.
		 */
		ldrb	r9, [r10, #0]
		ldrb	lr, [r10, #1]
		orr	r9, r9, lr, lsl #8
		ldrb	lr, [r10, #2]
		ldrb	r10, [r10, #3]
		orr	r9, r9, lr, lsl #16
		orr	r9, r9, r10, lsl #24
L
Linus Torvalds 已提交
205

206 207 208 209 210
#ifndef CONFIG_ZBOOT_ROM
		/* malloc space is above the relocated stack (64k max) */
		add	sp, sp, r0
		add	r10, sp, #0x10000
#else
L
Linus Torvalds 已提交
211
		/*
212 213 214
		 * With ZBOOT_ROM the bss/stack is non relocatable,
		 * but someone could still run this code from RAM,
		 * in which case our reference is _edata.
L
Linus Torvalds 已提交
215
		 */
216 217 218 219 220 221 222 223 224
		mov	r10, r6
#endif

/*
 * Check to see if we will overwrite ourselves.
 *   r4  = final kernel address
 *   r9  = size of decompressed image
 *   r10 = end of this image, including  bss/stack/malloc space if non XIP
 * We basically want:
225
 *   r4 - 16k page directory >= r10 -> OK
226
 *   r4 + image length <= current position (pc) -> OK
227
 */
228
		add	r10, r10, #16384
229 230 231
		cmp	r4, r10
		bhs	wont_overwrite
		add	r10, r4, r9
232 233 234
   ARM(		cmp	r10, pc		)
 THUMB(		mov	lr, pc		)
 THUMB(		cmp	r10, lr		)
235 236 237 238 239 240 241 242 243
		bls	wont_overwrite

/*
 * Relocate ourselves past the end of the decompressed kernel.
 *   r6  = _edata
 *   r10 = end of the decompressed kernel
 * Because we always copy ahead, we need to do it from the end and go
 * backward in case the source and destination overlap.
 */
244 245 246 247 248 249
		/*
		 * Bump to the next 256-byte boundary with the size of
		 * the relocation code added. This avoids overwriting
		 * ourself when the offset is small.
		 */
		add	r10, r10, #((reloc_code_end - restart + 256) & ~255)
250 251
		bic	r10, r10, #255

252 253 254 255
		/* Get start of code we want to copy and align it down. */
		adr	r5, restart
		bic	r5, r5, #31

256 257 258 259 260 261 262 263 264 265 266 267 268 269
		sub	r9, r6, r5		@ size to copy
		add	r9, r9, #31		@ rounded up to a multiple
		bic	r9, r9, #31		@ ... of 32 bytes
		add	r6, r9, r5
		add	r9, r9, r10

1:		ldmdb	r6!, {r0 - r3, r10 - r12, lr}
		cmp	r6, r5
		stmdb	r9!, {r0 - r3, r10 - r12, lr}
		bhi	1b

		/* Preserve offset to relocated code. */
		sub	r6, r9, r6

270 271 272 273 274
#ifndef CONFIG_ZBOOT_ROM
		/* cache_clean_flush may use the stack, so relocate it */
		add	sp, sp, r6
#endif

275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
		bl	cache_clean_flush

		adr	r0, BSYM(restart)
		add	r0, r0, r6
		mov	pc, r0

wont_overwrite:
/*
 * If delta is zero, we are running at the address we were linked at.
 *   r0  = delta
 *   r2  = BSS start
 *   r3  = BSS end
 *   r4  = kernel execution address
 *   r7  = architecture ID
 *   r8  = atags pointer
 *   r11 = GOT start
 *   r12 = GOT end
 *   sp  = stack pointer
 */
		teq	r0, #0
		beq	not_relocated
296
		add	r11, r11, r0
297
		add	r12, r12, r0
L
Linus Torvalds 已提交
298 299 300 301 302

#ifndef CONFIG_ZBOOT_ROM
		/*
		 * If we're running fully PIC === CONFIG_ZBOOT_ROM = n,
		 * we need to fix up pointers into the BSS region.
303
		 * Note that the stack pointer has already been fixed up.
L
Linus Torvalds 已提交
304 305 306 307 308 309 310
		 */
		add	r2, r2, r0
		add	r3, r3, r0

		/*
		 * Relocate all entries in the GOT table.
		 */
311
1:		ldr	r1, [r11, #0]		@ relocate entries in the GOT
L
Linus Torvalds 已提交
312
		add	r1, r1, r0		@ table.  This fixes up the
313
		str	r1, [r11], #4		@ C references.
314
		cmp	r11, r12
L
Linus Torvalds 已提交
315 316 317 318 319 320 321
		blo	1b
#else

		/*
		 * Relocate entries in the GOT table.  We only relocate
		 * the entries that are outside the (relocated) BSS region.
		 */
322
1:		ldr	r1, [r11, #0]		@ relocate entries in the GOT
L
Linus Torvalds 已提交
323 324 325
		cmp	r1, r2			@ entry < bss_start ||
		cmphs	r3, r1			@ _end < entry
		addlo	r1, r1, r0		@ table.  This fixes up the
326
		str	r1, [r11], #4		@ C references.
327
		cmp	r11, r12
L
Linus Torvalds 已提交
328 329 330 331 332 333 334 335 336 337 338 339
		blo	1b
#endif

not_relocated:	mov	r0, #0
1:		str	r0, [r2], #4		@ clear bss
		str	r0, [r2], #4
		str	r0, [r2], #4
		str	r0, [r2], #4
		cmp	r2, r3
		blo	1b

/*
340 341 342 343 344
 * The C runtime environment should now be setup sufficiently.
 * Set up some pointers, and start decompressing.
 *   r4  = kernel execution address
 *   r7  = architecture ID
 *   r8  = atags pointer
L
Linus Torvalds 已提交
345
 */
346 347 348
		mov	r0, r4
		mov	r1, sp			@ malloc space above stack
		add	r2, sp, #0x10000	@ 64k max
L
Linus Torvalds 已提交
349 350 351
		mov	r3, r7
		bl	decompress_kernel
		bl	cache_clean_flush
352 353 354 355
		bl	cache_off
		mov	r0, #0			@ must be zero
		mov	r1, r7			@ restore architecture number
		mov	r2, r8			@ restore atags pointer
356 357
 ARM(		mov	pc, r4	)		@ call kernel
 THUMB(		bx	r4	)		@ entry point is always ARM
L
Linus Torvalds 已提交
358

359
		.align	2
L
Linus Torvalds 已提交
360 361 362 363
		.type	LC0, #object
LC0:		.word	LC0			@ r1
		.word	__bss_start		@ r2
		.word	_end			@ r3
364
		.word	_edata			@ r6
365
		.word	input_data_end - 4	@ r10 (inflated size location)
366
		.word	_got_start		@ r11
L
Linus Torvalds 已提交
367
		.word	_got_end		@ ip
368
		.word	.L_user_stack_end	@ sp
L
Linus Torvalds 已提交
369 370 371 372
		.size	LC0, . - LC0

#ifdef CONFIG_ARCH_RPC
		.globl	params
373
params:		ldr	r0, =0x10000100		@ params_phys for RPC
L
Linus Torvalds 已提交
374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389
		mov	pc, lr
		.ltorg
		.align
#endif

/*
 * Turn on the cache.  We need to setup some page tables so that we
 * can have both the I and D caches on.
 *
 * We place the page tables 16k down from the kernel execution address,
 * and we hope that nothing else is using it.  If we're using it, we
 * will go pop!
 *
 * On entry,
 *  r4 = kernel execution address
 *  r7 = architecture number
390
 *  r8 = atags pointer
L
Linus Torvalds 已提交
391
 * On exit,
392
 *  r0, r1, r2, r3, r9, r10, r12 corrupted
L
Linus Torvalds 已提交
393
 * This routine must preserve:
394
 *  r4, r7, r8
L
Linus Torvalds 已提交
395 396 397 398 399
 */
		.align	5
cache_on:	mov	r3, #8			@ cache_on function
		b	call_cache_fn

400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446
/*
 * Initialize the highest priority protection region, PR7
 * to cover all 32bit address and cacheable and bufferable.
 */
__armv4_mpu_cache_on:
		mov	r0, #0x3f		@ 4G, the whole
		mcr	p15, 0, r0, c6, c7, 0	@ PR7 Area Setting
		mcr 	p15, 0, r0, c6, c7, 1

		mov	r0, #0x80		@ PR7
		mcr	p15, 0, r0, c2, c0, 0	@ D-cache on
		mcr	p15, 0, r0, c2, c0, 1	@ I-cache on
		mcr	p15, 0, r0, c3, c0, 0	@ write-buffer on

		mov	r0, #0xc000
		mcr	p15, 0, r0, c5, c0, 1	@ I-access permission
		mcr	p15, 0, r0, c5, c0, 0	@ D-access permission

		mov	r0, #0
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		mcr	p15, 0, r0, c7, c5, 0	@ flush(inval) I-Cache
		mcr	p15, 0, r0, c7, c6, 0	@ flush(inval) D-Cache
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
						@ ...I .... ..D. WC.M
		orr	r0, r0, #0x002d		@ .... .... ..1. 11.1
		orr	r0, r0, #0x1000		@ ...1 .... .... ....

		mcr	p15, 0, r0, c1, c0, 0	@ write control reg

		mov	r0, #0
		mcr	p15, 0, r0, c7, c5, 0	@ flush(inval) I-Cache
		mcr	p15, 0, r0, c7, c6, 0	@ flush(inval) D-Cache
		mov	pc, lr

__armv3_mpu_cache_on:
		mov	r0, #0x3f		@ 4G, the whole
		mcr	p15, 0, r0, c6, c7, 0	@ PR7 Area Setting

		mov	r0, #0x80		@ PR7
		mcr	p15, 0, r0, c2, c0, 0	@ cache on
		mcr	p15, 0, r0, c3, c0, 0	@ write-buffer on

		mov	r0, #0xc000
		mcr	p15, 0, r0, c5, c0, 0	@ access permission

		mov	r0, #0
		mcr	p15, 0, r0, c7, c0, 0	@ invalidate whole cache v3
447 448 449 450
		/*
		 * ?? ARMv3 MMU does not allow reading the control register,
		 * does this really work on ARMv3 MPU?
		 */
451 452 453
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
						@ .... .... .... WC.M
		orr	r0, r0, #0x000d		@ .... .... .... 11.1
454
		/* ?? this overwrites the value constructed above? */
455 456 457
		mov	r0, #0
		mcr	p15, 0, r0, c1, c0, 0	@ write control reg

458
		/* ?? invalidate for the second time? */
459 460 461
		mcr	p15, 0, r0, c7, c0, 0	@ invalidate whole cache v3
		mov	pc, lr

L
Linus Torvalds 已提交
462 463 464 465 466 467 468 469
__setup_mmu:	sub	r3, r4, #16384		@ Page directory size
		bic	r3, r3, #0xff		@ Align the pointer
		bic	r3, r3, #0x3f00
/*
 * Initialise the page tables, turning on the cacheable and bufferable
 * bits for the RAM area only.
 */
		mov	r0, r3
470 471 472
		mov	r9, r0, lsr #18
		mov	r9, r9, lsl #18		@ start of RAM
		add	r10, r9, #0x10000000	@ a reasonable RAM size
L
Linus Torvalds 已提交
473 474 475
		mov	r1, #0x12
		orr	r1, r1, #3 << 10
		add	r2, r3, #16384
476
1:		cmp	r1, r9			@ if virt > start of RAM
477 478 479
#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
		orrhs	r1, r1, #0x08		@ set cacheable
#else
L
Linus Torvalds 已提交
480
		orrhs	r1, r1, #0x0c		@ set cacheable, bufferable
481
#endif
482
		cmp	r1, r10			@ if virt > end of RAM
L
Linus Torvalds 已提交
483 484 485 486 487 488 489 490 491 492 493 494 495
		bichs	r1, r1, #0x0c		@ clear cacheable, bufferable
		str	r1, [r0], #4		@ 1:1 mapping
		add	r1, r1, #1048576
		teq	r0, r2
		bne	1b
/*
 * If ever we are running from Flash, then we surely want the cache
 * to be enabled also for our execution instance...  We map 2MB of it
 * so there is no map overlap problem for up to 1 MB compressed kernel.
 * If the execution is in RAM then we would only be duplicating the above.
 */
		mov	r1, #0x1e
		orr	r1, r1, #3 << 10
496 497
		mov	r2, pc
		mov	r2, r2, lsr #20
L
Linus Torvalds 已提交
498 499 500 501 502 503
		orr	r1, r1, r2, lsl #20
		add	r0, r3, r2, lsl #2
		str	r1, [r0], #4
		add	r1, r1, #1048576
		str	r1, [r0]
		mov	pc, lr
504
ENDPROC(__setup_mmu)
L
Linus Torvalds 已提交
505

506 507 508 509 510 511
__arm926ejs_mmu_cache_on:
#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
		mov	r0, #4			@ put dcache in WT mode
		mcr	p15, 7, r0, c15, c0, 0
#endif

512
__armv4_mmu_cache_on:
L
Linus Torvalds 已提交
513
		mov	r12, lr
514
#ifdef CONFIG_MMU
L
Linus Torvalds 已提交
515 516 517 518 519 520 521
		bl	__setup_mmu
		mov	r0, #0
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		mcr	p15, 0, r0, c8, c7, 0	@ flush I,D TLBs
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
		orr	r0, r0, #0x5000		@ I-cache enable, RR cache replacement
		orr	r0, r0, #0x0030
522 523 524
#ifdef CONFIG_CPU_ENDIAN_BE8
		orr	r0, r0, #1 << 25	@ big-endian page tables
#endif
525
		bl	__common_mmu_cache_on
L
Linus Torvalds 已提交
526 527
		mov	r0, #0
		mcr	p15, 0, r0, c8, c7, 0	@ flush I,D TLBs
528
#endif
L
Linus Torvalds 已提交
529 530
		mov	pc, r12

531 532
__armv7_mmu_cache_on:
		mov	r12, lr
533
#ifdef CONFIG_MMU
534 535 536 537 538 539 540
		mrc	p15, 0, r11, c0, c1, 4	@ read ID_MMFR0
		tst	r11, #0xf		@ VMSA
		blne	__setup_mmu
		mov	r0, #0
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		tst	r11, #0xf		@ VMSA
		mcrne	p15, 0, r0, c8, c7, 0	@ flush I,D TLBs
541
#endif
542 543 544
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
		orr	r0, r0, #0x5000		@ I-cache enable, RR cache replacement
		orr	r0, r0, #0x003c		@ write buffer
545
#ifdef CONFIG_MMU
546 547 548
#ifdef CONFIG_CPU_ENDIAN_BE8
		orr	r0, r0, #1 << 25	@ big-endian page tables
#endif
549 550 551 552
		orrne	r0, r0, #1		@ MMU enabled
		movne	r1, #-1
		mcrne	p15, 0, r3, c2, c0, 0	@ load page table pointer
		mcrne	p15, 0, r1, c3, c0, 0	@ load domain access control
553
#endif
554 555 556 557 558 559
		mcr	p15, 0, r0, c1, c0, 0	@ load control register
		mrc	p15, 0, r0, c1, c0, 0	@ and read it back
		mov	r0, #0
		mcr	p15, 0, r0, c7, c5, 4	@ ISB
		mov	pc, r12

P
Paulius Zaleckas 已提交
560 561 562 563 564 565 566 567 568 569 570 571 572 573
__fa526_cache_on:
		mov	r12, lr
		bl	__setup_mmu
		mov	r0, #0
		mcr	p15, 0, r0, c7, c7, 0	@ Invalidate whole cache
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		mcr	p15, 0, r0, c8, c7, 0	@ flush UTLB
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
		orr	r0, r0, #0x1000		@ I-cache enable
		bl	__common_mmu_cache_on
		mov	r0, #0
		mcr	p15, 0, r0, c8, c7, 0	@ flush UTLB
		mov	pc, r12

574
__arm6_mmu_cache_on:
L
Linus Torvalds 已提交
575 576 577 578 579 580
		mov	r12, lr
		bl	__setup_mmu
		mov	r0, #0
		mcr	p15, 0, r0, c7, c0, 0	@ invalidate whole cache v3
		mcr	p15, 0, r0, c5, c0, 0	@ invalidate whole TLB v3
		mov	r0, #0x30
581
		bl	__common_mmu_cache_on
L
Linus Torvalds 已提交
582 583 584 585
		mov	r0, #0
		mcr	p15, 0, r0, c5, c0, 0	@ invalidate whole TLB v3
		mov	pc, r12

586
__common_mmu_cache_on:
587
#ifndef CONFIG_THUMB2_KERNEL
L
Linus Torvalds 已提交
588 589 590 591 592 593
#ifndef DEBUG
		orr	r0, r0, #0x000d		@ Write buffer, mmu
#endif
		mov	r1, #-1
		mcr	p15, 0, r3, c2, c0, 0	@ load page table pointer
		mcr	p15, 0, r1, c3, c0, 0	@ load domain access control
594 595 596 597 598
		b	1f
		.align	5			@ cache line aligned
1:		mcr	p15, 0, r0, c1, c0, 0	@ load control register
		mrc	p15, 0, r0, c1, c0, 0	@ and read it back to
		sub	pc, lr, r0, lsr #32	@ properly flush pipeline
599
#endif
L
Linus Torvalds 已提交
600 601 602 603 604 605 606 607 608 609 610

/*
 * Here follow the relocatable cache support functions for the
 * various processors.  This is a generic hook for locating an
 * entry and jumping to an instruction at the specified offset
 * from the start of the block.  Please note this is all position
 * independent code.
 *
 *  r1  = corrupted
 *  r2  = corrupted
 *  r3  = block offset
611
 *  r9  = corrupted
L
Linus Torvalds 已提交
612 613 614 615
 *  r12 = corrupted
 */

call_cache_fn:	adr	r12, proc_types
616
#ifdef CONFIG_CPU_CP15
617
		mrc	p15, 0, r9, c0, c0	@ get processor ID
618
#else
619
		ldr	r9, =CONFIG_PROCESSOR_ID
620
#endif
L
Linus Torvalds 已提交
621 622
1:		ldr	r1, [r12, #0]		@ get value
		ldr	r2, [r12, #4]		@ get mask
623
		eor	r1, r1, r9		@ (real ^ match)
L
Linus Torvalds 已提交
624
		tst	r1, r2			@       & mask
625 626 627
 ARM(		addeq	pc, r12, r3		) @ call cache function
 THUMB(		addeq	r12, r3			)
 THUMB(		moveq	pc, r12			) @ call cache function
L
Linus Torvalds 已提交
628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644
		add	r12, r12, #4*5
		b	1b

/*
 * Table for cache operations.  This is basically:
 *   - CPU ID match
 *   - CPU ID mask
 *   - 'cache on' method instruction
 *   - 'cache off' method instruction
 *   - 'cache flush' method instruction
 *
 * We match an entry using: ((real_id ^ match) & mask) == 0
 *
 * Writethrough caches generally only need 'on' and 'off'
 * methods.  Writeback caches _must_ have the flush method
 * defined.
 */
645
		.align	2
L
Linus Torvalds 已提交
646 647 648 649
		.type	proc_types,#object
proc_types:
		.word	0x41560600		@ ARM6/610
		.word	0xffffffe0
650 651
		W(b)	__arm6_mmu_cache_off	@ works, but slow
		W(b)	__arm6_mmu_cache_off
L
Linus Torvalds 已提交
652
		mov	pc, lr
653
 THUMB(		nop				)
654 655 656
@		b	__arm6_mmu_cache_on		@ untested
@		b	__arm6_mmu_cache_off
@		b	__armv3_mmu_cache_flush
L
Linus Torvalds 已提交
657 658 659 660

		.word	0x00000000		@ old ARM ID
		.word	0x0000f000
		mov	pc, lr
661
 THUMB(		nop				)
L
Linus Torvalds 已提交
662
		mov	pc, lr
663
 THUMB(		nop				)
L
Linus Torvalds 已提交
664
		mov	pc, lr
665
 THUMB(		nop				)
L
Linus Torvalds 已提交
666 667 668

		.word	0x41007000		@ ARM7/710
		.word	0xfff8fe00
669 670
		W(b)	__arm7_mmu_cache_off
		W(b)	__arm7_mmu_cache_off
L
Linus Torvalds 已提交
671
		mov	pc, lr
672
 THUMB(		nop				)
L
Linus Torvalds 已提交
673 674 675

		.word	0x41807200		@ ARM720T (writethrough)
		.word	0xffffff00
676 677
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
L
Linus Torvalds 已提交
678
		mov	pc, lr
679
 THUMB(		nop				)
L
Linus Torvalds 已提交
680

681 682
		.word	0x41007400		@ ARM74x
		.word	0xff00ff00
683 684 685
		W(b)	__armv3_mpu_cache_on
		W(b)	__armv3_mpu_cache_off
		W(b)	__armv3_mpu_cache_flush
686 687 688
		
		.word	0x41009400		@ ARM94x
		.word	0xff00ff00
689 690 691
		W(b)	__armv4_mpu_cache_on
		W(b)	__armv4_mpu_cache_off
		W(b)	__armv4_mpu_cache_flush
692

693 694 695 696 697
		.word	0x41069260		@ ARM926EJ-S (v5TEJ)
		.word	0xff0ffff0
		b	__arm926ejs_mmu_cache_on
		b	__armv4_mmu_cache_off
		b	__armv5tej_mmu_cache_flush
698

L
Linus Torvalds 已提交
699 700 701
		.word	0x00007000		@ ARM7 IDs
		.word	0x0000f000
		mov	pc, lr
702
 THUMB(		nop				)
L
Linus Torvalds 已提交
703
		mov	pc, lr
704
 THUMB(		nop				)
L
Linus Torvalds 已提交
705
		mov	pc, lr
706
 THUMB(		nop				)
L
Linus Torvalds 已提交
707 708 709 710 711

		@ Everything from here on will be the new ID system.

		.word	0x4401a100		@ sa110 / sa1100
		.word	0xffffffe0
712 713 714
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
L
Linus Torvalds 已提交
715 716 717

		.word	0x6901b110		@ sa1110
		.word	0xfffffff0
718 719 720
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
L
Linus Torvalds 已提交
721

722 723
		.word	0x56056900
		.word	0xffffff00		@ PXA9xx
724 725 726
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
727 728 729

		.word	0x56158000		@ PXA168
		.word	0xfffff000
730 731 732
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv5tej_mmu_cache_flush
733

734 735
		.word	0x56050000		@ Feroceon
		.word	0xff0f0000
736 737 738
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv5tej_mmu_cache_flush
739

740 741 742 743 744 745 746 747 748
#ifdef CONFIG_CPU_FEROCEON_OLD_ID
		/* this conflicts with the standard ARMv5TE entry */
		.long	0x41009260		@ Old Feroceon
		.long	0xff00fff0
		b	__armv4_mmu_cache_on
		b	__armv4_mmu_cache_off
		b	__armv5tej_mmu_cache_flush
#endif

P
Paulius Zaleckas 已提交
749 750
		.word	0x66015261		@ FA526
		.word	0xff01fff1
751 752 753
		W(b)	__fa526_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__fa526_cache_flush
P
Paulius Zaleckas 已提交
754

L
Linus Torvalds 已提交
755 756 757 758
		@ These match on the architecture ID

		.word	0x00020000		@ ARMv4T
		.word	0x000f0000
759 760 761
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
L
Linus Torvalds 已提交
762 763 764

		.word	0x00050000		@ ARMv5TE
		.word	0x000f0000
765 766 767
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
L
Linus Torvalds 已提交
768 769 770

		.word	0x00060000		@ ARMv5TEJ
		.word	0x000f0000
771 772
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
773
		W(b)	__armv5tej_mmu_cache_flush
L
Linus Torvalds 已提交
774

775
		.word	0x0007b000		@ ARMv6
776
		.word	0x000ff000
777 778 779
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv6_mmu_cache_flush
L
Linus Torvalds 已提交
780

781 782
		.word	0x000f0000		@ new CPU Id
		.word	0x000f0000
783 784 785
		W(b)	__armv7_mmu_cache_on
		W(b)	__armv7_mmu_cache_off
		W(b)	__armv7_mmu_cache_flush
786

L
Linus Torvalds 已提交
787 788 789
		.word	0			@ unrecognised type
		.word	0
		mov	pc, lr
790
 THUMB(		nop				)
L
Linus Torvalds 已提交
791
		mov	pc, lr
792
 THUMB(		nop				)
L
Linus Torvalds 已提交
793
		mov	pc, lr
794
 THUMB(		nop				)
L
Linus Torvalds 已提交
795 796 797 798 799 800 801

		.size	proc_types, . - proc_types

/*
 * Turn off the Cache and MMU.  ARMv3 does not support
 * reading the control register, but ARMv4 does.
 *
802 803 804
 * On exit,
 *  r0, r1, r2, r3, r9, r12 corrupted
 * This routine must preserve:
805
 *  r4, r7, r8
L
Linus Torvalds 已提交
806 807 808 809 810
 */
		.align	5
cache_off:	mov	r3, #12			@ cache_off function
		b	call_cache_fn

811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828
__armv4_mpu_cache_off:
		mrc	p15, 0, r0, c1, c0
		bic	r0, r0, #0x000d
		mcr	p15, 0, r0, c1, c0	@ turn MPU and cache off
		mov	r0, #0
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		mcr	p15, 0, r0, c7, c6, 0	@ flush D-Cache
		mcr	p15, 0, r0, c7, c5, 0	@ flush I-Cache
		mov	pc, lr

__armv3_mpu_cache_off:
		mrc	p15, 0, r0, c1, c0
		bic	r0, r0, #0x000d
		mcr	p15, 0, r0, c1, c0, 0	@ turn MPU and cache off
		mov	r0, #0
		mcr	p15, 0, r0, c7, c0, 0	@ invalidate whole cache v3
		mov	pc, lr

829
__armv4_mmu_cache_off:
830
#ifdef CONFIG_MMU
L
Linus Torvalds 已提交
831 832 833 834 835 836
		mrc	p15, 0, r0, c1, c0
		bic	r0, r0, #0x000d
		mcr	p15, 0, r0, c1, c0	@ turn MMU and cache off
		mov	r0, #0
		mcr	p15, 0, r0, c7, c7	@ invalidate whole cache v4
		mcr	p15, 0, r0, c8, c7	@ invalidate whole TLB v4
837
#endif
L
Linus Torvalds 已提交
838 839
		mov	pc, lr

840 841
__armv7_mmu_cache_off:
		mrc	p15, 0, r0, c1, c0
842
#ifdef CONFIG_MMU
843
		bic	r0, r0, #0x000d
844 845 846
#else
		bic	r0, r0, #0x000c
#endif
847 848 849 850
		mcr	p15, 0, r0, c1, c0	@ turn MMU and cache off
		mov	r12, lr
		bl	__armv7_mmu_cache_flush
		mov	r0, #0
851
#ifdef CONFIG_MMU
852
		mcr	p15, 0, r0, c8, c7, 0	@ invalidate whole TLB
853
#endif
854 855 856
		mcr	p15, 0, r0, c7, c5, 6	@ invalidate BTC
		mcr	p15, 0, r0, c7, c10, 4	@ DSB
		mcr	p15, 0, r0, c7, c5, 4	@ ISB
857 858
		mov	pc, r12

859
__arm6_mmu_cache_off:
L
Linus Torvalds 已提交
860
		mov	r0, #0x00000030		@ ARM6 control reg.
861
		b	__armv3_mmu_cache_off
L
Linus Torvalds 已提交
862

863
__arm7_mmu_cache_off:
L
Linus Torvalds 已提交
864
		mov	r0, #0x00000070		@ ARM7 control reg.
865
		b	__armv3_mmu_cache_off
L
Linus Torvalds 已提交
866

867
__armv3_mmu_cache_off:
L
Linus Torvalds 已提交
868 869 870 871 872 873 874 875 876 877
		mcr	p15, 0, r0, c1, c0, 0	@ turn MMU and cache off
		mov	r0, #0
		mcr	p15, 0, r0, c7, c0, 0	@ invalidate whole cache v3
		mcr	p15, 0, r0, c5, c0, 0	@ invalidate whole TLB v3
		mov	pc, lr

/*
 * Clean and flush the cache to maintain consistency.
 *
 * On exit,
878
 *  r1, r2, r3, r9, r10, r11, r12 corrupted
L
Linus Torvalds 已提交
879
 * This routine must preserve:
880
 *  r4, r6, r7, r8
L
Linus Torvalds 已提交
881 882 883 884 885 886
 */
		.align	5
cache_clean_flush:
		mov	r3, #16
		b	call_cache_fn

887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903
__armv4_mpu_cache_flush:
		mov	r2, #1
		mov	r3, #0
		mcr	p15, 0, ip, c7, c6, 0	@ invalidate D cache
		mov	r1, #7 << 5		@ 8 segments
1:		orr	r3, r1, #63 << 26	@ 64 entries
2:		mcr	p15, 0, r3, c7, c14, 2	@ clean & invalidate D index
		subs	r3, r3, #1 << 26
		bcs	2b			@ entries 63 to 0
		subs 	r1, r1, #1 << 5
		bcs	1b			@ segments 7 to 0

		teq	r2, #0
		mcrne	p15, 0, ip, c7, c5, 0	@ invalidate I cache
		mcr	p15, 0, ip, c7, c10, 4	@ drain WB
		mov	pc, lr
		
P
Paulius Zaleckas 已提交
904 905 906 907 908 909
__fa526_cache_flush:
		mov	r1, #0
		mcr	p15, 0, r1, c7, c14, 0	@ clean and invalidate D cache
		mcr	p15, 0, r1, c7, c5, 0	@ flush I cache
		mcr	p15, 0, r1, c7, c10, 4	@ drain WB
		mov	pc, lr
910

911
__armv6_mmu_cache_flush:
L
Linus Torvalds 已提交
912 913 914 915 916 917 918
		mov	r1, #0
		mcr	p15, 0, r1, c7, c14, 0	@ clean+invalidate D
		mcr	p15, 0, r1, c7, c5, 0	@ invalidate I+BTB
		mcr	p15, 0, r1, c7, c15, 0	@ clean+invalidate unified
		mcr	p15, 0, r1, c7, c10, 4	@ drain WB
		mov	pc, lr

919 920 921 922
__armv7_mmu_cache_flush:
		mrc	p15, 0, r10, c0, c1, 5	@ read ID_MMFR1
		tst	r10, #0xf << 16		@ hierarchical cache (ARMv7)
		mov	r10, #0
923
		beq	hierarchical
924 925 926
		mcr	p15, 0, r10, c7, c14, 0	@ clean+invalidate D
		b	iflush
hierarchical:
927
		mcr	p15, 0, r10, c7, c10, 5	@ DMB
928
		stmfd	sp!, {r0-r7, r9-r11}
929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946
		mrc	p15, 1, r0, c0, c0, 1	@ read clidr
		ands	r3, r0, #0x7000000	@ extract loc from clidr
		mov	r3, r3, lsr #23		@ left align loc bit field
		beq	finished		@ if loc is 0, then no need to clean
		mov	r10, #0			@ start clean at cache level 0
loop1:
		add	r2, r10, r10, lsr #1	@ work out 3x current cache level
		mov	r1, r0, lsr r2		@ extract cache type bits from clidr
		and	r1, r1, #7		@ mask of the bits for current cache only
		cmp	r1, #2			@ see what cache we have at this level
		blt	skip			@ skip if no cache, or just i-cache
		mcr	p15, 2, r10, c0, c0, 0	@ select current cache level in cssr
		mcr	p15, 0, r10, c7, c5, 4	@ isb to sych the new cssr&csidr
		mrc	p15, 1, r1, c0, c0, 0	@ read the new csidr
		and	r2, r1, #7		@ extract the length of the cache lines
		add	r2, r2, #4		@ add 4 (line length offset)
		ldr	r4, =0x3ff
		ands	r4, r4, r1, lsr #3	@ find maximum number on the way size
947
		clz	r5, r4			@ find bit position of way size increment
948 949 950 951 952
		ldr	r7, =0x7fff
		ands	r7, r7, r1, lsr #13	@ extract max number of the index size
loop2:
		mov	r9, r4			@ create working copy of max way size
loop3:
953 954 955 956 957 958
 ARM(		orr	r11, r10, r9, lsl r5	) @ factor way and cache number into r11
 ARM(		orr	r11, r11, r7, lsl r2	) @ factor index number into r11
 THUMB(		lsl	r6, r9, r5		)
 THUMB(		orr	r11, r10, r6		) @ factor way and cache number into r11
 THUMB(		lsl	r6, r7, r2		)
 THUMB(		orr	r11, r11, r6		) @ factor index number into r11
959 960 961 962 963 964 965 966 967 968
		mcr	p15, 0, r11, c7, c14, 2	@ clean & invalidate by set/way
		subs	r9, r9, #1		@ decrement the way
		bge	loop3
		subs	r7, r7, #1		@ decrement the index
		bge	loop2
skip:
		add	r10, r10, #2		@ increment cache number
		cmp	r3, r10
		bgt	loop1
finished:
969
		ldmfd	sp!, {r0-r7, r9-r11}
970 971 972
		mov	r10, #0			@ swith back to cache level 0
		mcr	p15, 2, r10, c0, c0, 0	@ select current cache level in cssr
iflush:
973
		mcr	p15, 0, r10, c7, c10, 4	@ DSB
974
		mcr	p15, 0, r10, c7, c5, 0	@ invalidate I+BTB
975 976
		mcr	p15, 0, r10, c7, c10, 4	@ DSB
		mcr	p15, 0, r10, c7, c5, 4	@ ISB
977 978
		mov	pc, lr

979 980 981 982 983 984 985
__armv5tej_mmu_cache_flush:
1:		mrc	p15, 0, r15, c7, c14, 3	@ test,clean,invalidate D cache
		bne	1b
		mcr	p15, 0, r0, c7, c5, 0	@ flush I cache
		mcr	p15, 0, r0, c7, c10, 4	@ drain WB
		mov	pc, lr

986
__armv4_mmu_cache_flush:
L
Linus Torvalds 已提交
987 988 989
		mov	r2, #64*1024		@ default: 32K dcache size (*2)
		mov	r11, #32		@ default: 32 byte line size
		mrc	p15, 0, r3, c0, c0, 1	@ read cache type
990
		teq	r3, r9			@ cache ID register present?
L
Linus Torvalds 已提交
991 992 993 994 995 996 997 998 999 1000 1001 1002
		beq	no_cache_id
		mov	r1, r3, lsr #18
		and	r1, r1, #7
		mov	r2, #1024
		mov	r2, r2, lsl r1		@ base dcache size *2
		tst	r3, #1 << 14		@ test M bit
		addne	r2, r2, r2, lsr #1	@ +1/2 size if M == 1
		mov	r3, r3, lsr #12
		and	r3, r3, #3
		mov	r11, #8
		mov	r11, r11, lsl r3	@ cache line size in bytes
no_cache_id:
1003 1004
		mov	r1, pc
		bic	r1, r1, #63		@ align to longest cache line
L
Linus Torvalds 已提交
1005
		add	r2, r1, r2
1006 1007 1008 1009
1:
 ARM(		ldr	r3, [r1], r11		) @ s/w flush D cache
 THUMB(		ldr     r3, [r1]		) @ s/w flush D cache
 THUMB(		add     r1, r1, r11		)
L
Linus Torvalds 已提交
1010 1011 1012 1013 1014 1015 1016 1017
		teq	r1, r2
		bne	1b

		mcr	p15, 0, r1, c7, c5, 0	@ flush I cache
		mcr	p15, 0, r1, c7, c6, 0	@ flush D cache
		mcr	p15, 0, r1, c7, c10, 4	@ drain WB
		mov	pc, lr

1018
__armv3_mmu_cache_flush:
1019
__armv3_mpu_cache_flush:
L
Linus Torvalds 已提交
1020
		mov	r1, #0
1021
		mcr	p15, 0, r1, c7, c0, 0	@ invalidate whole cache v3
L
Linus Torvalds 已提交
1022 1023 1024 1025 1026 1027 1028
		mov	pc, lr

/*
 * Various debugging routines for printing hex characters and
 * memory, which again must be relocatable.
 */
#ifdef DEBUG
1029
		.align	2
L
Linus Torvalds 已提交
1030 1031 1032 1033
		.type	phexbuf,#object
phexbuf:	.space	12
		.size	phexbuf, . - phexbuf

1034
@ phex corrupts {r0, r1, r2, r3}
L
Linus Torvalds 已提交
1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
phex:		adr	r3, phexbuf
		mov	r2, #0
		strb	r2, [r3, r1]
1:		subs	r1, r1, #1
		movmi	r0, r3
		bmi	puts
		and	r2, r0, #15
		mov	r0, r0, lsr #4
		cmp	r2, #10
		addge	r2, r2, #7
		add	r2, r2, #'0'
		strb	r2, [r3, r1]
		b	1b

1049
@ puts corrupts {r0, r1, r2, r3}
1050
puts:		loadsp	r3, r1
L
Linus Torvalds 已提交
1051 1052 1053
1:		ldrb	r2, [r0], #1
		teq	r2, #0
		moveq	pc, lr
1054
2:		writeb	r2, r3
L
Linus Torvalds 已提交
1055 1056 1057 1058 1059 1060 1061 1062 1063
		mov	r1, #0x00020000
3:		subs	r1, r1, #1
		bne	3b
		teq	r2, #'\n'
		moveq	r2, #'\r'
		beq	2b
		teq	r0, #0
		bne	1b
		mov	pc, lr
1064
@ putc corrupts {r0, r1, r2, r3}
L
Linus Torvalds 已提交
1065 1066 1067
putc:
		mov	r2, r0
		mov	r0, #0
1068
		loadsp	r3, r1
L
Linus Torvalds 已提交
1069 1070
		b	2b

1071
@ memdump corrupts {r0, r1, r2, r3, r10, r11, r12, lr}
L
Linus Torvalds 已提交
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
memdump:	mov	r12, r0
		mov	r10, lr
		mov	r11, #0
2:		mov	r0, r11, lsl #2
		add	r0, r0, r12
		mov	r1, #8
		bl	phex
		mov	r0, #':'
		bl	putc
1:		mov	r0, #' '
		bl	putc
		ldr	r0, [r12, r11, lsl #2]
		mov	r1, #8
		bl	phex
		and	r0, r11, #7
		teq	r0, #3
		moveq	r0, #' '
		bleq	putc
		and	r0, r11, #7
		add	r11, r11, #1
		teq	r0, #7
		bne	1b
		mov	r0, #'\n'
		bl	putc
		cmp	r11, #64
		blt	2b
		mov	pc, r10
#endif

1101
		.ltorg
1102
reloc_code_end:
L
Linus Torvalds 已提交
1103 1104

		.align
1105
		.section ".stack", "aw", %nobits
1106 1107
.L_user_stack:	.space	4096
.L_user_stack_end: