vmwgfx_irq.c 9.6 KB
Newer Older
1 2
/**************************************************************************
 *
S
Sinclair Yeh 已提交
3
 * Copyright © 2009-2015 VMware, Inc., Palo Alto, CA., USA
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 **************************************************************************/

28
#include <drm/drmP.h>
29 30 31 32
#include "vmwgfx_drv.h"

#define VMW_FENCE_WRAP (1 << 24)

D
Daniel Vetter 已提交
33
irqreturn_t vmw_irq_handler(int irq, void *arg)
34 35 36
{
	struct drm_device *dev = (struct drm_device *)arg;
	struct vmw_private *dev_priv = vmw_priv(dev);
T
Thomas Hellstrom 已提交
37
	uint32_t status, masked_status;
38 39 40

	spin_lock(&dev_priv->irq_lock);
	status = inl(dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
T
Thomas Hellstrom 已提交
41
	masked_status = status & dev_priv->irq_mask;
42 43
	spin_unlock(&dev_priv->irq_lock);

T
Thomas Hellstrom 已提交
44 45
	if (likely(status))
		outl(status, dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
46

T
Thomas Hellstrom 已提交
47 48 49 50 51 52
	if (!masked_status)
		return IRQ_NONE;

	if (masked_status & (SVGA_IRQFLAG_ANY_FENCE |
			     SVGA_IRQFLAG_FENCE_GOAL)) {
		vmw_fences_update(dev_priv->fman);
53
		wake_up_all(&dev_priv->fence_queue);
54
	}
T
Thomas Hellstrom 已提交
55 56

	if (masked_status & SVGA_IRQFLAG_FIFO_PROGRESS)
57 58
		wake_up_all(&dev_priv->fifo_queue);

59 60 61
	if (masked_status & (SVGA_IRQFLAG_COMMAND_BUFFER |
			     SVGA_IRQFLAG_ERROR))
		vmw_cmdbuf_tasklet_schedule(dev_priv->cman);
62

T
Thomas Hellstrom 已提交
63
	return IRQ_HANDLED;
64 65
}

66
static bool vmw_fifo_idle(struct vmw_private *dev_priv, uint32_t seqno)
67 68
{

69
	return (vmw_read(dev_priv, SVGA_REG_BUSY) == 0);
70 71
}

72
void vmw_update_seqno(struct vmw_private *dev_priv,
73 74
			 struct vmw_fifo_state *fifo_state)
{
75 76
	u32 *fifo_mem = dev_priv->mmio_virt;
	uint32_t seqno = vmw_mmio_read(fifo_mem + SVGA_FIFO_FENCE);
77

78 79 80
	if (dev_priv->last_read_seqno != seqno) {
		dev_priv->last_read_seqno = seqno;
		vmw_marker_pull(&fifo_state->marker_queue, seqno);
T
Thomas Hellstrom 已提交
81
		vmw_fences_update(dev_priv->fman);
82 83
	}
}
84

85 86
bool vmw_seqno_passed(struct vmw_private *dev_priv,
			 uint32_t seqno)
87 88 89 90
{
	struct vmw_fifo_state *fifo_state;
	bool ret;

91
	if (likely(dev_priv->last_read_seqno - seqno < VMW_FENCE_WRAP))
92 93
		return true;

94
	fifo_state = &dev_priv->fifo;
95 96
	vmw_update_seqno(dev_priv, fifo_state);
	if (likely(dev_priv->last_read_seqno - seqno < VMW_FENCE_WRAP))
97 98 99
		return true;

	if (!(fifo_state->capabilities & SVGA_FIFO_CAP_FENCE) &&
100
	    vmw_fifo_idle(dev_priv, seqno))
101 102 103
		return true;

	/**
104
	 * Then check if the seqno is higher than what we've actually
105 106 107
	 * emitted. Then the fence is stale and signaled.
	 */

108
	ret = ((atomic_read(&dev_priv->marker_seq) - seqno)
109
	       > VMW_FENCE_WRAP);
110 111 112 113 114 115 116

	return ret;
}

int vmw_fallback_wait(struct vmw_private *dev_priv,
		      bool lazy,
		      bool fifo_idle,
117
		      uint32_t seqno,
118 119 120 121 122 123 124 125 126 127 128 129 130
		      bool interruptible,
		      unsigned long timeout)
{
	struct vmw_fifo_state *fifo_state = &dev_priv->fifo;

	uint32_t count = 0;
	uint32_t signal_seq;
	int ret;
	unsigned long end_jiffies = jiffies + timeout;
	bool (*wait_condition)(struct vmw_private *, uint32_t);
	DEFINE_WAIT(__wait);

	wait_condition = (fifo_idle) ? &vmw_fifo_idle :
131
		&vmw_seqno_passed;
132 133 134 135 136

	/**
	 * Block command submission while waiting for idle.
	 */

137
	if (fifo_idle) {
138
		down_read(&fifo_state->rwsem);
139 140 141 142 143 144 145 146
		if (dev_priv->cman) {
			ret = vmw_cmdbuf_idle(dev_priv->cman, interruptible,
					      10*HZ);
			if (ret)
				goto out_err;
		}
	}

147
	signal_seq = atomic_read(&dev_priv->marker_seq);
148 149 150 151 152 153
	ret = 0;

	for (;;) {
		prepare_to_wait(&dev_priv->fence_queue, &__wait,
				(interruptible) ?
				TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
154
		if (wait_condition(dev_priv, seqno))
155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174
			break;
		if (time_after_eq(jiffies, end_jiffies)) {
			DRM_ERROR("SVGA device lockup.\n");
			break;
		}
		if (lazy)
			schedule_timeout(1);
		else if ((++count & 0x0F) == 0) {
			/**
			 * FIXME: Use schedule_hr_timeout here for
			 * newer kernels and lower CPU utilization.
			 */

			__set_current_state(TASK_RUNNING);
			schedule();
			__set_current_state((interruptible) ?
					    TASK_INTERRUPTIBLE :
					    TASK_UNINTERRUPTIBLE);
		}
		if (interruptible && signal_pending(current)) {
175
			ret = -ERESTARTSYS;
176 177 178 179 180
			break;
		}
	}
	finish_wait(&dev_priv->fence_queue, &__wait);
	if (ret == 0 && fifo_idle) {
181 182 183
		u32 *fifo_mem = dev_priv->mmio_virt;

		vmw_mmio_write(signal_seq, fifo_mem + SVGA_FIFO_FENCE);
184 185
	}
	wake_up_all(&dev_priv->fence_queue);
186
out_err:
187 188 189 190 191 192
	if (fifo_idle)
		up_read(&fifo_state->rwsem);

	return ret;
}

193
void vmw_seqno_waiter_add(struct vmw_private *dev_priv)
194
{
195
	spin_lock(&dev_priv->waiter_lock);
196 197 198 199 200 201
	if (dev_priv->fence_queue_waiters++ == 0) {
		unsigned long irq_flags;

		spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
		outl(SVGA_IRQFLAG_ANY_FENCE,
		     dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
T
Thomas Hellstrom 已提交
202 203
		dev_priv->irq_mask |= SVGA_IRQFLAG_ANY_FENCE;
		vmw_write(dev_priv, SVGA_REG_IRQMASK, dev_priv->irq_mask);
204 205
		spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
	}
206
	spin_unlock(&dev_priv->waiter_lock);
207 208
}

209
void vmw_seqno_waiter_remove(struct vmw_private *dev_priv)
210
{
211
	spin_lock(&dev_priv->waiter_lock);
212 213 214 215
	if (--dev_priv->fence_queue_waiters == 0) {
		unsigned long irq_flags;

		spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
T
Thomas Hellstrom 已提交
216 217 218 219
		dev_priv->irq_mask &= ~SVGA_IRQFLAG_ANY_FENCE;
		vmw_write(dev_priv, SVGA_REG_IRQMASK, dev_priv->irq_mask);
		spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
	}
220
	spin_unlock(&dev_priv->waiter_lock);
T
Thomas Hellstrom 已提交
221 222 223 224 225
}


void vmw_goal_waiter_add(struct vmw_private *dev_priv)
{
226
	spin_lock(&dev_priv->waiter_lock);
T
Thomas Hellstrom 已提交
227 228 229 230 231 232 233 234 235 236
	if (dev_priv->goal_queue_waiters++ == 0) {
		unsigned long irq_flags;

		spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
		outl(SVGA_IRQFLAG_FENCE_GOAL,
		     dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
		dev_priv->irq_mask |= SVGA_IRQFLAG_FENCE_GOAL;
		vmw_write(dev_priv, SVGA_REG_IRQMASK, dev_priv->irq_mask);
		spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
	}
237
	spin_unlock(&dev_priv->waiter_lock);
T
Thomas Hellstrom 已提交
238 239 240 241
}

void vmw_goal_waiter_remove(struct vmw_private *dev_priv)
{
242
	spin_lock(&dev_priv->waiter_lock);
T
Thomas Hellstrom 已提交
243 244 245 246 247 248
	if (--dev_priv->goal_queue_waiters == 0) {
		unsigned long irq_flags;

		spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
		dev_priv->irq_mask &= ~SVGA_IRQFLAG_FENCE_GOAL;
		vmw_write(dev_priv, SVGA_REG_IRQMASK, dev_priv->irq_mask);
249 250
		spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
	}
251
	spin_unlock(&dev_priv->waiter_lock);
252 253
}

254 255 256
int vmw_wait_seqno(struct vmw_private *dev_priv,
		      bool lazy, uint32_t seqno,
		      bool interruptible, unsigned long timeout)
257 258 259 260
{
	long ret;
	struct vmw_fifo_state *fifo = &dev_priv->fifo;

261
	if (likely(dev_priv->last_read_seqno - seqno < VMW_FENCE_WRAP))
262 263
		return 0;

264
	if (likely(vmw_seqno_passed(dev_priv, seqno)))
265 266 267 268 269
		return 0;

	vmw_fifo_ping_host(dev_priv, SVGA_SYNC_GENERIC);

	if (!(fifo->capabilities & SVGA_FIFO_CAP_FENCE))
270
		return vmw_fallback_wait(dev_priv, lazy, true, seqno,
271 272 273
					 interruptible, timeout);

	if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK))
274
		return vmw_fallback_wait(dev_priv, lazy, false, seqno,
275 276
					 interruptible, timeout);

277
	vmw_seqno_waiter_add(dev_priv);
278 279 280 281

	if (interruptible)
		ret = wait_event_interruptible_timeout
		    (dev_priv->fence_queue,
282
		     vmw_seqno_passed(dev_priv, seqno),
283 284 285 286
		     timeout);
	else
		ret = wait_event_timeout
		    (dev_priv->fence_queue,
287
		     vmw_seqno_passed(dev_priv, seqno),
288 289
		     timeout);

290 291
	vmw_seqno_waiter_remove(dev_priv);

292
	if (unlikely(ret == 0))
293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330
		ret = -EBUSY;
	else if (likely(ret > 0))
		ret = 0;

	return ret;
}

void vmw_irq_preinstall(struct drm_device *dev)
{
	struct vmw_private *dev_priv = vmw_priv(dev);
	uint32_t status;

	if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK))
		return;

	spin_lock_init(&dev_priv->irq_lock);
	status = inl(dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
	outl(status, dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
}

int vmw_irq_postinstall(struct drm_device *dev)
{
	return 0;
}

void vmw_irq_uninstall(struct drm_device *dev)
{
	struct vmw_private *dev_priv = vmw_priv(dev);
	uint32_t status;

	if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK))
		return;

	vmw_write(dev_priv, SVGA_REG_IRQMASK, 0);

	status = inl(dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
	outl(status, dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
}
331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357

void vmw_generic_waiter_add(struct vmw_private *dev_priv,
			    u32 flag, int *waiter_count)
{
	unsigned long irq_flags;

	spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
	if ((*waiter_count)++ == 0) {
		outl(flag, dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
		dev_priv->irq_mask |= flag;
		vmw_write(dev_priv, SVGA_REG_IRQMASK, dev_priv->irq_mask);
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
}

void vmw_generic_waiter_remove(struct vmw_private *dev_priv,
			       u32 flag, int *waiter_count)
{
	unsigned long irq_flags;

	spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
	if (--(*waiter_count) == 0) {
		dev_priv->irq_mask &= ~flag;
		vmw_write(dev_priv, SVGA_REG_IRQMASK, dev_priv->irq_mask);
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
}