vmwgfx_irq.c 8.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/**************************************************************************
 *
 * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 **************************************************************************/

28
#include <drm/drmP.h>
29 30 31 32
#include "vmwgfx_drv.h"

#define VMW_FENCE_WRAP (1 << 24)

D
Daniel Vetter 已提交
33
irqreturn_t vmw_irq_handler(int irq, void *arg)
34 35 36
{
	struct drm_device *dev = (struct drm_device *)arg;
	struct vmw_private *dev_priv = vmw_priv(dev);
T
Thomas Hellstrom 已提交
37
	uint32_t status, masked_status;
38 39 40

	spin_lock(&dev_priv->irq_lock);
	status = inl(dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
T
Thomas Hellstrom 已提交
41
	masked_status = status & dev_priv->irq_mask;
42 43
	spin_unlock(&dev_priv->irq_lock);

T
Thomas Hellstrom 已提交
44 45
	if (likely(status))
		outl(status, dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
46

T
Thomas Hellstrom 已提交
47 48 49 50 51 52
	if (!masked_status)
		return IRQ_NONE;

	if (masked_status & (SVGA_IRQFLAG_ANY_FENCE |
			     SVGA_IRQFLAG_FENCE_GOAL)) {
		vmw_fences_update(dev_priv->fman);
53
		wake_up_all(&dev_priv->fence_queue);
54
	}
T
Thomas Hellstrom 已提交
55 56

	if (masked_status & SVGA_IRQFLAG_FIFO_PROGRESS)
57 58 59
		wake_up_all(&dev_priv->fifo_queue);


T
Thomas Hellstrom 已提交
60
	return IRQ_HANDLED;
61 62
}

63
static bool vmw_fifo_idle(struct vmw_private *dev_priv, uint32_t seqno)
64 65
{

66
	return (vmw_read(dev_priv, SVGA_REG_BUSY) == 0);
67 68
}

69
void vmw_update_seqno(struct vmw_private *dev_priv,
70 71 72
			 struct vmw_fifo_state *fifo_state)
{
	__le32 __iomem *fifo_mem = dev_priv->mmio_virt;
73
	uint32_t seqno = ioread32(fifo_mem + SVGA_FIFO_FENCE);
74

75 76 77
	if (dev_priv->last_read_seqno != seqno) {
		dev_priv->last_read_seqno = seqno;
		vmw_marker_pull(&fifo_state->marker_queue, seqno);
T
Thomas Hellstrom 已提交
78
		vmw_fences_update(dev_priv->fman);
79 80
	}
}
81

82 83
bool vmw_seqno_passed(struct vmw_private *dev_priv,
			 uint32_t seqno)
84 85 86 87
{
	struct vmw_fifo_state *fifo_state;
	bool ret;

88
	if (likely(dev_priv->last_read_seqno - seqno < VMW_FENCE_WRAP))
89 90
		return true;

91
	fifo_state = &dev_priv->fifo;
92 93
	vmw_update_seqno(dev_priv, fifo_state);
	if (likely(dev_priv->last_read_seqno - seqno < VMW_FENCE_WRAP))
94 95 96
		return true;

	if (!(fifo_state->capabilities & SVGA_FIFO_CAP_FENCE) &&
97
	    vmw_fifo_idle(dev_priv, seqno))
98 99 100
		return true;

	/**
101
	 * Then check if the seqno is higher than what we've actually
102 103 104
	 * emitted. Then the fence is stale and signaled.
	 */

105
	ret = ((atomic_read(&dev_priv->marker_seq) - seqno)
106
	       > VMW_FENCE_WRAP);
107 108 109 110 111 112 113

	return ret;
}

int vmw_fallback_wait(struct vmw_private *dev_priv,
		      bool lazy,
		      bool fifo_idle,
114
		      uint32_t seqno,
115 116 117 118 119 120 121 122 123 124 125 126 127
		      bool interruptible,
		      unsigned long timeout)
{
	struct vmw_fifo_state *fifo_state = &dev_priv->fifo;

	uint32_t count = 0;
	uint32_t signal_seq;
	int ret;
	unsigned long end_jiffies = jiffies + timeout;
	bool (*wait_condition)(struct vmw_private *, uint32_t);
	DEFINE_WAIT(__wait);

	wait_condition = (fifo_idle) ? &vmw_fifo_idle :
128
		&vmw_seqno_passed;
129 130 131 132 133 134 135

	/**
	 * Block command submission while waiting for idle.
	 */

	if (fifo_idle)
		down_read(&fifo_state->rwsem);
136
	signal_seq = atomic_read(&dev_priv->marker_seq);
137 138 139 140 141 142
	ret = 0;

	for (;;) {
		prepare_to_wait(&dev_priv->fence_queue, &__wait,
				(interruptible) ?
				TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
143
		if (wait_condition(dev_priv, seqno))
144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
			break;
		if (time_after_eq(jiffies, end_jiffies)) {
			DRM_ERROR("SVGA device lockup.\n");
			break;
		}
		if (lazy)
			schedule_timeout(1);
		else if ((++count & 0x0F) == 0) {
			/**
			 * FIXME: Use schedule_hr_timeout here for
			 * newer kernels and lower CPU utilization.
			 */

			__set_current_state(TASK_RUNNING);
			schedule();
			__set_current_state((interruptible) ?
					    TASK_INTERRUPTIBLE :
					    TASK_UNINTERRUPTIBLE);
		}
		if (interruptible && signal_pending(current)) {
164
			ret = -ERESTARTSYS;
165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
			break;
		}
	}
	finish_wait(&dev_priv->fence_queue, &__wait);
	if (ret == 0 && fifo_idle) {
		__le32 __iomem *fifo_mem = dev_priv->mmio_virt;
		iowrite32(signal_seq, fifo_mem + SVGA_FIFO_FENCE);
	}
	wake_up_all(&dev_priv->fence_queue);
	if (fifo_idle)
		up_read(&fifo_state->rwsem);

	return ret;
}

180
void vmw_seqno_waiter_add(struct vmw_private *dev_priv)
181
{
182
	spin_lock(&dev_priv->waiter_lock);
183 184 185 186 187 188
	if (dev_priv->fence_queue_waiters++ == 0) {
		unsigned long irq_flags;

		spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
		outl(SVGA_IRQFLAG_ANY_FENCE,
		     dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
T
Thomas Hellstrom 已提交
189 190
		dev_priv->irq_mask |= SVGA_IRQFLAG_ANY_FENCE;
		vmw_write(dev_priv, SVGA_REG_IRQMASK, dev_priv->irq_mask);
191 192
		spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
	}
193
	spin_unlock(&dev_priv->waiter_lock);
194 195
}

196
void vmw_seqno_waiter_remove(struct vmw_private *dev_priv)
197
{
198
	spin_lock(&dev_priv->waiter_lock);
199 200 201 202
	if (--dev_priv->fence_queue_waiters == 0) {
		unsigned long irq_flags;

		spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
T
Thomas Hellstrom 已提交
203 204 205 206
		dev_priv->irq_mask &= ~SVGA_IRQFLAG_ANY_FENCE;
		vmw_write(dev_priv, SVGA_REG_IRQMASK, dev_priv->irq_mask);
		spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
	}
207
	spin_unlock(&dev_priv->waiter_lock);
T
Thomas Hellstrom 已提交
208 209 210 211 212
}


void vmw_goal_waiter_add(struct vmw_private *dev_priv)
{
213
	spin_lock(&dev_priv->waiter_lock);
T
Thomas Hellstrom 已提交
214 215 216 217 218 219 220 221 222 223
	if (dev_priv->goal_queue_waiters++ == 0) {
		unsigned long irq_flags;

		spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
		outl(SVGA_IRQFLAG_FENCE_GOAL,
		     dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
		dev_priv->irq_mask |= SVGA_IRQFLAG_FENCE_GOAL;
		vmw_write(dev_priv, SVGA_REG_IRQMASK, dev_priv->irq_mask);
		spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
	}
224
	spin_unlock(&dev_priv->waiter_lock);
T
Thomas Hellstrom 已提交
225 226 227 228
}

void vmw_goal_waiter_remove(struct vmw_private *dev_priv)
{
229
	spin_lock(&dev_priv->waiter_lock);
T
Thomas Hellstrom 已提交
230 231 232 233 234 235
	if (--dev_priv->goal_queue_waiters == 0) {
		unsigned long irq_flags;

		spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
		dev_priv->irq_mask &= ~SVGA_IRQFLAG_FENCE_GOAL;
		vmw_write(dev_priv, SVGA_REG_IRQMASK, dev_priv->irq_mask);
236 237
		spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
	}
238
	spin_unlock(&dev_priv->waiter_lock);
239 240
}

241 242 243
int vmw_wait_seqno(struct vmw_private *dev_priv,
		      bool lazy, uint32_t seqno,
		      bool interruptible, unsigned long timeout)
244 245 246 247
{
	long ret;
	struct vmw_fifo_state *fifo = &dev_priv->fifo;

248
	if (likely(dev_priv->last_read_seqno - seqno < VMW_FENCE_WRAP))
249 250
		return 0;

251
	if (likely(vmw_seqno_passed(dev_priv, seqno)))
252 253 254 255 256
		return 0;

	vmw_fifo_ping_host(dev_priv, SVGA_SYNC_GENERIC);

	if (!(fifo->capabilities & SVGA_FIFO_CAP_FENCE))
257
		return vmw_fallback_wait(dev_priv, lazy, true, seqno,
258 259 260
					 interruptible, timeout);

	if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK))
261
		return vmw_fallback_wait(dev_priv, lazy, false, seqno,
262 263
					 interruptible, timeout);

264
	vmw_seqno_waiter_add(dev_priv);
265 266 267 268

	if (interruptible)
		ret = wait_event_interruptible_timeout
		    (dev_priv->fence_queue,
269
		     vmw_seqno_passed(dev_priv, seqno),
270 271 272 273
		     timeout);
	else
		ret = wait_event_timeout
		    (dev_priv->fence_queue,
274
		     vmw_seqno_passed(dev_priv, seqno),
275 276
		     timeout);

277 278
	vmw_seqno_waiter_remove(dev_priv);

279
	if (unlikely(ret == 0))
280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317
		ret = -EBUSY;
	else if (likely(ret > 0))
		ret = 0;

	return ret;
}

void vmw_irq_preinstall(struct drm_device *dev)
{
	struct vmw_private *dev_priv = vmw_priv(dev);
	uint32_t status;

	if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK))
		return;

	spin_lock_init(&dev_priv->irq_lock);
	status = inl(dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
	outl(status, dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
}

int vmw_irq_postinstall(struct drm_device *dev)
{
	return 0;
}

void vmw_irq_uninstall(struct drm_device *dev)
{
	struct vmw_private *dev_priv = vmw_priv(dev);
	uint32_t status;

	if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK))
		return;

	vmw_write(dev_priv, SVGA_REG_IRQMASK, 0);

	status = inl(dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
	outl(status, dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
}