smpboot.c 35.9 KB
Newer Older
1
 /*
2 3
 *	x86 SMP booting functions
 *
4
 *	(c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
I
Ingo Molnar 已提交
5
 *	(c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41
 *	Copyright 2001 Andi Kleen, SuSE Labs.
 *
 *	Much of the core SMP work is based on previous work by Thomas Radke, to
 *	whom a great many thanks are extended.
 *
 *	Thanks to Intel for making available several different Pentium,
 *	Pentium Pro and Pentium-II/Xeon MP machines.
 *	Original development of Linux SMP code supported by Caldera.
 *
 *	This code is released under the GNU General Public License version 2 or
 *	later.
 *
 *	Fixes
 *		Felix Koop	:	NR_CPUS used properly
 *		Jose Renau	:	Handle single CPU case.
 *		Alan Cox	:	By repeated request 8) - Total BogoMIPS report.
 *		Greg Wright	:	Fix for kernel stacks panic.
 *		Erich Boleyn	:	MP v1.4 and additional changes.
 *	Matthias Sattler	:	Changes for 2.1 kernel map.
 *	Michel Lespinasse	:	Changes for 2.1 kernel map.
 *	Michael Chastain	:	Change trampoline.S to gnu as.
 *		Alan Cox	:	Dumb bug: 'B' step PPro's are fine
 *		Ingo Molnar	:	Added APIC timers, based on code
 *					from Jose Renau
 *		Ingo Molnar	:	various cleanups and rewrites
 *		Tigran Aivazian	:	fixed "0.00 in /proc/uptime on SMP" bug.
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs
 *	Andi Kleen		:	Changed for SMP boot into long mode.
 *		Martin J. Bligh	: 	Added support for multi-quad systems
 *		Dave Jones	:	Report invalid combinations of Athlon CPUs.
 *		Rusty Russell	:	Hacked into shape for new "hotplug" boot process.
 *      Andi Kleen              :       Converted to new state machine.
 *	Ashok Raj		: 	CPU hotplug support
 *	Glauber Costa		:	i386 and x86_64 integration
 */

42 43
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

44 45
#include <linux/init.h>
#include <linux/smp.h>
46
#include <linux/module.h>
47
#include <linux/sched.h>
48
#include <linux/percpu.h>
G
Glauber Costa 已提交
49
#include <linux/bootmem.h>
50 51
#include <linux/err.h>
#include <linux/nmi.h>
52
#include <linux/tboot.h>
53
#include <linux/stackprotector.h>
54
#include <linux/gfp.h>
55
#include <linux/cpuidle.h>
56

57
#include <asm/acpi.h>
58
#include <asm/desc.h>
59 60
#include <asm/nmi.h>
#include <asm/irq.h>
61
#include <asm/idle.h>
62
#include <asm/realmode.h>
63 64
#include <asm/cpu.h>
#include <asm/numa.h>
65 66 67
#include <asm/pgtable.h>
#include <asm/tlbflush.h>
#include <asm/mtrr.h>
68
#include <asm/mwait.h>
I
Ingo Molnar 已提交
69
#include <asm/apic.h>
70
#include <asm/io_apic.h>
71 72
#include <asm/i387.h>
#include <asm/fpu-internal.h>
73
#include <asm/setup.h>
T
Tejun Heo 已提交
74
#include <asm/uv/uv.h>
75
#include <linux/mc146818rtc.h>
76
#include <asm/i8259.h>
77
#include <asm/realmode.h>
78
#include <asm/misc.h>
79

80 81 82
/* State of each CPU */
DEFINE_PER_CPU(int, cpu_state) = { 0 };

83 84 85 86 87
/* Number of siblings per CPU package */
int smp_num_siblings = 1;
EXPORT_SYMBOL(smp_num_siblings);

/* Last level cache ID of each logical CPU */
88
DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID;
89 90

/* representing HT siblings of each logical CPU */
91
DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_sibling_map);
92 93 94
EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);

/* representing HT and core siblings of each logical CPU */
95
DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_core_map);
96 97
EXPORT_PER_CPU_SYMBOL(cpu_core_map);

98
DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_llc_shared_map);
99

100
/* Per CPU bogomips and other parameters */
101
DEFINE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
102
EXPORT_PER_CPU_SYMBOL(cpu_info);
103

104
atomic_t init_deasserted;
105

106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
static inline void smpboot_setup_warm_reset_vector(unsigned long start_eip)
{
	unsigned long flags;

	spin_lock_irqsave(&rtc_lock, flags);
	CMOS_WRITE(0xa, 0xf);
	spin_unlock_irqrestore(&rtc_lock, flags);
	local_flush_tlb();
	pr_debug("1.\n");
	*((volatile unsigned short *)phys_to_virt(TRAMPOLINE_PHYS_HIGH)) =
							start_eip >> 4;
	pr_debug("2.\n");
	*((volatile unsigned short *)phys_to_virt(TRAMPOLINE_PHYS_LOW)) =
							start_eip & 0xf;
	pr_debug("3.\n");
}

static inline void smpboot_restore_warm_reset_vector(void)
{
	unsigned long flags;

	/*
	 * Install writable page 0 entry to set BIOS data area.
	 */
	local_flush_tlb();

	/*
	 * Paranoid:  Set warm reset code and vector here back
	 * to default values.
	 */
	spin_lock_irqsave(&rtc_lock, flags);
	CMOS_WRITE(0, 0xf);
	spin_unlock_irqrestore(&rtc_lock, flags);

	*((volatile u32 *)phys_to_virt(TRAMPOLINE_PHYS_LOW)) = 0;
}

143
/*
144 145
 * Report back to the Boot Processor during boot time or to the caller processor
 * during CPU online.
146
 */
147
static void smp_callin(void)
148 149 150 151 152 153 154 155
{
	int cpuid, phys_id;

	/*
	 * If waken up by an INIT in an 82489DX configuration
	 * we may get here before an INIT-deassert IPI reaches
	 * our local APIC.  We have to wait for the IPI or we'll
	 * lock up on an APIC access.
156 157
	 *
	 * Since CPU0 is not wakened up by INIT, it doesn't wait for the IPI.
158
	 */
159
	cpuid = smp_processor_id();
160 161 162
	if (apic->wait_for_init_deassert && cpuid)
		while (!atomic_read(&init_deasserted))
			cpu_relax();
163 164 165 166

	/*
	 * (This works even if the APIC is not enabled.)
	 */
167
	phys_id = read_apic_id();
168 169 170 171 172 173 174

	/*
	 * the boot CPU has finished the init stage and is spinning
	 * on callin_map until we finish. We are free to set up this
	 * CPU, first the APIC. (this is probably redundant on most
	 * boards)
	 */
175
	apic_ap_setup();
176

177 178 179
	/*
	 * Need to setup vector mappings before we enable interrupts.
	 */
180
	setup_vector_irq(smp_processor_id());
181 182 183 184 185 186 187

	/*
	 * Save our processor parameters. Note: this information
	 * is needed for clock calibration.
	 */
	smp_store_cpu_info(cpuid);

188 189
	/*
	 * Get our bogomips.
190 191 192
	 * Update loops_per_jiffy in cpu_data. Previous call to
	 * smp_store_cpu_info() stored a value that is close but not as
	 * accurate as the value just calculated.
193 194
	 */
	calibrate_delay();
195
	cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
196
	pr_debug("Stack at about %p\n", &cpuid);
197

198 199 200 201 202 203 204
	/*
	 * This must be done before setting cpu_online_mask
	 * or calling notify_cpu_starting.
	 */
	set_cpu_sibling_map(raw_smp_processor_id());
	wmb();

205 206
	notify_cpu_starting(cpuid);

207 208 209
	/*
	 * Allow the master to continue.
	 */
210
	cpumask_set_cpu(cpuid, cpu_callin_mask);
211 212
}

213 214
static int cpu0_logical_apicid;
static int enable_start_cpu0;
215 216 217
/*
 * Activate a secondary processor.
 */
218
static void notrace start_secondary(void *unused)
219 220 221 222 223 224
{
	/*
	 * Don't put *anything* before cpu_init(), SMP booting is too
	 * fragile that we want to limit the things done here to the
	 * most necessary things.
	 */
225
	cpu_init();
226
	x86_cpuinit.early_percpu_clock_init();
227 228
	preempt_disable();
	smp_callin();
229

230 231
	enable_start_cpu0 = 0;

232
#ifdef CONFIG_X86_32
233
	/* switch away from the initial page table */
234 235 236 237
	load_cr3(swapper_pg_dir);
	__flush_tlb_all();
#endif

238 239 240 241 242 243 244
	/* otherwise gcc will move up smp_processor_id before the cpu_init */
	barrier();
	/*
	 * Check TSC synchronization with the BP:
	 */
	check_tsc_sync_target();

245 246 247
	/*
	 * Enable the espfix hack for this CPU
	 */
248
#ifdef CONFIG_X86_ESPFIX64
249 250 251
	init_espfix_ap();
#endif

252
	/*
253 254 255
	 * We need to hold vector_lock so there the set of online cpus
	 * does not change while we are assigning vectors to cpus.  Holding
	 * this lock ensures we don't half assign or remove an irq from a cpu.
256
	 */
257
	lock_vector_lock();
258
	set_cpu_online(smp_processor_id(), true);
259
	unlock_vector_lock();
260
	per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
261
	x86_platform.nmi_init();
262

263 264 265
	/* enable local interrupts */
	local_irq_enable();

266 267
	/* to prevent fake stack check failure in clock setup */
	boot_init_stack_canary();
268

269
	x86_cpuinit.setup_percpu_clockev();
270 271

	wmb();
T
Thomas Gleixner 已提交
272
	cpu_startup_entry(CPUHP_ONLINE);
273 274
}

275 276 277 278 279 280 281 282 283
void __init smp_store_boot_cpu_info(void)
{
	int id = 0; /* CPU 0 */
	struct cpuinfo_x86 *c = &cpu_data(id);

	*c = boot_cpu_data;
	c->cpu_index = id;
}

284 285 286 287
/*
 * The bootstrap kernel entry code has set these up. Save them for
 * a given CPU
 */
288
void smp_store_cpu_info(int id)
289 290 291
{
	struct cpuinfo_x86 *c = &cpu_data(id);

292
	*c = boot_cpu_data;
293
	c->cpu_index = id;
294 295 296 297 298
	/*
	 * During boot time, CPU0 has this setup already. Save the info when
	 * bringing up AP or offlined CPU0.
	 */
	identify_secondary_cpu(c);
299 300
}

301 302 303 304 305 306 307 308
static bool
topology_same_node(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
{
	int cpu1 = c->cpu_index, cpu2 = o->cpu_index;

	return (cpu_to_node(cpu1) == cpu_to_node(cpu2));
}

309
static bool
310
topology_sane(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o, const char *name)
311
{
312 313
	int cpu1 = c->cpu_index, cpu2 = o->cpu_index;

314
	return !WARN_ONCE(!topology_same_node(c, o),
315 316 317 318 319 320 321 322 323 324 325
		"sched: CPU #%d's %s-sibling CPU #%d is not on the same node! "
		"[node: %d != %d]. Ignoring dependency.\n",
		cpu1, name, cpu2, cpu_to_node(cpu1), cpu_to_node(cpu2));
}

#define link_mask(_m, c1, c2)						\
do {									\
	cpumask_set_cpu((c1), cpu_##_m##_mask(c2));			\
	cpumask_set_cpu((c2), cpu_##_m##_mask(c1));			\
} while (0)

326
static bool match_smt(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
327
{
A
Andreas Herrmann 已提交
328
	if (cpu_has_topoext) {
329 330 331 332 333 334 335 336 337 338 339 340 341 342 343
		int cpu1 = c->cpu_index, cpu2 = o->cpu_index;

		if (c->phys_proc_id == o->phys_proc_id &&
		    per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2) &&
		    c->compute_unit_id == o->compute_unit_id)
			return topology_sane(c, o, "smt");

	} else if (c->phys_proc_id == o->phys_proc_id &&
		   c->cpu_core_id == o->cpu_core_id) {
		return topology_sane(c, o, "smt");
	}

	return false;
}

344
static bool match_llc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
345 346 347 348 349 350 351 352
{
	int cpu1 = c->cpu_index, cpu2 = o->cpu_index;

	if (per_cpu(cpu_llc_id, cpu1) != BAD_APICID &&
	    per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2))
		return topology_sane(c, o, "llc");

	return false;
353 354
}

355 356 357 358 359 360
/*
 * Unlike the other levels, we do not enforce keeping a
 * multicore group inside a NUMA node.  If this happens, we will
 * discard the MC level of the topology later.
 */
static bool match_die(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
361
{
362 363
	if (c->phys_proc_id == o->phys_proc_id)
		return true;
364 365
	return false;
}
366

367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392
static struct sched_domain_topology_level numa_inside_package_topology[] = {
#ifdef CONFIG_SCHED_SMT
	{ cpu_smt_mask, cpu_smt_flags, SD_INIT_NAME(SMT) },
#endif
#ifdef CONFIG_SCHED_MC
	{ cpu_coregroup_mask, cpu_core_flags, SD_INIT_NAME(MC) },
#endif
	{ NULL, },
};
/*
 * set_sched_topology() sets the topology internal to a CPU.  The
 * NUMA topologies are layered on top of it to build the full
 * system topology.
 *
 * If NUMA nodes are observed to occur within a CPU package, this
 * function should be called.  It forces the sched domain code to
 * only use the SMT level for the CPU portion of the topology.
 * This essentially falls back to relying on NUMA information
 * from the SRAT table to describe the entire system topology
 * (except for hyperthreads).
 */
static void primarily_use_numa_for_topology(void)
{
	set_sched_topology(numa_inside_package_topology);
}

393
void set_cpu_sibling_map(int cpu)
394
{
395
	bool has_smt = smp_num_siblings > 1;
396
	bool has_mp = has_smt || boot_cpu_data.x86_max_cores > 1;
397
	struct cpuinfo_x86 *c = &cpu_data(cpu);
398 399
	struct cpuinfo_x86 *o;
	int i;
400

401
	cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
402

403
	if (!has_mp) {
404
		cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
405 406
		cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
		cpumask_set_cpu(cpu, cpu_core_mask(cpu));
407 408 409 410
		c->booted_cores = 1;
		return;
	}

411
	for_each_cpu(i, cpu_sibling_setup_mask) {
412 413 414 415 416
		o = &cpu_data(i);

		if ((i == cpu) || (has_smt && match_smt(c, o)))
			link_mask(sibling, cpu, i);

417
		if ((i == cpu) || (has_mp && match_llc(c, o)))
418 419
			link_mask(llc_shared, cpu, i);

420 421 422 423 424 425 426 427 428
	}

	/*
	 * This needs a separate iteration over the cpus because we rely on all
	 * cpu_sibling_mask links to be set-up.
	 */
	for_each_cpu(i, cpu_sibling_setup_mask) {
		o = &cpu_data(i);

429
		if ((i == cpu) || (has_mp && match_die(c, o))) {
430 431
			link_mask(core, cpu, i);

432 433 434
			/*
			 *  Does this new cpu bringup a new core?
			 */
435
			if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
436 437 438 439
				/*
				 * for each core in package, increment
				 * the booted_cores for this new cpu
				 */
440
				if (cpumask_first(cpu_sibling_mask(i)) == i)
441 442 443 444 445 446 447 448 449 450
					c->booted_cores++;
				/*
				 * increment the core count for all
				 * the other cpus in this package
				 */
				if (i != cpu)
					cpu_data(i).booted_cores++;
			} else if (i != cpu && !c->booted_cores)
				c->booted_cores = cpu_data(i).booted_cores;
		}
451
		if (match_die(c, o) && !topology_same_node(c, o))
452
			primarily_use_numa_for_topology();
453 454 455
	}
}

456
/* maps the cpu to the sched domain representing multi-core */
R
Rusty Russell 已提交
457
const struct cpumask *cpu_coregroup_mask(int cpu)
458
{
459
	return cpu_llc_shared_mask(cpu);
R
Rusty Russell 已提交
460 461
}

I
Ingo Molnar 已提交
462
static void impress_friends(void)
463 464 465 466 467 468
{
	int cpu;
	unsigned long bogosum = 0;
	/*
	 * Allow the user to impress friends.
	 */
469
	pr_debug("Before bogomips\n");
470
	for_each_possible_cpu(cpu)
471
		if (cpumask_test_cpu(cpu, cpu_callout_mask))
472
			bogosum += cpu_data(cpu).loops_per_jiffy;
473
	pr_info("Total of %d processors activated (%lu.%02lu BogoMIPS)\n",
474
		num_online_cpus(),
475 476 477
		bogosum/(500000/HZ),
		(bogosum/(5000/HZ))%100);

478
	pr_debug("Before bogocount - setting activated=1\n");
479 480
}

481
void __inquire_remote_apic(int apicid)
482 483
{
	unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
484
	const char * const names[] = { "ID", "VERSION", "SPIV" };
485 486 487
	int timeout;
	u32 status;

488
	pr_info("Inquiring remote APIC 0x%x...\n", apicid);
489 490

	for (i = 0; i < ARRAY_SIZE(regs); i++) {
491
		pr_info("... APIC 0x%x %s: ", apicid, names[i]);
492 493 494 495 496 497

		/*
		 * Wait for idle.
		 */
		status = safe_apic_wait_icr_idle();
		if (status)
498
			pr_cont("a previous APIC delivery may have failed\n");
499

500
		apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
501 502 503 504 505 506 507 508 509 510

		timeout = 0;
		do {
			udelay(100);
			status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
		} while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);

		switch (status) {
		case APIC_ICR_RR_VALID:
			status = apic_read(APIC_RRR);
511
			pr_cont("%08x\n", status);
512 513
			break;
		default:
514
			pr_cont("failed\n");
515 516 517 518 519 520 521 522 523
		}
	}
}

/*
 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
 * won't ... remember to clear down the APIC, etc later.
 */
524
int
525
wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip)
526 527 528 529 530 531 532
{
	unsigned long send_status, accept_status = 0;
	int maxlvt;

	/* Target chip */
	/* Boot on the stack */
	/* Kick the second */
533
	apic_icr_write(APIC_DM_NMI | apic->dest_logical, apicid);
534

535
	pr_debug("Waiting for send to finish...\n");
536 537 538 539 540 541
	send_status = safe_apic_wait_icr_idle();

	/*
	 * Give the other CPU some time to accept the IPI.
	 */
	udelay(200);
542
	if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
543 544 545 546 547
		maxlvt = lapic_get_maxlvt();
		if (maxlvt > 3)			/* Due to the Pentium erratum 3AP.  */
			apic_write(APIC_ESR, 0);
		accept_status = (apic_read(APIC_ESR) & 0xEF);
	}
548
	pr_debug("NMI sent\n");
549 550

	if (send_status)
551
		pr_err("APIC never delivered???\n");
552
	if (accept_status)
553
		pr_err("APIC delivery error (%lx)\n", accept_status);
554 555 556 557

	return (send_status | accept_status);
}

558
static int
559
wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
560 561 562 563
{
	unsigned long send_status, accept_status = 0;
	int maxlvt, num_starts, j;

564 565
	maxlvt = lapic_get_maxlvt();

566 567 568 569
	/*
	 * Be paranoid about clearing APIC errors.
	 */
	if (APIC_INTEGRATED(apic_version[phys_apicid])) {
570 571
		if (maxlvt > 3)		/* Due to the Pentium erratum 3AP.  */
			apic_write(APIC_ESR, 0);
572 573 574
		apic_read(APIC_ESR);
	}

575
	pr_debug("Asserting INIT\n");
576 577 578 579 580 581 582

	/*
	 * Turn INIT on target chip
	 */
	/*
	 * Send IPI
	 */
583 584
	apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
		       phys_apicid);
585

586
	pr_debug("Waiting for send to finish...\n");
587 588 589 590
	send_status = safe_apic_wait_icr_idle();

	mdelay(10);

591
	pr_debug("Deasserting INIT\n");
592 593 594

	/* Target chip */
	/* Send IPI */
595
	apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
596

597
	pr_debug("Waiting for send to finish...\n");
598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618
	send_status = safe_apic_wait_icr_idle();

	mb();
	atomic_set(&init_deasserted, 1);

	/*
	 * Should we send STARTUP IPIs ?
	 *
	 * Determine this based on the APIC version.
	 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
	 */
	if (APIC_INTEGRATED(apic_version[phys_apicid]))
		num_starts = 2;
	else
		num_starts = 0;

	/*
	 * Paravirt / VMI wants a startup IPI hook here to set up the
	 * target processor state.
	 */
	startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
619
			 stack_start);
620 621 622 623

	/*
	 * Run STARTUP IPI loop.
	 */
624
	pr_debug("#startup loops: %d\n", num_starts);
625 626

	for (j = 1; j <= num_starts; j++) {
627
		pr_debug("Sending STARTUP #%d\n", j);
628 629
		if (maxlvt > 3)		/* Due to the Pentium erratum 3AP.  */
			apic_write(APIC_ESR, 0);
630
		apic_read(APIC_ESR);
631
		pr_debug("After apic_write\n");
632 633 634 635 636 637 638 639

		/*
		 * STARTUP IPI
		 */

		/* Target chip */
		/* Boot on the stack */
		/* Kick the second */
640 641
		apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
			       phys_apicid);
642 643 644 645 646 647

		/*
		 * Give the other CPU some time to accept the IPI.
		 */
		udelay(300);

648
		pr_debug("Startup point 1\n");
649

650
		pr_debug("Waiting for send to finish...\n");
651 652 653 654 655 656
		send_status = safe_apic_wait_icr_idle();

		/*
		 * Give the other CPU some time to accept the IPI.
		 */
		udelay(200);
657
		if (maxlvt > 3)		/* Due to the Pentium erratum 3AP.  */
658 659 660 661 662
			apic_write(APIC_ESR, 0);
		accept_status = (apic_read(APIC_ESR) & 0xEF);
		if (send_status || accept_status)
			break;
	}
663
	pr_debug("After Startup\n");
664 665

	if (send_status)
666
		pr_err("APIC never delivered???\n");
667
	if (accept_status)
668
		pr_err("APIC delivery error (%lx)\n", accept_status);
669 670 671 672

	return (send_status | accept_status);
}

673 674 675 676 677 678 679 680
void smp_announce(void)
{
	int num_nodes = num_online_nodes();

	printk(KERN_INFO "x86: Booted up %d node%s, %d CPUs\n",
	       num_nodes, (num_nodes > 1 ? "s" : ""), num_online_cpus());
}

681
/* reduce the number of lines printed when booting a large cpu count system */
682
static void announce_cpu(int cpu, int apicid)
683 684
{
	static int current_node = -1;
685
	int node = early_cpu_to_node(cpu);
686
	static int width, node_width;
687 688 689

	if (!width)
		width = num_digits(num_possible_cpus()) + 1; /* + '#' sign */
690

691 692 693 694 695 696
	if (!node_width)
		node_width = num_digits(num_possible_nodes()) + 1; /* + '#' */

	if (cpu == 1)
		printk(KERN_INFO "x86: Booting SMP configuration:\n");

697 698 699
	if (system_state == SYSTEM_BOOTING) {
		if (node != current_node) {
			if (current_node > (-1))
700
				pr_cont("\n");
701
			current_node = node;
702 703 704

			printk(KERN_INFO ".... node %*s#%d, CPUs:  ",
			       node_width - num_digits(node), " ", node);
705
		}
706 707 708 709 710 711 712

		/* Add padding for the BSP */
		if (cpu == 1)
			pr_cont("%*s", width + 1, " ");

		pr_cont("%*s#%d", width - num_digits(cpu), " ", cpu);

713 714 715 716 717
	} else
		pr_info("Booting Node %d Processor %d APIC 0x%x\n",
			node, cpu, apicid);
}

718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740
static int wakeup_cpu0_nmi(unsigned int cmd, struct pt_regs *regs)
{
	int cpu;

	cpu = smp_processor_id();
	if (cpu == 0 && !cpu_online(cpu) && enable_start_cpu0)
		return NMI_HANDLED;

	return NMI_DONE;
}

/*
 * Wake up AP by INIT, INIT, STARTUP sequence.
 *
 * Instead of waiting for STARTUP after INITs, BSP will execute the BIOS
 * boot-strap code which is not a desired behavior for waking up BSP. To
 * void the boot-strap code, wake up CPU0 by NMI instead.
 *
 * This works to wake up soft offlined CPU0 only. If CPU0 is hard offlined
 * (i.e. physically hot removed and then hot added), NMI won't wake it up.
 * We'll change this code in the future to wake up hard offlined CPU0 if
 * real platform and request are available.
 */
741
static int
742 743 744 745 746 747
wakeup_cpu_via_init_nmi(int cpu, unsigned long start_ip, int apicid,
	       int *cpu0_nmi_registered)
{
	int id;
	int boot_error;

748 749
	preempt_disable();

750 751 752
	/*
	 * Wake up AP by INIT, INIT, STARTUP sequence.
	 */
753 754 755 756
	if (cpu) {
		boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
		goto out;
	}
757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774

	/*
	 * Wake up BSP by nmi.
	 *
	 * Register a NMI handler to help wake up CPU0.
	 */
	boot_error = register_nmi_handler(NMI_LOCAL,
					  wakeup_cpu0_nmi, 0, "wake_cpu0");

	if (!boot_error) {
		enable_start_cpu0 = 1;
		*cpu0_nmi_registered = 1;
		if (apic->dest_logical == APIC_DEST_LOGICAL)
			id = cpu0_logical_apicid;
		else
			id = apicid;
		boot_error = wakeup_secondary_cpu_via_nmi(id, start_ip);
	}
775 776 777

out:
	preempt_enable();
778 779 780 781

	return boot_error;
}

782 783 784
/*
 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
785 786
 * Returns zero if CPU booted OK, else error code from
 * ->wakeup_secondary_cpu.
787
 */
788
static int do_boot_cpu(int apicid, int cpu, struct task_struct *idle)
789
{
790
	volatile u32 *trampoline_status =
791
		(volatile u32 *) __va(real_mode_header->trampoline_status);
792
	/* start_ip had better be page-aligned! */
793
	unsigned long start_ip = real_mode_header->trampoline_start;
794

795
	unsigned long boot_error = 0;
796
	int cpu0_nmi_registered = 0;
797
	unsigned long timeout;
798

799 800
	/* Just in case we booted with a single CPU. */
	alternatives_enable_smp();
801

802 803 804
	idle->thread.sp = (unsigned long) (((struct pt_regs *)
			  (THREAD_SIZE +  task_stack_page(idle))) - 1);
	per_cpu(current_task, cpu) = idle;
805

806
#ifdef CONFIG_X86_32
807 808 809
	/* Stack for startup_32 can be just as for start_secondary onwards */
	irq_ctx_init(cpu);
#else
810
	clear_tsk_thread_flag(idle, TIF_FORK);
811
	initial_gs = per_cpu_offset(cpu);
812
#endif
813
	per_cpu(kernel_stack, cpu) =
814
		(unsigned long)task_stack_page(idle) -
815
		KERNEL_STACK_OFFSET + THREAD_SIZE;
816
	early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
817
	initial_code = (unsigned long)start_secondary;
818
	stack_start  = idle->thread.sp;
819

820 821
	/* So we see what's up */
	announce_cpu(cpu, apicid);
822 823 824 825 826 827 828 829

	/*
	 * This grunge runs the startup process for
	 * the targeted processor.
	 */

	atomic_set(&init_deasserted, 0);

J
Jack Steiner 已提交
830
	if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
831

832
		pr_debug("Setting warm reset code and vector.\n");
833

J
Jack Steiner 已提交
834 835 836
		smpboot_setup_warm_reset_vector(start_ip);
		/*
		 * Be paranoid about clearing APIC errors.
837 838 839 840 841
		*/
		if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
			apic_write(APIC_ESR, 0);
			apic_read(APIC_ESR);
		}
J
Jack Steiner 已提交
842
	}
843

844 845 846 847 848 849 850 851 852
	/*
	 * AP might wait on cpu_callout_mask in cpu_init() with
	 * cpu_initialized_mask set if previous attempt to online
	 * it timed-out. Clear cpu_initialized_mask so that after
	 * INIT/SIPI it could start with a clean state.
	 */
	cpumask_clear_cpu(cpu, cpu_initialized_mask);
	smp_mb();

853
	/*
854 855 856 857
	 * Wake up a CPU in difference cases:
	 * - Use the method in the APIC driver if it's defined
	 * Otherwise,
	 * - Use an INIT boot APIC message for APs or NMI for BSP.
858
	 */
859 860 861
	if (apic->wakeup_secondary_cpu)
		boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
	else
862 863
		boot_error = wakeup_cpu_via_init_nmi(cpu, start_ip, apicid,
						     &cpu0_nmi_registered);
864 865 866

	if (!boot_error) {
		/*
867
		 * Wait 10s total for a response from AP
868
		 */
869 870 871 872 873 874 875 876 877 878 879 880 881 882 883
		boot_error = -1;
		timeout = jiffies + 10*HZ;
		while (time_before(jiffies, timeout)) {
			if (cpumask_test_cpu(cpu, cpu_initialized_mask)) {
				/*
				 * Tell AP to proceed with initialization
				 */
				cpumask_set_cpu(cpu, cpu_callout_mask);
				boot_error = 0;
				break;
			}
			udelay(100);
			schedule();
		}
	}
884

885
	if (!boot_error) {
886
		/*
887
		 * Wait till AP completes initial initialization
888
		 */
889
		while (!cpumask_test_cpu(cpu, cpu_callin_mask)) {
890 891 892 893 894 895
			/*
			 * Allow other tasks to run while we wait for the
			 * AP to come online. This also gives a chance
			 * for the MTRR work(triggered by the AP coming online)
			 * to be completed in the stop machine context.
			 */
896
			udelay(100);
897
			schedule();
898 899 900 901
		}
	}

	/* mark "stuck" area as not stuck */
902
	*trampoline_status = 0;
903

904 905 906 907 908 909
	if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
		/*
		 * Cleanup possible dangling ends...
		 */
		smpboot_restore_warm_reset_vector();
	}
910 911 912 913 914 915 916
	/*
	 * Clean up the nmi handler. Do this after the callin and callout sync
	 * to avoid impact of possible long unregister time.
	 */
	if (cpu0_nmi_registered)
		unregister_nmi_handler(NMI_LOCAL, "wake_cpu0");

917 918 919
	return boot_error;
}

920
int native_cpu_up(unsigned int cpu, struct task_struct *tidle)
921
{
922
	int apicid = apic->cpu_present_to_apicid(cpu);
923 924 925 926 927
	unsigned long flags;
	int err;

	WARN_ON(irqs_disabled());

928
	pr_debug("++++++++++++++++++++=_---CPU UP  %u\n", cpu);
929

930
	if (apicid == BAD_APICID ||
931
	    !physid_isset(apicid, phys_cpu_present_map) ||
932
	    !apic->apic_id_valid(apicid)) {
933
		pr_err("%s: bad cpu %d\n", __func__, cpu);
934 935 936 937 938 939
		return -EINVAL;
	}

	/*
	 * Already booted CPU?
	 */
940
	if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
941
		pr_debug("do_boot_cpu %d Already started\n", cpu);
942 943 944 945 946 947 948 949 950 951 952
		return -ENOSYS;
	}

	/*
	 * Save current MTRR state in case it was changed since early boot
	 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
	 */
	mtrr_save_state();

	per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;

953 954 955
	/* the FPU context is blank, nobody can own it */
	__cpu_disable_lazy_restore(cpu);

956
	err = do_boot_cpu(apicid, cpu, tidle);
957
	if (err) {
958
		pr_err("do_boot_cpu failed(%d) to wakeup CPU#%u\n", err, cpu);
959
		return -EIO;
960 961 962 963 964 965 966 967 968 969
	}

	/*
	 * Check TSC synchronization with the AP (keep irqs disabled
	 * while doing so):
	 */
	local_irq_save(flags);
	check_tsc_sync_source(cpu);
	local_irq_restore(flags);

970
	while (!cpu_online(cpu)) {
971 972 973 974 975 976 977
		cpu_relax();
		touch_nmi_watchdog();
	}

	return 0;
}

978 979 980 981 982 983 984 985
/**
 * arch_disable_smp_support() - disables SMP support for x86 at runtime
 */
void arch_disable_smp_support(void)
{
	disable_ioapic_support();
}

986 987 988 989 990 991 992
/*
 * Fall back to non SMP mode after errors.
 *
 * RED-PEN audit/test this more. I bet there is more state messed up here.
 */
static __init void disable_smp(void)
{
993 994
	pr_info("SMP disabled\n");

995 996
	disable_ioapic_support();

997 998
	init_cpu_present(cpumask_of(0));
	init_cpu_possible(cpumask_of(0));
999

1000
	if (smp_found_config)
1001
		physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
1002
	else
1003
		physid_set_mask_of_physid(0, &phys_cpu_present_map);
1004 1005
	cpumask_set_cpu(0, cpu_sibling_mask(0));
	cpumask_set_cpu(0, cpu_core_mask(0));
1006 1007
}

1008 1009 1010 1011 1012 1013 1014
enum {
	SMP_OK,
	SMP_NO_CONFIG,
	SMP_NO_APIC,
	SMP_FORCE_UP,
};

1015 1016 1017 1018 1019
/*
 * Various sanity checks.
 */
static int __init smp_sanity_check(unsigned max_cpus)
{
J
Jack Steiner 已提交
1020
	preempt_disable();
1021

1022
#if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
1023 1024 1025 1026
	if (def_to_bigsmp && nr_cpu_ids > 8) {
		unsigned int cpu;
		unsigned nr;

1027 1028
		pr_warn("More than 8 CPUs detected - skipping them\n"
			"Use CONFIG_X86_BIGSMP\n");
1029 1030 1031 1032

		nr = 0;
		for_each_present_cpu(cpu) {
			if (nr >= 8)
1033
				set_cpu_present(cpu, false);
1034 1035 1036 1037 1038 1039
			nr++;
		}

		nr = 0;
		for_each_possible_cpu(cpu) {
			if (nr >= 8)
1040
				set_cpu_possible(cpu, false);
1041 1042 1043 1044 1045 1046 1047
			nr++;
		}

		nr_cpu_ids = 8;
	}
#endif

1048
	if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
1049
		pr_warn("weird, boot CPU (#%d) not listed by the BIOS\n",
M
Michael Tokarev 已提交
1050 1051
			hard_smp_processor_id());

1052 1053 1054 1055 1056 1057 1058 1059
		physid_set(hard_smp_processor_id(), phys_cpu_present_map);
	}

	/*
	 * If we couldn't find an SMP configuration at boot time,
	 * get out of here now!
	 */
	if (!smp_found_config && !acpi_lapic) {
J
Jack Steiner 已提交
1060
		preempt_enable();
1061
		pr_notice("SMP motherboard not detected\n");
1062
		return SMP_NO_CONFIG;
1063 1064 1065 1066 1067 1068
	}

	/*
	 * Should not be necessary because the MP table should list the boot
	 * CPU too, but we do it for the sake of robustness anyway.
	 */
1069
	if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
1070 1071
		pr_notice("weird, boot CPU (#%d) not listed by the BIOS\n",
			  boot_cpu_physical_apicid);
1072 1073
		physid_set(hard_smp_processor_id(), phys_cpu_present_map);
	}
J
Jack Steiner 已提交
1074
	preempt_enable();
1075 1076 1077 1078 1079 1080

	/*
	 * If we couldn't find a local APIC, then get out of here now!
	 */
	if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
	    !cpu_has_apic) {
1081 1082 1083
		if (!disable_apic) {
			pr_err("BIOS bug, local APIC #%d not detected!...\n",
				boot_cpu_physical_apicid);
1084
			pr_err("... forcing use of dummy APIC emulation (tell your hw vendor)\n");
1085
		}
1086
		return SMP_NO_APIC;
1087 1088 1089 1090 1091 1092
	}

	/*
	 * If SMP should be disabled, then really disable it!
	 */
	if (!max_cpus) {
1093
		pr_info("SMP mode deactivated\n");
1094
		return SMP_FORCE_UP;
1095 1096
	}

1097
	return SMP_OK;
1098 1099 1100 1101 1102 1103 1104
}

static void __init smp_cpu_index_default(void)
{
	int i;
	struct cpuinfo_x86 *c;

1105
	for_each_possible_cpu(i) {
1106 1107
		c = &cpu_data(i);
		/* mark all to hotplug */
1108
		c->cpu_index = nr_cpu_ids;
1109 1110 1111 1112 1113 1114 1115 1116 1117
	}
}

/*
 * Prepare for SMP bootup.  The MP table or ACPI has been read
 * earlier.  Just do some sanity checking here and enable APIC mode.
 */
void __init native_smp_prepare_cpus(unsigned int max_cpus)
{
1118 1119
	unsigned int i;

1120
	smp_cpu_index_default();
1121

1122 1123 1124
	/*
	 * Setup boot CPU information
	 */
1125
	smp_store_boot_cpu_info(); /* Final full version of the data */
1126 1127
	cpumask_copy(cpu_callin_mask, cpumask_of(0));
	mb();
1128

1129
	current_thread_info()->cpu = 0;  /* needed? */
1130
	for_each_possible_cpu(i) {
1131 1132
		zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
		zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
1133
		zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
1134
	}
1135 1136
	set_cpu_sibling_map(0);

1137 1138
	switch (smp_sanity_check(max_cpus)) {
	case SMP_NO_CONFIG:
1139
		disable_smp();
1140 1141 1142 1143 1144 1145 1146 1147
		if (APIC_init_uniprocessor())
			pr_notice("Local APIC not detected. Using dummy APIC emulation.\n");
		return;
	case SMP_NO_APIC:
		disable_smp();
		return;
	case SMP_FORCE_UP:
		disable_smp();
1148
		apic_bsp_setup(false);
1149
		return;
1150 1151
	case SMP_OK:
		break;
1152 1153
	}

1154 1155
	default_setup_apic_routing();

1156
	if (read_apic_id() != boot_cpu_physical_apicid) {
1157
		panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
1158
		     read_apic_id(), boot_cpu_physical_apicid);
1159 1160 1161
		/* Or can we switch back to PIC here? */
	}

1162
	cpu0_logical_apicid = apic_bsp_setup(false);
1163

1164
	pr_info("CPU%d: ", 0);
1165
	print_cpu_info(&cpu_data(0));
1166 1167 1168

	if (is_uv_system())
		uv_system_init();
1169 1170

	set_mtrr_aps_delayed_init();
1171
}
1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182

void arch_enable_nonboot_cpus_begin(void)
{
	set_mtrr_aps_delayed_init();
}

void arch_enable_nonboot_cpus_end(void)
{
	mtrr_aps_init();
}

1183 1184 1185 1186 1187 1188
/*
 * Early setup to make printk work.
 */
void __init native_smp_prepare_boot_cpu(void)
{
	int me = smp_processor_id();
1189
	switch_to_new_gdt(me);
1190 1191
	/* already set me in cpu_online_mask in boot_cpu_init() */
	cpumask_set_cpu(me, cpu_callout_mask);
1192 1193 1194
	per_cpu(cpu_state, me) = CPU_ONLINE;
}

1195 1196
void __init native_smp_cpus_done(unsigned int max_cpus)
{
1197
	pr_debug("Boot done\n");
1198

D
Don Zickus 已提交
1199
	nmi_selftest();
1200 1201
	impress_friends();
	setup_ioapic_dest();
1202
	mtrr_aps_init();
1203 1204
}

1205 1206 1207 1208 1209 1210 1211 1212 1213
static int __initdata setup_possible_cpus = -1;
static int __init _setup_possible_cpus(char *str)
{
	get_option(&str, &setup_possible_cpus);
	return 0;
}
early_param("possible_cpus", _setup_possible_cpus);


1214
/*
1215
 * cpu_possible_mask should be static, it cannot change as cpu's
1216 1217 1218
 * are onlined, or offlined. The reason is per-cpu data-structures
 * are allocated by some modules at init time, and dont expect to
 * do this dynamically on cpu arrival/departure.
1219
 * cpu_present_mask on the other hand can change dynamically.
1220 1221 1222 1223 1224 1225
 * In case when cpu_hotplug is not compiled, then we resort to current
 * behaviour, which is cpu_possible == cpu_present.
 * - Ashok Raj
 *
 * Three ways to find out the number of additional hotplug CPUs:
 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
1226
 * - The user can overwrite it with possible_cpus=NUM
1227 1228 1229 1230 1231 1232
 * - Otherwise don't reserve additional CPUs.
 * We do this because additional CPUs waste a lot of memory.
 * -AK
 */
__init void prefill_possible_map(void)
{
T
Thomas Gleixner 已提交
1233
	int i, possible;
1234

1235 1236 1237 1238
	/* no processor from mptable or madt */
	if (!num_processors)
		num_processors = 1;

1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249
	i = setup_max_cpus ?: 1;
	if (setup_possible_cpus == -1) {
		possible = num_processors;
#ifdef CONFIG_HOTPLUG_CPU
		if (setup_max_cpus)
			possible += disabled_cpus;
#else
		if (possible > i)
			possible = i;
#endif
	} else
1250 1251
		possible = setup_possible_cpus;

1252 1253
	total_cpus = max_t(int, possible, num_processors + disabled_cpus);

1254 1255
	/* nr_cpu_ids could be reduced via nr_cpus= */
	if (possible > nr_cpu_ids) {
1256
		pr_warn("%d Processors exceeds NR_CPUS limit of %d\n",
1257 1258
			possible, nr_cpu_ids);
		possible = nr_cpu_ids;
1259
	}
1260

1261 1262 1263 1264
#ifdef CONFIG_HOTPLUG_CPU
	if (!setup_max_cpus)
#endif
	if (possible > i) {
1265
		pr_warn("%d Processors exceeds max_cpus limit of %u\n",
1266 1267 1268 1269
			possible, setup_max_cpus);
		possible = i;
	}

1270
	pr_info("Allowing %d CPUs, %d hotplug CPUs\n",
1271 1272 1273
		possible, max_t(int, possible - num_processors, 0));

	for (i = 0; i < possible; i++)
1274
		set_cpu_possible(i, true);
1275 1276
	for (; i < NR_CPUS; i++)
		set_cpu_possible(i, false);
1277 1278

	nr_cpu_ids = possible;
1279
}
1280

1281 1282 1283 1284 1285 1286 1287
#ifdef CONFIG_HOTPLUG_CPU

static void remove_siblinginfo(int cpu)
{
	int sibling;
	struct cpuinfo_x86 *c = &cpu_data(cpu);

1288 1289
	for_each_cpu(sibling, cpu_core_mask(cpu)) {
		cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
1290 1291 1292
		/*/
		 * last thread sibling in this cpu core going down
		 */
1293
		if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
1294 1295 1296
			cpu_data(sibling).booted_cores--;
	}

1297 1298
	for_each_cpu(sibling, cpu_sibling_mask(cpu))
		cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
1299 1300 1301
	for_each_cpu(sibling, cpu_llc_shared_mask(cpu))
		cpumask_clear_cpu(cpu, cpu_llc_shared_mask(sibling));
	cpumask_clear(cpu_llc_shared_mask(cpu));
1302 1303
	cpumask_clear(cpu_sibling_mask(cpu));
	cpumask_clear(cpu_core_mask(cpu));
1304 1305
	c->phys_proc_id = 0;
	c->cpu_core_id = 0;
1306
	cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
1307 1308
}

1309 1310
static void __ref remove_cpu_from_maps(int cpu)
{
1311 1312 1313
	set_cpu_online(cpu, false);
	cpumask_clear_cpu(cpu, cpu_callout_mask);
	cpumask_clear_cpu(cpu, cpu_callin_mask);
1314
	/* was set by cpu_init() */
1315
	cpumask_clear_cpu(cpu, cpu_initialized_mask);
1316
	numa_remove_cpu(cpu);
1317 1318
}

1319 1320
static DEFINE_PER_CPU(struct completion, die_complete);

1321
void cpu_disable_common(void)
1322 1323 1324
{
	int cpu = smp_processor_id();

1325 1326
	init_completion(&per_cpu(die_complete, smp_processor_id()));

1327 1328 1329
	remove_siblinginfo(cpu);

	/* It's now safe to remove this processor from the online map */
1330
	lock_vector_lock();
1331
	remove_cpu_from_maps(cpu);
1332
	unlock_vector_lock();
1333
	fixup_irqs();
1334 1335 1336 1337
}

int native_cpu_disable(void)
{
1338 1339 1340 1341 1342 1343
	int ret;

	ret = check_irq_vectors_for_cpu_disable();
	if (ret)
		return ret;

1344 1345
	clear_local_APIC();
	cpu_disable_common();
1346

1347 1348 1349
	return 0;
}

1350 1351 1352 1353 1354
void cpu_die_common(unsigned int cpu)
{
	wait_for_completion_timeout(&per_cpu(die_complete, cpu), HZ);
}

1355
void native_cpu_die(unsigned int cpu)
1356 1357
{
	/* We don't do anything here: idle task is faking death itself. */
1358 1359

	cpu_die_common(cpu);
1360 1361 1362 1363 1364 1365 1366

	/* They ack this in play_dead() by setting CPU_DEAD */
	if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
		if (system_state == SYSTEM_RUNNING)
			pr_info("CPU %u is now offline\n", cpu);
	} else {
		pr_err("CPU %u didn't die...\n", cpu);
1367 1368
	}
}
1369 1370 1371 1372 1373

void play_dead_common(void)
{
	idle_task_exit();
	reset_lazy_tlbstate();
1374
	amd_e400_remove_cpu(raw_smp_processor_id());
1375 1376 1377

	mb();
	/* Ack it */
T
Tejun Heo 已提交
1378
	__this_cpu_write(cpu_state, CPU_DEAD);
1379
	complete(&per_cpu(die_complete, smp_processor_id()));
1380 1381 1382 1383 1384 1385 1386

	/*
	 * With physical CPU hotplug, we should halt the cpu
	 */
	local_irq_disable();
}

1387 1388 1389 1390 1391 1392 1393 1394
static bool wakeup_cpu0(void)
{
	if (smp_processor_id() == 0 && enable_start_cpu0)
		return true;

	return false;
}

1395 1396 1397 1398 1399 1400 1401 1402 1403
/*
 * We need to flush the caches before going to sleep, lest we have
 * dirty data in our caches when we come back up.
 */
static inline void mwait_play_dead(void)
{
	unsigned int eax, ebx, ecx, edx;
	unsigned int highest_cstate = 0;
	unsigned int highest_subcstate = 0;
1404
	void *mwait_ptr;
1405
	int i;
1406

1407
	if (!this_cpu_has(X86_FEATURE_MWAIT))
1408
		return;
1409
	if (!this_cpu_has(X86_FEATURE_CLFLUSH))
1410
		return;
1411
	if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435
		return;

	eax = CPUID_MWAIT_LEAF;
	ecx = 0;
	native_cpuid(&eax, &ebx, &ecx, &edx);

	/*
	 * eax will be 0 if EDX enumeration is not valid.
	 * Initialized below to cstate, sub_cstate value when EDX is valid.
	 */
	if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
		eax = 0;
	} else {
		edx >>= MWAIT_SUBSTATE_SIZE;
		for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
			if (edx & MWAIT_SUBSTATE_MASK) {
				highest_cstate = i;
				highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
			}
		}
		eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
			(highest_subcstate - 1);
	}

1436 1437 1438 1439 1440 1441 1442
	/*
	 * This should be a memory location in a cache line which is
	 * unlikely to be touched by other processors.  The actual
	 * content is immaterial as it is not actually modified in any way.
	 */
	mwait_ptr = &current_thread_info()->flags;

1443 1444
	wbinvd();

1445
	while (1) {
1446 1447 1448 1449 1450 1451 1452
		/*
		 * The CLFLUSH is a workaround for erratum AAI65 for
		 * the Xeon 7400 series.  It's not clear it is actually
		 * needed, but it should be harmless in either case.
		 * The WBINVD is insufficient due to the spurious-wakeup
		 * case where we return around the loop.
		 */
1453
		mb();
1454
		clflush(mwait_ptr);
1455
		mb();
1456
		__monitor(mwait_ptr, 0, 0);
1457 1458
		mb();
		__mwait(eax, 0);
1459 1460 1461 1462 1463
		/*
		 * If NMI wants to wake up CPU0, start CPU0.
		 */
		if (wakeup_cpu0())
			start_cpu0();
1464 1465 1466 1467 1468
	}
}

static inline void hlt_play_dead(void)
{
1469
	if (__this_cpu_read(cpu_info.x86) >= 4)
1470 1471
		wbinvd();

1472 1473
	while (1) {
		native_halt();
1474 1475 1476 1477 1478
		/*
		 * If NMI wants to wake up CPU0, start CPU0.
		 */
		if (wakeup_cpu0())
			start_cpu0();
1479 1480 1481
	}
}

1482 1483 1484
void native_play_dead(void)
{
	play_dead_common();
1485
	tboot_shutdown(TB_SHUTDOWN_WFS);
1486 1487

	mwait_play_dead();	/* Only returns on failure */
1488 1489
	if (cpuidle_play_dead())
		hlt_play_dead();
1490 1491
}

1492
#else /* ... !CONFIG_HOTPLUG_CPU */
1493
int native_cpu_disable(void)
1494 1495 1496 1497
{
	return -ENOSYS;
}

1498
void native_cpu_die(unsigned int cpu)
1499 1500 1501 1502
{
	/* We said "no" in __cpu_disable */
	BUG();
}
1503 1504 1505 1506 1507 1508

void native_play_dead(void)
{
	BUG();
}

1509
#endif