smpboot.c 35.5 KB
Newer Older
1 2 3
/*
 *	x86 SMP booting functions
 *
4
 *	(c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
I
Ingo Molnar 已提交
5
 *	(c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41
 *	Copyright 2001 Andi Kleen, SuSE Labs.
 *
 *	Much of the core SMP work is based on previous work by Thomas Radke, to
 *	whom a great many thanks are extended.
 *
 *	Thanks to Intel for making available several different Pentium,
 *	Pentium Pro and Pentium-II/Xeon MP machines.
 *	Original development of Linux SMP code supported by Caldera.
 *
 *	This code is released under the GNU General Public License version 2 or
 *	later.
 *
 *	Fixes
 *		Felix Koop	:	NR_CPUS used properly
 *		Jose Renau	:	Handle single CPU case.
 *		Alan Cox	:	By repeated request 8) - Total BogoMIPS report.
 *		Greg Wright	:	Fix for kernel stacks panic.
 *		Erich Boleyn	:	MP v1.4 and additional changes.
 *	Matthias Sattler	:	Changes for 2.1 kernel map.
 *	Michel Lespinasse	:	Changes for 2.1 kernel map.
 *	Michael Chastain	:	Change trampoline.S to gnu as.
 *		Alan Cox	:	Dumb bug: 'B' step PPro's are fine
 *		Ingo Molnar	:	Added APIC timers, based on code
 *					from Jose Renau
 *		Ingo Molnar	:	various cleanups and rewrites
 *		Tigran Aivazian	:	fixed "0.00 in /proc/uptime on SMP" bug.
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs
 *	Andi Kleen		:	Changed for SMP boot into long mode.
 *		Martin J. Bligh	: 	Added support for multi-quad systems
 *		Dave Jones	:	Report invalid combinations of Athlon CPUs.
 *		Rusty Russell	:	Hacked into shape for new "hotplug" boot process.
 *      Andi Kleen              :       Converted to new state machine.
 *	Ashok Raj		: 	CPU hotplug support
 *	Glauber Costa		:	i386 and x86_64 integration
 */

42 43
#include <linux/init.h>
#include <linux/smp.h>
44
#include <linux/module.h>
45
#include <linux/sched.h>
46
#include <linux/percpu.h>
G
Glauber Costa 已提交
47
#include <linux/bootmem.h>
48 49
#include <linux/err.h>
#include <linux/nmi.h>
50
#include <linux/tboot.h>
51
#include <linux/stackprotector.h>
52
#include <linux/gfp.h>
53

54
#include <asm/acpi.h>
55
#include <asm/desc.h>
56 57
#include <asm/nmi.h>
#include <asm/irq.h>
58
#include <asm/idle.h>
59
#include <asm/trampoline.h>
60 61
#include <asm/cpu.h>
#include <asm/numa.h>
62 63 64
#include <asm/pgtable.h>
#include <asm/tlbflush.h>
#include <asm/mtrr.h>
65
#include <asm/mwait.h>
66
#include <asm/vmi.h>
I
Ingo Molnar 已提交
67
#include <asm/apic.h>
68
#include <asm/setup.h>
T
Tejun Heo 已提交
69
#include <asm/uv/uv.h>
70
#include <linux/mc146818rtc.h>
71

72
#include <asm/smpboot_hooks.h>
73
#include <asm/i8259.h>
74

75
#ifdef CONFIG_X86_32
76
u8 apicid_2_node[MAX_APICID];
77 78
#endif

79 80 81
/* State of each CPU */
DEFINE_PER_CPU(int, cpu_state) = { 0 };

82 83 84 85 86 87 88 89 90 91 92 93
/* Store all idle threads, this can be reused instead of creating
* a new thread. Also avoids complicated thread destroy functionality
* for idle threads.
*/
#ifdef CONFIG_HOTPLUG_CPU
/*
 * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
 * removed after init for !CONFIG_HOTPLUG_CPU.
 */
static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
#define get_idle_for_cpu(x)      (per_cpu(idle_thread_array, x))
#define set_idle_for_cpu(x, p)   (per_cpu(idle_thread_array, x) = (p))
94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112

/*
 * We need this for trampoline_base protection from concurrent accesses when
 * off- and onlining cores wildly.
 */
static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);

void cpu_hotplug_driver_lock()
{
        mutex_lock(&x86_cpu_hotplug_driver_mutex);
}

void cpu_hotplug_driver_unlock()
{
        mutex_unlock(&x86_cpu_hotplug_driver_mutex);
}

ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
113
#else
114
static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
115 116 117
#define get_idle_for_cpu(x)      (idle_thread_array[(x)])
#define set_idle_for_cpu(x, p)   (idle_thread_array[(x)] = (p))
#endif
118

119 120 121 122 123 124 125 126
/* Number of siblings per CPU package */
int smp_num_siblings = 1;
EXPORT_SYMBOL(smp_num_siblings);

/* Last level cache ID of each logical CPU */
DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;

/* representing HT siblings of each logical CPU */
127
DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
128 129 130
EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);

/* representing HT and core siblings of each logical CPU */
131
DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
132 133 134 135 136
EXPORT_PER_CPU_SYMBOL(cpu_core_map);

/* Per CPU bogomips and other parameters */
DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
EXPORT_PER_CPU_SYMBOL(cpu_info);
137

138
atomic_t init_deasserted;
139

140 141 142 143 144 145 146 147 148
#if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
/* which node each logical CPU is on */
int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
EXPORT_SYMBOL(cpu_to_node_map);

/* set up a mapping between cpu and node. */
static void map_cpu_to_node(int cpu, int node)
{
	printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
149
	cpumask_set_cpu(cpu, node_to_cpumask_map[node]);
150 151 152 153 154 155 156 157 158 159
	cpu_to_node_map[cpu] = node;
}

/* undo a mapping between cpu and node. */
static void unmap_cpu_to_node(int cpu)
{
	int node;

	printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
	for (node = 0; node < MAX_NUMNODES; node++)
160
		cpumask_clear_cpu(cpu, node_to_cpumask_map[node]);
161 162 163 164 165 166 167 168
	cpu_to_node_map[cpu] = 0;
}
#else /* !(CONFIG_NUMA && CONFIG_X86_32) */
#define map_cpu_to_node(cpu, node)	({})
#define unmap_cpu_to_node(cpu)	({})
#endif

#ifdef CONFIG_X86_32
169 170
static int boot_cpu_logical_apicid;

171 172 173
u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
					{ [0 ... NR_CPUS-1] = BAD_APICID };

I
Ingo Molnar 已提交
174
static void map_cpu_to_logical_apicid(void)
175 176 177
{
	int cpu = smp_processor_id();
	int apicid = logical_smp_processor_id();
178
	int node = apic->apicid_to_node(apicid);
179 180 181 182 183 184 185 186

	if (!node_online(node))
		node = first_online_node;

	cpu_2_logical_apicid[cpu] = apicid;
	map_cpu_to_node(cpu, node);
}

187
void numa_remove_cpu(int cpu)
188 189 190 191 192 193 194 195
{
	cpu_2_logical_apicid[cpu] = BAD_APICID;
	unmap_cpu_to_node(cpu);
}
#else
#define map_cpu_to_logical_apicid()  do {} while (0)
#endif

196 197 198 199
/*
 * Report back to the Boot Processor.
 * Running on AP.
 */
I
Ingo Molnar 已提交
200
static void __cpuinit smp_callin(void)
201 202 203 204 205 206 207 208 209 210
{
	int cpuid, phys_id;
	unsigned long timeout;

	/*
	 * If waken up by an INIT in an 82489DX configuration
	 * we may get here before an INIT-deassert IPI reaches
	 * our local APIC.  We have to wait for the IPI or we'll
	 * lock up on an APIC access.
	 */
211 212
	if (apic->wait_for_init_deassert)
		apic->wait_for_init_deassert(&init_deasserted);
213 214 215 216

	/*
	 * (This works even if the APIC is not enabled.)
	 */
217
	phys_id = read_apic_id();
218
	cpuid = smp_processor_id();
219
	if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
220 221 222
		panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
					phys_id, cpuid);
	}
223
	pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240

	/*
	 * STARTUP IPIs are fragile beasts as they might sometimes
	 * trigger some glue motherboard logic. Complete APIC bus
	 * silence for 1 second, this overestimates the time the
	 * boot CPU is spending to send the up to 2 STARTUP IPIs
	 * by a factor of two. This should be enough.
	 */

	/*
	 * Waiting 2s total for startup (udelay is not yet working)
	 */
	timeout = jiffies + 2*HZ;
	while (time_before(jiffies, timeout)) {
		/*
		 * Has the boot CPU finished it's STARTUP sequence?
		 */
241
		if (cpumask_test_cpu(cpuid, cpu_callout_mask))
242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257
			break;
		cpu_relax();
	}

	if (!time_before(jiffies, timeout)) {
		panic("%s: CPU%d started up but did not get a callout!\n",
		      __func__, cpuid);
	}

	/*
	 * the boot CPU has finished the init stage and is spinning
	 * on callin_map until we finish. We are free to set up this
	 * CPU, first the APIC. (this is probably redundant on most
	 * boards)
	 */

258
	pr_debug("CALLIN, before setup_local_APIC().\n");
259 260
	if (apic->smp_callin_clear_local_apic)
		apic->smp_callin_clear_local_apic();
261 262 263 264
	setup_local_APIC();
	end_local_APIC_setup();
	map_cpu_to_logical_apicid();

265 266 267
	/*
	 * Need to setup vector mappings before we enable interrupts.
	 */
268
	setup_vector_irq(smp_processor_id());
269 270 271 272 273 274 275 276 277
	/*
	 * Get our bogomips.
	 *
	 * Need to enable IRQs because it can take longer and then
	 * the NMI watchdog might kill us.
	 */
	local_irq_enable();
	calibrate_delay();
	local_irq_disable();
278
	pr_debug("Stack at about %p\n", &cpuid);
279 280 281 282 283 284

	/*
	 * Save our processor parameters
	 */
	smp_store_cpu_info(cpuid);

285 286
	notify_cpu_starting(cpuid);

287 288 289
	/*
	 * Allow the master to continue.
	 */
290
	cpumask_set_cpu(cpuid, cpu_callin_mask);
291 292
}

293 294 295
/*
 * Activate a secondary processor.
 */
296
notrace static void __cpuinit start_secondary(void *unused)
297 298 299 300 301 302
{
	/*
	 * Don't put *anything* before cpu_init(), SMP booting is too
	 * fragile that we want to limit the things done here to the
	 * most necessary things.
	 */
303 304 305 306 307 308 309 310 311 312 313 314

#ifdef CONFIG_X86_32
	/*
	 * Switch away from the trampoline page-table
	 *
	 * Do this before cpu_init() because it needs to access per-cpu
	 * data which may not be mapped in the trampoline page-table.
	 */
	load_cr3(swapper_pg_dir);
	__flush_tlb_all();
#endif

315 316 317 318 319 320 321 322 323 324 325 326 327
	vmi_bringup();
	cpu_init();
	preempt_disable();
	smp_callin();

	/* otherwise gcc will move up smp_processor_id before the cpu_init */
	barrier();
	/*
	 * Check TSC synchronization with the BP:
	 */
	check_tsc_sync_target();

	if (nmi_watchdog == NMI_IO_APIC) {
328
		legacy_pic->chip->mask(0);
329
		enable_NMI_through_LVT0();
330
		legacy_pic->chip->unmask(0);
331 332
	}

333
	/* This must be done before setting cpu_online_mask */
334 335 336 337 338 339 340 341 342 343
	set_cpu_sibling_map(raw_smp_processor_id());
	wmb();

	/*
	 * We need to hold call_lock, so there is no inconsistency
	 * between the time smp_call_function() determines number of
	 * IPI recipients, and the time when the determination is made
	 * for which cpus receive the IPI. Holding this
	 * lock helps us to not include this cpu in a currently in progress
	 * smp_call_function().
344 345 346 347
	 *
	 * We need to hold vector_lock so there the set of online cpus
	 * does not change while we are assigning vectors to cpus.  Holding
	 * this lock ensures we don't half assign or remove an irq from a cpu.
348
	 */
349
	ipi_call_lock();
350
	lock_vector_lock();
351
	set_cpu_online(smp_processor_id(), true);
352
	unlock_vector_lock();
353
	ipi_call_unlock();
354
	per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
355
	x86_platform.nmi_init();
356

357 358 359
	/* enable local interrupts */
	local_irq_enable();

360 361
	/* to prevent fake stack check failure in clock setup */
	boot_init_stack_canary();
362

363
	x86_cpuinit.setup_percpu_clockev();
364 365 366 367 368

	wmb();
	cpu_idle();
}

369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385
#ifdef CONFIG_CPUMASK_OFFSTACK
/* In this case, llc_shared_map is a pointer to a cpumask. */
static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
				    const struct cpuinfo_x86 *src)
{
	struct cpumask *llc = dst->llc_shared_map;
	*dst = *src;
	dst->llc_shared_map = llc;
}
#else
static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
				    const struct cpuinfo_x86 *src)
{
	*dst = *src;
}
#endif /* CONFIG_CPUMASK_OFFSTACK */

386 387 388 389 390 391 392 393 394
/*
 * The bootstrap kernel entry code has set these up. Save them for
 * a given CPU
 */

void __cpuinit smp_store_cpu_info(int id)
{
	struct cpuinfo_x86 *c = &cpu_data(id);

395
	copy_cpuinfo_x86(c, &boot_cpu_data);
396 397 398 399 400 401
	c->cpu_index = id;
	if (id != 0)
		identify_secondary_cpu(c);
}


402 403 404 405 406
void __cpuinit set_cpu_sibling_map(int cpu)
{
	int i;
	struct cpuinfo_x86 *c = &cpu_data(cpu);

407
	cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
408 409

	if (smp_num_siblings > 1) {
410 411 412 413 414 415 416 417 418
		for_each_cpu(i, cpu_sibling_setup_mask) {
			struct cpuinfo_x86 *o = &cpu_data(i);

			if (c->phys_proc_id == o->phys_proc_id &&
			    c->cpu_core_id == o->cpu_core_id) {
				cpumask_set_cpu(i, cpu_sibling_mask(cpu));
				cpumask_set_cpu(cpu, cpu_sibling_mask(i));
				cpumask_set_cpu(i, cpu_core_mask(cpu));
				cpumask_set_cpu(cpu, cpu_core_mask(i));
419 420
				cpumask_set_cpu(i, c->llc_shared_map);
				cpumask_set_cpu(cpu, o->llc_shared_map);
421 422 423
			}
		}
	} else {
424
		cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
425 426
	}

427
	cpumask_set_cpu(cpu, c->llc_shared_map);
428 429

	if (current_cpu_data.x86_max_cores == 1) {
430
		cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
431 432 433 434
		c->booted_cores = 1;
		return;
	}

435
	for_each_cpu(i, cpu_sibling_setup_mask) {
436 437
		if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
		    per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
438 439
			cpumask_set_cpu(i, c->llc_shared_map);
			cpumask_set_cpu(cpu, cpu_data(i).llc_shared_map);
440 441
		}
		if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
442 443
			cpumask_set_cpu(i, cpu_core_mask(cpu));
			cpumask_set_cpu(cpu, cpu_core_mask(i));
444 445 446
			/*
			 *  Does this new cpu bringup a new core?
			 */
447
			if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
448 449 450 451
				/*
				 * for each core in package, increment
				 * the booted_cores for this new cpu
				 */
452
				if (cpumask_first(cpu_sibling_mask(i)) == i)
453 454 455 456 457 458 459 460 461 462 463 464 465
					c->booted_cores++;
				/*
				 * increment the core count for all
				 * the other cpus in this package
				 */
				if (i != cpu)
					cpu_data(i).booted_cores++;
			} else if (i != cpu && !c->booted_cores)
				c->booted_cores = cpu_data(i).booted_cores;
		}
	}
}

466
/* maps the cpu to the sched domain representing multi-core */
R
Rusty Russell 已提交
467
const struct cpumask *cpu_coregroup_mask(int cpu)
468 469 470 471 472 473
{
	struct cpuinfo_x86 *c = &cpu_data(cpu);
	/*
	 * For perf, we return last level cache shared map.
	 * And for power savings, we return cpu_core_map
	 */
474 475
	if ((sched_mc_power_savings || sched_smt_power_savings) &&
	    !(cpu_has(c, X86_FEATURE_AMD_DCM)))
476
		return cpu_core_mask(cpu);
477
	else
478
		return c->llc_shared_map;
R
Rusty Russell 已提交
479 480
}

I
Ingo Molnar 已提交
481
static void impress_friends(void)
482 483 484 485 486 487
{
	int cpu;
	unsigned long bogosum = 0;
	/*
	 * Allow the user to impress friends.
	 */
488
	pr_debug("Before bogomips.\n");
489
	for_each_possible_cpu(cpu)
490
		if (cpumask_test_cpu(cpu, cpu_callout_mask))
491 492 493
			bogosum += cpu_data(cpu).loops_per_jiffy;
	printk(KERN_INFO
		"Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
494
		num_online_cpus(),
495 496 497
		bogosum/(500000/HZ),
		(bogosum/(5000/HZ))%100);

498
	pr_debug("Before bogocount - setting activated=1.\n");
499 500
}

501
void __inquire_remote_apic(int apicid)
502 503 504 505 506 507
{
	unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
	char *names[] = { "ID", "VERSION", "SPIV" };
	int timeout;
	u32 status;

Y
Yinghai Lu 已提交
508
	printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
509 510

	for (i = 0; i < ARRAY_SIZE(regs); i++) {
Y
Yinghai Lu 已提交
511
		printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
512 513 514 515 516 517 518 519 520

		/*
		 * Wait for idle.
		 */
		status = safe_apic_wait_icr_idle();
		if (status)
			printk(KERN_CONT
			       "a previous APIC delivery may have failed\n");

521
		apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544

		timeout = 0;
		do {
			udelay(100);
			status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
		} while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);

		switch (status) {
		case APIC_ICR_RR_VALID:
			status = apic_read(APIC_RRR);
			printk(KERN_CONT "%08x\n", status);
			break;
		default:
			printk(KERN_CONT "failed\n");
		}
	}
}

/*
 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
 * won't ... remember to clear down the APIC, etc later.
 */
545
int __cpuinit
546
wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
547 548 549 550 551 552 553
{
	unsigned long send_status, accept_status = 0;
	int maxlvt;

	/* Target chip */
	/* Boot on the stack */
	/* Kick the second */
554
	apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
555

556
	pr_debug("Waiting for send to finish...\n");
557 558 559 560 561 562
	send_status = safe_apic_wait_icr_idle();

	/*
	 * Give the other CPU some time to accept the IPI.
	 */
	udelay(200);
563
	if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
564 565 566 567 568
		maxlvt = lapic_get_maxlvt();
		if (maxlvt > 3)			/* Due to the Pentium erratum 3AP.  */
			apic_write(APIC_ESR, 0);
		accept_status = (apic_read(APIC_ESR) & 0xEF);
	}
569
	pr_debug("NMI sent.\n");
570 571 572 573 574 575 576 577 578

	if (send_status)
		printk(KERN_ERR "APIC never delivered???\n");
	if (accept_status)
		printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);

	return (send_status | accept_status);
}

579
static int __cpuinit
580
wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
581 582 583 584
{
	unsigned long send_status, accept_status = 0;
	int maxlvt, num_starts, j;

585 586
	maxlvt = lapic_get_maxlvt();

587 588 589 590
	/*
	 * Be paranoid about clearing APIC errors.
	 */
	if (APIC_INTEGRATED(apic_version[phys_apicid])) {
591 592
		if (maxlvt > 3)		/* Due to the Pentium erratum 3AP.  */
			apic_write(APIC_ESR, 0);
593 594 595
		apic_read(APIC_ESR);
	}

596
	pr_debug("Asserting INIT.\n");
597 598 599 600 601 602 603

	/*
	 * Turn INIT on target chip
	 */
	/*
	 * Send IPI
	 */
604 605
	apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
		       phys_apicid);
606

607
	pr_debug("Waiting for send to finish...\n");
608 609 610 611
	send_status = safe_apic_wait_icr_idle();

	mdelay(10);

612
	pr_debug("Deasserting INIT.\n");
613 614 615

	/* Target chip */
	/* Send IPI */
616
	apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
617

618
	pr_debug("Waiting for send to finish...\n");
619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644
	send_status = safe_apic_wait_icr_idle();

	mb();
	atomic_set(&init_deasserted, 1);

	/*
	 * Should we send STARTUP IPIs ?
	 *
	 * Determine this based on the APIC version.
	 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
	 */
	if (APIC_INTEGRATED(apic_version[phys_apicid]))
		num_starts = 2;
	else
		num_starts = 0;

	/*
	 * Paravirt / VMI wants a startup IPI hook here to set up the
	 * target processor state.
	 */
	startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
			 (unsigned long)stack_start.sp);

	/*
	 * Run STARTUP IPI loop.
	 */
645
	pr_debug("#startup loops: %d.\n", num_starts);
646 647

	for (j = 1; j <= num_starts; j++) {
648
		pr_debug("Sending STARTUP #%d.\n", j);
649 650
		if (maxlvt > 3)		/* Due to the Pentium erratum 3AP.  */
			apic_write(APIC_ESR, 0);
651
		apic_read(APIC_ESR);
652
		pr_debug("After apic_write.\n");
653 654 655 656 657 658 659 660

		/*
		 * STARTUP IPI
		 */

		/* Target chip */
		/* Boot on the stack */
		/* Kick the second */
661 662
		apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
			       phys_apicid);
663 664 665 666 667 668

		/*
		 * Give the other CPU some time to accept the IPI.
		 */
		udelay(300);

669
		pr_debug("Startup point 1.\n");
670

671
		pr_debug("Waiting for send to finish...\n");
672 673 674 675 676 677
		send_status = safe_apic_wait_icr_idle();

		/*
		 * Give the other CPU some time to accept the IPI.
		 */
		udelay(200);
678
		if (maxlvt > 3)		/* Due to the Pentium erratum 3AP.  */
679 680 681 682 683
			apic_write(APIC_ESR, 0);
		accept_status = (apic_read(APIC_ESR) & 0xEF);
		if (send_status || accept_status)
			break;
	}
684
	pr_debug("After Startup.\n");
685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709

	if (send_status)
		printk(KERN_ERR "APIC never delivered???\n");
	if (accept_status)
		printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);

	return (send_status | accept_status);
}

struct create_idle {
	struct work_struct work;
	struct task_struct *idle;
	struct completion done;
	int cpu;
};

static void __cpuinit do_fork_idle(struct work_struct *work)
{
	struct create_idle *c_idle =
		container_of(work, struct create_idle, work);

	c_idle->idle = fork_idle(c_idle->cpu);
	complete(&c_idle->done);
}

710 711 712 713
/* reduce the number of lines printed when booting a large cpu count system */
static void __cpuinit announce_cpu(int cpu, int apicid)
{
	static int current_node = -1;
714
	int node = early_cpu_to_node(cpu);
715 716 717 718 719 720 721 722 723 724 725 726 727 728 729

	if (system_state == SYSTEM_BOOTING) {
		if (node != current_node) {
			if (current_node > (-1))
				pr_cont(" Ok.\n");
			current_node = node;
			pr_info("Booting Node %3d, Processors ", node);
		}
		pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
		return;
	} else
		pr_info("Booting Node %d Processor %d APIC 0x%x\n",
			node, cpu, apicid);
}

730 731 732
/*
 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
733 734
 * Returns zero if CPU booted OK, else error code from
 * ->wakeup_secondary_cpu.
735
 */
736
static int __cpuinit do_boot_cpu(int apicid, int cpu)
737 738 739
{
	unsigned long boot_error = 0;
	unsigned long start_ip;
740
	int timeout;
741
	struct create_idle c_idle = {
742 743
		.cpu	= cpu,
		.done	= COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
744
	};
745

746
	INIT_WORK_ON_STACK(&c_idle.work, do_fork_idle);
747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762

	alternatives_smp_switch(1);

	c_idle.idle = get_idle_for_cpu(cpu);

	/*
	 * We can't use kernel_thread since we must avoid to
	 * reschedule the child.
	 */
	if (c_idle.idle) {
		c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
			(THREAD_SIZE +  task_stack_page(c_idle.idle))) - 1);
		init_idle(c_idle.idle, cpu);
		goto do_rest;
	}

763 764
	schedule_work(&c_idle.work);
	wait_for_completion(&c_idle.done);
765 766 767

	if (IS_ERR(c_idle.idle)) {
		printk("failed fork for CPU %d\n", cpu);
768
		destroy_work_on_stack(&c_idle.work);
769 770 771 772 773 774
		return PTR_ERR(c_idle.idle);
	}

	set_idle_for_cpu(cpu, c_idle.idle);
do_rest:
	per_cpu(current_task, cpu) = c_idle.idle;
775
#ifdef CONFIG_X86_32
776 777
	/* Stack for startup_32 can be just as for start_secondary onwards */
	irq_ctx_init(cpu);
778
	initial_page_table = __pa(&trampoline_pg_dir);
779 780
#else
	clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
781
	initial_gs = per_cpu_offset(cpu);
782 783 784
	per_cpu(kernel_stack, cpu) =
		(unsigned long)task_stack_page(c_idle.idle) -
		KERNEL_STACK_OFFSET + THREAD_SIZE;
785
#endif
786
	early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
787
	initial_code = (unsigned long)start_secondary;
G
Glauber Costa 已提交
788
	stack_start.sp = (void *) c_idle.idle->thread.sp;
789 790 791 792

	/* start_ip had better be page-aligned! */
	start_ip = setup_trampoline();

793 794
	/* So we see what's up */
	announce_cpu(cpu, apicid);
795 796 797 798 799 800 801 802

	/*
	 * This grunge runs the startup process for
	 * the targeted processor.
	 */

	atomic_set(&init_deasserted, 0);

J
Jack Steiner 已提交
803
	if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
804

805
		pr_debug("Setting warm reset code and vector.\n");
806

J
Jack Steiner 已提交
807 808 809
		smpboot_setup_warm_reset_vector(start_ip);
		/*
		 * Be paranoid about clearing APIC errors.
810 811 812 813 814
		*/
		if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
			apic_write(APIC_ESR, 0);
			apic_read(APIC_ESR);
		}
J
Jack Steiner 已提交
815
	}
816 817

	/*
818 819
	 * Kick the secondary CPU. Use the method in the APIC driver
	 * if it's defined - or use an INIT boot APIC message otherwise:
820
	 */
821 822 823 824
	if (apic->wakeup_secondary_cpu)
		boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
	else
		boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
825 826 827 828 829

	if (!boot_error) {
		/*
		 * allow APs to start initializing.
		 */
830
		pr_debug("Before Callout %d.\n", cpu);
831
		cpumask_set_cpu(cpu, cpu_callout_mask);
832
		pr_debug("After Callout %d.\n", cpu);
833 834 835 836 837

		/*
		 * Wait 5s total for a response
		 */
		for (timeout = 0; timeout < 50000; timeout++) {
838
			if (cpumask_test_cpu(cpu, cpu_callin_mask))
839 840
				break;	/* It has booted */
			udelay(100);
841 842 843 844 845 846 847
			/*
			 * Allow other tasks to run while we wait for the
			 * AP to come online. This also gives a chance
			 * for the MTRR work(triggered by the AP coming online)
			 * to be completed in the stop machine context.
			 */
			schedule();
848 849
		}

850 851 852
		if (cpumask_test_cpu(cpu, cpu_callin_mask))
			pr_debug("CPU%d: has booted.\n", cpu);
		else {
853 854 855 856
			boot_error = 1;
			if (*((volatile unsigned char *)trampoline_base)
					== 0xA5)
				/* trampoline started but...? */
857
				pr_err("CPU%d: Stuck ??\n", cpu);
858 859
			else
				/* trampoline code not run */
860
				pr_err("CPU%d: Not responding.\n", cpu);
861 862
			if (apic->inquire_remote_apic)
				apic->inquire_remote_apic(apicid);
863 864
		}
	}
865

866 867
	if (boot_error) {
		/* Try to put things back the way they were before ... */
868
		numa_remove_cpu(cpu); /* was set by numa_add_cpu */
869 870 871 872 873 874 875 876

		/* was set by do_boot_cpu() */
		cpumask_clear_cpu(cpu, cpu_callout_mask);

		/* was set by cpu_init() */
		cpumask_clear_cpu(cpu, cpu_initialized_mask);

		set_cpu_present(cpu, false);
877 878 879 880 881 882
		per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
	}

	/* mark "stuck" area as not stuck */
	*((volatile unsigned long *)trampoline_base) = 0;

883 884 885 886 887 888
	if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
		/*
		 * Cleanup possible dangling ends...
		 */
		smpboot_restore_warm_reset_vector();
	}
889

890
	destroy_work_on_stack(&c_idle.work);
891 892 893 894 895
	return boot_error;
}

int __cpuinit native_cpu_up(unsigned int cpu)
{
896
	int apicid = apic->cpu_present_to_apicid(cpu);
897 898 899 900 901
	unsigned long flags;
	int err;

	WARN_ON(irqs_disabled());

902
	pr_debug("++++++++++++++++++++=_---CPU UP  %u\n", cpu);
903 904 905 906 907 908 909 910 911 912

	if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
	    !physid_isset(apicid, phys_cpu_present_map)) {
		printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
		return -EINVAL;
	}

	/*
	 * Already booted CPU?
	 */
913
	if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
914
		pr_debug("do_boot_cpu %d Already started\n", cpu);
915 916 917 918 919 920 921 922 923 924 925 926
		return -ENOSYS;
	}

	/*
	 * Save current MTRR state in case it was changed since early boot
	 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
	 */
	mtrr_save_state();

	per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;

	err = do_boot_cpu(apicid, cpu);
927 928

	if (err) {
929
		pr_debug("do_boot_cpu failed %d\n", err);
930
		return -EIO;
931 932 933 934 935 936 937 938 939 940
	}

	/*
	 * Check TSC synchronization with the AP (keep irqs disabled
	 * while doing so):
	 */
	local_irq_save(flags);
	check_tsc_sync_source(cpu);
	local_irq_restore(flags);

941
	while (!cpu_online(cpu)) {
942 943 944 945 946 947 948
		cpu_relax();
		touch_nmi_watchdog();
	}

	return 0;
}

949 950 951 952 953 954 955
/*
 * Fall back to non SMP mode after errors.
 *
 * RED-PEN audit/test this more. I bet there is more state messed up here.
 */
static __init void disable_smp(void)
{
956 957
	init_cpu_present(cpumask_of(0));
	init_cpu_possible(cpumask_of(0));
958
	smpboot_clear_io_apic_irqs();
959

960
	if (smp_found_config)
961
		physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
962
	else
963
		physid_set_mask_of_physid(0, &phys_cpu_present_map);
964
	map_cpu_to_logical_apicid();
965 966
	cpumask_set_cpu(0, cpu_sibling_mask(0));
	cpumask_set_cpu(0, cpu_core_mask(0));
967 968 969 970 971 972 973
}

/*
 * Various sanity checks.
 */
static int __init smp_sanity_check(unsigned max_cpus)
{
J
Jack Steiner 已提交
974
	preempt_disable();
975

976
#if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
977 978 979 980 981 982
	if (def_to_bigsmp && nr_cpu_ids > 8) {
		unsigned int cpu;
		unsigned nr;

		printk(KERN_WARNING
		       "More than 8 CPUs detected - skipping them.\n"
983
		       "Use CONFIG_X86_BIGSMP.\n");
984 985 986 987

		nr = 0;
		for_each_present_cpu(cpu) {
			if (nr >= 8)
988
				set_cpu_present(cpu, false);
989 990 991 992 993 994
			nr++;
		}

		nr = 0;
		for_each_possible_cpu(cpu) {
			if (nr >= 8)
995
				set_cpu_possible(cpu, false);
996 997 998 999 1000 1001 1002
			nr++;
		}

		nr_cpu_ids = 8;
	}
#endif

1003
	if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
M
Michael Tokarev 已提交
1004 1005 1006 1007
		printk(KERN_WARNING
			"weird, boot CPU (#%d) not listed by the BIOS.\n",
			hard_smp_processor_id());

1008 1009 1010 1011 1012 1013 1014 1015
		physid_set(hard_smp_processor_id(), phys_cpu_present_map);
	}

	/*
	 * If we couldn't find an SMP configuration at boot time,
	 * get out of here now!
	 */
	if (!smp_found_config && !acpi_lapic) {
J
Jack Steiner 已提交
1016
		preempt_enable();
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
		printk(KERN_NOTICE "SMP motherboard not detected.\n");
		disable_smp();
		if (APIC_init_uniprocessor())
			printk(KERN_NOTICE "Local APIC not detected."
					   " Using dummy APIC emulation.\n");
		return -1;
	}

	/*
	 * Should not be necessary because the MP table should list the boot
	 * CPU too, but we do it for the sake of robustness anyway.
	 */
1029
	if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
1030 1031 1032 1033 1034
		printk(KERN_NOTICE
			"weird, boot CPU (#%d) not listed by the BIOS.\n",
			boot_cpu_physical_apicid);
		physid_set(hard_smp_processor_id(), phys_cpu_present_map);
	}
J
Jack Steiner 已提交
1035
	preempt_enable();
1036 1037 1038 1039 1040 1041

	/*
	 * If we couldn't find a local APIC, then get out of here now!
	 */
	if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
	    !cpu_has_apic) {
1042 1043 1044 1045
		if (!disable_apic) {
			pr_err("BIOS bug, local APIC #%d not detected!...\n",
				boot_cpu_physical_apicid);
			pr_err("... forcing use of dummy APIC emulation."
1046
				"(tell your hw vendor)\n");
1047
		}
1048
		smpboot_clear_io_apic();
1049
		arch_disable_smp_support();
1050 1051 1052 1053 1054 1055 1056 1057 1058
		return -1;
	}

	verify_local_APIC();

	/*
	 * If SMP should be disabled, then really disable it!
	 */
	if (!max_cpus) {
1059
		printk(KERN_INFO "SMP mode deactivated.\n");
1060
		smpboot_clear_io_apic();
1061 1062 1063

		localise_nmi_watchdog();

1064 1065 1066
		connect_bsp_APIC();
		setup_local_APIC();
		end_local_APIC_setup();
1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077
		return -1;
	}

	return 0;
}

static void __init smp_cpu_index_default(void)
{
	int i;
	struct cpuinfo_x86 *c;

1078
	for_each_possible_cpu(i) {
1079 1080
		c = &cpu_data(i);
		/* mark all to hotplug */
1081
		c->cpu_index = nr_cpu_ids;
1082 1083 1084 1085 1086 1087 1088 1089 1090
	}
}

/*
 * Prepare for SMP bootup.  The MP table or ACPI has been read
 * earlier.  Just do some sanity checking here and enable APIC mode.
 */
void __init native_smp_prepare_cpus(unsigned int max_cpus)
{
1091 1092
	unsigned int i;

1093
	preempt_disable();
1094 1095
	smp_cpu_index_default();
	current_cpu_data = boot_cpu_data;
1096
	cpumask_copy(cpu_callin_mask, cpumask_of(0));
1097 1098 1099 1100 1101
	mb();
	/*
	 * Setup boot CPU information
	 */
	smp_store_cpu_info(0); /* Final full version of the data */
1102
#ifdef CONFIG_X86_32
1103
	boot_cpu_logical_apicid = logical_smp_processor_id();
1104
#endif
1105
	current_thread_info()->cpu = 0;  /* needed? */
1106
	for_each_possible_cpu(i) {
1107 1108 1109
		zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
		zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
		zalloc_cpumask_var(&cpu_data(i).llc_shared_map, GFP_KERNEL);
1110
	}
1111 1112
	set_cpu_sibling_map(0);

1113
	enable_IR_x2apic();
1114
	default_setup_apic_routing();
1115

1116 1117 1118
	if (smp_sanity_check(max_cpus) < 0) {
		printk(KERN_INFO "SMP disabled\n");
		disable_smp();
1119
		goto out;
1120 1121
	}

J
Jack Steiner 已提交
1122
	preempt_disable();
1123
	if (read_apic_id() != boot_cpu_physical_apicid) {
1124
		panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
1125
		     read_apic_id(), boot_cpu_physical_apicid);
1126 1127
		/* Or can we switch back to PIC here? */
	}
J
Jack Steiner 已提交
1128
	preempt_enable();
1129 1130

	connect_bsp_APIC();
1131

1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
	/*
	 * Switch from PIC to APIC mode.
	 */
	setup_local_APIC();

	/*
	 * Enable IO APIC before setting up error vector
	 */
	if (!skip_ioapic_setup && nr_ioapics)
		enable_IO_APIC();
1142

1143 1144 1145 1146
	end_local_APIC_setup();

	map_cpu_to_logical_apicid();

1147 1148
	if (apic->setup_portio_remap)
		apic->setup_portio_remap();
1149 1150 1151 1152 1153 1154 1155 1156

	smpboot_setup_io_apic();
	/*
	 * Set up local APIC timer on boot CPU.
	 */

	printk(KERN_INFO "CPU%d: ", 0);
	print_cpu_info(&cpu_data(0));
1157
	x86_init.timers.setup_percpu_clockev();
1158 1159 1160

	if (is_uv_system())
		uv_system_init();
1161 1162

	set_mtrr_aps_delayed_init();
1163 1164
out:
	preempt_enable();
1165
}
1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176

void arch_enable_nonboot_cpus_begin(void)
{
	set_mtrr_aps_delayed_init();
}

void arch_enable_nonboot_cpus_end(void)
{
	mtrr_aps_init();
}

1177 1178 1179 1180 1181 1182
/*
 * Early setup to make printk work.
 */
void __init native_smp_prepare_boot_cpu(void)
{
	int me = smp_processor_id();
1183
	switch_to_new_gdt(me);
1184 1185
	/* already set me in cpu_online_mask in boot_cpu_init() */
	cpumask_set_cpu(me, cpu_callout_mask);
1186 1187 1188
	per_cpu(cpu_state, me) = CPU_ONLINE;
}

1189 1190
void __init native_smp_cpus_done(unsigned int max_cpus)
{
1191
	pr_debug("Boot done.\n");
1192 1193 1194 1195 1196 1197

	impress_friends();
#ifdef CONFIG_X86_IO_APIC
	setup_ioapic_dest();
#endif
	check_nmi_watchdog();
1198
	mtrr_aps_init();
1199 1200
}

1201 1202 1203 1204 1205 1206 1207 1208 1209
static int __initdata setup_possible_cpus = -1;
static int __init _setup_possible_cpus(char *str)
{
	get_option(&str, &setup_possible_cpus);
	return 0;
}
early_param("possible_cpus", _setup_possible_cpus);


1210
/*
1211
 * cpu_possible_mask should be static, it cannot change as cpu's
1212 1213 1214
 * are onlined, or offlined. The reason is per-cpu data-structures
 * are allocated by some modules at init time, and dont expect to
 * do this dynamically on cpu arrival/departure.
1215
 * cpu_present_mask on the other hand can change dynamically.
1216 1217 1218 1219 1220 1221
 * In case when cpu_hotplug is not compiled, then we resort to current
 * behaviour, which is cpu_possible == cpu_present.
 * - Ashok Raj
 *
 * Three ways to find out the number of additional hotplug CPUs:
 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
1222
 * - The user can overwrite it with possible_cpus=NUM
1223 1224 1225 1226 1227 1228
 * - Otherwise don't reserve additional CPUs.
 * We do this because additional CPUs waste a lot of memory.
 * -AK
 */
__init void prefill_possible_map(void)
{
T
Thomas Gleixner 已提交
1229
	int i, possible;
1230

1231 1232 1233 1234
	/* no processor from mptable or madt */
	if (!num_processors)
		num_processors = 1;

1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
	i = setup_max_cpus ?: 1;
	if (setup_possible_cpus == -1) {
		possible = num_processors;
#ifdef CONFIG_HOTPLUG_CPU
		if (setup_max_cpus)
			possible += disabled_cpus;
#else
		if (possible > i)
			possible = i;
#endif
	} else
1246 1247
		possible = setup_possible_cpus;

1248 1249
	total_cpus = max_t(int, possible, num_processors + disabled_cpus);

1250 1251
	/* nr_cpu_ids could be reduced via nr_cpus= */
	if (possible > nr_cpu_ids) {
1252 1253
		printk(KERN_WARNING
			"%d Processors exceeds NR_CPUS limit of %d\n",
1254 1255
			possible, nr_cpu_ids);
		possible = nr_cpu_ids;
1256
	}
1257

1258 1259 1260 1261 1262 1263 1264 1265 1266 1267
#ifdef CONFIG_HOTPLUG_CPU
	if (!setup_max_cpus)
#endif
	if (possible > i) {
		printk(KERN_WARNING
			"%d Processors exceeds max_cpus limit of %u\n",
			possible, setup_max_cpus);
		possible = i;
	}

1268 1269 1270 1271
	printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
		possible, max_t(int, possible - num_processors, 0));

	for (i = 0; i < possible; i++)
1272
		set_cpu_possible(i, true);
1273 1274
	for (; i < NR_CPUS; i++)
		set_cpu_possible(i, false);
1275 1276

	nr_cpu_ids = possible;
1277
}
1278

1279 1280 1281 1282 1283 1284 1285
#ifdef CONFIG_HOTPLUG_CPU

static void remove_siblinginfo(int cpu)
{
	int sibling;
	struct cpuinfo_x86 *c = &cpu_data(cpu);

1286 1287
	for_each_cpu(sibling, cpu_core_mask(cpu)) {
		cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
1288 1289 1290
		/*/
		 * last thread sibling in this cpu core going down
		 */
1291
		if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
1292 1293 1294
			cpu_data(sibling).booted_cores--;
	}

1295 1296 1297 1298
	for_each_cpu(sibling, cpu_sibling_mask(cpu))
		cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
	cpumask_clear(cpu_sibling_mask(cpu));
	cpumask_clear(cpu_core_mask(cpu));
1299 1300
	c->phys_proc_id = 0;
	c->cpu_core_id = 0;
1301
	cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
1302 1303
}

1304 1305
static void __ref remove_cpu_from_maps(int cpu)
{
1306 1307 1308
	set_cpu_online(cpu, false);
	cpumask_clear_cpu(cpu, cpu_callout_mask);
	cpumask_clear_cpu(cpu, cpu_callin_mask);
1309
	/* was set by cpu_init() */
1310
	cpumask_clear_cpu(cpu, cpu_initialized_mask);
1311
	numa_remove_cpu(cpu);
1312 1313
}

1314
void cpu_disable_common(void)
1315 1316 1317 1318 1319 1320
{
	int cpu = smp_processor_id();

	remove_siblinginfo(cpu);

	/* It's now safe to remove this processor from the online map */
1321
	lock_vector_lock();
1322
	remove_cpu_from_maps(cpu);
1323
	unlock_vector_lock();
1324
	fixup_irqs();
1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
}

int native_cpu_disable(void)
{
	int cpu = smp_processor_id();

	/*
	 * Perhaps use cpufreq to drop frequency, but that could go
	 * into generic code.
	 *
	 * We won't take down the boot processor on i386 due to some
	 * interrupts only being able to be serviced by the BSP.
	 * Especially so if we're not using an IOAPIC	-zwane
	 */
	if (cpu == 0)
		return -EBUSY;

	if (nmi_watchdog == NMI_LOCAL_APIC)
		stop_apic_nmi_watchdog(NULL);
	clear_local_APIC();

	cpu_disable_common();
1347 1348 1349
	return 0;
}

1350
void native_cpu_die(unsigned int cpu)
1351 1352 1353 1354 1355 1356 1357
{
	/* We don't do anything here: idle task is faking death itself. */
	unsigned int i;

	for (i = 0; i < 10; i++) {
		/* They ack this in play_dead by setting CPU_DEAD */
		if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1358 1359 1360
			if (system_state == SYSTEM_RUNNING)
				pr_info("CPU %u is now offline\n", cpu);

1361 1362 1363 1364 1365 1366
			if (1 == num_online_cpus())
				alternatives_smp_switch(0);
			return;
		}
		msleep(100);
	}
1367
	pr_err("CPU %u didn't die...\n", cpu);
1368
}
1369 1370 1371 1372 1373 1374

void play_dead_common(void)
{
	idle_task_exit();
	reset_lazy_tlbstate();
	irq_ctx_exit(raw_smp_processor_id());
1375
	c1e_remove_cpu(raw_smp_processor_id());
1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386

	mb();
	/* Ack it */
	__get_cpu_var(cpu_state) = CPU_DEAD;

	/*
	 * With physical CPU hotplug, we should halt the cpu
	 */
	local_irq_disable();
}

1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
/*
 * We need to flush the caches before going to sleep, lest we have
 * dirty data in our caches when we come back up.
 */
static inline void mwait_play_dead(void)
{
	unsigned int eax, ebx, ecx, edx;
	unsigned int highest_cstate = 0;
	unsigned int highest_subcstate = 0;
	int i;

	if (!cpu_has(&current_cpu_data, X86_FEATURE_MWAIT))
		return;
	if (current_cpu_data.cpuid_level < CPUID_MWAIT_LEAF)
		return;

	eax = CPUID_MWAIT_LEAF;
	ecx = 0;
	native_cpuid(&eax, &ebx, &ecx, &edx);

	/*
	 * eax will be 0 if EDX enumeration is not valid.
	 * Initialized below to cstate, sub_cstate value when EDX is valid.
	 */
	if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
		eax = 0;
	} else {
		edx >>= MWAIT_SUBSTATE_SIZE;
		for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
			if (edx & MWAIT_SUBSTATE_MASK) {
				highest_cstate = i;
				highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
			}
		}
		eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
			(highest_subcstate - 1);
	}

	while (1) {
		mb();
		wbinvd();
		__monitor(&current_thread_info()->flags, 0, 0);
		mb();
		__mwait(eax, 0);
	}
}

static inline void hlt_play_dead(void)
{
	while (1) {
		mb();
		if (current_cpu_data.x86 >= 4)
			wbinvd();
		mb();
		native_halt();
	}
}

1445 1446 1447
void native_play_dead(void)
{
	play_dead_common();
1448
	tboot_shutdown(TB_SHUTDOWN_WFS);
1449 1450 1451

	mwait_play_dead();	/* Only returns on failure */
	hlt_play_dead();
1452 1453
}

1454
#else /* ... !CONFIG_HOTPLUG_CPU */
1455
int native_cpu_disable(void)
1456 1457 1458 1459
{
	return -ENOSYS;
}

1460
void native_cpu_die(unsigned int cpu)
1461 1462 1463 1464
{
	/* We said "no" in __cpu_disable */
	BUG();
}
1465 1466 1467 1468 1469 1470

void native_play_dead(void)
{
	BUG();
}

1471
#endif