smpboot.c 35.5 KB
Newer Older
1
 /*
2 3
 *	x86 SMP booting functions
 *
4
 *	(c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
I
Ingo Molnar 已提交
5
 *	(c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41
 *	Copyright 2001 Andi Kleen, SuSE Labs.
 *
 *	Much of the core SMP work is based on previous work by Thomas Radke, to
 *	whom a great many thanks are extended.
 *
 *	Thanks to Intel for making available several different Pentium,
 *	Pentium Pro and Pentium-II/Xeon MP machines.
 *	Original development of Linux SMP code supported by Caldera.
 *
 *	This code is released under the GNU General Public License version 2 or
 *	later.
 *
 *	Fixes
 *		Felix Koop	:	NR_CPUS used properly
 *		Jose Renau	:	Handle single CPU case.
 *		Alan Cox	:	By repeated request 8) - Total BogoMIPS report.
 *		Greg Wright	:	Fix for kernel stacks panic.
 *		Erich Boleyn	:	MP v1.4 and additional changes.
 *	Matthias Sattler	:	Changes for 2.1 kernel map.
 *	Michel Lespinasse	:	Changes for 2.1 kernel map.
 *	Michael Chastain	:	Change trampoline.S to gnu as.
 *		Alan Cox	:	Dumb bug: 'B' step PPro's are fine
 *		Ingo Molnar	:	Added APIC timers, based on code
 *					from Jose Renau
 *		Ingo Molnar	:	various cleanups and rewrites
 *		Tigran Aivazian	:	fixed "0.00 in /proc/uptime on SMP" bug.
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs
 *	Andi Kleen		:	Changed for SMP boot into long mode.
 *		Martin J. Bligh	: 	Added support for multi-quad systems
 *		Dave Jones	:	Report invalid combinations of Athlon CPUs.
 *		Rusty Russell	:	Hacked into shape for new "hotplug" boot process.
 *      Andi Kleen              :       Converted to new state machine.
 *	Ashok Raj		: 	CPU hotplug support
 *	Glauber Costa		:	i386 and x86_64 integration
 */

42 43
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

44 45
#include <linux/init.h>
#include <linux/smp.h>
46
#include <linux/module.h>
47
#include <linux/sched.h>
48
#include <linux/percpu.h>
G
Glauber Costa 已提交
49
#include <linux/bootmem.h>
50 51
#include <linux/err.h>
#include <linux/nmi.h>
52
#include <linux/tboot.h>
53
#include <linux/stackprotector.h>
54
#include <linux/gfp.h>
55
#include <linux/cpuidle.h>
56

57
#include <asm/acpi.h>
58
#include <asm/desc.h>
59 60
#include <asm/nmi.h>
#include <asm/irq.h>
61
#include <asm/idle.h>
62
#include <asm/realmode.h>
63 64
#include <asm/cpu.h>
#include <asm/numa.h>
65 66 67
#include <asm/pgtable.h>
#include <asm/tlbflush.h>
#include <asm/mtrr.h>
68
#include <asm/mwait.h>
I
Ingo Molnar 已提交
69
#include <asm/apic.h>
70
#include <asm/io_apic.h>
71 72
#include <asm/i387.h>
#include <asm/fpu-internal.h>
73
#include <asm/setup.h>
T
Tejun Heo 已提交
74
#include <asm/uv/uv.h>
75
#include <linux/mc146818rtc.h>
76
#include <asm/smpboot_hooks.h>
77
#include <asm/i8259.h>
78
#include <asm/realmode.h>
79
#include <asm/misc.h>
80

81 82 83
/* State of each CPU */
DEFINE_PER_CPU(int, cpu_state) = { 0 };

84 85 86 87 88
/* Number of siblings per CPU package */
int smp_num_siblings = 1;
EXPORT_SYMBOL(smp_num_siblings);

/* Last level cache ID of each logical CPU */
89
DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID;
90 91

/* representing HT siblings of each logical CPU */
92
DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_sibling_map);
93 94 95
EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);

/* representing HT and core siblings of each logical CPU */
96
DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_core_map);
97 98
EXPORT_PER_CPU_SYMBOL(cpu_core_map);

99
DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_llc_shared_map);
100

101 102 103
/* Per CPU bogomips and other parameters */
DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
EXPORT_PER_CPU_SYMBOL(cpu_info);
104

105
atomic_t init_deasserted;
106 107

/*
108 109
 * Report back to the Boot Processor during boot time or to the caller processor
 * during CPU online.
110
 */
111
static void smp_callin(void)
112 113 114 115 116 117 118 119
{
	int cpuid, phys_id;

	/*
	 * If waken up by an INIT in an 82489DX configuration
	 * we may get here before an INIT-deassert IPI reaches
	 * our local APIC.  We have to wait for the IPI or we'll
	 * lock up on an APIC access.
120 121
	 *
	 * Since CPU0 is not wakened up by INIT, it doesn't wait for the IPI.
122
	 */
123
	cpuid = smp_processor_id();
124 125 126
	if (apic->wait_for_init_deassert && cpuid)
		while (!atomic_read(&init_deasserted))
			cpu_relax();
127 128 129 130

	/*
	 * (This works even if the APIC is not enabled.)
	 */
131
	phys_id = read_apic_id();
132 133 134 135 136 137 138 139 140 141

	/*
	 * the boot CPU has finished the init stage and is spinning
	 * on callin_map until we finish. We are free to set up this
	 * CPU, first the APIC. (this is probably redundant on most
	 * boards)
	 */
	setup_local_APIC();
	end_local_APIC_setup();

142 143 144
	/*
	 * Need to setup vector mappings before we enable interrupts.
	 */
145
	setup_vector_irq(smp_processor_id());
146 147 148 149 150 151 152

	/*
	 * Save our processor parameters. Note: this information
	 * is needed for clock calibration.
	 */
	smp_store_cpu_info(cpuid);

153 154
	/*
	 * Get our bogomips.
155 156 157
	 * Update loops_per_jiffy in cpu_data. Previous call to
	 * smp_store_cpu_info() stored a value that is close but not as
	 * accurate as the value just calculated.
158 159
	 */
	calibrate_delay();
160
	cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
161
	pr_debug("Stack at about %p\n", &cpuid);
162

163 164 165 166 167 168 169
	/*
	 * This must be done before setting cpu_online_mask
	 * or calling notify_cpu_starting.
	 */
	set_cpu_sibling_map(raw_smp_processor_id());
	wmb();

170 171
	notify_cpu_starting(cpuid);

172 173 174
	/*
	 * Allow the master to continue.
	 */
175
	cpumask_set_cpu(cpuid, cpu_callin_mask);
176 177
}

178 179
static int cpu0_logical_apicid;
static int enable_start_cpu0;
180 181 182
/*
 * Activate a secondary processor.
 */
183
static void notrace start_secondary(void *unused)
184 185 186 187 188 189
{
	/*
	 * Don't put *anything* before cpu_init(), SMP booting is too
	 * fragile that we want to limit the things done here to the
	 * most necessary things.
	 */
190
	cpu_init();
191
	x86_cpuinit.early_percpu_clock_init();
192 193
	preempt_disable();
	smp_callin();
194

195 196
	enable_start_cpu0 = 0;

197
#ifdef CONFIG_X86_32
198
	/* switch away from the initial page table */
199 200 201 202
	load_cr3(swapper_pg_dir);
	__flush_tlb_all();
#endif

203 204 205 206 207 208 209
	/* otherwise gcc will move up smp_processor_id before the cpu_init */
	barrier();
	/*
	 * Check TSC synchronization with the BP:
	 */
	check_tsc_sync_target();

210 211 212
	/*
	 * Enable the espfix hack for this CPU
	 */
213
#ifdef CONFIG_X86_ESPFIX64
214 215 216
	init_espfix_ap();
#endif

217
	/*
218 219 220
	 * We need to hold vector_lock so there the set of online cpus
	 * does not change while we are assigning vectors to cpus.  Holding
	 * this lock ensures we don't half assign or remove an irq from a cpu.
221
	 */
222
	lock_vector_lock();
223
	set_cpu_online(smp_processor_id(), true);
224
	unlock_vector_lock();
225
	per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
226
	x86_platform.nmi_init();
227

228 229 230
	/* enable local interrupts */
	local_irq_enable();

231 232
	/* to prevent fake stack check failure in clock setup */
	boot_init_stack_canary();
233

234
	x86_cpuinit.setup_percpu_clockev();
235 236

	wmb();
T
Thomas Gleixner 已提交
237
	cpu_startup_entry(CPUHP_ONLINE);
238 239
}

240 241 242 243 244 245 246 247 248
void __init smp_store_boot_cpu_info(void)
{
	int id = 0; /* CPU 0 */
	struct cpuinfo_x86 *c = &cpu_data(id);

	*c = boot_cpu_data;
	c->cpu_index = id;
}

249 250 251 252
/*
 * The bootstrap kernel entry code has set these up. Save them for
 * a given CPU
 */
253
void smp_store_cpu_info(int id)
254 255 256
{
	struct cpuinfo_x86 *c = &cpu_data(id);

257
	*c = boot_cpu_data;
258
	c->cpu_index = id;
259 260 261 262 263
	/*
	 * During boot time, CPU0 has this setup already. Save the info when
	 * bringing up AP or offlined CPU0.
	 */
	identify_secondary_cpu(c);
264 265
}

266 267 268 269 270 271 272 273
static bool
topology_same_node(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
{
	int cpu1 = c->cpu_index, cpu2 = o->cpu_index;

	return (cpu_to_node(cpu1) == cpu_to_node(cpu2));
}

274
static bool
275
topology_sane(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o, const char *name)
276
{
277 278
	int cpu1 = c->cpu_index, cpu2 = o->cpu_index;

279
	return !WARN_ONCE(!topology_same_node(c, o),
280 281 282 283 284 285 286 287 288 289 290
		"sched: CPU #%d's %s-sibling CPU #%d is not on the same node! "
		"[node: %d != %d]. Ignoring dependency.\n",
		cpu1, name, cpu2, cpu_to_node(cpu1), cpu_to_node(cpu2));
}

#define link_mask(_m, c1, c2)						\
do {									\
	cpumask_set_cpu((c1), cpu_##_m##_mask(c2));			\
	cpumask_set_cpu((c2), cpu_##_m##_mask(c1));			\
} while (0)

291
static bool match_smt(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
292
{
A
Andreas Herrmann 已提交
293
	if (cpu_has_topoext) {
294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
		int cpu1 = c->cpu_index, cpu2 = o->cpu_index;

		if (c->phys_proc_id == o->phys_proc_id &&
		    per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2) &&
		    c->compute_unit_id == o->compute_unit_id)
			return topology_sane(c, o, "smt");

	} else if (c->phys_proc_id == o->phys_proc_id &&
		   c->cpu_core_id == o->cpu_core_id) {
		return topology_sane(c, o, "smt");
	}

	return false;
}

309
static bool match_llc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
310 311 312 313 314 315 316 317
{
	int cpu1 = c->cpu_index, cpu2 = o->cpu_index;

	if (per_cpu(cpu_llc_id, cpu1) != BAD_APICID &&
	    per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2))
		return topology_sane(c, o, "llc");

	return false;
318 319
}

320 321 322 323 324 325
/*
 * Unlike the other levels, we do not enforce keeping a
 * multicore group inside a NUMA node.  If this happens, we will
 * discard the MC level of the topology later.
 */
static bool match_die(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
326
{
327 328
	if (c->phys_proc_id == o->phys_proc_id)
		return true;
329 330
	return false;
}
331

332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357
static struct sched_domain_topology_level numa_inside_package_topology[] = {
#ifdef CONFIG_SCHED_SMT
	{ cpu_smt_mask, cpu_smt_flags, SD_INIT_NAME(SMT) },
#endif
#ifdef CONFIG_SCHED_MC
	{ cpu_coregroup_mask, cpu_core_flags, SD_INIT_NAME(MC) },
#endif
	{ NULL, },
};
/*
 * set_sched_topology() sets the topology internal to a CPU.  The
 * NUMA topologies are layered on top of it to build the full
 * system topology.
 *
 * If NUMA nodes are observed to occur within a CPU package, this
 * function should be called.  It forces the sched domain code to
 * only use the SMT level for the CPU portion of the topology.
 * This essentially falls back to relying on NUMA information
 * from the SRAT table to describe the entire system topology
 * (except for hyperthreads).
 */
static void primarily_use_numa_for_topology(void)
{
	set_sched_topology(numa_inside_package_topology);
}

358
void set_cpu_sibling_map(int cpu)
359
{
360
	bool has_smt = smp_num_siblings > 1;
361
	bool has_mp = has_smt || boot_cpu_data.x86_max_cores > 1;
362
	struct cpuinfo_x86 *c = &cpu_data(cpu);
363 364
	struct cpuinfo_x86 *o;
	int i;
365

366
	cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
367

368
	if (!has_mp) {
369
		cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
370 371
		cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
		cpumask_set_cpu(cpu, cpu_core_mask(cpu));
372 373 374 375
		c->booted_cores = 1;
		return;
	}

376
	for_each_cpu(i, cpu_sibling_setup_mask) {
377 378 379 380 381
		o = &cpu_data(i);

		if ((i == cpu) || (has_smt && match_smt(c, o)))
			link_mask(sibling, cpu, i);

382
		if ((i == cpu) || (has_mp && match_llc(c, o)))
383 384
			link_mask(llc_shared, cpu, i);

385 386 387 388 389 390 391 392 393
	}

	/*
	 * This needs a separate iteration over the cpus because we rely on all
	 * cpu_sibling_mask links to be set-up.
	 */
	for_each_cpu(i, cpu_sibling_setup_mask) {
		o = &cpu_data(i);

394
		if ((i == cpu) || (has_mp && match_die(c, o))) {
395 396
			link_mask(core, cpu, i);

397 398 399
			/*
			 *  Does this new cpu bringup a new core?
			 */
400
			if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
401 402 403 404
				/*
				 * for each core in package, increment
				 * the booted_cores for this new cpu
				 */
405
				if (cpumask_first(cpu_sibling_mask(i)) == i)
406 407 408 409 410 411 412 413 414 415
					c->booted_cores++;
				/*
				 * increment the core count for all
				 * the other cpus in this package
				 */
				if (i != cpu)
					cpu_data(i).booted_cores++;
			} else if (i != cpu && !c->booted_cores)
				c->booted_cores = cpu_data(i).booted_cores;
		}
416
		if (match_die(c, o) && !topology_same_node(c, o))
417
			primarily_use_numa_for_topology();
418 419 420
	}
}

421
/* maps the cpu to the sched domain representing multi-core */
R
Rusty Russell 已提交
422
const struct cpumask *cpu_coregroup_mask(int cpu)
423
{
424
	return cpu_llc_shared_mask(cpu);
R
Rusty Russell 已提交
425 426
}

I
Ingo Molnar 已提交
427
static void impress_friends(void)
428 429 430 431 432 433
{
	int cpu;
	unsigned long bogosum = 0;
	/*
	 * Allow the user to impress friends.
	 */
434
	pr_debug("Before bogomips\n");
435
	for_each_possible_cpu(cpu)
436
		if (cpumask_test_cpu(cpu, cpu_callout_mask))
437
			bogosum += cpu_data(cpu).loops_per_jiffy;
438
	pr_info("Total of %d processors activated (%lu.%02lu BogoMIPS)\n",
439
		num_online_cpus(),
440 441 442
		bogosum/(500000/HZ),
		(bogosum/(5000/HZ))%100);

443
	pr_debug("Before bogocount - setting activated=1\n");
444 445
}

446
void __inquire_remote_apic(int apicid)
447 448
{
	unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
449
	const char * const names[] = { "ID", "VERSION", "SPIV" };
450 451 452
	int timeout;
	u32 status;

453
	pr_info("Inquiring remote APIC 0x%x...\n", apicid);
454 455

	for (i = 0; i < ARRAY_SIZE(regs); i++) {
456
		pr_info("... APIC 0x%x %s: ", apicid, names[i]);
457 458 459 460 461 462

		/*
		 * Wait for idle.
		 */
		status = safe_apic_wait_icr_idle();
		if (status)
463
			pr_cont("a previous APIC delivery may have failed\n");
464

465
		apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
466 467 468 469 470 471 472 473 474 475

		timeout = 0;
		do {
			udelay(100);
			status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
		} while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);

		switch (status) {
		case APIC_ICR_RR_VALID:
			status = apic_read(APIC_RRR);
476
			pr_cont("%08x\n", status);
477 478
			break;
		default:
479
			pr_cont("failed\n");
480 481 482 483 484 485 486 487 488
		}
	}
}

/*
 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
 * won't ... remember to clear down the APIC, etc later.
 */
489
int
490
wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip)
491 492 493 494 495 496 497
{
	unsigned long send_status, accept_status = 0;
	int maxlvt;

	/* Target chip */
	/* Boot on the stack */
	/* Kick the second */
498
	apic_icr_write(APIC_DM_NMI | apic->dest_logical, apicid);
499

500
	pr_debug("Waiting for send to finish...\n");
501 502 503 504 505 506
	send_status = safe_apic_wait_icr_idle();

	/*
	 * Give the other CPU some time to accept the IPI.
	 */
	udelay(200);
507
	if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
508 509 510 511 512
		maxlvt = lapic_get_maxlvt();
		if (maxlvt > 3)			/* Due to the Pentium erratum 3AP.  */
			apic_write(APIC_ESR, 0);
		accept_status = (apic_read(APIC_ESR) & 0xEF);
	}
513
	pr_debug("NMI sent\n");
514 515

	if (send_status)
516
		pr_err("APIC never delivered???\n");
517
	if (accept_status)
518
		pr_err("APIC delivery error (%lx)\n", accept_status);
519 520 521 522

	return (send_status | accept_status);
}

523
static int
524
wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
525 526 527 528
{
	unsigned long send_status, accept_status = 0;
	int maxlvt, num_starts, j;

529 530
	maxlvt = lapic_get_maxlvt();

531 532 533 534
	/*
	 * Be paranoid about clearing APIC errors.
	 */
	if (APIC_INTEGRATED(apic_version[phys_apicid])) {
535 536
		if (maxlvt > 3)		/* Due to the Pentium erratum 3AP.  */
			apic_write(APIC_ESR, 0);
537 538 539
		apic_read(APIC_ESR);
	}

540
	pr_debug("Asserting INIT\n");
541 542 543 544 545 546 547

	/*
	 * Turn INIT on target chip
	 */
	/*
	 * Send IPI
	 */
548 549
	apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
		       phys_apicid);
550

551
	pr_debug("Waiting for send to finish...\n");
552 553 554 555
	send_status = safe_apic_wait_icr_idle();

	mdelay(10);

556
	pr_debug("Deasserting INIT\n");
557 558 559

	/* Target chip */
	/* Send IPI */
560
	apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
561

562
	pr_debug("Waiting for send to finish...\n");
563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583
	send_status = safe_apic_wait_icr_idle();

	mb();
	atomic_set(&init_deasserted, 1);

	/*
	 * Should we send STARTUP IPIs ?
	 *
	 * Determine this based on the APIC version.
	 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
	 */
	if (APIC_INTEGRATED(apic_version[phys_apicid]))
		num_starts = 2;
	else
		num_starts = 0;

	/*
	 * Paravirt / VMI wants a startup IPI hook here to set up the
	 * target processor state.
	 */
	startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
584
			 stack_start);
585 586 587 588

	/*
	 * Run STARTUP IPI loop.
	 */
589
	pr_debug("#startup loops: %d\n", num_starts);
590 591

	for (j = 1; j <= num_starts; j++) {
592
		pr_debug("Sending STARTUP #%d\n", j);
593 594
		if (maxlvt > 3)		/* Due to the Pentium erratum 3AP.  */
			apic_write(APIC_ESR, 0);
595
		apic_read(APIC_ESR);
596
		pr_debug("After apic_write\n");
597 598 599 600 601 602 603 604

		/*
		 * STARTUP IPI
		 */

		/* Target chip */
		/* Boot on the stack */
		/* Kick the second */
605 606
		apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
			       phys_apicid);
607 608 609 610 611 612

		/*
		 * Give the other CPU some time to accept the IPI.
		 */
		udelay(300);

613
		pr_debug("Startup point 1\n");
614

615
		pr_debug("Waiting for send to finish...\n");
616 617 618 619 620 621
		send_status = safe_apic_wait_icr_idle();

		/*
		 * Give the other CPU some time to accept the IPI.
		 */
		udelay(200);
622
		if (maxlvt > 3)		/* Due to the Pentium erratum 3AP.  */
623 624 625 626 627
			apic_write(APIC_ESR, 0);
		accept_status = (apic_read(APIC_ESR) & 0xEF);
		if (send_status || accept_status)
			break;
	}
628
	pr_debug("After Startup\n");
629 630

	if (send_status)
631
		pr_err("APIC never delivered???\n");
632
	if (accept_status)
633
		pr_err("APIC delivery error (%lx)\n", accept_status);
634 635 636 637

	return (send_status | accept_status);
}

638 639 640 641 642 643 644 645
void smp_announce(void)
{
	int num_nodes = num_online_nodes();

	printk(KERN_INFO "x86: Booted up %d node%s, %d CPUs\n",
	       num_nodes, (num_nodes > 1 ? "s" : ""), num_online_cpus());
}

646
/* reduce the number of lines printed when booting a large cpu count system */
647
static void announce_cpu(int cpu, int apicid)
648 649
{
	static int current_node = -1;
650
	int node = early_cpu_to_node(cpu);
651
	static int width, node_width;
652 653 654

	if (!width)
		width = num_digits(num_possible_cpus()) + 1; /* + '#' sign */
655

656 657 658 659 660 661
	if (!node_width)
		node_width = num_digits(num_possible_nodes()) + 1; /* + '#' */

	if (cpu == 1)
		printk(KERN_INFO "x86: Booting SMP configuration:\n");

662 663 664
	if (system_state == SYSTEM_BOOTING) {
		if (node != current_node) {
			if (current_node > (-1))
665
				pr_cont("\n");
666
			current_node = node;
667 668 669

			printk(KERN_INFO ".... node %*s#%d, CPUs:  ",
			       node_width - num_digits(node), " ", node);
670
		}
671 672 673 674 675 676 677

		/* Add padding for the BSP */
		if (cpu == 1)
			pr_cont("%*s", width + 1, " ");

		pr_cont("%*s#%d", width - num_digits(cpu), " ", cpu);

678 679 680 681 682
	} else
		pr_info("Booting Node %d Processor %d APIC 0x%x\n",
			node, cpu, apicid);
}

683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705
static int wakeup_cpu0_nmi(unsigned int cmd, struct pt_regs *regs)
{
	int cpu;

	cpu = smp_processor_id();
	if (cpu == 0 && !cpu_online(cpu) && enable_start_cpu0)
		return NMI_HANDLED;

	return NMI_DONE;
}

/*
 * Wake up AP by INIT, INIT, STARTUP sequence.
 *
 * Instead of waiting for STARTUP after INITs, BSP will execute the BIOS
 * boot-strap code which is not a desired behavior for waking up BSP. To
 * void the boot-strap code, wake up CPU0 by NMI instead.
 *
 * This works to wake up soft offlined CPU0 only. If CPU0 is hard offlined
 * (i.e. physically hot removed and then hot added), NMI won't wake it up.
 * We'll change this code in the future to wake up hard offlined CPU0 if
 * real platform and request are available.
 */
706
static int
707 708 709 710 711 712
wakeup_cpu_via_init_nmi(int cpu, unsigned long start_ip, int apicid,
	       int *cpu0_nmi_registered)
{
	int id;
	int boot_error;

713 714
	preempt_disable();

715 716 717
	/*
	 * Wake up AP by INIT, INIT, STARTUP sequence.
	 */
718 719 720 721
	if (cpu) {
		boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
		goto out;
	}
722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739

	/*
	 * Wake up BSP by nmi.
	 *
	 * Register a NMI handler to help wake up CPU0.
	 */
	boot_error = register_nmi_handler(NMI_LOCAL,
					  wakeup_cpu0_nmi, 0, "wake_cpu0");

	if (!boot_error) {
		enable_start_cpu0 = 1;
		*cpu0_nmi_registered = 1;
		if (apic->dest_logical == APIC_DEST_LOGICAL)
			id = cpu0_logical_apicid;
		else
			id = apicid;
		boot_error = wakeup_secondary_cpu_via_nmi(id, start_ip);
	}
740 741 742

out:
	preempt_enable();
743 744 745 746

	return boot_error;
}

747 748 749
/*
 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
750 751
 * Returns zero if CPU booted OK, else error code from
 * ->wakeup_secondary_cpu.
752
 */
753
static int do_boot_cpu(int apicid, int cpu, struct task_struct *idle)
754
{
755
	volatile u32 *trampoline_status =
756
		(volatile u32 *) __va(real_mode_header->trampoline_status);
757
	/* start_ip had better be page-aligned! */
758
	unsigned long start_ip = real_mode_header->trampoline_start;
759

760
	unsigned long boot_error = 0;
761
	int cpu0_nmi_registered = 0;
762
	unsigned long timeout;
763

764 765
	/* Just in case we booted with a single CPU. */
	alternatives_enable_smp();
766

767 768 769
	idle->thread.sp = (unsigned long) (((struct pt_regs *)
			  (THREAD_SIZE +  task_stack_page(idle))) - 1);
	per_cpu(current_task, cpu) = idle;
770

771
#ifdef CONFIG_X86_32
772 773 774
	/* Stack for startup_32 can be just as for start_secondary onwards */
	irq_ctx_init(cpu);
#else
775
	clear_tsk_thread_flag(idle, TIF_FORK);
776
	initial_gs = per_cpu_offset(cpu);
777
#endif
778
	per_cpu(kernel_stack, cpu) =
779
		(unsigned long)task_stack_page(idle) -
780
		KERNEL_STACK_OFFSET + THREAD_SIZE;
781
	early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
782
	initial_code = (unsigned long)start_secondary;
783
	stack_start  = idle->thread.sp;
784

785 786
	/* So we see what's up */
	announce_cpu(cpu, apicid);
787 788 789 790 791 792 793 794

	/*
	 * This grunge runs the startup process for
	 * the targeted processor.
	 */

	atomic_set(&init_deasserted, 0);

J
Jack Steiner 已提交
795
	if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
796

797
		pr_debug("Setting warm reset code and vector.\n");
798

J
Jack Steiner 已提交
799 800 801
		smpboot_setup_warm_reset_vector(start_ip);
		/*
		 * Be paranoid about clearing APIC errors.
802 803 804 805 806
		*/
		if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
			apic_write(APIC_ESR, 0);
			apic_read(APIC_ESR);
		}
J
Jack Steiner 已提交
807
	}
808

809 810 811 812 813 814 815 816 817
	/*
	 * AP might wait on cpu_callout_mask in cpu_init() with
	 * cpu_initialized_mask set if previous attempt to online
	 * it timed-out. Clear cpu_initialized_mask so that after
	 * INIT/SIPI it could start with a clean state.
	 */
	cpumask_clear_cpu(cpu, cpu_initialized_mask);
	smp_mb();

818
	/*
819 820 821 822
	 * Wake up a CPU in difference cases:
	 * - Use the method in the APIC driver if it's defined
	 * Otherwise,
	 * - Use an INIT boot APIC message for APs or NMI for BSP.
823
	 */
824 825 826
	if (apic->wakeup_secondary_cpu)
		boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
	else
827 828
		boot_error = wakeup_cpu_via_init_nmi(cpu, start_ip, apicid,
						     &cpu0_nmi_registered);
829 830 831

	if (!boot_error) {
		/*
832
		 * Wait 10s total for a response from AP
833
		 */
834 835 836 837 838 839 840 841 842 843 844 845 846 847 848
		boot_error = -1;
		timeout = jiffies + 10*HZ;
		while (time_before(jiffies, timeout)) {
			if (cpumask_test_cpu(cpu, cpu_initialized_mask)) {
				/*
				 * Tell AP to proceed with initialization
				 */
				cpumask_set_cpu(cpu, cpu_callout_mask);
				boot_error = 0;
				break;
			}
			udelay(100);
			schedule();
		}
	}
849

850
	if (!boot_error) {
851
		/*
852
		 * Wait till AP completes initial initialization
853
		 */
854
		while (!cpumask_test_cpu(cpu, cpu_callin_mask)) {
855 856 857 858 859 860
			/*
			 * Allow other tasks to run while we wait for the
			 * AP to come online. This also gives a chance
			 * for the MTRR work(triggered by the AP coming online)
			 * to be completed in the stop machine context.
			 */
861
			udelay(100);
862
			schedule();
863 864 865 866
		}
	}

	/* mark "stuck" area as not stuck */
867
	*trampoline_status = 0;
868

869 870 871 872 873 874
	if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
		/*
		 * Cleanup possible dangling ends...
		 */
		smpboot_restore_warm_reset_vector();
	}
875 876 877 878 879 880 881
	/*
	 * Clean up the nmi handler. Do this after the callin and callout sync
	 * to avoid impact of possible long unregister time.
	 */
	if (cpu0_nmi_registered)
		unregister_nmi_handler(NMI_LOCAL, "wake_cpu0");

882 883 884
	return boot_error;
}

885
int native_cpu_up(unsigned int cpu, struct task_struct *tidle)
886
{
887
	int apicid = apic->cpu_present_to_apicid(cpu);
888 889 890 891 892
	unsigned long flags;
	int err;

	WARN_ON(irqs_disabled());

893
	pr_debug("++++++++++++++++++++=_---CPU UP  %u\n", cpu);
894

895
	if (apicid == BAD_APICID ||
896
	    !physid_isset(apicid, phys_cpu_present_map) ||
897
	    !apic->apic_id_valid(apicid)) {
898
		pr_err("%s: bad cpu %d\n", __func__, cpu);
899 900 901 902 903 904
		return -EINVAL;
	}

	/*
	 * Already booted CPU?
	 */
905
	if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
906
		pr_debug("do_boot_cpu %d Already started\n", cpu);
907 908 909 910 911 912 913 914 915 916 917
		return -ENOSYS;
	}

	/*
	 * Save current MTRR state in case it was changed since early boot
	 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
	 */
	mtrr_save_state();

	per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;

918 919 920
	/* the FPU context is blank, nobody can own it */
	__cpu_disable_lazy_restore(cpu);

921
	err = do_boot_cpu(apicid, cpu, tidle);
922
	if (err) {
923
		pr_err("do_boot_cpu failed(%d) to wakeup CPU#%u\n", err, cpu);
924
		return -EIO;
925 926 927 928 929 930 931 932 933 934
	}

	/*
	 * Check TSC synchronization with the AP (keep irqs disabled
	 * while doing so):
	 */
	local_irq_save(flags);
	check_tsc_sync_source(cpu);
	local_irq_restore(flags);

935
	while (!cpu_online(cpu)) {
936 937 938 939 940 941 942
		cpu_relax();
		touch_nmi_watchdog();
	}

	return 0;
}

943 944 945 946 947 948 949 950
/**
 * arch_disable_smp_support() - disables SMP support for x86 at runtime
 */
void arch_disable_smp_support(void)
{
	disable_ioapic_support();
}

951 952 953 954 955 956 957
/*
 * Fall back to non SMP mode after errors.
 *
 * RED-PEN audit/test this more. I bet there is more state messed up here.
 */
static __init void disable_smp(void)
{
958 959
	init_cpu_present(cpumask_of(0));
	init_cpu_possible(cpumask_of(0));
960
	smpboot_clear_io_apic_irqs();
961

962
	if (smp_found_config)
963
		physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
964
	else
965
		physid_set_mask_of_physid(0, &phys_cpu_present_map);
966 967
	cpumask_set_cpu(0, cpu_sibling_mask(0));
	cpumask_set_cpu(0, cpu_core_mask(0));
968 969 970 971 972 973 974
}

/*
 * Various sanity checks.
 */
static int __init smp_sanity_check(unsigned max_cpus)
{
J
Jack Steiner 已提交
975
	preempt_disable();
976

977
#if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
978 979 980 981
	if (def_to_bigsmp && nr_cpu_ids > 8) {
		unsigned int cpu;
		unsigned nr;

982 983
		pr_warn("More than 8 CPUs detected - skipping them\n"
			"Use CONFIG_X86_BIGSMP\n");
984 985 986 987

		nr = 0;
		for_each_present_cpu(cpu) {
			if (nr >= 8)
988
				set_cpu_present(cpu, false);
989 990 991 992 993 994
			nr++;
		}

		nr = 0;
		for_each_possible_cpu(cpu) {
			if (nr >= 8)
995
				set_cpu_possible(cpu, false);
996 997 998 999 1000 1001 1002
			nr++;
		}

		nr_cpu_ids = 8;
	}
#endif

1003
	if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
1004
		pr_warn("weird, boot CPU (#%d) not listed by the BIOS\n",
M
Michael Tokarev 已提交
1005 1006
			hard_smp_processor_id());

1007 1008 1009 1010 1011 1012 1013 1014
		physid_set(hard_smp_processor_id(), phys_cpu_present_map);
	}

	/*
	 * If we couldn't find an SMP configuration at boot time,
	 * get out of here now!
	 */
	if (!smp_found_config && !acpi_lapic) {
J
Jack Steiner 已提交
1015
		preempt_enable();
1016
		pr_notice("SMP motherboard not detected\n");
1017 1018
		disable_smp();
		if (APIC_init_uniprocessor())
1019
			pr_notice("Local APIC not detected. Using dummy APIC emulation.\n");
1020 1021 1022 1023 1024 1025 1026
		return -1;
	}

	/*
	 * Should not be necessary because the MP table should list the boot
	 * CPU too, but we do it for the sake of robustness anyway.
	 */
1027
	if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
1028 1029
		pr_notice("weird, boot CPU (#%d) not listed by the BIOS\n",
			  boot_cpu_physical_apicid);
1030 1031
		physid_set(hard_smp_processor_id(), phys_cpu_present_map);
	}
J
Jack Steiner 已提交
1032
	preempt_enable();
1033 1034 1035 1036 1037 1038

	/*
	 * If we couldn't find a local APIC, then get out of here now!
	 */
	if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
	    !cpu_has_apic) {
1039 1040 1041
		if (!disable_apic) {
			pr_err("BIOS bug, local APIC #%d not detected!...\n",
				boot_cpu_physical_apicid);
1042
			pr_err("... forcing use of dummy APIC emulation (tell your hw vendor)\n");
1043
		}
1044
		smpboot_clear_io_apic();
1045
		disable_ioapic_support();
1046 1047 1048 1049 1050 1051 1052 1053 1054
		return -1;
	}

	verify_local_APIC();

	/*
	 * If SMP should be disabled, then really disable it!
	 */
	if (!max_cpus) {
1055
		pr_info("SMP mode deactivated\n");
1056
		smpboot_clear_io_apic();
1057

1058 1059
		connect_bsp_APIC();
		setup_local_APIC();
1060
		bsp_end_local_APIC_setup();
1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
		return -1;
	}

	return 0;
}

static void __init smp_cpu_index_default(void)
{
	int i;
	struct cpuinfo_x86 *c;

1072
	for_each_possible_cpu(i) {
1073 1074
		c = &cpu_data(i);
		/* mark all to hotplug */
1075
		c->cpu_index = nr_cpu_ids;
1076 1077 1078 1079 1080 1081 1082 1083 1084
	}
}

/*
 * Prepare for SMP bootup.  The MP table or ACPI has been read
 * earlier.  Just do some sanity checking here and enable APIC mode.
 */
void __init native_smp_prepare_cpus(unsigned int max_cpus)
{
1085 1086
	unsigned int i;

1087
	preempt_disable();
1088
	smp_cpu_index_default();
1089

1090 1091 1092
	/*
	 * Setup boot CPU information
	 */
1093
	smp_store_boot_cpu_info(); /* Final full version of the data */
1094 1095
	cpumask_copy(cpu_callin_mask, cpumask_of(0));
	mb();
1096

1097
	current_thread_info()->cpu = 0;  /* needed? */
1098
	for_each_possible_cpu(i) {
1099 1100
		zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
		zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
1101
		zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
1102
	}
1103 1104
	set_cpu_sibling_map(0);

1105

1106
	if (smp_sanity_check(max_cpus) < 0) {
1107
		pr_info("SMP disabled\n");
1108
		disable_smp();
1109
		goto out;
1110 1111
	}

1112 1113
	default_setup_apic_routing();

J
Jack Steiner 已提交
1114
	preempt_disable();
1115
	if (read_apic_id() != boot_cpu_physical_apicid) {
1116
		panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
1117
		     read_apic_id(), boot_cpu_physical_apicid);
1118 1119
		/* Or can we switch back to PIC here? */
	}
J
Jack Steiner 已提交
1120
	preempt_enable();
1121 1122

	connect_bsp_APIC();
1123

1124 1125 1126 1127 1128
	/*
	 * Switch from PIC to APIC mode.
	 */
	setup_local_APIC();

1129 1130 1131 1132 1133
	if (x2apic_mode)
		cpu0_logical_apicid = apic_read(APIC_LDR);
	else
		cpu0_logical_apicid = GET_APIC_LOGICAL_ID(apic_read(APIC_LDR));

1134 1135 1136 1137 1138
	/*
	 * Enable IO APIC before setting up error vector
	 */
	if (!skip_ioapic_setup && nr_ioapics)
		enable_IO_APIC();
1139

1140
	bsp_end_local_APIC_setup();
1141 1142 1143 1144 1145
	smpboot_setup_io_apic();
	/*
	 * Set up local APIC timer on boot CPU.
	 */

1146
	pr_info("CPU%d: ", 0);
1147
	print_cpu_info(&cpu_data(0));
1148
	x86_init.timers.setup_percpu_clockev();
1149 1150 1151

	if (is_uv_system())
		uv_system_init();
1152 1153

	set_mtrr_aps_delayed_init();
1154 1155
out:
	preempt_enable();
1156
}
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167

void arch_enable_nonboot_cpus_begin(void)
{
	set_mtrr_aps_delayed_init();
}

void arch_enable_nonboot_cpus_end(void)
{
	mtrr_aps_init();
}

1168 1169 1170 1171 1172 1173
/*
 * Early setup to make printk work.
 */
void __init native_smp_prepare_boot_cpu(void)
{
	int me = smp_processor_id();
1174
	switch_to_new_gdt(me);
1175 1176
	/* already set me in cpu_online_mask in boot_cpu_init() */
	cpumask_set_cpu(me, cpu_callout_mask);
1177 1178 1179
	per_cpu(cpu_state, me) = CPU_ONLINE;
}

1180 1181
void __init native_smp_cpus_done(unsigned int max_cpus)
{
1182
	pr_debug("Boot done\n");
1183

D
Don Zickus 已提交
1184
	nmi_selftest();
1185 1186 1187 1188
	impress_friends();
#ifdef CONFIG_X86_IO_APIC
	setup_ioapic_dest();
#endif
1189
	mtrr_aps_init();
1190 1191
}

1192 1193 1194 1195 1196 1197 1198 1199 1200
static int __initdata setup_possible_cpus = -1;
static int __init _setup_possible_cpus(char *str)
{
	get_option(&str, &setup_possible_cpus);
	return 0;
}
early_param("possible_cpus", _setup_possible_cpus);


1201
/*
1202
 * cpu_possible_mask should be static, it cannot change as cpu's
1203 1204 1205
 * are onlined, or offlined. The reason is per-cpu data-structures
 * are allocated by some modules at init time, and dont expect to
 * do this dynamically on cpu arrival/departure.
1206
 * cpu_present_mask on the other hand can change dynamically.
1207 1208 1209 1210 1211 1212
 * In case when cpu_hotplug is not compiled, then we resort to current
 * behaviour, which is cpu_possible == cpu_present.
 * - Ashok Raj
 *
 * Three ways to find out the number of additional hotplug CPUs:
 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
1213
 * - The user can overwrite it with possible_cpus=NUM
1214 1215 1216 1217 1218 1219
 * - Otherwise don't reserve additional CPUs.
 * We do this because additional CPUs waste a lot of memory.
 * -AK
 */
__init void prefill_possible_map(void)
{
T
Thomas Gleixner 已提交
1220
	int i, possible;
1221

1222 1223 1224 1225
	/* no processor from mptable or madt */
	if (!num_processors)
		num_processors = 1;

1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
	i = setup_max_cpus ?: 1;
	if (setup_possible_cpus == -1) {
		possible = num_processors;
#ifdef CONFIG_HOTPLUG_CPU
		if (setup_max_cpus)
			possible += disabled_cpus;
#else
		if (possible > i)
			possible = i;
#endif
	} else
1237 1238
		possible = setup_possible_cpus;

1239 1240
	total_cpus = max_t(int, possible, num_processors + disabled_cpus);

1241 1242
	/* nr_cpu_ids could be reduced via nr_cpus= */
	if (possible > nr_cpu_ids) {
1243
		pr_warn("%d Processors exceeds NR_CPUS limit of %d\n",
1244 1245
			possible, nr_cpu_ids);
		possible = nr_cpu_ids;
1246
	}
1247

1248 1249 1250 1251
#ifdef CONFIG_HOTPLUG_CPU
	if (!setup_max_cpus)
#endif
	if (possible > i) {
1252
		pr_warn("%d Processors exceeds max_cpus limit of %u\n",
1253 1254 1255 1256
			possible, setup_max_cpus);
		possible = i;
	}

1257
	pr_info("Allowing %d CPUs, %d hotplug CPUs\n",
1258 1259 1260
		possible, max_t(int, possible - num_processors, 0));

	for (i = 0; i < possible; i++)
1261
		set_cpu_possible(i, true);
1262 1263
	for (; i < NR_CPUS; i++)
		set_cpu_possible(i, false);
1264 1265

	nr_cpu_ids = possible;
1266
}
1267

1268 1269 1270 1271 1272 1273 1274
#ifdef CONFIG_HOTPLUG_CPU

static void remove_siblinginfo(int cpu)
{
	int sibling;
	struct cpuinfo_x86 *c = &cpu_data(cpu);

1275 1276
	for_each_cpu(sibling, cpu_core_mask(cpu)) {
		cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
1277 1278 1279
		/*/
		 * last thread sibling in this cpu core going down
		 */
1280
		if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
1281 1282 1283
			cpu_data(sibling).booted_cores--;
	}

1284 1285
	for_each_cpu(sibling, cpu_sibling_mask(cpu))
		cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
1286 1287 1288
	for_each_cpu(sibling, cpu_llc_shared_mask(cpu))
		cpumask_clear_cpu(cpu, cpu_llc_shared_mask(sibling));
	cpumask_clear(cpu_llc_shared_mask(cpu));
1289 1290
	cpumask_clear(cpu_sibling_mask(cpu));
	cpumask_clear(cpu_core_mask(cpu));
1291 1292
	c->phys_proc_id = 0;
	c->cpu_core_id = 0;
1293
	cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
1294 1295
}

1296 1297
static void __ref remove_cpu_from_maps(int cpu)
{
1298 1299 1300
	set_cpu_online(cpu, false);
	cpumask_clear_cpu(cpu, cpu_callout_mask);
	cpumask_clear_cpu(cpu, cpu_callin_mask);
1301
	/* was set by cpu_init() */
1302
	cpumask_clear_cpu(cpu, cpu_initialized_mask);
1303
	numa_remove_cpu(cpu);
1304 1305
}

1306
void cpu_disable_common(void)
1307 1308 1309 1310 1311 1312
{
	int cpu = smp_processor_id();

	remove_siblinginfo(cpu);

	/* It's now safe to remove this processor from the online map */
1313
	lock_vector_lock();
1314
	remove_cpu_from_maps(cpu);
1315
	unlock_vector_lock();
1316
	fixup_irqs();
1317 1318
}

1319 1320
static DEFINE_PER_CPU(struct completion, die_complete);

1321 1322
int native_cpu_disable(void)
{
1323 1324 1325 1326 1327 1328
	int ret;

	ret = check_irq_vectors_for_cpu_disable();
	if (ret)
		return ret;

1329
	clear_local_APIC();
1330
	init_completion(&per_cpu(die_complete, smp_processor_id()));
1331
	cpu_disable_common();
1332

1333 1334 1335
	return 0;
}

1336
void native_cpu_die(unsigned int cpu)
1337 1338
{
	/* We don't do anything here: idle task is faking death itself. */
1339 1340 1341 1342 1343 1344 1345 1346
	wait_for_completion_timeout(&per_cpu(die_complete, cpu), HZ);

	/* They ack this in play_dead() by setting CPU_DEAD */
	if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
		if (system_state == SYSTEM_RUNNING)
			pr_info("CPU %u is now offline\n", cpu);
	} else {
		pr_err("CPU %u didn't die...\n", cpu);
1347 1348
	}
}
1349 1350 1351 1352 1353

void play_dead_common(void)
{
	idle_task_exit();
	reset_lazy_tlbstate();
1354
	amd_e400_remove_cpu(raw_smp_processor_id());
1355 1356 1357

	mb();
	/* Ack it */
T
Tejun Heo 已提交
1358
	__this_cpu_write(cpu_state, CPU_DEAD);
1359
	complete(&per_cpu(die_complete, smp_processor_id()));
1360 1361 1362 1363 1364 1365 1366

	/*
	 * With physical CPU hotplug, we should halt the cpu
	 */
	local_irq_disable();
}

1367 1368 1369 1370 1371 1372 1373 1374
static bool wakeup_cpu0(void)
{
	if (smp_processor_id() == 0 && enable_start_cpu0)
		return true;

	return false;
}

1375 1376 1377 1378 1379 1380 1381 1382 1383
/*
 * We need to flush the caches before going to sleep, lest we have
 * dirty data in our caches when we come back up.
 */
static inline void mwait_play_dead(void)
{
	unsigned int eax, ebx, ecx, edx;
	unsigned int highest_cstate = 0;
	unsigned int highest_subcstate = 0;
1384
	void *mwait_ptr;
1385
	int i;
1386

1387
	if (!this_cpu_has(X86_FEATURE_MWAIT))
1388
		return;
1389
	if (!this_cpu_has(X86_FEATURE_CLFLUSH))
1390
		return;
1391
	if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415
		return;

	eax = CPUID_MWAIT_LEAF;
	ecx = 0;
	native_cpuid(&eax, &ebx, &ecx, &edx);

	/*
	 * eax will be 0 if EDX enumeration is not valid.
	 * Initialized below to cstate, sub_cstate value when EDX is valid.
	 */
	if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
		eax = 0;
	} else {
		edx >>= MWAIT_SUBSTATE_SIZE;
		for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
			if (edx & MWAIT_SUBSTATE_MASK) {
				highest_cstate = i;
				highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
			}
		}
		eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
			(highest_subcstate - 1);
	}

1416 1417 1418 1419 1420 1421 1422
	/*
	 * This should be a memory location in a cache line which is
	 * unlikely to be touched by other processors.  The actual
	 * content is immaterial as it is not actually modified in any way.
	 */
	mwait_ptr = &current_thread_info()->flags;

1423 1424
	wbinvd();

1425
	while (1) {
1426 1427 1428 1429 1430 1431 1432
		/*
		 * The CLFLUSH is a workaround for erratum AAI65 for
		 * the Xeon 7400 series.  It's not clear it is actually
		 * needed, but it should be harmless in either case.
		 * The WBINVD is insufficient due to the spurious-wakeup
		 * case where we return around the loop.
		 */
1433
		mb();
1434
		clflush(mwait_ptr);
1435
		mb();
1436
		__monitor(mwait_ptr, 0, 0);
1437 1438
		mb();
		__mwait(eax, 0);
1439 1440 1441 1442 1443
		/*
		 * If NMI wants to wake up CPU0, start CPU0.
		 */
		if (wakeup_cpu0())
			start_cpu0();
1444 1445 1446 1447 1448
	}
}

static inline void hlt_play_dead(void)
{
1449
	if (__this_cpu_read(cpu_info.x86) >= 4)
1450 1451
		wbinvd();

1452 1453
	while (1) {
		native_halt();
1454 1455 1456 1457 1458
		/*
		 * If NMI wants to wake up CPU0, start CPU0.
		 */
		if (wakeup_cpu0())
			start_cpu0();
1459 1460 1461
	}
}

1462 1463 1464
void native_play_dead(void)
{
	play_dead_common();
1465
	tboot_shutdown(TB_SHUTDOWN_WFS);
1466 1467

	mwait_play_dead();	/* Only returns on failure */
1468 1469
	if (cpuidle_play_dead())
		hlt_play_dead();
1470 1471
}

1472
#else /* ... !CONFIG_HOTPLUG_CPU */
1473
int native_cpu_disable(void)
1474 1475 1476 1477
{
	return -ENOSYS;
}

1478
void native_cpu_die(unsigned int cpu)
1479 1480 1481 1482
{
	/* We said "no" in __cpu_disable */
	BUG();
}
1483 1484 1485 1486 1487 1488

void native_play_dead(void)
{
	BUG();
}

1489
#endif