apic_64.c 28.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 *	Local APIC handling, local APIC timers
 *
 *	(c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively.
 *	Maciej W. Rozycki	:	Various updates and fixes.
 *	Mikael Pettersson	:	Power Management for UP-APIC.
 *	Pavel Machek and
 *	Mikael Pettersson	:	PM converted to driver model.
 */

#include <linux/init.h>

#include <linux/mm.h>
#include <linux/delay.h>
#include <linux/bootmem.h>
#include <linux/interrupt.h>
#include <linux/mc146818rtc.h>
#include <linux/kernel_stat.h>
#include <linux/sysdev.h>
26
#include <linux/module.h>
27
#include <linux/ioport.h>
28
#include <linux/clockchips.h>
29
#include <linux/acpi_pmtmr.h>
L
Linus Torvalds 已提交
30 31 32 33 34 35 36

#include <asm/atomic.h>
#include <asm/smp.h>
#include <asm/mtrr.h>
#include <asm/mpspec.h>
#include <asm/pgalloc.h>
#include <asm/mach_apic.h>
37
#include <asm/nmi.h>
A
Andi Kleen 已提交
38
#include <asm/idle.h>
39 40
#include <asm/proto.h>
#include <asm/timex.h>
41
#include <asm/hpet.h>
42
#include <asm/apic.h>
L
Linus Torvalds 已提交
43 44

int apic_verbosity;
45
int disable_apic_timer __cpuinitdata;
46
static int apic_calibrate_pmtmr __initdata;
L
Linus Torvalds 已提交
47

48 49 50 51
/* Local APIC timer works in C2? */
int local_apic_timer_c2_ok;
EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);

52 53 54 55 56
static struct resource lapic_resource = {
	.name = "Local APIC",
	.flags = IORESOURCE_MEM | IORESOURCE_BUSY,
};

57 58
static unsigned int calibration_result;

59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129
static int lapic_next_event(unsigned long delta,
			    struct clock_event_device *evt);
static void lapic_timer_setup(enum clock_event_mode mode,
			      struct clock_event_device *evt);

static void lapic_timer_broadcast(cpumask_t mask);

static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen);

static struct clock_event_device lapic_clockevent = {
	.name		= "lapic",
	.features	= CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
			| CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
	.shift		= 32,
	.set_mode	= lapic_timer_setup,
	.set_next_event	= lapic_next_event,
	.broadcast	= lapic_timer_broadcast,
	.rating		= 100,
	.irq		= -1,
};
static DEFINE_PER_CPU(struct clock_event_device, lapic_events);

static int lapic_next_event(unsigned long delta,
			    struct clock_event_device *evt)
{
	apic_write(APIC_TMICT, delta);
	return 0;
}

static void lapic_timer_setup(enum clock_event_mode mode,
			      struct clock_event_device *evt)
{
	unsigned long flags;
	unsigned int v;

	/* Lapic used as dummy for broadcast ? */
	if (evt->features & CLOCK_EVT_FEAT_DUMMY)
		return;

	local_irq_save(flags);

	switch (mode) {
	case CLOCK_EVT_MODE_PERIODIC:
	case CLOCK_EVT_MODE_ONESHOT:
		__setup_APIC_LVTT(calibration_result,
				  mode != CLOCK_EVT_MODE_PERIODIC, 1);
		break;
	case CLOCK_EVT_MODE_UNUSED:
	case CLOCK_EVT_MODE_SHUTDOWN:
		v = apic_read(APIC_LVTT);
		v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
		apic_write(APIC_LVTT, v);
		break;
	case CLOCK_EVT_MODE_RESUME:
		/* Nothing to do here */
		break;
	}

	local_irq_restore(flags);
}

/*
 * Local APIC timer broadcast function
 */
static void lapic_timer_broadcast(cpumask_t mask)
{
#ifdef CONFIG_SMP
	send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
#endif
}

L
Linus Torvalds 已提交
130 131
static void apic_pm_activate(void);

132 133 134 135 136 137
void apic_wait_icr_idle(void)
{
	while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
		cpu_relax();
}

138
u32 safe_apic_wait_icr_idle(void)
139
{
140
	u32 send_status;
141 142 143 144 145 146 147 148 149 150 151 152 153
	int timeout;

	timeout = 0;
	do {
		send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
		if (!send_status)
			break;
		udelay(100);
	} while (timeout++ < 1000);

	return send_status;
}

L
Linus Torvalds 已提交
154 155
void enable_NMI_through_LVT0 (void * dummy)
{
156
	unsigned int v;
157 158 159

	/* unmask and set to NMI */
	v = APIC_DM_NMI;
160
	apic_write(APIC_LVT0, v);
L
Linus Torvalds 已提交
161 162
}

163
int lapic_get_maxlvt(void)
L
Linus Torvalds 已提交
164
{
165
	unsigned int v, maxlvt;
L
Linus Torvalds 已提交
166 167 168 169 170 171 172 173 174 175 176

	v = apic_read(APIC_LVR);
	maxlvt = GET_APIC_MAXLVT(v);
	return maxlvt;
}

void clear_local_APIC(void)
{
	int maxlvt;
	unsigned int v;

177
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
178 179

	/*
180
	 * Masking an LVT entry can trigger a local APIC error
L
Linus Torvalds 已提交
181 182 183 184
	 * if the vector is zero. Mask LVTERR first to prevent this.
	 */
	if (maxlvt >= 3) {
		v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
185
		apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
186 187 188 189 190 191
	}
	/*
	 * Careful: we have to set masks only first to deassert
	 * any level-triggered sources.
	 */
	v = apic_read(APIC_LVTT);
192
	apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
193
	v = apic_read(APIC_LVT0);
194
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
195
	v = apic_read(APIC_LVT1);
196
	apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
197 198
	if (maxlvt >= 4) {
		v = apic_read(APIC_LVTPC);
199
		apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
200 201 202 203 204
	}

	/*
	 * Clean APIC state for other OSs:
	 */
205 206 207
	apic_write(APIC_LVTT, APIC_LVT_MASKED);
	apic_write(APIC_LVT0, APIC_LVT_MASKED);
	apic_write(APIC_LVT1, APIC_LVT_MASKED);
L
Linus Torvalds 已提交
208
	if (maxlvt >= 3)
209
		apic_write(APIC_LVTERR, APIC_LVT_MASKED);
L
Linus Torvalds 已提交
210
	if (maxlvt >= 4)
211
		apic_write(APIC_LVTPC, APIC_LVT_MASKED);
212 213
	apic_write(APIC_ESR, 0);
	apic_read(APIC_ESR);
L
Linus Torvalds 已提交
214 215
}

216
void disconnect_bsp_APIC(int virt_wire_setup)
L
Linus Torvalds 已提交
217
{
A
Andi Kleen 已提交
218 219
	/* Go back to Virtual Wire compatibility mode */
	unsigned long value;
220

A
Andi Kleen 已提交
221 222 223 224 225 226 227 228
	/* For the spurious interrupt use vector F, and enable it */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_VECTOR_MASK;
	value |= APIC_SPIV_APIC_ENABLED;
	value |= 0xf;
	apic_write(APIC_SPIV, value);

	if (!virt_wire_setup) {
229 230 231 232
		/*
		 * For LVT0 make it edge triggered, active high,
		 * external and enabled
		 */
A
Andi Kleen 已提交
233 234
		value = apic_read(APIC_LVT0);
		value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
235
			APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
A
Andi Kleen 已提交
236
			APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED );
237
		value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
A
Andi Kleen 已提交
238 239 240 241 242
		value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
		apic_write(APIC_LVT0, value);
	} else {
		/* Disable LVT0 */
		apic_write(APIC_LVT0, APIC_LVT_MASKED);
243
	}
A
Andi Kleen 已提交
244 245 246 247 248 249 250 251 252

	/* For LVT1 make it edge triggered, active high, nmi and enabled */
	value = apic_read(APIC_LVT1);
	value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
			APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
			APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
	value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
	value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
	apic_write(APIC_LVT1, value);
L
Linus Torvalds 已提交
253 254 255 256 257 258 259 260 261 262 263 264 265 266
}

void disable_local_APIC(void)
{
	unsigned int value;

	clear_local_APIC();

	/*
	 * Disable APIC (implies clearing of registers
	 * for 82489DX!).
	 */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_SPIV_APIC_ENABLED;
267
	apic_write(APIC_SPIV, value);
L
Linus Torvalds 已提交
268 269
}

270 271 272 273 274 275 276 277 278 279 280 281 282 283
void lapic_shutdown(void)
{
	unsigned long flags;

	if (!cpu_has_apic)
		return;

	local_irq_save(flags);

	disable_local_APIC();

	local_irq_restore(flags);
}

L
Linus Torvalds 已提交
284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
/*
 * This is to verify that we're looking at a real local APIC.
 * Check these against your board if the CPUs aren't getting
 * started for no apparent reason.
 */
int __init verify_local_APIC(void)
{
	unsigned int reg0, reg1;

	/*
	 * The version register is read-only in a real APIC.
	 */
	reg0 = apic_read(APIC_LVR);
	apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
	apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
	reg1 = apic_read(APIC_LVR);
	apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);

	/*
	 * The two version reads above should print the same
	 * numbers.  If the second one is different, then we
	 * poke at a non-APIC.
	 */
	if (reg1 != reg0)
		return 0;

	/*
	 * Check if the version looks reasonably.
	 */
	reg1 = GET_APIC_VERSION(reg0);
	if (reg1 == 0x00 || reg1 == 0xff)
		return 0;
316
	reg1 = lapic_get_maxlvt();
L
Linus Torvalds 已提交
317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357
	if (reg1 < 0x02 || reg1 == 0xff)
		return 0;

	/*
	 * The ID register is read/write in a real APIC.
	 */
	reg0 = apic_read(APIC_ID);
	apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
	apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
	reg1 = apic_read(APIC_ID);
	apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
	apic_write(APIC_ID, reg0);
	if (reg1 != (reg0 ^ APIC_ID_MASK))
		return 0;

	/*
	 * The next two are just to see if we have sane values.
	 * They're only really relevant if we're in Virtual Wire
	 * compatibility mode, but most boxes are anymore.
	 */
	reg0 = apic_read(APIC_LVT0);
	apic_printk(APIC_DEBUG,"Getting LVT0: %x\n", reg0);
	reg1 = apic_read(APIC_LVT1);
	apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);

	return 1;
}

void __init sync_Arb_IDs(void)
{
	/* Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 */
	unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
	if (ver >= 0x14)	/* P4 or higher */
		return;

	/*
	 * Wait for idle.
	 */
	apic_wait_icr_idle();

	apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
358
	apic_write(APIC_ICR, APIC_DEST_ALLINC | APIC_INT_LEVELTRIG
L
Linus Torvalds 已提交
359 360 361 362 363 364 365 366
				| APIC_DM_INIT);
}

/*
 * An initial setup of the virtual wire mode.
 */
void __init init_bsp_APIC(void)
{
367
	unsigned int value;
L
Linus Torvalds 已提交
368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390

	/*
	 * Don't do the setup now if we have a SMP BIOS as the
	 * through-I/O-APIC virtual wire mode might be active.
	 */
	if (smp_found_config || !cpu_has_apic)
		return;

	value = apic_read(APIC_LVR);

	/*
	 * Do not trust the local APIC being empty at bootup.
	 */
	clear_local_APIC();

	/*
	 * Enable APIC.
	 */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_VECTOR_MASK;
	value |= APIC_SPIV_APIC_ENABLED;
	value |= APIC_SPIV_FOCUS_DISABLED;
	value |= SPURIOUS_APIC_VECTOR;
391
	apic_write(APIC_SPIV, value);
L
Linus Torvalds 已提交
392 393 394 395

	/*
	 * Set up the virtual wire mode.
	 */
396
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
397
	value = APIC_DM_NMI;
398
	apic_write(APIC_LVT1, value);
L
Linus Torvalds 已提交
399 400
}

401
void __cpuinit setup_local_APIC (void)
L
Linus Torvalds 已提交
402
{
403
	unsigned int value, maxlvt;
404
	int i, j;
L
Linus Torvalds 已提交
405 406 407

	value = apic_read(APIC_LVR);

408
	BUILD_BUG_ON((SPURIOUS_APIC_VECTOR & 0x0f) != 0x0f);
L
Linus Torvalds 已提交
409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429

	/*
	 * Double-check whether this APIC is really registered.
	 * This is meaningless in clustered apic mode, so we skip it.
	 */
	if (!apic_id_registered())
		BUG();

	/*
	 * Intel recommends to set DFR, LDR and TPR before enabling
	 * an APIC.  See e.g. "AP-388 82489DX User's Manual" (Intel
	 * document number 292116).  So here it goes...
	 */
	init_apic_ldr();

	/*
	 * Set Task Priority to 'accept all'. We never change this
	 * later on.
	 */
	value = apic_read(APIC_TASKPRI);
	value &= ~APIC_TPRI_MASK;
430
	apic_write(APIC_TASKPRI, value);
L
Linus Torvalds 已提交
431

432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450
	/*
	 * After a crash, we no longer service the interrupts and a pending
	 * interrupt from previous kernel might still have ISR bit set.
	 *
	 * Most probably by now CPU has serviced that pending interrupt and
	 * it might not have done the ack_APIC_irq() because it thought,
	 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
	 * does not clear the ISR bit and cpu thinks it has already serivced
	 * the interrupt. Hence a vector might get locked. It was noticed
	 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
	 */
	for (i = APIC_ISR_NR - 1; i >= 0; i--) {
		value = apic_read(APIC_ISR + i*0x10);
		for (j = 31; j >= 0; j--) {
			if (value & (1<<j))
				ack_APIC_irq();
		}
	}

L
Linus Torvalds 已提交
451 452 453 454 455 456 457 458 459 460
	/*
	 * Now that we are all set up, enable the APIC
	 */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_VECTOR_MASK;
	/*
	 * Enable APIC
	 */
	value |= APIC_SPIV_APIC_ENABLED;

461 462
	/* We always use processor focus */

L
Linus Torvalds 已提交
463 464 465 466
	/*
	 * Set spurious IRQ vector
	 */
	value |= SPURIOUS_APIC_VECTOR;
467
	apic_write(APIC_SPIV, value);
L
Linus Torvalds 已提交
468 469 470 471 472 473 474 475 476 477 478 479

	/*
	 * Set up LVT0, LVT1:
	 *
	 * set up through-local-APIC on the BP's LINT0. This is not
	 * strictly necessary in pure symmetric-IO mode, but sometimes
	 * we delegate interrupts to the 8259A.
	 */
	/*
	 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
	 */
	value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
A
Andi Kleen 已提交
480
	if (!smp_processor_id() && !value) {
L
Linus Torvalds 已提交
481
		value = APIC_DM_EXTINT;
482 483
		apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
			    smp_processor_id());
L
Linus Torvalds 已提交
484 485
	} else {
		value = APIC_DM_EXTINT | APIC_LVT_MASKED;
486 487
		apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
			    smp_processor_id());
L
Linus Torvalds 已提交
488
	}
489
	apic_write(APIC_LVT0, value);
L
Linus Torvalds 已提交
490 491 492 493 494 495 496 497

	/*
	 * only the BP should see the LINT1 NMI signal, obviously.
	 */
	if (!smp_processor_id())
		value = APIC_DM_NMI;
	else
		value = APIC_DM_NMI | APIC_LVT_MASKED;
498
	apic_write(APIC_LVT1, value);
L
Linus Torvalds 已提交
499

500
	{
L
Linus Torvalds 已提交
501
		unsigned oldvalue;
502
		maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
503 504
		oldvalue = apic_read(APIC_ESR);
		value = ERROR_APIC_VECTOR;      // enables sending errors
505
		apic_write(APIC_LVTERR, value);
L
Linus Torvalds 已提交
506 507 508 509 510 511 512 513 514 515 516 517 518
		/*
		 * spec says clear errors after enabling vector.
		 */
		if (maxlvt > 3)
			apic_write(APIC_ESR, 0);
		value = apic_read(APIC_ESR);
		if (value != oldvalue)
			apic_printk(APIC_VERBOSE,
			"ESR value after enabling vector: %08x, after %08x\n",
			oldvalue, value);
	}

	nmi_watchdog_default();
519
	setup_apic_nmi_watchdog(NULL);
L
Linus Torvalds 已提交
520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545
	apic_pm_activate();
}

#ifdef CONFIG_PM

static struct {
	/* 'active' is true if the local APIC was enabled by us and
	   not the BIOS; this signifies that we are also responsible
	   for disabling it before entering apm/acpi suspend */
	int active;
	/* r/w apic fields */
	unsigned int apic_id;
	unsigned int apic_taskpri;
	unsigned int apic_ldr;
	unsigned int apic_dfr;
	unsigned int apic_spiv;
	unsigned int apic_lvtt;
	unsigned int apic_lvtpc;
	unsigned int apic_lvt0;
	unsigned int apic_lvt1;
	unsigned int apic_lvterr;
	unsigned int apic_tmict;
	unsigned int apic_tdcr;
	unsigned int apic_thmr;
} apic_pm_state;

546
static int lapic_suspend(struct sys_device *dev, pm_message_t state)
L
Linus Torvalds 已提交
547 548
{
	unsigned long flags;
549
	int maxlvt;
L
Linus Torvalds 已提交
550 551 552 553

	if (!apic_pm_state.active)
		return 0;

554
	maxlvt = lapic_get_maxlvt();
555

L
Linus Torvalds 已提交
556 557 558 559 560 561
	apic_pm_state.apic_id = apic_read(APIC_ID);
	apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
	apic_pm_state.apic_ldr = apic_read(APIC_LDR);
	apic_pm_state.apic_dfr = apic_read(APIC_DFR);
	apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
	apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
562 563
	if (maxlvt >= 4)
		apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
L
Linus Torvalds 已提交
564 565 566 567 568
	apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
	apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
	apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
	apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
	apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
569 570 571 572
#ifdef CONFIG_X86_MCE_INTEL
	if (maxlvt >= 5)
		apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
#endif
573
	local_irq_save(flags);
L
Linus Torvalds 已提交
574 575 576 577 578 579 580 581 582
	disable_local_APIC();
	local_irq_restore(flags);
	return 0;
}

static int lapic_resume(struct sys_device *dev)
{
	unsigned int l, h;
	unsigned long flags;
583
	int maxlvt;
L
Linus Torvalds 已提交
584 585 586 587

	if (!apic_pm_state.active)
		return 0;

588
	maxlvt = lapic_get_maxlvt();
589

L
Linus Torvalds 已提交
590 591 592
	local_irq_save(flags);
	rdmsr(MSR_IA32_APICBASE, l, h);
	l &= ~MSR_IA32_APICBASE_BASE;
593
	l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
L
Linus Torvalds 已提交
594 595 596 597 598 599 600 601 602
	wrmsr(MSR_IA32_APICBASE, l, h);
	apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
	apic_write(APIC_ID, apic_pm_state.apic_id);
	apic_write(APIC_DFR, apic_pm_state.apic_dfr);
	apic_write(APIC_LDR, apic_pm_state.apic_ldr);
	apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
	apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
	apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
	apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
603 604 605 606 607 608
#ifdef CONFIG_X86_MCE_INTEL
	if (maxlvt >= 5)
		apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
#endif
	if (maxlvt >= 4)
		apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
L
Linus Torvalds 已提交
609 610 611 612 613 614 615 616 617 618 619 620 621
	apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
	apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
	apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
	apic_write(APIC_ESR, 0);
	apic_read(APIC_ESR);
	apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
	apic_write(APIC_ESR, 0);
	apic_read(APIC_ESR);
	local_irq_restore(flags);
	return 0;
}

static struct sysdev_class lapic_sysclass = {
622
	.name		= "lapic",
L
Linus Torvalds 已提交
623 624 625 626 627 628 629 630 631
	.resume		= lapic_resume,
	.suspend	= lapic_suspend,
};

static struct sys_device device_lapic = {
	.id		= 0,
	.cls		= &lapic_sysclass,
};

632
static void __cpuinit apic_pm_activate(void)
L
Linus Torvalds 已提交
633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657
{
	apic_pm_state.active = 1;
}

static int __init init_lapic_sysfs(void)
{
	int error;
	if (!cpu_has_apic)
		return 0;
	/* XXX: remove suspend/resume procs if !apic_pm_state.active? */
	error = sysdev_class_register(&lapic_sysclass);
	if (!error)
		error = sysdev_register(&device_lapic);
	return error;
}
device_initcall(init_lapic_sysfs);

#else	/* CONFIG_PM */

static void apic_pm_activate(void) { }

#endif	/* CONFIG_PM */

static int __init apic_set_verbosity(char *str)
{
658 659 660 661 662
	if (str == NULL)  {
		skip_ioapic_setup = 0;
		ioapic_force = 1;
		return 0;
	}
L
Linus Torvalds 已提交
663 664 665 666
	if (strcmp("debug", str) == 0)
		apic_verbosity = APIC_DEBUG;
	else if (strcmp("verbose", str) == 0)
		apic_verbosity = APIC_VERBOSE;
667
	else {
L
Linus Torvalds 已提交
668
		printk(KERN_WARNING "APIC Verbosity level %s not recognised"
669 670 671
				" use apic=verbose or apic=debug\n", str);
		return -EINVAL;
	}
L
Linus Torvalds 已提交
672

673
	return 0;
L
Linus Torvalds 已提交
674
}
675
early_param("apic", apic_set_verbosity);
L
Linus Torvalds 已提交
676 677 678 679 680

/*
 * Detect and enable local APICs on non-SMP boards.
 * Original code written by Keir Fraser.
 * On AMD64 we trust the BIOS - if it says no APIC it is likely
681
 * not correctly set up (usually the APIC timer won't work etc.)
L
Linus Torvalds 已提交
682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711
 */

static int __init detect_init_APIC (void)
{
	if (!cpu_has_apic) {
		printk(KERN_INFO "No local APIC present\n");
		return -1;
	}

	mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
	boot_cpu_id = 0;
	return 0;
}

void __init init_apic_mappings(void)
{
	unsigned long apic_phys;

	/*
	 * If no local APIC can be found then set up a fake all
	 * zeroes page to simulate the local APIC and another
	 * one for the IO-APIC.
	 */
	if (!smp_found_config && detect_init_APIC()) {
		apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
		apic_phys = __pa(apic_phys);
	} else
		apic_phys = mp_lapic_addr;

	set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
Y
Yinghai Lu 已提交
712 713
	apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
				APIC_BASE, apic_phys);
L
Linus Torvalds 已提交
714

715 716 717 718 719
	/* Put local APIC into the resource map. */
	lapic_resource.start = apic_phys;
	lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
	insert_resource(&iomem_resource, &lapic_resource);

L
Linus Torvalds 已提交
720 721 722 723
	/*
	 * Fetch the APIC ID of the BSP in case we have a
	 * default configuration (or the MP table is broken).
	 */
724
	boot_cpu_id = GET_APIC_ID(apic_read(APIC_ID));
L
Linus Torvalds 已提交
725 726 727 728 729 730 731 732 733 734 735 736 737
}

/*
 * This function sets up the local APIC timer, with a timeout of
 * 'clocks' APIC bus clock. During calibration we actually call
 * this function twice on the boot CPU, once with a bogus timeout
 * value, second time for real. The other (noncalibrating) CPUs
 * call this function only once, with the real, calibrated value.
 *
 * We do reads before writes even if unnecessary, to get around the
 * P5 APIC double write bug.
 */

738
static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
L
Linus Torvalds 已提交
739
{
740
	unsigned int lvtt_value, tmp_value;
L
Linus Torvalds 已提交
741

742 743 744 745
	lvtt_value = LOCAL_TIMER_VECTOR;
	if (!oneshot)
		lvtt_value |= APIC_LVT_TIMER_PERIODIC;
	if (!irqen)
746 747
		lvtt_value |= APIC_LVT_MASKED;

748
	apic_write(APIC_LVTT, lvtt_value);
L
Linus Torvalds 已提交
749 750 751 752 753

	/*
	 * Divide PICLK by 16
	 */
	tmp_value = apic_read(APIC_TDCR);
754
	apic_write(APIC_TDCR, (tmp_value
L
Linus Torvalds 已提交
755 756 757
				& ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE))
				| APIC_TDR_DIV_16);

758
	if (!oneshot)
T
Thomas Gleixner 已提交
759
		apic_write(APIC_TMICT, clocks);
L
Linus Torvalds 已提交
760 761
}

762
static void setup_APIC_timer(void)
L
Linus Torvalds 已提交
763
{
T
Thomas Gleixner 已提交
764
	struct clock_event_device *levt = &__get_cpu_var(lapic_events);
L
Linus Torvalds 已提交
765

T
Thomas Gleixner 已提交
766 767
	memcpy(levt, &lapic_clockevent, sizeof(*levt));
	levt->cpumask = cpumask_of_cpu(smp_processor_id());
L
Linus Torvalds 已提交
768

T
Thomas Gleixner 已提交
769
	clockevents_register_device(levt);
L
Linus Torvalds 已提交
770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786
}

/*
 * In this function we calibrate APIC bus clocks to the external
 * timer. Unfortunately we cannot use jiffies and the timer irq
 * to calibrate, since some later bootup code depends on getting
 * the first irq? Ugh.
 *
 * We want to do the calibration only once since we
 * want to have local timer irqs syncron. CPUs connected
 * by the same APIC bus have the very same bus frequency.
 * And we want to have irqs off anyways, no accidental
 * APIC irq that way.
 */

#define TICK_COUNT 100000000

787
static void __init calibrate_APIC_clock(void)
L
Linus Torvalds 已提交
788
{
789 790
	unsigned apic, apic_start;
	unsigned long tsc, tsc_start;
L
Linus Torvalds 已提交
791
	int result;
792 793 794

	local_irq_disable();

L
Linus Torvalds 已提交
795 796 797 798
	/*
	 * Put whatever arbitrary (but long enough) timeout
	 * value into the APIC clock, we just want to get the
	 * counter running for calibration.
799 800
	 *
	 * No interrupt enable !
L
Linus Torvalds 已提交
801
	 */
T
Thomas Gleixner 已提交
802
	__setup_APIC_LVTT(250000000, 0, 0);
L
Linus Torvalds 已提交
803 804

	apic_start = apic_read(APIC_TMCCT);
805 806 807
#ifdef CONFIG_X86_PM_TIMER
	if (apic_calibrate_pmtmr && pmtmr_ioport) {
		pmtimer_wait(5000);  /* 5ms wait */
L
Linus Torvalds 已提交
808
		apic = apic_read(APIC_TMCCT);
809 810 811 812
		result = (apic_start - apic) * 1000L / 5;
	} else
#endif
	{
813
		rdtscll(tsc_start);
814 815 816

		do {
			apic = apic_read(APIC_TMCCT);
817
			rdtscll(tsc);
818
		} while ((tsc - tsc_start) < TICK_COUNT &&
819
				(apic_start - apic) < TICK_COUNT);
820

821
		result = (apic_start - apic) * 1000L * tsc_khz /
822 823
					(tsc - tsc_start);
	}
824 825 826

	local_irq_enable();

827
	printk(KERN_DEBUG "APIC timer calibration result %d\n", result);
L
Linus Torvalds 已提交
828 829 830 831

	printk(KERN_INFO "Detected %d.%03d MHz APIC timer.\n",
		result / 1000 / 1000, result / 1000 % 1000);

832 833 834 835 836 837 838
	/* Calculate the scaled math multiplication factor */
	lapic_clockevent.mult = div_sc(result, NSEC_PER_SEC, 32);
	lapic_clockevent.max_delta_ns =
		clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
	lapic_clockevent.min_delta_ns =
		clockevent_delta2ns(0xF, &lapic_clockevent);

T
Thomas Gleixner 已提交
839
	calibration_result = result / HZ;
L
Linus Torvalds 已提交
840 841 842 843
}

void __init setup_boot_APIC_clock (void)
{
T
Thomas Gleixner 已提交
844 845 846 847 848 849
	/*
	 * The local apic timer can be disabled via the kernel commandline.
	 * Register the lapic timer as a dummy clock event source on SMP
	 * systems, so the broadcast mechanism is used. On UP systems simply
	 * ignore it.
	 */
850 851
	if (disable_apic_timer) {
		printk(KERN_INFO "Disabling APIC timer\n");
T
Thomas Gleixner 已提交
852 853 854
		/* No broadcast on UP ! */
		if (num_possible_cpus() > 1)
			setup_APIC_timer();
855 856
		return;
	}
L
Linus Torvalds 已提交
857 858

	printk(KERN_INFO "Using local APIC timer interrupts.\n");
859
	calibrate_APIC_clock();
T
Thomas Gleixner 已提交
860

L
Linus Torvalds 已提交
861
	/*
T
Thomas Gleixner 已提交
862 863 864
	 * If nmi_watchdog is set to IO_APIC, we need the
	 * PIT/HPET going.  Otherwise register lapic as a dummy
	 * device.
L
Linus Torvalds 已提交
865
	 */
T
Thomas Gleixner 已提交
866 867 868 869 870 871
	if (nmi_watchdog != NMI_IO_APIC)
		lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
	else
		printk(KERN_WARNING "APIC timer registered as dummy,"
		       " due to nmi_watchdog=1!\n");

872
	setup_APIC_timer();
L
Linus Torvalds 已提交
873 874
}

875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896
/*
 * AMD C1E enabled CPUs have a real nasty problem: Some BIOSes set the
 * C1E flag only in the secondary CPU, so when we detect the wreckage
 * we already have enabled the boot CPU local apic timer. Check, if
 * disable_apic_timer is set and the DUMMY flag is cleared. If yes,
 * set the DUMMY flag again and force the broadcast mode in the
 * clockevents layer.
 */
void __cpuinit check_boot_apic_timer_broadcast(void)
{
	if (!disable_apic_timer ||
	    (lapic_clockevent.features & CLOCK_EVT_FEAT_DUMMY))
		return;

	printk(KERN_INFO "AMD C1E detected late. Force timer broadcast.\n");
	lapic_clockevent.features |= CLOCK_EVT_FEAT_DUMMY;

	local_irq_enable();
	clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE, &boot_cpu_id);
	local_irq_disable();
}

897
void __cpuinit setup_secondary_APIC_clock(void)
L
Linus Torvalds 已提交
898
{
899
	check_boot_apic_timer_broadcast();
900
	setup_APIC_timer();
L
Linus Torvalds 已提交
901 902 903 904
}

int setup_profiling_timer(unsigned int multiplier)
{
905
	return -EINVAL;
L
Linus Torvalds 已提交
906 907
}

T
Thomas Gleixner 已提交
908 909
void setup_APIC_extended_lvt(unsigned char lvt_off, unsigned char vector,
			     unsigned char msg_type, unsigned char mask)
910
{
911 912
	unsigned long reg = (lvt_off << 4) + K8_APIC_EXT_LVT_BASE;
	unsigned int  v   = (mask << 16) | (msg_type << 8) | vector;
913 914 915
	apic_write(reg, v);
}

L
Linus Torvalds 已提交
916 917 918 919 920 921 922 923 924 925
/*
 * Local timer interrupt handler. It does both profiling and
 * process statistics/rescheduling.
 *
 * We do profiling in every local tick, statistics/rescheduling
 * happen only every 'profiling multiplier' ticks. The default
 * multiplier is 1 and it can be changed by writing the new multiplier
 * value into /proc/profile.
 */

926
static void smp_local_timer_interrupt(void)
L
Linus Torvalds 已提交
927
{
T
Thomas Gleixner 已提交
928 929 930
	int cpu = smp_processor_id();
	struct clock_event_device *evt = &per_cpu(lapic_events, cpu);

L
Linus Torvalds 已提交
931
	/*
T
Thomas Gleixner 已提交
932 933 934 935
	 * Normally we should not be here till LAPIC has been initialized but
	 * in some cases like kdump, its possible that there is a pending LAPIC
	 * timer interrupt from previous kernel's context and is delivered in
	 * new kernel the moment interrupts are enabled.
L
Linus Torvalds 已提交
936
	 *
T
Thomas Gleixner 已提交
937 938 939 940
	 * Interrupts are enabled early and LAPIC is setup much later, hence
	 * its possible that when we get here evt->event_handler is NULL.
	 * Check for event_handler being NULL and discard the interrupt as
	 * spurious.
L
Linus Torvalds 已提交
941
	 */
T
Thomas Gleixner 已提交
942 943 944 945 946 947 948 949 950 951 952 953 954 955
	if (!evt->event_handler) {
		printk(KERN_WARNING
		       "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
		/* Switch it off */
		lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
		return;
	}

	/*
	 * the NMI deadlock-detector uses this.
	 */
	add_pda(apic_timer_irqs, 1);

	evt->event_handler(evt);
L
Linus Torvalds 已提交
956 957 958 959 960 961 962 963 964 965
}

/*
 * Local APIC timer interrupt. This is the most natural way for doing
 * local interrupts, but local timer interrupts can be emulated by
 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
 *
 * [ if a single-CPU system runs an SMP kernel then we call the local
 *   interrupt as well. Thus we cannot inline the local irq ... ]
 */
A
Andrew Morton 已提交
966
void smp_apic_timer_interrupt(struct pt_regs *regs)
L
Linus Torvalds 已提交
967
{
A
Andrew Morton 已提交
968 969
	struct pt_regs *old_regs = set_irq_regs(regs);

L
Linus Torvalds 已提交
970 971 972 973 974 975 976 977 978 979
	/*
	 * NOTE! We'd better ACK the irq immediately,
	 * because timer handling can be slow.
	 */
	ack_APIC_irq();
	/*
	 * update_process_times() expects us to have done irq_enter().
	 * Besides, if we don't timer interrupts ignore the global
	 * interrupt lock, which is the WrongThing (tm) to do.
	 */
A
Andi Kleen 已提交
980
	exit_idle();
L
Linus Torvalds 已提交
981
	irq_enter();
982
	smp_local_timer_interrupt();
L
Linus Torvalds 已提交
983
	irq_exit();
A
Andrew Morton 已提交
984
	set_irq_regs(old_regs);
L
Linus Torvalds 已提交
985 986 987
}

/*
988
 * apic_is_clustered_box() -- Check if we can expect good TSC
L
Linus Torvalds 已提交
989 990 991
 *
 * Thus far, the major user of this is IBM's Summit2 series:
 *
992
 * Clustered boxes may have unsynced TSC problems if they are
L
Linus Torvalds 已提交
993 994 995
 * multi-chassis. Use available data to take a good guess.
 * If in doubt, go HPET.
 */
996
__cpuinit int apic_is_clustered_box(void)
L
Linus Torvalds 已提交
997 998 999 1000 1001
{
	int i, clusters, zeros;
	unsigned id;
	DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);

1002
	bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
L
Linus Torvalds 已提交
1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026

	for (i = 0; i < NR_CPUS; i++) {
		id = bios_cpu_apicid[i];
		if (id != BAD_APICID)
			__set_bit(APIC_CLUSTERID(id), clustermap);
	}

	/* Problem:  Partially populated chassis may not have CPUs in some of
	 * the APIC clusters they have been allocated.  Only present CPUs have
	 * bios_cpu_apicid entries, thus causing zeroes in the bitmap.  Since
	 * clusters are allocated sequentially, count zeros only if they are
	 * bounded by ones.
	 */
	clusters = 0;
	zeros = 0;
	for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
		if (test_bit(i, clustermap)) {
			clusters += 1 + zeros;
			zeros = 0;
		} else
			++zeros;
	}

	/*
1027
	 * If clusters > 2, then should be multi-chassis.
L
Linus Torvalds 已提交
1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
	 * May have to revisit this when multi-core + hyperthreaded CPUs come
	 * out, but AFAIK this will work even for them.
	 */
	return (clusters > 2);
}

/*
 * This interrupt should _never_ happen with our APIC/SMP architecture
 */
asmlinkage void smp_spurious_interrupt(void)
{
	unsigned int v;
A
Andi Kleen 已提交
1040
	exit_idle();
L
Linus Torvalds 已提交
1041 1042 1043 1044 1045 1046 1047 1048 1049 1050
	irq_enter();
	/*
	 * Check if this really is a spurious interrupt and ACK it
	 * if it is a vectored one.  Just in case...
	 * Spurious interrupts should not be ACKed.
	 */
	v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
	if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
		ack_APIC_irq();

1051
	add_pda(irq_spurious_count, 1);
L
Linus Torvalds 已提交
1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
	irq_exit();
}

/*
 * This interrupt should never happen with our APIC/SMP architecture
 */

asmlinkage void smp_error_interrupt(void)
{
	unsigned int v, v1;

A
Andi Kleen 已提交
1063
	exit_idle();
L
Linus Torvalds 已提交
1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
	irq_enter();
	/* First tickle the hardware, only then report what went on. -- REW */
	v = apic_read(APIC_ESR);
	apic_write(APIC_ESR, 0);
	v1 = apic_read(APIC_ESR);
	ack_APIC_irq();
	atomic_inc(&irq_err_count);

	/* Here is what the APIC error bits mean:
	   0: Send CS error
	   1: Receive CS error
	   2: Send accept error
	   3: Receive accept error
	   4: Reserved
	   5: Send illegal vector
	   6: Received illegal vector
	   7: Illegal register address
	*/
	printk (KERN_DEBUG "APIC error on CPU%d: %02x(%02x)\n",
1083
		smp_processor_id(), v , v1);
L
Linus Torvalds 已提交
1084 1085 1086
	irq_exit();
}

1087
int disable_apic;
L
Linus Torvalds 已提交
1088 1089 1090 1091 1092 1093 1094

/*
 * This initializes the IO-APIC and APIC hardware if this is
 * a UP kernel.
 */
int __init APIC_init_uniprocessor (void)
{
1095
	if (disable_apic) {
L
Linus Torvalds 已提交
1096
		printk(KERN_INFO "Apic disabled\n");
1097
		return -1;
L
Linus Torvalds 已提交
1098
	}
1099
	if (!cpu_has_apic) {
L
Linus Torvalds 已提交
1100 1101 1102 1103 1104 1105 1106
		disable_apic = 1;
		printk(KERN_INFO "Apic disabled by BIOS\n");
		return -1;
	}

	verify_local_APIC();

1107
	phys_cpu_present_map = physid_mask_of_physid(boot_cpu_id);
1108
	apic_write(APIC_ID, SET_APIC_ID(boot_cpu_id));
L
Linus Torvalds 已提交
1109 1110 1111 1112

	setup_local_APIC();

	if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1113
		setup_IO_APIC();
L
Linus Torvalds 已提交
1114 1115 1116
	else
		nr_ioapics = 0;
	setup_boot_APIC_clock();
1117
	check_nmi_watchdog();
L
Linus Torvalds 已提交
1118 1119 1120
	return 0;
}

1121 1122
static __init int setup_disableapic(char *str)
{
L
Linus Torvalds 已提交
1123
	disable_apic = 1;
1124 1125 1126 1127
	clear_bit(X86_FEATURE_APIC, boot_cpu_data.x86_capability);
	return 0;
}
early_param("disableapic", setup_disableapic);
L
Linus Torvalds 已提交
1128

1129
/* same as disableapic, for compatibility */
1130 1131
static __init int setup_nolapic(char *str)
{
1132
	return setup_disableapic(str);
1133
}
1134
early_param("nolapic", setup_nolapic);
L
Linus Torvalds 已提交
1135

1136 1137 1138 1139 1140 1141 1142
static int __init parse_lapic_timer_c2_ok(char *arg)
{
	local_apic_timer_c2_ok = 1;
	return 0;
}
early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);

1143 1144
static __init int setup_noapictimer(char *str)
{
1145
	if (str[0] != ' ' && str[0] != 0)
1146
		return 0;
L
Linus Torvalds 已提交
1147
	disable_apic_timer = 1;
1148
	return 1;
1149
}
T
Thomas Gleixner 已提交
1150
__setup("noapictimer", setup_noapictimer);
1151

1152 1153 1154
static __init int setup_apicpmtimer(char *s)
{
	apic_calibrate_pmtmr = 1;
1155
	notsc_setup(NULL);
T
Thomas Gleixner 已提交
1156
	return 0;
1157 1158 1159
}
__setup("apicpmtimer", setup_apicpmtimer);