apic_64.c 29.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 *	Local APIC handling, local APIC timers
 *
 *	(c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively.
 *	Maciej W. Rozycki	:	Various updates and fixes.
 *	Mikael Pettersson	:	Power Management for UP-APIC.
 *	Pavel Machek and
 *	Mikael Pettersson	:	PM converted to driver model.
 */

#include <linux/init.h>

#include <linux/mm.h>
#include <linux/delay.h>
#include <linux/bootmem.h>
#include <linux/interrupt.h>
#include <linux/mc146818rtc.h>
#include <linux/kernel_stat.h>
#include <linux/sysdev.h>
26
#include <linux/module.h>
27
#include <linux/ioport.h>
28
#include <linux/clockchips.h>
L
Linus Torvalds 已提交
29 30 31 32 33 34 35

#include <asm/atomic.h>
#include <asm/smp.h>
#include <asm/mtrr.h>
#include <asm/mpspec.h>
#include <asm/pgalloc.h>
#include <asm/mach_apic.h>
36
#include <asm/nmi.h>
A
Andi Kleen 已提交
37
#include <asm/idle.h>
38 39
#include <asm/proto.h>
#include <asm/timex.h>
40
#include <asm/hpet.h>
41
#include <asm/apic.h>
L
Linus Torvalds 已提交
42 43

int apic_verbosity;
44
int disable_apic_timer __cpuinitdata;
45
static int apic_calibrate_pmtmr __initdata;
L
Linus Torvalds 已提交
46

47 48 49 50
/* Local APIC timer works in C2? */
int local_apic_timer_c2_ok;
EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);

51 52 53 54 55 56
static struct resource *ioapic_resources;
static struct resource lapic_resource = {
	.name = "Local APIC",
	.flags = IORESOURCE_MEM | IORESOURCE_BUSY,
};

57 58
static unsigned int calibration_result;

59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129
static int lapic_next_event(unsigned long delta,
			    struct clock_event_device *evt);
static void lapic_timer_setup(enum clock_event_mode mode,
			      struct clock_event_device *evt);

static void lapic_timer_broadcast(cpumask_t mask);

static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen);

static struct clock_event_device lapic_clockevent = {
	.name		= "lapic",
	.features	= CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
			| CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
	.shift		= 32,
	.set_mode	= lapic_timer_setup,
	.set_next_event	= lapic_next_event,
	.broadcast	= lapic_timer_broadcast,
	.rating		= 100,
	.irq		= -1,
};
static DEFINE_PER_CPU(struct clock_event_device, lapic_events);

static int lapic_next_event(unsigned long delta,
			    struct clock_event_device *evt)
{
	apic_write(APIC_TMICT, delta);
	return 0;
}

static void lapic_timer_setup(enum clock_event_mode mode,
			      struct clock_event_device *evt)
{
	unsigned long flags;
	unsigned int v;

	/* Lapic used as dummy for broadcast ? */
	if (evt->features & CLOCK_EVT_FEAT_DUMMY)
		return;

	local_irq_save(flags);

	switch (mode) {
	case CLOCK_EVT_MODE_PERIODIC:
	case CLOCK_EVT_MODE_ONESHOT:
		__setup_APIC_LVTT(calibration_result,
				  mode != CLOCK_EVT_MODE_PERIODIC, 1);
		break;
	case CLOCK_EVT_MODE_UNUSED:
	case CLOCK_EVT_MODE_SHUTDOWN:
		v = apic_read(APIC_LVTT);
		v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
		apic_write(APIC_LVTT, v);
		break;
	case CLOCK_EVT_MODE_RESUME:
		/* Nothing to do here */
		break;
	}

	local_irq_restore(flags);
}

/*
 * Local APIC timer broadcast function
 */
static void lapic_timer_broadcast(cpumask_t mask)
{
#ifdef CONFIG_SMP
	send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
#endif
}

L
Linus Torvalds 已提交
130 131
static void apic_pm_activate(void);

132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153
void apic_wait_icr_idle(void)
{
	while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
		cpu_relax();
}

unsigned int safe_apic_wait_icr_idle(void)
{
	unsigned int send_status;
	int timeout;

	timeout = 0;
	do {
		send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
		if (!send_status)
			break;
		udelay(100);
	} while (timeout++ < 1000);

	return send_status;
}

L
Linus Torvalds 已提交
154 155
void enable_NMI_through_LVT0 (void * dummy)
{
156
	unsigned int v;
157 158 159

	/* unmask and set to NMI */
	v = APIC_DM_NMI;
160
	apic_write(APIC_LVT0, v);
L
Linus Torvalds 已提交
161 162 163 164
}

int get_maxlvt(void)
{
165
	unsigned int v, maxlvt;
L
Linus Torvalds 已提交
166 167 168 169 170 171

	v = apic_read(APIC_LVR);
	maxlvt = GET_APIC_MAXLVT(v);
	return maxlvt;
}

172 173 174 175 176 177 178 179 180 181 182 183 184 185
/*
 * 'what should we do if we get a hw irq event on an illegal vector'.
 * each architecture has to answer this themselves.
 */
void ack_bad_irq(unsigned int irq)
{
	printk("unexpected IRQ trap at vector %02x\n", irq);
	/*
	 * Currently unexpected vectors happen only on SMP and APIC.
	 * We _must_ ack these because every local APIC has only N
	 * irq slots per priority level, and a 'hanging, unacked' IRQ
	 * holds up an irq slot - in excessive cases (when multiple
	 * unexpected vectors occur) that might lock up the APIC
	 * completely.
186
	 * But don't ack when the APIC is disabled. -AK
187 188 189 190 191
	 */
	if (!disable_apic)
		ack_APIC_irq();
}

L
Linus Torvalds 已提交
192 193 194 195 196 197 198 199
void clear_local_APIC(void)
{
	int maxlvt;
	unsigned int v;

	maxlvt = get_maxlvt();

	/*
200
	 * Masking an LVT entry can trigger a local APIC error
L
Linus Torvalds 已提交
201 202 203 204
	 * if the vector is zero. Mask LVTERR first to prevent this.
	 */
	if (maxlvt >= 3) {
		v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
205
		apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
206 207 208 209 210 211
	}
	/*
	 * Careful: we have to set masks only first to deassert
	 * any level-triggered sources.
	 */
	v = apic_read(APIC_LVTT);
212
	apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
213
	v = apic_read(APIC_LVT0);
214
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
215
	v = apic_read(APIC_LVT1);
216
	apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
217 218
	if (maxlvt >= 4) {
		v = apic_read(APIC_LVTPC);
219
		apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
220 221 222 223 224
	}

	/*
	 * Clean APIC state for other OSs:
	 */
225 226 227
	apic_write(APIC_LVTT, APIC_LVT_MASKED);
	apic_write(APIC_LVT0, APIC_LVT_MASKED);
	apic_write(APIC_LVT1, APIC_LVT_MASKED);
L
Linus Torvalds 已提交
228
	if (maxlvt >= 3)
229
		apic_write(APIC_LVTERR, APIC_LVT_MASKED);
L
Linus Torvalds 已提交
230
	if (maxlvt >= 4)
231
		apic_write(APIC_LVTPC, APIC_LVT_MASKED);
232 233
	apic_write(APIC_ESR, 0);
	apic_read(APIC_ESR);
L
Linus Torvalds 已提交
234 235
}

236
void disconnect_bsp_APIC(int virt_wire_setup)
L
Linus Torvalds 已提交
237
{
A
Andi Kleen 已提交
238 239
	/* Go back to Virtual Wire compatibility mode */
	unsigned long value;
240

A
Andi Kleen 已提交
241 242 243 244 245 246 247 248
	/* For the spurious interrupt use vector F, and enable it */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_VECTOR_MASK;
	value |= APIC_SPIV_APIC_ENABLED;
	value |= 0xf;
	apic_write(APIC_SPIV, value);

	if (!virt_wire_setup) {
249 250 251 252
		/*
		 * For LVT0 make it edge triggered, active high,
		 * external and enabled
		 */
A
Andi Kleen 已提交
253 254
		value = apic_read(APIC_LVT0);
		value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
255
			APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
A
Andi Kleen 已提交
256
			APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED );
257
		value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
A
Andi Kleen 已提交
258 259 260 261 262
		value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
		apic_write(APIC_LVT0, value);
	} else {
		/* Disable LVT0 */
		apic_write(APIC_LVT0, APIC_LVT_MASKED);
263
	}
A
Andi Kleen 已提交
264 265 266 267 268 269 270 271 272

	/* For LVT1 make it edge triggered, active high, nmi and enabled */
	value = apic_read(APIC_LVT1);
	value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
			APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
			APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
	value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
	value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
	apic_write(APIC_LVT1, value);
L
Linus Torvalds 已提交
273 274 275 276 277 278 279 280 281 282 283 284 285 286
}

void disable_local_APIC(void)
{
	unsigned int value;

	clear_local_APIC();

	/*
	 * Disable APIC (implies clearing of registers
	 * for 82489DX!).
	 */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_SPIV_APIC_ENABLED;
287
	apic_write(APIC_SPIV, value);
L
Linus Torvalds 已提交
288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363
}

/*
 * This is to verify that we're looking at a real local APIC.
 * Check these against your board if the CPUs aren't getting
 * started for no apparent reason.
 */
int __init verify_local_APIC(void)
{
	unsigned int reg0, reg1;

	/*
	 * The version register is read-only in a real APIC.
	 */
	reg0 = apic_read(APIC_LVR);
	apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
	apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
	reg1 = apic_read(APIC_LVR);
	apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);

	/*
	 * The two version reads above should print the same
	 * numbers.  If the second one is different, then we
	 * poke at a non-APIC.
	 */
	if (reg1 != reg0)
		return 0;

	/*
	 * Check if the version looks reasonably.
	 */
	reg1 = GET_APIC_VERSION(reg0);
	if (reg1 == 0x00 || reg1 == 0xff)
		return 0;
	reg1 = get_maxlvt();
	if (reg1 < 0x02 || reg1 == 0xff)
		return 0;

	/*
	 * The ID register is read/write in a real APIC.
	 */
	reg0 = apic_read(APIC_ID);
	apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
	apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
	reg1 = apic_read(APIC_ID);
	apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
	apic_write(APIC_ID, reg0);
	if (reg1 != (reg0 ^ APIC_ID_MASK))
		return 0;

	/*
	 * The next two are just to see if we have sane values.
	 * They're only really relevant if we're in Virtual Wire
	 * compatibility mode, but most boxes are anymore.
	 */
	reg0 = apic_read(APIC_LVT0);
	apic_printk(APIC_DEBUG,"Getting LVT0: %x\n", reg0);
	reg1 = apic_read(APIC_LVT1);
	apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);

	return 1;
}

void __init sync_Arb_IDs(void)
{
	/* Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 */
	unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
	if (ver >= 0x14)	/* P4 or higher */
		return;

	/*
	 * Wait for idle.
	 */
	apic_wait_icr_idle();

	apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
364
	apic_write(APIC_ICR, APIC_DEST_ALLINC | APIC_INT_LEVELTRIG
L
Linus Torvalds 已提交
365 366 367 368 369 370 371 372
				| APIC_DM_INIT);
}

/*
 * An initial setup of the virtual wire mode.
 */
void __init init_bsp_APIC(void)
{
373
	unsigned int value;
L
Linus Torvalds 已提交
374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396

	/*
	 * Don't do the setup now if we have a SMP BIOS as the
	 * through-I/O-APIC virtual wire mode might be active.
	 */
	if (smp_found_config || !cpu_has_apic)
		return;

	value = apic_read(APIC_LVR);

	/*
	 * Do not trust the local APIC being empty at bootup.
	 */
	clear_local_APIC();

	/*
	 * Enable APIC.
	 */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_VECTOR_MASK;
	value |= APIC_SPIV_APIC_ENABLED;
	value |= APIC_SPIV_FOCUS_DISABLED;
	value |= SPURIOUS_APIC_VECTOR;
397
	apic_write(APIC_SPIV, value);
L
Linus Torvalds 已提交
398 399 400 401

	/*
	 * Set up the virtual wire mode.
	 */
402
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
403
	value = APIC_DM_NMI;
404
	apic_write(APIC_LVT1, value);
L
Linus Torvalds 已提交
405 406
}

407
void __cpuinit setup_local_APIC (void)
L
Linus Torvalds 已提交
408
{
409
	unsigned int value, maxlvt;
410
	int i, j;
L
Linus Torvalds 已提交
411 412 413

	value = apic_read(APIC_LVR);

414
	BUILD_BUG_ON((SPURIOUS_APIC_VECTOR & 0x0f) != 0x0f);
L
Linus Torvalds 已提交
415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435

	/*
	 * Double-check whether this APIC is really registered.
	 * This is meaningless in clustered apic mode, so we skip it.
	 */
	if (!apic_id_registered())
		BUG();

	/*
	 * Intel recommends to set DFR, LDR and TPR before enabling
	 * an APIC.  See e.g. "AP-388 82489DX User's Manual" (Intel
	 * document number 292116).  So here it goes...
	 */
	init_apic_ldr();

	/*
	 * Set Task Priority to 'accept all'. We never change this
	 * later on.
	 */
	value = apic_read(APIC_TASKPRI);
	value &= ~APIC_TPRI_MASK;
436
	apic_write(APIC_TASKPRI, value);
L
Linus Torvalds 已提交
437

438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456
	/*
	 * After a crash, we no longer service the interrupts and a pending
	 * interrupt from previous kernel might still have ISR bit set.
	 *
	 * Most probably by now CPU has serviced that pending interrupt and
	 * it might not have done the ack_APIC_irq() because it thought,
	 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
	 * does not clear the ISR bit and cpu thinks it has already serivced
	 * the interrupt. Hence a vector might get locked. It was noticed
	 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
	 */
	for (i = APIC_ISR_NR - 1; i >= 0; i--) {
		value = apic_read(APIC_ISR + i*0x10);
		for (j = 31; j >= 0; j--) {
			if (value & (1<<j))
				ack_APIC_irq();
		}
	}

L
Linus Torvalds 已提交
457 458 459 460 461 462 463 464 465 466
	/*
	 * Now that we are all set up, enable the APIC
	 */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_VECTOR_MASK;
	/*
	 * Enable APIC
	 */
	value |= APIC_SPIV_APIC_ENABLED;

467 468
	/* We always use processor focus */

L
Linus Torvalds 已提交
469 470 471 472
	/*
	 * Set spurious IRQ vector
	 */
	value |= SPURIOUS_APIC_VECTOR;
473
	apic_write(APIC_SPIV, value);
L
Linus Torvalds 已提交
474 475 476 477 478 479 480 481 482 483 484 485

	/*
	 * Set up LVT0, LVT1:
	 *
	 * set up through-local-APIC on the BP's LINT0. This is not
	 * strictly necessary in pure symmetric-IO mode, but sometimes
	 * we delegate interrupts to the 8259A.
	 */
	/*
	 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
	 */
	value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
A
Andi Kleen 已提交
486
	if (!smp_processor_id() && !value) {
L
Linus Torvalds 已提交
487
		value = APIC_DM_EXTINT;
488 489
		apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
			    smp_processor_id());
L
Linus Torvalds 已提交
490 491
	} else {
		value = APIC_DM_EXTINT | APIC_LVT_MASKED;
492 493
		apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
			    smp_processor_id());
L
Linus Torvalds 已提交
494
	}
495
	apic_write(APIC_LVT0, value);
L
Linus Torvalds 已提交
496 497 498 499 500 501 502 503

	/*
	 * only the BP should see the LINT1 NMI signal, obviously.
	 */
	if (!smp_processor_id())
		value = APIC_DM_NMI;
	else
		value = APIC_DM_NMI | APIC_LVT_MASKED;
504
	apic_write(APIC_LVT1, value);
L
Linus Torvalds 已提交
505

506
	{
L
Linus Torvalds 已提交
507 508 509 510
		unsigned oldvalue;
		maxlvt = get_maxlvt();
		oldvalue = apic_read(APIC_ESR);
		value = ERROR_APIC_VECTOR;      // enables sending errors
511
		apic_write(APIC_LVTERR, value);
L
Linus Torvalds 已提交
512 513 514 515 516 517 518 519 520 521 522 523 524
		/*
		 * spec says clear errors after enabling vector.
		 */
		if (maxlvt > 3)
			apic_write(APIC_ESR, 0);
		value = apic_read(APIC_ESR);
		if (value != oldvalue)
			apic_printk(APIC_VERBOSE,
			"ESR value after enabling vector: %08x, after %08x\n",
			oldvalue, value);
	}

	nmi_watchdog_default();
525
	setup_apic_nmi_watchdog(NULL);
L
Linus Torvalds 已提交
526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551
	apic_pm_activate();
}

#ifdef CONFIG_PM

static struct {
	/* 'active' is true if the local APIC was enabled by us and
	   not the BIOS; this signifies that we are also responsible
	   for disabling it before entering apm/acpi suspend */
	int active;
	/* r/w apic fields */
	unsigned int apic_id;
	unsigned int apic_taskpri;
	unsigned int apic_ldr;
	unsigned int apic_dfr;
	unsigned int apic_spiv;
	unsigned int apic_lvtt;
	unsigned int apic_lvtpc;
	unsigned int apic_lvt0;
	unsigned int apic_lvt1;
	unsigned int apic_lvterr;
	unsigned int apic_tmict;
	unsigned int apic_tdcr;
	unsigned int apic_thmr;
} apic_pm_state;

552
static int lapic_suspend(struct sys_device *dev, pm_message_t state)
L
Linus Torvalds 已提交
553 554
{
	unsigned long flags;
555
	int maxlvt;
L
Linus Torvalds 已提交
556 557 558 559

	if (!apic_pm_state.active)
		return 0;

560 561
	maxlvt = get_maxlvt();

L
Linus Torvalds 已提交
562 563 564 565 566 567
	apic_pm_state.apic_id = apic_read(APIC_ID);
	apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
	apic_pm_state.apic_ldr = apic_read(APIC_LDR);
	apic_pm_state.apic_dfr = apic_read(APIC_DFR);
	apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
	apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
568 569
	if (maxlvt >= 4)
		apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
L
Linus Torvalds 已提交
570 571 572 573 574
	apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
	apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
	apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
	apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
	apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
575 576 577 578
#ifdef CONFIG_X86_MCE_INTEL
	if (maxlvt >= 5)
		apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
#endif
579
	local_irq_save(flags);
L
Linus Torvalds 已提交
580 581 582 583 584 585 586 587 588
	disable_local_APIC();
	local_irq_restore(flags);
	return 0;
}

static int lapic_resume(struct sys_device *dev)
{
	unsigned int l, h;
	unsigned long flags;
589
	int maxlvt;
L
Linus Torvalds 已提交
590 591 592 593

	if (!apic_pm_state.active)
		return 0;

594 595
	maxlvt = get_maxlvt();

L
Linus Torvalds 已提交
596 597 598
	local_irq_save(flags);
	rdmsr(MSR_IA32_APICBASE, l, h);
	l &= ~MSR_IA32_APICBASE_BASE;
599
	l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
L
Linus Torvalds 已提交
600 601 602 603 604 605 606 607 608
	wrmsr(MSR_IA32_APICBASE, l, h);
	apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
	apic_write(APIC_ID, apic_pm_state.apic_id);
	apic_write(APIC_DFR, apic_pm_state.apic_dfr);
	apic_write(APIC_LDR, apic_pm_state.apic_ldr);
	apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
	apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
	apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
	apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
609 610 611 612 613 614
#ifdef CONFIG_X86_MCE_INTEL
	if (maxlvt >= 5)
		apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
#endif
	if (maxlvt >= 4)
		apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
L
Linus Torvalds 已提交
615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637
	apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
	apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
	apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
	apic_write(APIC_ESR, 0);
	apic_read(APIC_ESR);
	apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
	apic_write(APIC_ESR, 0);
	apic_read(APIC_ESR);
	local_irq_restore(flags);
	return 0;
}

static struct sysdev_class lapic_sysclass = {
	set_kset_name("lapic"),
	.resume		= lapic_resume,
	.suspend	= lapic_suspend,
};

static struct sys_device device_lapic = {
	.id		= 0,
	.cls		= &lapic_sysclass,
};

638
static void __cpuinit apic_pm_activate(void)
L
Linus Torvalds 已提交
639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663
{
	apic_pm_state.active = 1;
}

static int __init init_lapic_sysfs(void)
{
	int error;
	if (!cpu_has_apic)
		return 0;
	/* XXX: remove suspend/resume procs if !apic_pm_state.active? */
	error = sysdev_class_register(&lapic_sysclass);
	if (!error)
		error = sysdev_register(&device_lapic);
	return error;
}
device_initcall(init_lapic_sysfs);

#else	/* CONFIG_PM */

static void apic_pm_activate(void) { }

#endif	/* CONFIG_PM */

static int __init apic_set_verbosity(char *str)
{
664 665 666 667 668
	if (str == NULL)  {
		skip_ioapic_setup = 0;
		ioapic_force = 1;
		return 0;
	}
L
Linus Torvalds 已提交
669 670 671 672
	if (strcmp("debug", str) == 0)
		apic_verbosity = APIC_DEBUG;
	else if (strcmp("verbose", str) == 0)
		apic_verbosity = APIC_VERBOSE;
673
	else {
L
Linus Torvalds 已提交
674
		printk(KERN_WARNING "APIC Verbosity level %s not recognised"
675 676 677
				" use apic=verbose or apic=debug\n", str);
		return -EINVAL;
	}
L
Linus Torvalds 已提交
678

679
	return 0;
L
Linus Torvalds 已提交
680
}
681
early_param("apic", apic_set_verbosity);
L
Linus Torvalds 已提交
682 683 684 685 686

/*
 * Detect and enable local APICs on non-SMP boards.
 * Original code written by Keir Fraser.
 * On AMD64 we trust the BIOS - if it says no APIC it is likely
687
 * not correctly set up (usually the APIC timer won't work etc.)
L
Linus Torvalds 已提交
688 689 690 691 692 693 694 695 696 697 698 699 700 701
 */

static int __init detect_init_APIC (void)
{
	if (!cpu_has_apic) {
		printk(KERN_INFO "No local APIC present\n");
		return -1;
	}

	mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
	boot_cpu_id = 0;
	return 0;
}

702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759
#ifdef CONFIG_X86_IO_APIC
static struct resource * __init ioapic_setup_resources(void)
{
#define IOAPIC_RESOURCE_NAME_SIZE 11
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

	if (mem != NULL) {
		memset(mem, 0, n);
		mem += sizeof(struct resource) * nr_ioapics;

		for (i = 0; i < nr_ioapics; i++) {
			res[i].name = mem;
			res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
			sprintf(mem,  "IOAPIC %u", i);
			mem += IOAPIC_RESOURCE_NAME_SIZE;
		}
	}

	ioapic_resources = res;

	return res;
}

static int __init ioapic_insert_resources(void)
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
		printk("IO APIC resources could be not be allocated.\n");
		return -1;
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}

	return 0;
}

/* Insert the IO APIC resources after PCI initialization has occured to handle
 * IO APICS that are mapped in on a BAR in PCI space. */
late_initcall(ioapic_insert_resources);
#endif

L
Linus Torvalds 已提交
760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775
void __init init_apic_mappings(void)
{
	unsigned long apic_phys;

	/*
	 * If no local APIC can be found then set up a fake all
	 * zeroes page to simulate the local APIC and another
	 * one for the IO-APIC.
	 */
	if (!smp_found_config && detect_init_APIC()) {
		apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
		apic_phys = __pa(apic_phys);
	} else
		apic_phys = mp_lapic_addr;

	set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
Y
Yinghai Lu 已提交
776 777
	apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
				APIC_BASE, apic_phys);
L
Linus Torvalds 已提交
778

779 780 781 782 783
	/* Put local APIC into the resource map. */
	lapic_resource.start = apic_phys;
	lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
	insert_resource(&iomem_resource, &lapic_resource);

L
Linus Torvalds 已提交
784 785 786 787
	/*
	 * Fetch the APIC ID of the BSP in case we have a
	 * default configuration (or the MP table is broken).
	 */
788
	boot_cpu_id = GET_APIC_ID(apic_read(APIC_ID));
L
Linus Torvalds 已提交
789 790 791 792

	{
		unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
		int i;
793
		struct resource *ioapic_res;
L
Linus Torvalds 已提交
794

795
		ioapic_res = ioapic_setup_resources();
L
Linus Torvalds 已提交
796 797 798 799
		for (i = 0; i < nr_ioapics; i++) {
			if (smp_found_config) {
				ioapic_phys = mp_ioapics[i].mpc_apicaddr;
			} else {
800 801
				ioapic_phys = (unsigned long)
					alloc_bootmem_pages(PAGE_SIZE);
L
Linus Torvalds 已提交
802 803 804
				ioapic_phys = __pa(ioapic_phys);
			}
			set_fixmap_nocache(idx, ioapic_phys);
805 806 807
			apic_printk(APIC_VERBOSE,
				    "mapped IOAPIC to %016lx (%016lx)\n",
				    __fix_to_virt(idx), ioapic_phys);
L
Linus Torvalds 已提交
808
			idx++;
809 810 811 812 813 814

			if (ioapic_res != NULL) {
				ioapic_res->start = ioapic_phys;
				ioapic_res->end = ioapic_phys + (4 * 1024) - 1;
				ioapic_res++;
			}
L
Linus Torvalds 已提交
815 816 817 818 819 820 821 822 823 824 825 826 827 828 829
		}
	}
}

/*
 * This function sets up the local APIC timer, with a timeout of
 * 'clocks' APIC bus clock. During calibration we actually call
 * this function twice on the boot CPU, once with a bogus timeout
 * value, second time for real. The other (noncalibrating) CPUs
 * call this function only once, with the real, calibrated value.
 *
 * We do reads before writes even if unnecessary, to get around the
 * P5 APIC double write bug.
 */

830
static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
L
Linus Torvalds 已提交
831
{
832
	unsigned int lvtt_value, tmp_value;
L
Linus Torvalds 已提交
833

834 835 836 837
	lvtt_value = LOCAL_TIMER_VECTOR;
	if (!oneshot)
		lvtt_value |= APIC_LVT_TIMER_PERIODIC;
	if (!irqen)
838 839
		lvtt_value |= APIC_LVT_MASKED;

840
	apic_write(APIC_LVTT, lvtt_value);
L
Linus Torvalds 已提交
841 842 843 844 845

	/*
	 * Divide PICLK by 16
	 */
	tmp_value = apic_read(APIC_TDCR);
846
	apic_write(APIC_TDCR, (tmp_value
L
Linus Torvalds 已提交
847 848 849
				& ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE))
				| APIC_TDR_DIV_16);

850
	if (!oneshot)
T
Thomas Gleixner 已提交
851
		apic_write(APIC_TMICT, clocks);
L
Linus Torvalds 已提交
852 853
}

854
static void setup_APIC_timer(void)
L
Linus Torvalds 已提交
855
{
T
Thomas Gleixner 已提交
856
	struct clock_event_device *levt = &__get_cpu_var(lapic_events);
L
Linus Torvalds 已提交
857

T
Thomas Gleixner 已提交
858 859
	memcpy(levt, &lapic_clockevent, sizeof(*levt));
	levt->cpumask = cpumask_of_cpu(smp_processor_id());
L
Linus Torvalds 已提交
860

T
Thomas Gleixner 已提交
861
	clockevents_register_device(levt);
L
Linus Torvalds 已提交
862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878
}

/*
 * In this function we calibrate APIC bus clocks to the external
 * timer. Unfortunately we cannot use jiffies and the timer irq
 * to calibrate, since some later bootup code depends on getting
 * the first irq? Ugh.
 *
 * We want to do the calibration only once since we
 * want to have local timer irqs syncron. CPUs connected
 * by the same APIC bus have the very same bus frequency.
 * And we want to have irqs off anyways, no accidental
 * APIC irq that way.
 */

#define TICK_COUNT 100000000

879
static void __init calibrate_APIC_clock(void)
L
Linus Torvalds 已提交
880
{
881 882
	unsigned apic, apic_start;
	unsigned long tsc, tsc_start;
L
Linus Torvalds 已提交
883
	int result;
884 885 886

	local_irq_disable();

L
Linus Torvalds 已提交
887 888 889 890
	/*
	 * Put whatever arbitrary (but long enough) timeout
	 * value into the APIC clock, we just want to get the
	 * counter running for calibration.
891 892
	 *
	 * No interrupt enable !
L
Linus Torvalds 已提交
893
	 */
T
Thomas Gleixner 已提交
894
	__setup_APIC_LVTT(250000000, 0, 0);
L
Linus Torvalds 已提交
895 896

	apic_start = apic_read(APIC_TMCCT);
897 898 899
#ifdef CONFIG_X86_PM_TIMER
	if (apic_calibrate_pmtmr && pmtmr_ioport) {
		pmtimer_wait(5000);  /* 5ms wait */
L
Linus Torvalds 已提交
900
		apic = apic_read(APIC_TMCCT);
901 902 903 904
		result = (apic_start - apic) * 1000L / 5;
	} else
#endif
	{
905
		rdtscll(tsc_start);
906 907 908

		do {
			apic = apic_read(APIC_TMCCT);
909
			rdtscll(tsc);
910
		} while ((tsc - tsc_start) < TICK_COUNT &&
911
				(apic_start - apic) < TICK_COUNT);
912

913
		result = (apic_start - apic) * 1000L * tsc_khz /
914 915
					(tsc - tsc_start);
	}
916 917 918

	local_irq_enable();

919
	printk(KERN_DEBUG "APIC timer calibration result %d\n", result);
L
Linus Torvalds 已提交
920 921 922 923

	printk(KERN_INFO "Detected %d.%03d MHz APIC timer.\n",
		result / 1000 / 1000, result / 1000 % 1000);

924 925 926 927 928 929 930
	/* Calculate the scaled math multiplication factor */
	lapic_clockevent.mult = div_sc(result, NSEC_PER_SEC, 32);
	lapic_clockevent.max_delta_ns =
		clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
	lapic_clockevent.min_delta_ns =
		clockevent_delta2ns(0xF, &lapic_clockevent);

T
Thomas Gleixner 已提交
931
	calibration_result = result / HZ;
L
Linus Torvalds 已提交
932 933 934 935
}

void __init setup_boot_APIC_clock (void)
{
T
Thomas Gleixner 已提交
936 937 938 939 940 941
	/*
	 * The local apic timer can be disabled via the kernel commandline.
	 * Register the lapic timer as a dummy clock event source on SMP
	 * systems, so the broadcast mechanism is used. On UP systems simply
	 * ignore it.
	 */
942 943
	if (disable_apic_timer) {
		printk(KERN_INFO "Disabling APIC timer\n");
T
Thomas Gleixner 已提交
944 945 946
		/* No broadcast on UP ! */
		if (num_possible_cpus() > 1)
			setup_APIC_timer();
947 948
		return;
	}
L
Linus Torvalds 已提交
949 950

	printk(KERN_INFO "Using local APIC timer interrupts.\n");
951
	calibrate_APIC_clock();
T
Thomas Gleixner 已提交
952

L
Linus Torvalds 已提交
953
	/*
T
Thomas Gleixner 已提交
954 955 956
	 * If nmi_watchdog is set to IO_APIC, we need the
	 * PIT/HPET going.  Otherwise register lapic as a dummy
	 * device.
L
Linus Torvalds 已提交
957
	 */
T
Thomas Gleixner 已提交
958 959 960 961 962 963
	if (nmi_watchdog != NMI_IO_APIC)
		lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
	else
		printk(KERN_WARNING "APIC timer registered as dummy,"
		       " due to nmi_watchdog=1!\n");

964
	setup_APIC_timer();
L
Linus Torvalds 已提交
965 966
}

967
void __cpuinit setup_secondary_APIC_clock(void)
L
Linus Torvalds 已提交
968
{
969
	setup_APIC_timer();
L
Linus Torvalds 已提交
970 971 972 973
}

int setup_profiling_timer(unsigned int multiplier)
{
974
	return -EINVAL;
L
Linus Torvalds 已提交
975 976
}

T
Thomas Gleixner 已提交
977 978
void setup_APIC_extended_lvt(unsigned char lvt_off, unsigned char vector,
			     unsigned char msg_type, unsigned char mask)
979
{
980 981
	unsigned long reg = (lvt_off << 4) + K8_APIC_EXT_LVT_BASE;
	unsigned int  v   = (mask << 16) | (msg_type << 8) | vector;
982 983 984
	apic_write(reg, v);
}

L
Linus Torvalds 已提交
985 986 987 988 989 990 991 992 993 994
/*
 * Local timer interrupt handler. It does both profiling and
 * process statistics/rescheduling.
 *
 * We do profiling in every local tick, statistics/rescheduling
 * happen only every 'profiling multiplier' ticks. The default
 * multiplier is 1 and it can be changed by writing the new multiplier
 * value into /proc/profile.
 */

995
void smp_local_timer_interrupt(void)
L
Linus Torvalds 已提交
996
{
T
Thomas Gleixner 已提交
997 998 999
	int cpu = smp_processor_id();
	struct clock_event_device *evt = &per_cpu(lapic_events, cpu);

L
Linus Torvalds 已提交
1000
	/*
T
Thomas Gleixner 已提交
1001 1002 1003 1004
	 * Normally we should not be here till LAPIC has been initialized but
	 * in some cases like kdump, its possible that there is a pending LAPIC
	 * timer interrupt from previous kernel's context and is delivered in
	 * new kernel the moment interrupts are enabled.
L
Linus Torvalds 已提交
1005
	 *
T
Thomas Gleixner 已提交
1006 1007 1008 1009
	 * Interrupts are enabled early and LAPIC is setup much later, hence
	 * its possible that when we get here evt->event_handler is NULL.
	 * Check for event_handler being NULL and discard the interrupt as
	 * spurious.
L
Linus Torvalds 已提交
1010
	 */
T
Thomas Gleixner 已提交
1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
	if (!evt->event_handler) {
		printk(KERN_WARNING
		       "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
		/* Switch it off */
		lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
		return;
	}

	/*
	 * the NMI deadlock-detector uses this.
	 */
	add_pda(apic_timer_irqs, 1);

	evt->event_handler(evt);
L
Linus Torvalds 已提交
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
}

/*
 * Local APIC timer interrupt. This is the most natural way for doing
 * local interrupts, but local timer interrupts can be emulated by
 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
 *
 * [ if a single-CPU system runs an SMP kernel then we call the local
 *   interrupt as well. Thus we cannot inline the local irq ... ]
 */
A
Andrew Morton 已提交
1035
void smp_apic_timer_interrupt(struct pt_regs *regs)
L
Linus Torvalds 已提交
1036
{
A
Andrew Morton 已提交
1037 1038
	struct pt_regs *old_regs = set_irq_regs(regs);

L
Linus Torvalds 已提交
1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
	/*
	 * NOTE! We'd better ACK the irq immediately,
	 * because timer handling can be slow.
	 */
	ack_APIC_irq();
	/*
	 * update_process_times() expects us to have done irq_enter().
	 * Besides, if we don't timer interrupts ignore the global
	 * interrupt lock, which is the WrongThing (tm) to do.
	 */
A
Andi Kleen 已提交
1049
	exit_idle();
L
Linus Torvalds 已提交
1050
	irq_enter();
1051
	smp_local_timer_interrupt();
L
Linus Torvalds 已提交
1052
	irq_exit();
A
Andrew Morton 已提交
1053
	set_irq_regs(old_regs);
L
Linus Torvalds 已提交
1054 1055 1056
}

/*
1057
 * apic_is_clustered_box() -- Check if we can expect good TSC
L
Linus Torvalds 已提交
1058 1059 1060
 *
 * Thus far, the major user of this is IBM's Summit2 series:
 *
1061
 * Clustered boxes may have unsynced TSC problems if they are
L
Linus Torvalds 已提交
1062 1063 1064
 * multi-chassis. Use available data to take a good guess.
 * If in doubt, go HPET.
 */
1065
__cpuinit int apic_is_clustered_box(void)
L
Linus Torvalds 已提交
1066 1067 1068 1069 1070
{
	int i, clusters, zeros;
	unsigned id;
	DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);

1071
	bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
L
Linus Torvalds 已提交
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095

	for (i = 0; i < NR_CPUS; i++) {
		id = bios_cpu_apicid[i];
		if (id != BAD_APICID)
			__set_bit(APIC_CLUSTERID(id), clustermap);
	}

	/* Problem:  Partially populated chassis may not have CPUs in some of
	 * the APIC clusters they have been allocated.  Only present CPUs have
	 * bios_cpu_apicid entries, thus causing zeroes in the bitmap.  Since
	 * clusters are allocated sequentially, count zeros only if they are
	 * bounded by ones.
	 */
	clusters = 0;
	zeros = 0;
	for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
		if (test_bit(i, clustermap)) {
			clusters += 1 + zeros;
			zeros = 0;
		} else
			++zeros;
	}

	/*
1096
	 * If clusters > 2, then should be multi-chassis.
L
Linus Torvalds 已提交
1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
	 * May have to revisit this when multi-core + hyperthreaded CPUs come
	 * out, but AFAIK this will work even for them.
	 */
	return (clusters > 2);
}

/*
 * This interrupt should _never_ happen with our APIC/SMP architecture
 */
asmlinkage void smp_spurious_interrupt(void)
{
	unsigned int v;
A
Andi Kleen 已提交
1109
	exit_idle();
L
Linus Torvalds 已提交
1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
	irq_enter();
	/*
	 * Check if this really is a spurious interrupt and ACK it
	 * if it is a vectored one.  Just in case...
	 * Spurious interrupts should not be ACKed.
	 */
	v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
	if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
		ack_APIC_irq();

	irq_exit();
}

/*
 * This interrupt should never happen with our APIC/SMP architecture
 */

asmlinkage void smp_error_interrupt(void)
{
	unsigned int v, v1;

A
Andi Kleen 已提交
1131
	exit_idle();
L
Linus Torvalds 已提交
1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
	irq_enter();
	/* First tickle the hardware, only then report what went on. -- REW */
	v = apic_read(APIC_ESR);
	apic_write(APIC_ESR, 0);
	v1 = apic_read(APIC_ESR);
	ack_APIC_irq();
	atomic_inc(&irq_err_count);

	/* Here is what the APIC error bits mean:
	   0: Send CS error
	   1: Receive CS error
	   2: Send accept error
	   3: Receive accept error
	   4: Reserved
	   5: Send illegal vector
	   6: Received illegal vector
	   7: Illegal register address
	*/
	printk (KERN_DEBUG "APIC error on CPU%d: %02x(%02x)\n",
1151
		smp_processor_id(), v , v1);
L
Linus Torvalds 已提交
1152 1153 1154
	irq_exit();
}

1155
int disable_apic;
L
Linus Torvalds 已提交
1156 1157 1158 1159 1160 1161 1162

/*
 * This initializes the IO-APIC and APIC hardware if this is
 * a UP kernel.
 */
int __init APIC_init_uniprocessor (void)
{
1163
	if (disable_apic) {
L
Linus Torvalds 已提交
1164
		printk(KERN_INFO "Apic disabled\n");
1165
		return -1;
L
Linus Torvalds 已提交
1166
	}
1167
	if (!cpu_has_apic) {
L
Linus Torvalds 已提交
1168 1169 1170 1171 1172 1173 1174
		disable_apic = 1;
		printk(KERN_INFO "Apic disabled by BIOS\n");
		return -1;
	}

	verify_local_APIC();

1175
	phys_cpu_present_map = physid_mask_of_physid(boot_cpu_id);
1176
	apic_write(APIC_ID, SET_APIC_ID(boot_cpu_id));
L
Linus Torvalds 已提交
1177 1178 1179 1180

	setup_local_APIC();

	if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1181
		setup_IO_APIC();
L
Linus Torvalds 已提交
1182 1183 1184
	else
		nr_ioapics = 0;
	setup_boot_APIC_clock();
1185
	check_nmi_watchdog();
L
Linus Torvalds 已提交
1186 1187 1188
	return 0;
}

1189 1190
static __init int setup_disableapic(char *str)
{
L
Linus Torvalds 已提交
1191
	disable_apic = 1;
1192 1193 1194 1195
	clear_bit(X86_FEATURE_APIC, boot_cpu_data.x86_capability);
	return 0;
}
early_param("disableapic", setup_disableapic);
L
Linus Torvalds 已提交
1196

1197
/* same as disableapic, for compatibility */
1198 1199
static __init int setup_nolapic(char *str)
{
1200
	return setup_disableapic(str);
1201
}
1202
early_param("nolapic", setup_nolapic);
L
Linus Torvalds 已提交
1203

1204 1205 1206 1207 1208 1209 1210
static int __init parse_lapic_timer_c2_ok(char *arg)
{
	local_apic_timer_c2_ok = 1;
	return 0;
}
early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);

1211 1212
static __init int setup_noapictimer(char *str)
{
1213
	if (str[0] != ' ' && str[0] != 0)
1214
		return 0;
L
Linus Torvalds 已提交
1215
	disable_apic_timer = 1;
1216
	return 1;
1217
}
T
Thomas Gleixner 已提交
1218
__setup("noapictimer", setup_noapictimer);
1219

1220 1221 1222
static __init int setup_apicpmtimer(char *s)
{
	apic_calibrate_pmtmr = 1;
1223
	notsc_setup(NULL);
T
Thomas Gleixner 已提交
1224
	return 0;
1225 1226 1227
}
__setup("apicpmtimer", setup_apicpmtimer);