apic_64.c 29.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 *	Local APIC handling, local APIC timers
 *
 *	(c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively.
 *	Maciej W. Rozycki	:	Various updates and fixes.
 *	Mikael Pettersson	:	Power Management for UP-APIC.
 *	Pavel Machek and
 *	Mikael Pettersson	:	PM converted to driver model.
 */

#include <linux/init.h>

#include <linux/mm.h>
#include <linux/delay.h>
#include <linux/bootmem.h>
#include <linux/interrupt.h>
#include <linux/mc146818rtc.h>
#include <linux/kernel_stat.h>
#include <linux/sysdev.h>
26
#include <linux/module.h>
27
#include <linux/ioport.h>
L
Linus Torvalds 已提交
28 29 30 31 32 33 34

#include <asm/atomic.h>
#include <asm/smp.h>
#include <asm/mtrr.h>
#include <asm/mpspec.h>
#include <asm/pgalloc.h>
#include <asm/mach_apic.h>
35
#include <asm/nmi.h>
A
Andi Kleen 已提交
36
#include <asm/idle.h>
37 38
#include <asm/proto.h>
#include <asm/timex.h>
39
#include <asm/hpet.h>
40
#include <asm/apic.h>
L
Linus Torvalds 已提交
41 42

int apic_verbosity;
43
int apic_runs_main_timer;
44
int apic_calibrate_pmtmr __initdata;
L
Linus Torvalds 已提交
45 46 47

int disable_apic_timer __initdata;

48 49 50 51
/* Local APIC timer works in C2? */
int local_apic_timer_c2_ok;
EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);

52 53 54 55 56 57
static struct resource *ioapic_resources;
static struct resource lapic_resource = {
	.name = "Local APIC",
	.flags = IORESOURCE_MEM | IORESOURCE_BUSY,
};

58 59
static unsigned int calibration_result;

60 61 62 63 64 65
/*
 * cpu_mask that denotes the CPUs that needs timer interrupt coming in as
 * IPIs in place of local APIC timers
 */
static cpumask_t timer_interrupt_broadcast_ipi_mask;

L
Linus Torvalds 已提交
66
/* Using APIC to generate smp_local_timer_interrupt? */
67
int using_apic_timer __read_mostly = 0;
L
Linus Torvalds 已提交
68 69 70

static void apic_pm_activate(void);

71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92
void apic_wait_icr_idle(void)
{
	while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
		cpu_relax();
}

unsigned int safe_apic_wait_icr_idle(void)
{
	unsigned int send_status;
	int timeout;

	timeout = 0;
	do {
		send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
		if (!send_status)
			break;
		udelay(100);
	} while (timeout++ < 1000);

	return send_status;
}

L
Linus Torvalds 已提交
93 94
void enable_NMI_through_LVT0 (void * dummy)
{
95
	unsigned int v;
96 97 98

	/* unmask and set to NMI */
	v = APIC_DM_NMI;
99
	apic_write(APIC_LVT0, v);
L
Linus Torvalds 已提交
100 101 102 103
}

int get_maxlvt(void)
{
104
	unsigned int v, maxlvt;
L
Linus Torvalds 已提交
105 106 107 108 109 110

	v = apic_read(APIC_LVR);
	maxlvt = GET_APIC_MAXLVT(v);
	return maxlvt;
}

111 112 113 114 115 116 117 118 119 120 121 122 123 124
/*
 * 'what should we do if we get a hw irq event on an illegal vector'.
 * each architecture has to answer this themselves.
 */
void ack_bad_irq(unsigned int irq)
{
	printk("unexpected IRQ trap at vector %02x\n", irq);
	/*
	 * Currently unexpected vectors happen only on SMP and APIC.
	 * We _must_ ack these because every local APIC has only N
	 * irq slots per priority level, and a 'hanging, unacked' IRQ
	 * holds up an irq slot - in excessive cases (when multiple
	 * unexpected vectors occur) that might lock up the APIC
	 * completely.
125
	 * But don't ack when the APIC is disabled. -AK
126 127 128 129 130
	 */
	if (!disable_apic)
		ack_APIC_irq();
}

L
Linus Torvalds 已提交
131 132 133 134 135 136 137 138
void clear_local_APIC(void)
{
	int maxlvt;
	unsigned int v;

	maxlvt = get_maxlvt();

	/*
139
	 * Masking an LVT entry can trigger a local APIC error
L
Linus Torvalds 已提交
140 141 142 143
	 * if the vector is zero. Mask LVTERR first to prevent this.
	 */
	if (maxlvt >= 3) {
		v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
144
		apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
145 146 147 148 149 150
	}
	/*
	 * Careful: we have to set masks only first to deassert
	 * any level-triggered sources.
	 */
	v = apic_read(APIC_LVTT);
151
	apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
152
	v = apic_read(APIC_LVT0);
153
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
154
	v = apic_read(APIC_LVT1);
155
	apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
156 157
	if (maxlvt >= 4) {
		v = apic_read(APIC_LVTPC);
158
		apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
159 160 161 162 163
	}

	/*
	 * Clean APIC state for other OSs:
	 */
164 165 166
	apic_write(APIC_LVTT, APIC_LVT_MASKED);
	apic_write(APIC_LVT0, APIC_LVT_MASKED);
	apic_write(APIC_LVT1, APIC_LVT_MASKED);
L
Linus Torvalds 已提交
167
	if (maxlvt >= 3)
168
		apic_write(APIC_LVTERR, APIC_LVT_MASKED);
L
Linus Torvalds 已提交
169
	if (maxlvt >= 4)
170
		apic_write(APIC_LVTPC, APIC_LVT_MASKED);
171 172
	apic_write(APIC_ESR, 0);
	apic_read(APIC_ESR);
L
Linus Torvalds 已提交
173 174
}

175
void disconnect_bsp_APIC(int virt_wire_setup)
L
Linus Torvalds 已提交
176
{
A
Andi Kleen 已提交
177 178
	/* Go back to Virtual Wire compatibility mode */
	unsigned long value;
179

A
Andi Kleen 已提交
180 181 182 183 184 185 186 187 188 189 190
	/* For the spurious interrupt use vector F, and enable it */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_VECTOR_MASK;
	value |= APIC_SPIV_APIC_ENABLED;
	value |= 0xf;
	apic_write(APIC_SPIV, value);

	if (!virt_wire_setup) {
		/* For LVT0 make it edge triggered, active high, external and enabled */
		value = apic_read(APIC_LVT0);
		value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
191
			APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
A
Andi Kleen 已提交
192
			APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED );
193
		value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
A
Andi Kleen 已提交
194 195 196 197 198
		value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
		apic_write(APIC_LVT0, value);
	} else {
		/* Disable LVT0 */
		apic_write(APIC_LVT0, APIC_LVT_MASKED);
199
	}
A
Andi Kleen 已提交
200 201 202 203 204 205 206 207 208

	/* For LVT1 make it edge triggered, active high, nmi and enabled */
	value = apic_read(APIC_LVT1);
	value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
			APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
			APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
	value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
	value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
	apic_write(APIC_LVT1, value);
L
Linus Torvalds 已提交
209 210 211 212 213 214 215 216 217 218 219 220 221 222
}

void disable_local_APIC(void)
{
	unsigned int value;

	clear_local_APIC();

	/*
	 * Disable APIC (implies clearing of registers
	 * for 82489DX!).
	 */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_SPIV_APIC_ENABLED;
223
	apic_write(APIC_SPIV, value);
L
Linus Torvalds 已提交
224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299
}

/*
 * This is to verify that we're looking at a real local APIC.
 * Check these against your board if the CPUs aren't getting
 * started for no apparent reason.
 */
int __init verify_local_APIC(void)
{
	unsigned int reg0, reg1;

	/*
	 * The version register is read-only in a real APIC.
	 */
	reg0 = apic_read(APIC_LVR);
	apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
	apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
	reg1 = apic_read(APIC_LVR);
	apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);

	/*
	 * The two version reads above should print the same
	 * numbers.  If the second one is different, then we
	 * poke at a non-APIC.
	 */
	if (reg1 != reg0)
		return 0;

	/*
	 * Check if the version looks reasonably.
	 */
	reg1 = GET_APIC_VERSION(reg0);
	if (reg1 == 0x00 || reg1 == 0xff)
		return 0;
	reg1 = get_maxlvt();
	if (reg1 < 0x02 || reg1 == 0xff)
		return 0;

	/*
	 * The ID register is read/write in a real APIC.
	 */
	reg0 = apic_read(APIC_ID);
	apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
	apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
	reg1 = apic_read(APIC_ID);
	apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
	apic_write(APIC_ID, reg0);
	if (reg1 != (reg0 ^ APIC_ID_MASK))
		return 0;

	/*
	 * The next two are just to see if we have sane values.
	 * They're only really relevant if we're in Virtual Wire
	 * compatibility mode, but most boxes are anymore.
	 */
	reg0 = apic_read(APIC_LVT0);
	apic_printk(APIC_DEBUG,"Getting LVT0: %x\n", reg0);
	reg1 = apic_read(APIC_LVT1);
	apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);

	return 1;
}

void __init sync_Arb_IDs(void)
{
	/* Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 */
	unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
	if (ver >= 0x14)	/* P4 or higher */
		return;

	/*
	 * Wait for idle.
	 */
	apic_wait_icr_idle();

	apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
300
	apic_write(APIC_ICR, APIC_DEST_ALLINC | APIC_INT_LEVELTRIG
L
Linus Torvalds 已提交
301 302 303 304 305 306 307 308
				| APIC_DM_INIT);
}

/*
 * An initial setup of the virtual wire mode.
 */
void __init init_bsp_APIC(void)
{
309
	unsigned int value;
L
Linus Torvalds 已提交
310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332

	/*
	 * Don't do the setup now if we have a SMP BIOS as the
	 * through-I/O-APIC virtual wire mode might be active.
	 */
	if (smp_found_config || !cpu_has_apic)
		return;

	value = apic_read(APIC_LVR);

	/*
	 * Do not trust the local APIC being empty at bootup.
	 */
	clear_local_APIC();

	/*
	 * Enable APIC.
	 */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_VECTOR_MASK;
	value |= APIC_SPIV_APIC_ENABLED;
	value |= APIC_SPIV_FOCUS_DISABLED;
	value |= SPURIOUS_APIC_VECTOR;
333
	apic_write(APIC_SPIV, value);
L
Linus Torvalds 已提交
334 335 336 337

	/*
	 * Set up the virtual wire mode.
	 */
338
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
339
	value = APIC_DM_NMI;
340
	apic_write(APIC_LVT1, value);
L
Linus Torvalds 已提交
341 342
}

343
void __cpuinit setup_local_APIC (void)
L
Linus Torvalds 已提交
344
{
345
	unsigned int value, maxlvt;
346
	int i, j;
L
Linus Torvalds 已提交
347 348 349

	value = apic_read(APIC_LVR);

350
	BUILD_BUG_ON((SPURIOUS_APIC_VECTOR & 0x0f) != 0x0f);
L
Linus Torvalds 已提交
351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371

	/*
	 * Double-check whether this APIC is really registered.
	 * This is meaningless in clustered apic mode, so we skip it.
	 */
	if (!apic_id_registered())
		BUG();

	/*
	 * Intel recommends to set DFR, LDR and TPR before enabling
	 * an APIC.  See e.g. "AP-388 82489DX User's Manual" (Intel
	 * document number 292116).  So here it goes...
	 */
	init_apic_ldr();

	/*
	 * Set Task Priority to 'accept all'. We never change this
	 * later on.
	 */
	value = apic_read(APIC_TASKPRI);
	value &= ~APIC_TPRI_MASK;
372
	apic_write(APIC_TASKPRI, value);
L
Linus Torvalds 已提交
373

374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392
	/*
	 * After a crash, we no longer service the interrupts and a pending
	 * interrupt from previous kernel might still have ISR bit set.
	 *
	 * Most probably by now CPU has serviced that pending interrupt and
	 * it might not have done the ack_APIC_irq() because it thought,
	 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
	 * does not clear the ISR bit and cpu thinks it has already serivced
	 * the interrupt. Hence a vector might get locked. It was noticed
	 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
	 */
	for (i = APIC_ISR_NR - 1; i >= 0; i--) {
		value = apic_read(APIC_ISR + i*0x10);
		for (j = 31; j >= 0; j--) {
			if (value & (1<<j))
				ack_APIC_irq();
		}
	}

L
Linus Torvalds 已提交
393 394 395 396 397 398 399 400 401 402
	/*
	 * Now that we are all set up, enable the APIC
	 */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_VECTOR_MASK;
	/*
	 * Enable APIC
	 */
	value |= APIC_SPIV_APIC_ENABLED;

403 404
	/* We always use processor focus */

L
Linus Torvalds 已提交
405 406 407 408
	/*
	 * Set spurious IRQ vector
	 */
	value |= SPURIOUS_APIC_VECTOR;
409
	apic_write(APIC_SPIV, value);
L
Linus Torvalds 已提交
410 411 412 413 414 415 416 417 418 419 420 421

	/*
	 * Set up LVT0, LVT1:
	 *
	 * set up through-local-APIC on the BP's LINT0. This is not
	 * strictly necessary in pure symmetric-IO mode, but sometimes
	 * we delegate interrupts to the 8259A.
	 */
	/*
	 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
	 */
	value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
A
Andi Kleen 已提交
422
	if (!smp_processor_id() && !value) {
L
Linus Torvalds 已提交
423 424 425 426 427 428
		value = APIC_DM_EXTINT;
		apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", smp_processor_id());
	} else {
		value = APIC_DM_EXTINT | APIC_LVT_MASKED;
		apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", smp_processor_id());
	}
429
	apic_write(APIC_LVT0, value);
L
Linus Torvalds 已提交
430 431 432 433 434 435 436 437

	/*
	 * only the BP should see the LINT1 NMI signal, obviously.
	 */
	if (!smp_processor_id())
		value = APIC_DM_NMI;
	else
		value = APIC_DM_NMI | APIC_LVT_MASKED;
438
	apic_write(APIC_LVT1, value);
L
Linus Torvalds 已提交
439

440
	{
L
Linus Torvalds 已提交
441 442 443 444
		unsigned oldvalue;
		maxlvt = get_maxlvt();
		oldvalue = apic_read(APIC_ESR);
		value = ERROR_APIC_VECTOR;      // enables sending errors
445
		apic_write(APIC_LVTERR, value);
L
Linus Torvalds 已提交
446 447 448 449 450 451 452 453 454 455 456 457 458
		/*
		 * spec says clear errors after enabling vector.
		 */
		if (maxlvt > 3)
			apic_write(APIC_ESR, 0);
		value = apic_read(APIC_ESR);
		if (value != oldvalue)
			apic_printk(APIC_VERBOSE,
			"ESR value after enabling vector: %08x, after %08x\n",
			oldvalue, value);
	}

	nmi_watchdog_default();
459
	setup_apic_nmi_watchdog(NULL);
L
Linus Torvalds 已提交
460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485
	apic_pm_activate();
}

#ifdef CONFIG_PM

static struct {
	/* 'active' is true if the local APIC was enabled by us and
	   not the BIOS; this signifies that we are also responsible
	   for disabling it before entering apm/acpi suspend */
	int active;
	/* r/w apic fields */
	unsigned int apic_id;
	unsigned int apic_taskpri;
	unsigned int apic_ldr;
	unsigned int apic_dfr;
	unsigned int apic_spiv;
	unsigned int apic_lvtt;
	unsigned int apic_lvtpc;
	unsigned int apic_lvt0;
	unsigned int apic_lvt1;
	unsigned int apic_lvterr;
	unsigned int apic_tmict;
	unsigned int apic_tdcr;
	unsigned int apic_thmr;
} apic_pm_state;

486
static int lapic_suspend(struct sys_device *dev, pm_message_t state)
L
Linus Torvalds 已提交
487 488
{
	unsigned long flags;
489
	int maxlvt;
L
Linus Torvalds 已提交
490 491 492 493

	if (!apic_pm_state.active)
		return 0;

494 495
	maxlvt = get_maxlvt();

L
Linus Torvalds 已提交
496 497 498 499 500 501
	apic_pm_state.apic_id = apic_read(APIC_ID);
	apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
	apic_pm_state.apic_ldr = apic_read(APIC_LDR);
	apic_pm_state.apic_dfr = apic_read(APIC_DFR);
	apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
	apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
502 503
	if (maxlvt >= 4)
		apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
L
Linus Torvalds 已提交
504 505 506 507 508
	apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
	apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
	apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
	apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
	apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
509 510 511 512
#ifdef CONFIG_X86_MCE_INTEL
	if (maxlvt >= 5)
		apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
#endif
513
	local_irq_save(flags);
L
Linus Torvalds 已提交
514 515 516 517 518 519 520 521 522
	disable_local_APIC();
	local_irq_restore(flags);
	return 0;
}

static int lapic_resume(struct sys_device *dev)
{
	unsigned int l, h;
	unsigned long flags;
523
	int maxlvt;
L
Linus Torvalds 已提交
524 525 526 527

	if (!apic_pm_state.active)
		return 0;

528 529
	maxlvt = get_maxlvt();

L
Linus Torvalds 已提交
530 531 532
	local_irq_save(flags);
	rdmsr(MSR_IA32_APICBASE, l, h);
	l &= ~MSR_IA32_APICBASE_BASE;
533
	l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
L
Linus Torvalds 已提交
534 535 536 537 538 539 540 541 542
	wrmsr(MSR_IA32_APICBASE, l, h);
	apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
	apic_write(APIC_ID, apic_pm_state.apic_id);
	apic_write(APIC_DFR, apic_pm_state.apic_dfr);
	apic_write(APIC_LDR, apic_pm_state.apic_ldr);
	apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
	apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
	apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
	apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
543 544 545 546 547 548
#ifdef CONFIG_X86_MCE_INTEL
	if (maxlvt >= 5)
		apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
#endif
	if (maxlvt >= 4)
		apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
L
Linus Torvalds 已提交
549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571
	apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
	apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
	apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
	apic_write(APIC_ESR, 0);
	apic_read(APIC_ESR);
	apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
	apic_write(APIC_ESR, 0);
	apic_read(APIC_ESR);
	local_irq_restore(flags);
	return 0;
}

static struct sysdev_class lapic_sysclass = {
	set_kset_name("lapic"),
	.resume		= lapic_resume,
	.suspend	= lapic_suspend,
};

static struct sys_device device_lapic = {
	.id		= 0,
	.cls		= &lapic_sysclass,
};

572
static void __cpuinit apic_pm_activate(void)
L
Linus Torvalds 已提交
573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597
{
	apic_pm_state.active = 1;
}

static int __init init_lapic_sysfs(void)
{
	int error;
	if (!cpu_has_apic)
		return 0;
	/* XXX: remove suspend/resume procs if !apic_pm_state.active? */
	error = sysdev_class_register(&lapic_sysclass);
	if (!error)
		error = sysdev_register(&device_lapic);
	return error;
}
device_initcall(init_lapic_sysfs);

#else	/* CONFIG_PM */

static void apic_pm_activate(void) { }

#endif	/* CONFIG_PM */

static int __init apic_set_verbosity(char *str)
{
598 599 600 601 602
	if (str == NULL)  {
		skip_ioapic_setup = 0;
		ioapic_force = 1;
		return 0;
	}
L
Linus Torvalds 已提交
603 604 605 606
	if (strcmp("debug", str) == 0)
		apic_verbosity = APIC_DEBUG;
	else if (strcmp("verbose", str) == 0)
		apic_verbosity = APIC_VERBOSE;
607
	else {
L
Linus Torvalds 已提交
608
		printk(KERN_WARNING "APIC Verbosity level %s not recognised"
609 610 611
				" use apic=verbose or apic=debug\n", str);
		return -EINVAL;
	}
L
Linus Torvalds 已提交
612

613
	return 0;
L
Linus Torvalds 已提交
614
}
615
early_param("apic", apic_set_verbosity);
L
Linus Torvalds 已提交
616 617 618 619 620

/*
 * Detect and enable local APICs on non-SMP boards.
 * Original code written by Keir Fraser.
 * On AMD64 we trust the BIOS - if it says no APIC it is likely
621
 * not correctly set up (usually the APIC timer won't work etc.)
L
Linus Torvalds 已提交
622 623 624 625 626 627 628 629 630 631 632 633 634 635
 */

static int __init detect_init_APIC (void)
{
	if (!cpu_has_apic) {
		printk(KERN_INFO "No local APIC present\n");
		return -1;
	}

	mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
	boot_cpu_id = 0;
	return 0;
}

636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693
#ifdef CONFIG_X86_IO_APIC
static struct resource * __init ioapic_setup_resources(void)
{
#define IOAPIC_RESOURCE_NAME_SIZE 11
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

	if (mem != NULL) {
		memset(mem, 0, n);
		mem += sizeof(struct resource) * nr_ioapics;

		for (i = 0; i < nr_ioapics; i++) {
			res[i].name = mem;
			res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
			sprintf(mem,  "IOAPIC %u", i);
			mem += IOAPIC_RESOURCE_NAME_SIZE;
		}
	}

	ioapic_resources = res;

	return res;
}

static int __init ioapic_insert_resources(void)
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
		printk("IO APIC resources could be not be allocated.\n");
		return -1;
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}

	return 0;
}

/* Insert the IO APIC resources after PCI initialization has occured to handle
 * IO APICS that are mapped in on a BAR in PCI space. */
late_initcall(ioapic_insert_resources);
#endif

L
Linus Torvalds 已提交
694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709
void __init init_apic_mappings(void)
{
	unsigned long apic_phys;

	/*
	 * If no local APIC can be found then set up a fake all
	 * zeroes page to simulate the local APIC and another
	 * one for the IO-APIC.
	 */
	if (!smp_found_config && detect_init_APIC()) {
		apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
		apic_phys = __pa(apic_phys);
	} else
		apic_phys = mp_lapic_addr;

	set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
Y
Yinghai Lu 已提交
710 711
	apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
				APIC_BASE, apic_phys);
L
Linus Torvalds 已提交
712

713 714 715 716 717
	/* Put local APIC into the resource map. */
	lapic_resource.start = apic_phys;
	lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
	insert_resource(&iomem_resource, &lapic_resource);

L
Linus Torvalds 已提交
718 719 720 721
	/*
	 * Fetch the APIC ID of the BSP in case we have a
	 * default configuration (or the MP table is broken).
	 */
722
	boot_cpu_id = GET_APIC_ID(apic_read(APIC_ID));
L
Linus Torvalds 已提交
723 724 725 726

	{
		unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
		int i;
727
		struct resource *ioapic_res;
L
Linus Torvalds 已提交
728

729
		ioapic_res = ioapic_setup_resources();
L
Linus Torvalds 已提交
730 731 732 733 734 735 736 737 738 739 740
		for (i = 0; i < nr_ioapics; i++) {
			if (smp_found_config) {
				ioapic_phys = mp_ioapics[i].mpc_apicaddr;
			} else {
				ioapic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
				ioapic_phys = __pa(ioapic_phys);
			}
			set_fixmap_nocache(idx, ioapic_phys);
			apic_printk(APIC_VERBOSE,"mapped IOAPIC to %016lx (%016lx)\n",
					__fix_to_virt(idx), ioapic_phys);
			idx++;
741 742 743 744 745 746

			if (ioapic_res != NULL) {
				ioapic_res->start = ioapic_phys;
				ioapic_res->end = ioapic_phys + (4 * 1024) - 1;
				ioapic_res++;
			}
L
Linus Torvalds 已提交
747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763
		}
	}
}

/*
 * This function sets up the local APIC timer, with a timeout of
 * 'clocks' APIC bus clock. During calibration we actually call
 * this function twice on the boot CPU, once with a bogus timeout
 * value, second time for real. The other (noncalibrating) CPUs
 * call this function only once, with the real, calibrated value.
 *
 * We do reads before writes even if unnecessary, to get around the
 * P5 APIC double write bug.
 */

#define APIC_DIVISOR 16

764
static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
L
Linus Torvalds 已提交
765
{
766
	unsigned int lvtt_value, tmp_value;
L
Linus Torvalds 已提交
767

768 769 770 771
	lvtt_value = LOCAL_TIMER_VECTOR;
	if (!oneshot)
		lvtt_value |= APIC_LVT_TIMER_PERIODIC;
	if (!irqen)
772 773
		lvtt_value |= APIC_LVT_MASKED;

774
	apic_write(APIC_LVTT, lvtt_value);
L
Linus Torvalds 已提交
775 776 777 778 779

	/*
	 * Divide PICLK by 16
	 */
	tmp_value = apic_read(APIC_TDCR);
780
	apic_write(APIC_TDCR, (tmp_value
L
Linus Torvalds 已提交
781 782 783
				& ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE))
				| APIC_TDR_DIV_16);

784 785
	if (!oneshot)
		apic_write(APIC_TMICT, clocks/APIC_DIVISOR);
L
Linus Torvalds 已提交
786 787 788 789 790
}

static void setup_APIC_timer(unsigned int clocks)
{
	unsigned long flags;
791
	int irqen;
L
Linus Torvalds 已提交
792 793 794

	local_irq_save(flags);

795 796 797
	irqen = ! cpu_isset(smp_processor_id(),
			    timer_interrupt_broadcast_ipi_mask);
	__setup_APIC_LVTT(clocks, 0, irqen);
798 799 800
	/* Turn off PIT interrupt if we use APIC timer as main timer.
	   Only works with the PM timer right now
	   TBD fix it for HPET too. */
801
	if ((pmtmr_ioport != 0) &&
802 803 804 805 806 807
		smp_processor_id() == boot_cpu_id &&
		apic_runs_main_timer == 1 &&
		!cpu_isset(boot_cpu_id, timer_interrupt_broadcast_ipi_mask)) {
		stop_timer_interrupt();
		apic_runs_main_timer++;
	}
L
Linus Torvalds 已提交
808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825
	local_irq_restore(flags);
}

/*
 * In this function we calibrate APIC bus clocks to the external
 * timer. Unfortunately we cannot use jiffies and the timer irq
 * to calibrate, since some later bootup code depends on getting
 * the first irq? Ugh.
 *
 * We want to do the calibration only once since we
 * want to have local timer irqs syncron. CPUs connected
 * by the same APIC bus have the very same bus frequency.
 * And we want to have irqs off anyways, no accidental
 * APIC irq that way.
 */

#define TICK_COUNT 100000000

826
static void __init calibrate_APIC_clock(void)
L
Linus Torvalds 已提交
827
{
828 829
	unsigned apic, apic_start;
	unsigned long tsc, tsc_start;
L
Linus Torvalds 已提交
830 831 832 833 834
	int result;
	/*
	 * Put whatever arbitrary (but long enough) timeout
	 * value into the APIC clock, we just want to get the
	 * counter running for calibration.
835 836
	 *
	 * No interrupt enable !
L
Linus Torvalds 已提交
837
	 */
838
	__setup_APIC_LVTT(4000000000, 0, 0);
L
Linus Torvalds 已提交
839 840

	apic_start = apic_read(APIC_TMCCT);
841 842 843
#ifdef CONFIG_X86_PM_TIMER
	if (apic_calibrate_pmtmr && pmtmr_ioport) {
		pmtimer_wait(5000);  /* 5ms wait */
L
Linus Torvalds 已提交
844
		apic = apic_read(APIC_TMCCT);
845 846 847 848
		result = (apic_start - apic) * 1000L / 5;
	} else
#endif
	{
849
		rdtscll(tsc_start);
850 851 852

		do {
			apic = apic_read(APIC_TMCCT);
853
			rdtscll(tsc);
854
		} while ((tsc - tsc_start) < TICK_COUNT &&
855
				(apic_start - apic) < TICK_COUNT);
856

857
		result = (apic_start - apic) * 1000L * tsc_khz /
858 859
					(tsc - tsc_start);
	}
860
	printk(KERN_DEBUG "APIC timer calibration result %d\n", result);
L
Linus Torvalds 已提交
861 862 863 864

	printk(KERN_INFO "Detected %d.%03d MHz APIC timer.\n",
		result / 1000 / 1000, result / 1000 % 1000);

865
	calibration_result = result * APIC_DIVISOR / HZ;
L
Linus Torvalds 已提交
866 867 868 869
}

void __init setup_boot_APIC_clock (void)
{
870 871 872 873
	if (disable_apic_timer) {
		printk(KERN_INFO "Disabling APIC timer\n");
		return;
	}
L
Linus Torvalds 已提交
874 875 876 877 878 879

	printk(KERN_INFO "Using local APIC timer interrupts.\n");
	using_apic_timer = 1;

	local_irq_disable();

880
	calibrate_APIC_clock();
L
Linus Torvalds 已提交
881 882 883 884 885 886 887 888
	/*
	 * Now set up the timer for real.
	 */
	setup_APIC_timer(calibration_result);

	local_irq_enable();
}

889
void __cpuinit setup_secondary_APIC_clock(void)
L
Linus Torvalds 已提交
890 891 892 893 894 895
{
	local_irq_disable(); /* FIXME: Do we need this? --RR */
	setup_APIC_timer(calibration_result);
	local_irq_enable();
}

896
void disable_APIC_timer(void)
L
Linus Torvalds 已提交
897 898 899 900 901
{
	if (using_apic_timer) {
		unsigned long v;

		v = apic_read(APIC_LVTT);
902 903 904 905 906 907 908 909 910 911 912 913
		/*
		 * When an illegal vector value (0-15) is written to an LVT
		 * entry and delivery mode is Fixed, the APIC may signal an
		 * illegal vector error, with out regard to whether the mask
		 * bit is set or whether an interrupt is actually seen on input.
		 *
		 * Boot sequence might call this function when the LVTT has
		 * '0' vector value. So make sure vector field is set to
		 * valid value.
		 */
		v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
		apic_write(APIC_LVTT, v);
L
Linus Torvalds 已提交
914 915 916 917 918
	}
}

void enable_APIC_timer(void)
{
919 920 921 922
	int cpu = smp_processor_id();

	if (using_apic_timer &&
	    !cpu_isset(cpu, timer_interrupt_broadcast_ipi_mask)) {
L
Linus Torvalds 已提交
923 924 925
		unsigned long v;

		v = apic_read(APIC_LVTT);
926
		apic_write(APIC_LVTT, v & ~APIC_LVT_MASKED);
L
Linus Torvalds 已提交
927 928 929
	}
}

930 931 932 933 934 935 936 937 938 939 940 941 942 943 944
void switch_APIC_timer_to_ipi(void *cpumask)
{
	cpumask_t mask = *(cpumask_t *)cpumask;
	int cpu = smp_processor_id();

	if (cpu_isset(cpu, mask) &&
	    !cpu_isset(cpu, timer_interrupt_broadcast_ipi_mask)) {
		disable_APIC_timer();
		cpu_set(cpu, timer_interrupt_broadcast_ipi_mask);
	}
}
EXPORT_SYMBOL(switch_APIC_timer_to_ipi);

void smp_send_timer_broadcast_ipi(void)
{
945
	int cpu = smp_processor_id();
946 947 948
	cpumask_t mask;

	cpus_and(mask, cpu_online_map, timer_interrupt_broadcast_ipi_mask);
949 950 951 952 953 954 955

	if (cpu_isset(cpu, mask)) {
		cpu_clear(cpu, mask);
		add_pda(apic_timer_irqs, 1);
		smp_local_timer_interrupt();
	}

956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973
	if (!cpus_empty(mask)) {
		send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
	}
}

void switch_ipi_to_APIC_timer(void *cpumask)
{
	cpumask_t mask = *(cpumask_t *)cpumask;
	int cpu = smp_processor_id();

	if (cpu_isset(cpu, mask) &&
	    cpu_isset(cpu, timer_interrupt_broadcast_ipi_mask)) {
		cpu_clear(cpu, timer_interrupt_broadcast_ipi_mask);
		enable_APIC_timer();
	}
}
EXPORT_SYMBOL(switch_ipi_to_APIC_timer);

L
Linus Torvalds 已提交
974 975
int setup_profiling_timer(unsigned int multiplier)
{
976
	return -EINVAL;
L
Linus Torvalds 已提交
977 978
}

T
Thomas Gleixner 已提交
979 980
void setup_APIC_extended_lvt(unsigned char lvt_off, unsigned char vector,
			     unsigned char msg_type, unsigned char mask)
981
{
982 983
	unsigned long reg = (lvt_off << 4) + K8_APIC_EXT_LVT_BASE;
	unsigned int  v   = (mask << 16) | (msg_type << 8) | vector;
984 985 986
	apic_write(reg, v);
}

L
Linus Torvalds 已提交
987 988 989 990 991 992 993 994 995 996
/*
 * Local timer interrupt handler. It does both profiling and
 * process statistics/rescheduling.
 *
 * We do profiling in every local tick, statistics/rescheduling
 * happen only every 'profiling multiplier' ticks. The default
 * multiplier is 1 and it can be changed by writing the new multiplier
 * value into /proc/profile.
 */

997
void smp_local_timer_interrupt(void)
L
Linus Torvalds 已提交
998
{
999
	profile_tick(CPU_PROFILING);
L
Linus Torvalds 已提交
1000
#ifdef CONFIG_SMP
1001
	update_process_times(user_mode(get_irq_regs()));
L
Linus Torvalds 已提交
1002
#endif
1003
	if (apic_runs_main_timer > 1 && smp_processor_id() == boot_cpu_id)
1004
		main_timer_handler();
L
Linus Torvalds 已提交
1005 1006 1007 1008
	/*
	 * We take the 'long' return path, and there every subsystem
	 * grabs the appropriate locks (kernel lock/ irq lock).
	 *
1009
	 * We might want to decouple profiling from the 'long path',
L
Linus Torvalds 已提交
1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
	 * and do the profiling totally in assembly.
	 *
	 * Currently this isn't too much of an issue (performance wise),
	 * we can take more than 100K local irqs per second on a 100 MHz P5.
	 */
}

/*
 * Local APIC timer interrupt. This is the most natural way for doing
 * local interrupts, but local timer interrupts can be emulated by
 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
 *
 * [ if a single-CPU system runs an SMP kernel then we call the local
 *   interrupt as well. Thus we cannot inline the local irq ... ]
 */
A
Andrew Morton 已提交
1025
void smp_apic_timer_interrupt(struct pt_regs *regs)
L
Linus Torvalds 已提交
1026
{
A
Andrew Morton 已提交
1027 1028
	struct pt_regs *old_regs = set_irq_regs(regs);

L
Linus Torvalds 已提交
1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
	/*
	 * the NMI deadlock-detector uses this.
	 */
	add_pda(apic_timer_irqs, 1);

	/*
	 * NOTE! We'd better ACK the irq immediately,
	 * because timer handling can be slow.
	 */
	ack_APIC_irq();
	/*
	 * update_process_times() expects us to have done irq_enter().
	 * Besides, if we don't timer interrupts ignore the global
	 * interrupt lock, which is the WrongThing (tm) to do.
	 */
A
Andi Kleen 已提交
1044
	exit_idle();
L
Linus Torvalds 已提交
1045
	irq_enter();
1046
	smp_local_timer_interrupt();
L
Linus Torvalds 已提交
1047
	irq_exit();
A
Andrew Morton 已提交
1048
	set_irq_regs(old_regs);
L
Linus Torvalds 已提交
1049 1050 1051
}

/*
1052
 * apic_is_clustered_box() -- Check if we can expect good TSC
L
Linus Torvalds 已提交
1053 1054 1055
 *
 * Thus far, the major user of this is IBM's Summit2 series:
 *
1056
 * Clustered boxes may have unsynced TSC problems if they are
L
Linus Torvalds 已提交
1057 1058 1059
 * multi-chassis. Use available data to take a good guess.
 * If in doubt, go HPET.
 */
1060
__cpuinit int apic_is_clustered_box(void)
L
Linus Torvalds 已提交
1061 1062 1063 1064 1065
{
	int i, clusters, zeros;
	unsigned id;
	DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);

1066
	bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
L
Linus Torvalds 已提交
1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090

	for (i = 0; i < NR_CPUS; i++) {
		id = bios_cpu_apicid[i];
		if (id != BAD_APICID)
			__set_bit(APIC_CLUSTERID(id), clustermap);
	}

	/* Problem:  Partially populated chassis may not have CPUs in some of
	 * the APIC clusters they have been allocated.  Only present CPUs have
	 * bios_cpu_apicid entries, thus causing zeroes in the bitmap.  Since
	 * clusters are allocated sequentially, count zeros only if they are
	 * bounded by ones.
	 */
	clusters = 0;
	zeros = 0;
	for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
		if (test_bit(i, clustermap)) {
			clusters += 1 + zeros;
			zeros = 0;
		} else
			++zeros;
	}

	/*
1091
	 * If clusters > 2, then should be multi-chassis.
L
Linus Torvalds 已提交
1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
	 * May have to revisit this when multi-core + hyperthreaded CPUs come
	 * out, but AFAIK this will work even for them.
	 */
	return (clusters > 2);
}

/*
 * This interrupt should _never_ happen with our APIC/SMP architecture
 */
asmlinkage void smp_spurious_interrupt(void)
{
	unsigned int v;
A
Andi Kleen 已提交
1104
	exit_idle();
L
Linus Torvalds 已提交
1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
	irq_enter();
	/*
	 * Check if this really is a spurious interrupt and ACK it
	 * if it is a vectored one.  Just in case...
	 * Spurious interrupts should not be ACKed.
	 */
	v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
	if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
		ack_APIC_irq();

	irq_exit();
}

/*
 * This interrupt should never happen with our APIC/SMP architecture
 */

asmlinkage void smp_error_interrupt(void)
{
	unsigned int v, v1;

A
Andi Kleen 已提交
1126
	exit_idle();
L
Linus Torvalds 已提交
1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
	irq_enter();
	/* First tickle the hardware, only then report what went on. -- REW */
	v = apic_read(APIC_ESR);
	apic_write(APIC_ESR, 0);
	v1 = apic_read(APIC_ESR);
	ack_APIC_irq();
	atomic_inc(&irq_err_count);

	/* Here is what the APIC error bits mean:
	   0: Send CS error
	   1: Receive CS error
	   2: Send accept error
	   3: Receive accept error
	   4: Reserved
	   5: Send illegal vector
	   6: Received illegal vector
	   7: Illegal register address
	*/
	printk (KERN_DEBUG "APIC error on CPU%d: %02x(%02x)\n",
1146
		smp_processor_id(), v , v1);
L
Linus Torvalds 已提交
1147 1148 1149
	irq_exit();
}

1150
int disable_apic;
L
Linus Torvalds 已提交
1151 1152 1153 1154 1155 1156 1157

/*
 * This initializes the IO-APIC and APIC hardware if this is
 * a UP kernel.
 */
int __init APIC_init_uniprocessor (void)
{
1158
	if (disable_apic) {
L
Linus Torvalds 已提交
1159
		printk(KERN_INFO "Apic disabled\n");
1160
		return -1;
L
Linus Torvalds 已提交
1161
	}
1162
	if (!cpu_has_apic) {
L
Linus Torvalds 已提交
1163 1164 1165 1166 1167 1168 1169
		disable_apic = 1;
		printk(KERN_INFO "Apic disabled by BIOS\n");
		return -1;
	}

	verify_local_APIC();

1170
	phys_cpu_present_map = physid_mask_of_physid(boot_cpu_id);
1171
	apic_write(APIC_ID, SET_APIC_ID(boot_cpu_id));
L
Linus Torvalds 已提交
1172 1173 1174 1175

	setup_local_APIC();

	if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1176
		setup_IO_APIC();
L
Linus Torvalds 已提交
1177 1178 1179
	else
		nr_ioapics = 0;
	setup_boot_APIC_clock();
1180
	check_nmi_watchdog();
L
Linus Torvalds 已提交
1181 1182 1183
	return 0;
}

1184 1185
static __init int setup_disableapic(char *str)
{
L
Linus Torvalds 已提交
1186
	disable_apic = 1;
1187 1188 1189 1190
	clear_bit(X86_FEATURE_APIC, boot_cpu_data.x86_capability);
	return 0;
}
early_param("disableapic", setup_disableapic);
L
Linus Torvalds 已提交
1191

1192
/* same as disableapic, for compatibility */
1193 1194
static __init int setup_nolapic(char *str)
{
1195
	return setup_disableapic(str);
1196
}
1197
early_param("nolapic", setup_nolapic);
L
Linus Torvalds 已提交
1198

1199 1200 1201 1202 1203 1204 1205
static int __init parse_lapic_timer_c2_ok(char *arg)
{
	local_apic_timer_c2_ok = 1;
	return 0;
}
early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);

1206 1207
static __init int setup_noapictimer(char *str)
{
1208
	if (str[0] != ' ' && str[0] != 0)
1209
		return 0;
L
Linus Torvalds 已提交
1210
	disable_apic_timer = 1;
1211
	return 1;
1212
}
L
Linus Torvalds 已提交
1213

1214 1215 1216 1217
static __init int setup_apicmaintimer(char *str)
{
	apic_runs_main_timer = 1;
	nohpet = 1;
1218
	return 1;
1219 1220 1221 1222 1223 1224
}
__setup("apicmaintimer", setup_apicmaintimer);

static __init int setup_noapicmaintimer(char *str)
{
	apic_runs_main_timer = -1;
1225
	return 1;
1226 1227 1228
}
__setup("noapicmaintimer", setup_noapicmaintimer);

1229 1230 1231
static __init int setup_apicpmtimer(char *s)
{
	apic_calibrate_pmtmr = 1;
1232
	notsc_setup(NULL);
1233 1234 1235 1236
	return setup_apicmaintimer(NULL);
}
__setup("apicpmtimer", setup_apicpmtimer);

1237
__setup("noapictimer", setup_noapictimer);
L
Linus Torvalds 已提交
1238