intel_dp.c 44.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30 31 32 33 34 35 36
#include "drmP.h"
#include "drm.h"
#include "drm_crtc.h"
#include "drm_crtc_helper.h"
#include "intel_drv.h"
#include "i915_drm.h"
#include "i915_drv.h"
37
#include "drm_dp_helper.h"
38

39

40 41 42 43 44
#define DP_LINK_STATUS_SIZE	6
#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

#define DP_LINK_CONFIGURATION_SIZE	9

C
Chris Wilson 已提交
45 46
#define IS_eDP(i) ((i)->base.type == INTEL_OUTPUT_EDP)
#define IS_PCH_eDP(i) ((i)->is_pch_edp)
47

C
Chris Wilson 已提交
48 49
struct intel_dp {
	struct intel_encoder base;
50 51 52 53
	uint32_t output_reg;
	uint32_t DP;
	uint8_t  link_configuration[DP_LINK_CONFIGURATION_SIZE];
	bool has_audio;
54
	int dpms_mode;
55 56 57 58 59
	uint8_t link_bw;
	uint8_t lane_count;
	uint8_t dpcd[4];
	struct i2c_adapter adapter;
	struct i2c_algo_dp_aux_data algo;
60
	bool is_pch_edp;
61 62
	uint8_t	train_set[4];
	uint8_t link_status[DP_LINK_STATUS_SIZE];
63 64
};

C
Chris Wilson 已提交
65 66 67 68
static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return container_of(enc_to_intel_encoder(encoder), struct intel_dp, base);
}
69

70 71
static void intel_dp_start_link_train(struct intel_dp *intel_dp);
static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
C
Chris Wilson 已提交
72
static void intel_dp_link_down(struct intel_dp *intel_dp);
73

74
void
75
intel_edp_link_config (struct intel_encoder *intel_encoder,
C
Chris Wilson 已提交
76
		       int *lane_num, int *link_bw)
77
{
C
Chris Wilson 已提交
78
	struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
79

C
Chris Wilson 已提交
80 81
	*lane_num = intel_dp->lane_count;
	if (intel_dp->link_bw == DP_LINK_BW_1_62)
82
		*link_bw = 162000;
C
Chris Wilson 已提交
83
	else if (intel_dp->link_bw == DP_LINK_BW_2_7)
84 85 86
		*link_bw = 270000;
}

87
static int
C
Chris Wilson 已提交
88
intel_dp_max_lane_count(struct intel_dp *intel_dp)
89 90 91
{
	int max_lane_count = 4;

C
Chris Wilson 已提交
92 93
	if (intel_dp->dpcd[0] >= 0x11) {
		max_lane_count = intel_dp->dpcd[2] & 0x1f;
94 95 96 97 98 99 100 101 102 103 104
		switch (max_lane_count) {
		case 1: case 2: case 4:
			break;
		default:
			max_lane_count = 4;
		}
	}
	return max_lane_count;
}

static int
C
Chris Wilson 已提交
105
intel_dp_max_link_bw(struct intel_dp *intel_dp)
106
{
C
Chris Wilson 已提交
107
	int max_link_bw = intel_dp->dpcd[1];
108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
	default:
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

static int
intel_dp_link_clock(uint8_t link_bw)
{
	if (link_bw == DP_LINK_BW_2_7)
		return 270000;
	else
		return 162000;
}

/* I think this is a fiction */
static int
C
Chris Wilson 已提交
131
intel_dp_link_required(struct drm_device *dev, struct intel_dp *intel_dp, int pixel_clock)
132
{
133 134
	struct drm_i915_private *dev_priv = dev->dev_private;

C
Chris Wilson 已提交
135
	if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
136 137 138
		return (pixel_clock * dev_priv->edp_bpp) / 8;
	else
		return pixel_clock * 3;
139 140
}

141 142 143 144 145 146
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

147 148 149 150
static int
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
151
	struct drm_encoder *encoder = intel_attached_encoder(connector);
C
Chris Wilson 已提交
152
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
153 154
	struct drm_device *dev = connector->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
155 156
	int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
	int max_lanes = intel_dp_max_lane_count(intel_dp);
157

C
Chris Wilson 已提交
158
	if ((IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) &&
159 160 161 162 163 164 165 166
	    dev_priv->panel_fixed_mode) {
		if (mode->hdisplay > dev_priv->panel_fixed_mode->hdisplay)
			return MODE_PANEL;

		if (mode->vdisplay > dev_priv->panel_fixed_mode->vdisplay)
			return MODE_PANEL;
	}

167 168
	/* only refuse the mode on non eDP since we have seen some wierd eDP panels
	   which are outside spec tolerances but somehow work by magic */
C
Chris Wilson 已提交
169 170
	if (!IS_eDP(intel_dp) &&
	    (intel_dp_link_required(connector->dev, intel_dp, mode->clock)
171
	     > intel_dp_max_data_rate(max_link_clock, max_lanes)))
172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202
		return MODE_CLOCK_HIGH;

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

	return MODE_OK;
}

static uint32_t
pack_aux(uint8_t *src, int src_bytes)
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

233
static int
C
Chris Wilson 已提交
234
intel_dp_aux_ch(struct intel_dp *intel_dp,
235 236 237
		uint8_t *send, int send_bytes,
		uint8_t *recv, int recv_size)
{
C
Chris Wilson 已提交
238 239
	uint32_t output_reg = intel_dp->output_reg;
	struct drm_device *dev = intel_dp->base.enc.dev;
240 241 242 243 244 245
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = output_reg + 0x10;
	uint32_t ch_data = ch_ctl + 4;
	int i;
	int recv_bytes;
	uint32_t status;
246
	uint32_t aux_clock_divider;
247
	int try, precharge;
248 249

	/* The clock divider is based off the hrawclk,
250 251
	 * and would like to run at 2MHz. So, take the
	 * hrawclk value and divide by 2 and use that
252 253 254
	 *
	 * Note that PCH attached eDP panels should use a 125MHz input
	 * clock divider.
255
	 */
256
	if (IS_eDP(intel_dp) && !IS_PCH_eDP(intel_dp)) {
257 258 259 260 261
		if (IS_GEN6(dev))
			aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
		else
			aux_clock_divider = 225; /* eDP input clock at 450Mhz */
	} else if (HAS_PCH_SPLIT(dev))
262
		aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
263 264 265
	else
		aux_clock_divider = intel_hrawclk(dev) / 2;

266 267 268 269 270
	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

271 272 273 274 275 276
	if (I915_READ(ch_ctl) & DP_AUX_CH_CTL_SEND_BUSY) {
		DRM_ERROR("dp_aux_ch not started status 0x%08x\n",
			  I915_READ(ch_ctl));
		return -EBUSY;
	}

277 278 279
	/* Must try at least 3 times according to DP spec */
	for (try = 0; try < 5; try++) {
		/* Load the send data into the aux channel data registers */
280 281 282
		for (i = 0; i < send_bytes; i += 4)
			I915_WRITE(ch_data + i,
				   pack_aux(send + i, send_bytes - i));
283 284
	
		/* Send the command and wait for it to complete */
285 286 287 288 289 290 291 292 293
		I915_WRITE(ch_ctl,
			   DP_AUX_CH_CTL_SEND_BUSY |
			   DP_AUX_CH_CTL_TIME_OUT_400us |
			   (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
			   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
			   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
			   DP_AUX_CH_CTL_DONE |
			   DP_AUX_CH_CTL_TIME_OUT_ERROR |
			   DP_AUX_CH_CTL_RECEIVE_ERROR);
294 295 296 297
		for (;;) {
			status = I915_READ(ch_ctl);
			if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
				break;
298
			udelay(100);
299 300 301
		}
	
		/* Clear done status and any errors */
302 303 304 305 306 307
		I915_WRITE(ch_ctl,
			   status |
			   DP_AUX_CH_CTL_DONE |
			   DP_AUX_CH_CTL_TIME_OUT_ERROR |
			   DP_AUX_CH_CTL_RECEIVE_ERROR);
		if (status & DP_AUX_CH_CTL_DONE)
308 309 310 311
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
312
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
313
		return -EBUSY;
314 315 316 317 318
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
319
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
320
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
321 322
		return -EIO;
	}
323 324 325

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
326
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
327
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
328
		return -ETIMEDOUT;
329 330 331 332 333 334 335 336
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
	
337 338 339
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
340 341 342 343 344 345

	return recv_bytes;
}

/* Write data to the aux channel in native mode */
static int
C
Chris Wilson 已提交
346
intel_dp_aux_native_write(struct intel_dp *intel_dp,
347 348 349 350 351 352 353 354 355 356 357
			  uint16_t address, uint8_t *send, int send_bytes)
{
	int ret;
	uint8_t	msg[20];
	int msg_bytes;
	uint8_t	ack;

	if (send_bytes > 16)
		return -1;
	msg[0] = AUX_NATIVE_WRITE << 4;
	msg[1] = address >> 8;
358
	msg[2] = address & 0xff;
359 360 361 362
	msg[3] = send_bytes - 1;
	memcpy(&msg[4], send, send_bytes);
	msg_bytes = send_bytes + 4;
	for (;;) {
C
Chris Wilson 已提交
363
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
364 365 366 367 368 369 370
		if (ret < 0)
			return ret;
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
			break;
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
371
			return -EIO;
372 373 374 375 376 377
	}
	return send_bytes;
}

/* Write a single byte to the aux channel in native mode */
static int
C
Chris Wilson 已提交
378
intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
379 380
			    uint16_t address, uint8_t byte)
{
C
Chris Wilson 已提交
381
	return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
382 383 384 385
}

/* read bytes from a native aux channel */
static int
C
Chris Wilson 已提交
386
intel_dp_aux_native_read(struct intel_dp *intel_dp,
387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404
			 uint16_t address, uint8_t *recv, int recv_bytes)
{
	uint8_t msg[4];
	int msg_bytes;
	uint8_t reply[20];
	int reply_bytes;
	uint8_t ack;
	int ret;

	msg[0] = AUX_NATIVE_READ << 4;
	msg[1] = address >> 8;
	msg[2] = address & 0xff;
	msg[3] = recv_bytes - 1;

	msg_bytes = 4;
	reply_bytes = recv_bytes + 1;

	for (;;) {
C
Chris Wilson 已提交
405
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
406
				      reply, reply_bytes);
407 408 409
		if (ret == 0)
			return -EPROTO;
		if (ret < 0)
410 411 412 413 414 415 416 417 418
			return ret;
		ack = reply[0];
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
			memcpy(recv, reply + 1, ret - 1);
			return ret - 1;
		}
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
419
			return -EIO;
420 421 422 423
	}
}

static int
424 425
intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
		    uint8_t write_byte, uint8_t *read_byte)
426
{
427
	struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
C
Chris Wilson 已提交
428 429 430
	struct intel_dp *intel_dp = container_of(adapter,
						struct intel_dp,
						adapter);
431 432 433 434 435 436 437 438 439 440 441 442 443 444 445
	uint16_t address = algo_data->address;
	uint8_t msg[5];
	uint8_t reply[2];
	int msg_bytes;
	int reply_bytes;
	int ret;

	/* Set up the command byte */
	if (mode & MODE_I2C_READ)
		msg[0] = AUX_I2C_READ << 4;
	else
		msg[0] = AUX_I2C_WRITE << 4;

	if (!(mode & MODE_I2C_STOP))
		msg[0] |= AUX_I2C_MOT << 4;
446

447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468
	msg[1] = address >> 8;
	msg[2] = address;

	switch (mode) {
	case MODE_I2C_WRITE:
		msg[3] = 0;
		msg[4] = write_byte;
		msg_bytes = 5;
		reply_bytes = 1;
		break;
	case MODE_I2C_READ:
		msg[3] = 0;
		msg_bytes = 4;
		reply_bytes = 2;
		break;
	default:
		msg_bytes = 3;
		reply_bytes = 1;
		break;
	}

	for (;;) {
C
Chris Wilson 已提交
469
	  ret = intel_dp_aux_ch(intel_dp,
470 471 472
				msg, msg_bytes,
				reply, reply_bytes);
		if (ret < 0) {
473
			DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
474 475 476 477 478 479 480 481 482
			return ret;
		}
		switch (reply[0] & AUX_I2C_REPLY_MASK) {
		case AUX_I2C_REPLY_ACK:
			if (mode == MODE_I2C_READ) {
				*read_byte = reply[1];
			}
			return reply_bytes - 1;
		case AUX_I2C_REPLY_NACK:
483
			DRM_DEBUG_KMS("aux_ch nack\n");
484 485
			return -EREMOTEIO;
		case AUX_I2C_REPLY_DEFER:
486
			DRM_DEBUG_KMS("aux_ch defer\n");
487 488 489 490 491 492 493
			udelay(100);
			break;
		default:
			DRM_ERROR("aux_ch invalid reply 0x%02x\n", reply[0]);
			return -EREMOTEIO;
		}
	}
494 495 496
}

static int
C
Chris Wilson 已提交
497
intel_dp_i2c_init(struct intel_dp *intel_dp,
498
		  struct intel_connector *intel_connector, const char *name)
499
{
Z
Zhenyu Wang 已提交
500
	DRM_DEBUG_KMS("i2c_init %s\n", name);
C
Chris Wilson 已提交
501 502 503 504 505 506 507 508 509 510 511 512 513
	intel_dp->algo.running = false;
	intel_dp->algo.address = 0;
	intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;

	memset(&intel_dp->adapter, '\0', sizeof (intel_dp->adapter));
	intel_dp->adapter.owner = THIS_MODULE;
	intel_dp->adapter.class = I2C_CLASS_DDC;
	strncpy (intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
	intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
	intel_dp->adapter.algo_data = &intel_dp->algo;
	intel_dp->adapter.dev.parent = &intel_connector->base.kdev;

	return i2c_dp_aux_add_bus(&intel_dp->adapter);
514 515 516 517 518 519
}

static bool
intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
		    struct drm_display_mode *adjusted_mode)
{
520 521
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
522
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
523
	int lane_count, clock;
C
Chris Wilson 已提交
524 525
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
	int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
526 527
	static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };

C
Chris Wilson 已提交
528
	if ((IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) &&
529
	    dev_priv->panel_fixed_mode) {
530 531 532
		intel_fixed_panel_mode(dev_priv->panel_fixed_mode, adjusted_mode);
		intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
					mode, adjusted_mode);
533 534 535 536 537 538 539
		/*
		 * the mode->clock is used to calculate the Data&Link M/N
		 * of the pipe. For the eDP the fixed clock should be used.
		 */
		mode->clock = dev_priv->panel_fixed_mode->clock;
	}

540 541
	for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
		for (clock = 0; clock <= max_clock; clock++) {
542
			int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
543

C
Chris Wilson 已提交
544
			if (intel_dp_link_required(encoder->dev, intel_dp, mode->clock)
545
					<= link_avail) {
C
Chris Wilson 已提交
546 547 548
				intel_dp->link_bw = bws[clock];
				intel_dp->lane_count = lane_count;
				adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
549 550
				DRM_DEBUG_KMS("Display port link bw %02x lane "
						"count %d clock %d\n",
C
Chris Wilson 已提交
551
				       intel_dp->link_bw, intel_dp->lane_count,
552 553 554 555 556
				       adjusted_mode->clock);
				return true;
			}
		}
	}
557

C
Chris Wilson 已提交
558
	if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) {
559
		/* okay we failed just pick the highest */
C
Chris Wilson 已提交
560 561 562
		intel_dp->lane_count = max_lane_count;
		intel_dp->link_bw = bws[max_clock];
		adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
563 564
		DRM_DEBUG_KMS("Force picking display port link bw %02x lane "
			      "count %d clock %d\n",
C
Chris Wilson 已提交
565
			      intel_dp->link_bw, intel_dp->lane_count,
566
			      adjusted_mode->clock);
567

568 569
		return true;
	}
570

571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591
	return false;
}

struct intel_dp_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

static void
intel_reduce_ratio(uint32_t *num, uint32_t *den)
{
	while (*num > 0xffffff || *den > 0xffffff) {
		*num >>= 1;
		*den >>= 1;
	}
}

static void
592
intel_dp_compute_m_n(int bpp,
593 594 595 596 597 598
		     int nlanes,
		     int pixel_clock,
		     int link_clock,
		     struct intel_dp_m_n *m_n)
{
	m_n->tu = 64;
599
	m_n->gmch_m = (pixel_clock * bpp) >> 3;
600 601 602 603 604 605 606
	m_n->gmch_n = link_clock * nlanes;
	intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
	m_n->link_m = pixel_clock;
	m_n->link_n = link_clock;
	intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
}

607 608 609 610 611 612 613
bool intel_pch_has_edp(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_encoder *encoder;

	list_for_each_entry(encoder, &mode_config->encoder_list, head) {
C
Chris Wilson 已提交
614
		struct intel_dp *intel_dp;
615

C
Chris Wilson 已提交
616
		if (encoder->crtc != crtc)
617 618
			continue;

C
Chris Wilson 已提交
619 620 621
		intel_dp = enc_to_intel_dp(encoder);
		if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
			return intel_dp->is_pch_edp;
622 623 624 625
	}
	return false;
}

626 627 628 629 630 631
void
intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
		 struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
632
	struct drm_encoder *encoder;
633 634
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
635
	int lane_count = 4, bpp = 24;
636 637 638
	struct intel_dp_m_n m_n;

	/*
639
	 * Find the lane count in the intel_encoder private
640
	 */
641
	list_for_each_entry(encoder, &mode_config->encoder_list, head) {
C
Chris Wilson 已提交
642
		struct intel_dp *intel_dp;
643

644
		if (encoder->crtc != crtc)
645 646
			continue;

C
Chris Wilson 已提交
647 648 649 650
		intel_dp = enc_to_intel_dp(encoder);
		if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			lane_count = intel_dp->lane_count;
			if (IS_PCH_eDP(intel_dp))
651
				bpp = dev_priv->edp_bpp;
652 653 654 655 656 657 658 659 660
			break;
		}
	}

	/*
	 * Compute the GMCH and Link ratios. The '3' here is
	 * the number of bytes_per_pixel post-LUT, which we always
	 * set up for 8-bits of R/G/B, or 3 bytes total.
	 */
661
	intel_dp_compute_m_n(bpp, lane_count,
662 663
			     mode->clock, adjusted_mode->clock, &m_n);

664
	if (HAS_PCH_SPLIT(dev)) {
665 666 667 668 669 670 671 672 673 674 675 676 677 678 679
		if (intel_crtc->pipe == 0) {
			I915_WRITE(TRANSA_DATA_M1,
				   ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
				   m_n.gmch_m);
			I915_WRITE(TRANSA_DATA_N1, m_n.gmch_n);
			I915_WRITE(TRANSA_DP_LINK_M1, m_n.link_m);
			I915_WRITE(TRANSA_DP_LINK_N1, m_n.link_n);
		} else {
			I915_WRITE(TRANSB_DATA_M1,
				   ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
				   m_n.gmch_m);
			I915_WRITE(TRANSB_DATA_N1, m_n.gmch_n);
			I915_WRITE(TRANSB_DP_LINK_M1, m_n.link_m);
			I915_WRITE(TRANSB_DP_LINK_N1, m_n.link_n);
		}
680
	} else {
681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697
		if (intel_crtc->pipe == 0) {
			I915_WRITE(PIPEA_GMCH_DATA_M,
				   ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
				   m_n.gmch_m);
			I915_WRITE(PIPEA_GMCH_DATA_N,
				   m_n.gmch_n);
			I915_WRITE(PIPEA_DP_LINK_M, m_n.link_m);
			I915_WRITE(PIPEA_DP_LINK_N, m_n.link_n);
		} else {
			I915_WRITE(PIPEB_GMCH_DATA_M,
				   ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
				   m_n.gmch_m);
			I915_WRITE(PIPEB_GMCH_DATA_N,
					m_n.gmch_n);
			I915_WRITE(PIPEB_DP_LINK_M, m_n.link_m);
			I915_WRITE(PIPEB_DP_LINK_N, m_n.link_n);
		}
698 699 700 701 702 703 704
	}
}

static void
intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		  struct drm_display_mode *adjusted_mode)
{
705
	struct drm_device *dev = encoder->dev;
C
Chris Wilson 已提交
706 707
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_crtc *crtc = intel_dp->base.enc.crtc;
708 709
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

C
Chris Wilson 已提交
710
	intel_dp->DP = (DP_VOLTAGE_0_4 |
711 712 713
		       DP_PRE_EMPHASIS_0);

	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
C
Chris Wilson 已提交
714
		intel_dp->DP |= DP_SYNC_HS_HIGH;
715
	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
C
Chris Wilson 已提交
716
		intel_dp->DP |= DP_SYNC_VS_HIGH;
717

C
Chris Wilson 已提交
718 719
	if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
720
	else
C
Chris Wilson 已提交
721
		intel_dp->DP |= DP_LINK_TRAIN_OFF;
722

C
Chris Wilson 已提交
723
	switch (intel_dp->lane_count) {
724
	case 1:
C
Chris Wilson 已提交
725
		intel_dp->DP |= DP_PORT_WIDTH_1;
726 727
		break;
	case 2:
C
Chris Wilson 已提交
728
		intel_dp->DP |= DP_PORT_WIDTH_2;
729 730
		break;
	case 4:
C
Chris Wilson 已提交
731
		intel_dp->DP |= DP_PORT_WIDTH_4;
732 733
		break;
	}
C
Chris Wilson 已提交
734 735
	if (intel_dp->has_audio)
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
736

C
Chris Wilson 已提交
737 738 739
	memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
	intel_dp->link_configuration[0] = intel_dp->link_bw;
	intel_dp->link_configuration[1] = intel_dp->lane_count;
740 741

	/*
742
	 * Check for DPCD version > 1.1 and enhanced framing support
743
	 */
C
Chris Wilson 已提交
744 745 746
	if (intel_dp->dpcd[0] >= 0x11 && (intel_dp->dpcd[2] & DP_ENHANCED_FRAME_CAP)) {
		intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
		intel_dp->DP |= DP_ENHANCED_FRAMING;
747 748
	}

749 750
	/* CPT DP's pipe select is decided in TRANS_DP_CTL */
	if (intel_crtc->pipe == 1 && !HAS_PCH_CPT(dev))
C
Chris Wilson 已提交
751
		intel_dp->DP |= DP_PIPEB_SELECT;
752

C
Chris Wilson 已提交
753
	if (IS_eDP(intel_dp)) {
754
		/* don't miss out required setting for eDP */
C
Chris Wilson 已提交
755
		intel_dp->DP |= DP_PLL_ENABLE;
756
		if (adjusted_mode->clock < 200000)
C
Chris Wilson 已提交
757
			intel_dp->DP |= DP_PLL_FREQ_160MHZ;
758
		else
C
Chris Wilson 已提交
759
			intel_dp->DP |= DP_PLL_FREQ_270MHZ;
760
	}
761 762
}

J
Jesse Barnes 已提交
763 764
/* Returns true if the panel was already on when called */
static bool ironlake_edp_panel_on (struct drm_device *dev)
765 766
{
	struct drm_i915_private *dev_priv = dev->dev_private;
767
	u32 pp;
768

769
	if (I915_READ(PCH_PP_STATUS) & PP_ON)
J
Jesse Barnes 已提交
770
		return true;
771 772

	pp = I915_READ(PCH_PP_CONTROL);
773 774 775 776 777 778

	/* ILK workaround: disable reset around power sequence */
	pp &= ~PANEL_POWER_RESET;
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);

779 780 781
	pp |= PANEL_UNLOCK_REGS | POWER_TARGET_ON;
	I915_WRITE(PCH_PP_CONTROL, pp);

782
	if (wait_for(I915_READ(PCH_PP_STATUS) & PP_ON, 5000))
783 784
		DRM_ERROR("panel on wait timed out: 0x%08x\n",
			  I915_READ(PCH_PP_STATUS));
785

786
	pp &= ~(PANEL_UNLOCK_REGS);
787
	pp |= PANEL_POWER_RESET; /* restore panel reset bit */
788
	I915_WRITE(PCH_PP_CONTROL, pp);
789
	POSTING_READ(PCH_PP_CONTROL);
J
Jesse Barnes 已提交
790 791

	return false;
792 793 794 795 796
}

static void ironlake_edp_panel_off (struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
797
	u32 pp;
798 799

	pp = I915_READ(PCH_PP_CONTROL);
800 801 802 803 804 805

	/* ILK workaround: disable reset around power sequence */
	pp &= ~PANEL_POWER_RESET;
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);

806 807 808
	pp &= ~POWER_TARGET_ON;
	I915_WRITE(PCH_PP_CONTROL, pp);

809
	if (wait_for((I915_READ(PCH_PP_STATUS) & PP_ON) == 0, 5000))
810 811
		DRM_ERROR("panel off wait timed out: 0x%08x\n",
			  I915_READ(PCH_PP_STATUS));
812 813

	/* Make sure VDD is enabled so DP AUX will work */
814
	pp |= PANEL_POWER_RESET; /* restore panel reset bit */
815
	I915_WRITE(PCH_PP_CONTROL, pp);
816
	POSTING_READ(PCH_PP_CONTROL);
817 818
}

819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840
static void ironlake_edp_panel_vdd_on(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

	pp = I915_READ(PCH_PP_CONTROL);
	pp |= EDP_FORCE_VDD;
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);
}

static void ironlake_edp_panel_vdd_off(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

	pp = I915_READ(PCH_PP_CONTROL);
	pp &= ~EDP_FORCE_VDD;
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);
}

841
static void ironlake_edp_backlight_on (struct drm_device *dev)
842 843 844 845
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

846
	DRM_DEBUG_KMS("\n");
847 848 849 850 851
	pp = I915_READ(PCH_PP_CONTROL);
	pp |= EDP_BLC_ENABLE;
	I915_WRITE(PCH_PP_CONTROL, pp);
}

852
static void ironlake_edp_backlight_off (struct drm_device *dev)
853 854 855 856
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

857
	DRM_DEBUG_KMS("\n");
858 859 860 861
	pp = I915_READ(PCH_PP_CONTROL);
	pp &= ~EDP_BLC_ENABLE;
	I915_WRITE(PCH_PP_CONTROL, pp);
}
862

863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893
static void ironlake_edp_pll_on(struct drm_encoder *encoder)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_ENABLE;
	I915_WRITE(DP_A, dpa_ctl);
}

static void ironlake_edp_pll_off(struct drm_encoder *encoder)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

	dpa_ctl = I915_READ(DP_A);
	dpa_ctl |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, dpa_ctl);
	udelay(200);
}

static void intel_dp_prepare(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);

J
Jesse Barnes 已提交
894
	if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) {
895
		ironlake_edp_backlight_off(dev);
896
		ironlake_edp_panel_vdd_on(dev);
897 898 899 900 901 902 903 904 905 906 907
		ironlake_edp_pll_on(encoder);
	}
	if (dp_reg & DP_PORT_EN)
		intel_dp_link_down(intel_dp);
}

static void intel_dp_commit(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_device *dev = encoder->dev;

908 909 910
	intel_dp_start_link_train(intel_dp);

	if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
911
		ironlake_edp_panel_on(dev);
912 913 914 915

	intel_dp_complete_link_train(intel_dp);

	if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
916 917 918
		ironlake_edp_backlight_on(dev);
}

919 920 921
static void
intel_dp_dpms(struct drm_encoder *encoder, int mode)
{
C
Chris Wilson 已提交
922
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
923
	struct drm_device *dev = encoder->dev;
924
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
925
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
926 927

	if (mode != DRM_MODE_DPMS_ON) {
928 929 930
		if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) {
			ironlake_edp_backlight_off(dev);
			ironlake_edp_panel_off(dev);
931
		}
932 933
		if (dp_reg & DP_PORT_EN)
			intel_dp_link_down(intel_dp);
934 935
		if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
			ironlake_edp_pll_off(encoder);
936
	} else {
937
		if (!(dp_reg & DP_PORT_EN)) {
938
			intel_dp_start_link_train(intel_dp);
939
			if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
940
				ironlake_edp_panel_on(dev);
941
			intel_dp_complete_link_train(intel_dp);
942
			if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
943
				ironlake_edp_backlight_on(dev);
944
		}
945
	}
C
Chris Wilson 已提交
946
	intel_dp->dpms_mode = mode;
947 948 949 950 951 952 953
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
954
intel_dp_get_link_status(struct intel_dp *intel_dp)
955 956 957
{
	int ret;

C
Chris Wilson 已提交
958
	ret = intel_dp_aux_native_read(intel_dp,
959
				       DP_LANE0_1_STATUS,
960
				       intel_dp->link_status, DP_LINK_STATUS_SIZE);
961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
	if (ret != DP_LINK_STATUS_SIZE)
		return false;
	return true;
}

static uint8_t
intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
		     int r)
{
	return link_status[r - DP_LANE0_1_STATUS];
}

static uint8_t
intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE],
				 int lane)
{
	int	    i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
	int	    s = ((lane & 1) ?
			 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
			 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
	uint8_t l = intel_dp_link_status(link_status, i);

	return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
}

static uint8_t
intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE],
				      int lane)
{
	int	    i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
	int	    s = ((lane & 1) ?
			 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
			 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
	uint8_t l = intel_dp_link_status(link_status, i);

	return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
}


#if 0
static char	*voltage_names[] = {
	"0.4V", "0.6V", "0.8V", "1.2V"
};
static char	*pre_emph_names[] = {
	"0dB", "3.5dB", "6dB", "9.5dB"
};
static char	*link_train_names[] = {
	"pattern 1", "pattern 2", "idle", "off"
};
#endif

/*
 * These are source-specific values; current Intel hardware supports
 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
 */
#define I830_DP_VOLTAGE_MAX	    DP_TRAIN_VOLTAGE_SWING_800

static uint8_t
intel_dp_pre_emphasis_max(uint8_t voltage_swing)
{
	switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
	case DP_TRAIN_VOLTAGE_SWING_400:
		return DP_TRAIN_PRE_EMPHASIS_6;
	case DP_TRAIN_VOLTAGE_SWING_600:
		return DP_TRAIN_PRE_EMPHASIS_6;
	case DP_TRAIN_VOLTAGE_SWING_800:
		return DP_TRAIN_PRE_EMPHASIS_3_5;
	case DP_TRAIN_VOLTAGE_SWING_1200:
	default:
		return DP_TRAIN_PRE_EMPHASIS_0;
	}
}

static void
1035
intel_get_adjust_train(struct intel_dp *intel_dp)
1036 1037 1038 1039 1040
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;

1041 1042 1043
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
		uint8_t this_v = intel_get_adjust_request_voltage(intel_dp->link_status, lane);
		uint8_t this_p = intel_get_adjust_request_pre_emphasis(intel_dp->link_status, lane);
1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

	if (v >= I830_DP_VOLTAGE_MAX)
		v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;

	if (p >= intel_dp_pre_emphasis_max(v))
		p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;

	for (lane = 0; lane < 4; lane++)
1058
		intel_dp->train_set[lane] = v | p;
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
}

static uint32_t
intel_dp_signal_levels(uint8_t train_set, int lane_count)
{
	uint32_t	signal_levels = 0;

	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
	case DP_TRAIN_VOLTAGE_SWING_400:
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_600:
		signal_levels |= DP_VOLTAGE_0_6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_800:
		signal_levels |= DP_VOLTAGE_0_8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_1200:
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
	case DP_TRAIN_PRE_EMPHASIS_0:
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
	switch (train_set & (DP_TRAIN_VOLTAGE_SWING_MASK|DP_TRAIN_PRE_EMPHASIS_MASK)) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400MV_6DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600MV_3_5DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800MV_0DB_SNB_B;
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level\n");
		return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
	}
}

1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148
static uint8_t
intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
		      int lane)
{
	int i = DP_LANE0_1_STATUS + (lane >> 1);
	int s = (lane & 1) * 4;
	uint8_t l = intel_dp_link_status(link_status, i);

	return (l >> s) & 0xf;
}

/* Check for clock recovery is done on all channels */
static bool
intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
{
	int lane;
	uint8_t lane_status;

	for (lane = 0; lane < lane_count; lane++) {
		lane_status = intel_get_lane_status(link_status, lane);
		if ((lane_status & DP_LANE_CR_DONE) == 0)
			return false;
	}
	return true;
}

/* Check to see if channel eq is done on all channels */
#define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
			 DP_LANE_CHANNEL_EQ_DONE|\
			 DP_LANE_SYMBOL_LOCKED)
static bool
1149
intel_channel_eq_ok(struct intel_dp *intel_dp)
1150 1151 1152 1153 1154
{
	uint8_t lane_align;
	uint8_t lane_status;
	int lane;

1155
	lane_align = intel_dp_link_status(intel_dp->link_status,
1156 1157 1158
					  DP_LANE_ALIGN_STATUS_UPDATED);
	if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
		return false;
1159 1160
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
		lane_status = intel_get_lane_status(intel_dp->link_status, lane);
1161 1162 1163 1164 1165 1166 1167
		if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
			return false;
	}
	return true;
}

static bool
C
Chris Wilson 已提交
1168
intel_dp_set_link_train(struct intel_dp *intel_dp,
1169 1170 1171 1172
			uint32_t dp_reg_value,
			uint8_t dp_train_pat,
			bool first)
{
C
Chris Wilson 已提交
1173
	struct drm_device *dev = intel_dp->base.enc.dev;
1174
	struct drm_i915_private *dev_priv = dev->dev_private;
1175
	struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.enc.crtc);
1176 1177
	int ret;

C
Chris Wilson 已提交
1178 1179
	I915_WRITE(intel_dp->output_reg, dp_reg_value);
	POSTING_READ(intel_dp->output_reg);
1180
	if (first)
1181
		intel_wait_for_vblank(dev, intel_crtc->pipe);
1182

C
Chris Wilson 已提交
1183
	intel_dp_aux_native_write_1(intel_dp,
1184 1185 1186
				    DP_TRAINING_PATTERN_SET,
				    dp_train_pat);

C
Chris Wilson 已提交
1187
	ret = intel_dp_aux_native_write(intel_dp,
1188
					DP_TRAINING_LANE0_SET, intel_dp->train_set, 4);
1189 1190 1191 1192 1193 1194
	if (ret != 4)
		return false;

	return true;
}

1195
/* Enable corresponding port and start training pattern 1 */
1196
static void
1197
intel_dp_start_link_train(struct intel_dp *intel_dp)
1198
{
C
Chris Wilson 已提交
1199
	struct drm_device *dev = intel_dp->base.enc.dev;
1200 1201 1202 1203 1204
	int i;
	uint8_t voltage;
	bool clock_recovery = false;
	bool first = true;
	int tries;
1205
	u32 reg;
C
Chris Wilson 已提交
1206
	uint32_t DP = intel_dp->DP;
1207 1208

	/* Write the link configuration data */
C
Chris Wilson 已提交
1209 1210 1211
	intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
				  intel_dp->link_configuration,
				  DP_LINK_CONFIGURATION_SIZE);
1212 1213

	DP |= DP_PORT_EN;
C
Chris Wilson 已提交
1214
	if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
1215 1216 1217
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
	else
		DP &= ~DP_LINK_TRAIN_MASK;
1218
	memset(intel_dp->train_set, 0, 4);
1219 1220 1221 1222
	voltage = 0xff;
	tries = 0;
	clock_recovery = false;
	for (;;) {
1223
		/* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
1224
		uint32_t    signal_levels;
C
Chris Wilson 已提交
1225
		if (IS_GEN6(dev) && IS_eDP(intel_dp)) {
1226
			signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
1227 1228
			DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
		} else {
1229
			signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
1230 1231
			DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
		}
1232

C
Chris Wilson 已提交
1233
		if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
1234 1235 1236 1237
			reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
		else
			reg = DP | DP_LINK_TRAIN_PAT_1;

C
Chris Wilson 已提交
1238
		if (!intel_dp_set_link_train(intel_dp, reg,
1239
					     DP_TRAINING_PATTERN_1, first))
1240 1241 1242 1243 1244
			break;
		first = false;
		/* Set training pattern 1 */

		udelay(100);
1245
		if (!intel_dp_get_link_status(intel_dp))
1246 1247
			break;

1248
		if (intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
1249 1250 1251 1252 1253
			clock_recovery = true;
			break;
		}

		/* Check to see if we've tried the max voltage */
C
Chris Wilson 已提交
1254
		for (i = 0; i < intel_dp->lane_count; i++)
1255
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1256
				break;
C
Chris Wilson 已提交
1257
		if (i == intel_dp->lane_count)
1258 1259 1260
			break;

		/* Check to see if we've tried the same voltage 5 times */
1261
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
1262 1263 1264 1265 1266
			++tries;
			if (tries == 5)
				break;
		} else
			tries = 0;
1267
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
1268

1269 1270
		/* Compute new intel_dp->train_set as requested by target */
		intel_get_adjust_train(intel_dp);
1271 1272
	}

1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285
	intel_dp->DP = DP;
}

static void
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp->base.enc.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool channel_eq = false;
	int tries;
	u32 reg;
	uint32_t DP = intel_dp->DP;

1286 1287 1288 1289
	/* channel equalization */
	tries = 0;
	channel_eq = false;
	for (;;) {
1290
		/* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
1291 1292
		uint32_t    signal_levels;

C
Chris Wilson 已提交
1293
		if (IS_GEN6(dev) && IS_eDP(intel_dp)) {
1294
			signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
1295 1296
			DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
		} else {
1297
			signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
1298 1299 1300
			DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
		}

C
Chris Wilson 已提交
1301
		if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
1302 1303 1304
			reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
		else
			reg = DP | DP_LINK_TRAIN_PAT_2;
1305 1306

		/* channel eq pattern */
C
Chris Wilson 已提交
1307
		if (!intel_dp_set_link_train(intel_dp, reg,
1308
					     DP_TRAINING_PATTERN_2,
1309 1310 1311 1312
					     false))
			break;

		udelay(400);
1313
		if (!intel_dp_get_link_status(intel_dp))
1314 1315
			break;

1316
		if (intel_channel_eq_ok(intel_dp)) {
1317 1318 1319 1320 1321 1322 1323 1324
			channel_eq = true;
			break;
		}

		/* Try 5 times */
		if (tries > 5)
			break;

1325 1326
		/* Compute new intel_dp->train_set as requested by target */
		intel_get_adjust_train(intel_dp);
1327 1328 1329
		++tries;
	}

C
Chris Wilson 已提交
1330
	if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
1331 1332 1333 1334
		reg = DP | DP_LINK_TRAIN_OFF_CPT;
	else
		reg = DP | DP_LINK_TRAIN_OFF;

C
Chris Wilson 已提交
1335 1336 1337
	I915_WRITE(intel_dp->output_reg, reg);
	POSTING_READ(intel_dp->output_reg);
	intel_dp_aux_native_write_1(intel_dp,
1338 1339 1340 1341
				    DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
}

static void
C
Chris Wilson 已提交
1342
intel_dp_link_down(struct intel_dp *intel_dp)
1343
{
C
Chris Wilson 已提交
1344
	struct drm_device *dev = intel_dp->base.enc.dev;
1345
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
1346
	uint32_t DP = intel_dp->DP;
1347

1348
	DRM_DEBUG_KMS("\n");
1349

C
Chris Wilson 已提交
1350
	if (IS_eDP(intel_dp)) {
1351
		DP &= ~DP_PLL_ENABLE;
C
Chris Wilson 已提交
1352 1353
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);
1354 1355 1356
		udelay(100);
	}

C
Chris Wilson 已提交
1357
	if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp)) {
1358
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
1359 1360
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
		POSTING_READ(intel_dp->output_reg);
1361 1362
	} else {
		DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
1363 1364
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
		POSTING_READ(intel_dp->output_reg);
1365
	}
1366 1367 1368

	udelay(17000);

C
Chris Wilson 已提交
1369
	if (IS_eDP(intel_dp))
1370
		DP |= DP_LINK_TRAIN_OFF;
C
Chris Wilson 已提交
1371 1372
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
}

/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */

static void
C
Chris Wilson 已提交
1385
intel_dp_check_link_status(struct intel_dp *intel_dp)
1386
{
C
Chris Wilson 已提交
1387
	if (!intel_dp->base.enc.crtc)
1388 1389
		return;

1390
	if (!intel_dp_get_link_status(intel_dp)) {
C
Chris Wilson 已提交
1391
		intel_dp_link_down(intel_dp);
1392 1393 1394
		return;
	}

1395 1396 1397 1398
	if (!intel_channel_eq_ok(intel_dp)) {
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
	}
1399 1400
}

1401
static enum drm_connector_status
1402
ironlake_dp_detect(struct drm_connector *connector)
1403
{
1404
	struct drm_encoder *encoder = intel_attached_encoder(connector);
C
Chris Wilson 已提交
1405
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1406 1407
	enum drm_connector_status status;

J
Jesse Barnes 已提交
1408 1409
	/* Panel needs power for AUX to work */
	if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
1410
		ironlake_edp_panel_vdd_on(connector->dev);
1411
	status = connector_status_disconnected;
C
Chris Wilson 已提交
1412 1413 1414
	if (intel_dp_aux_native_read(intel_dp,
				     0x000, intel_dp->dpcd,
				     sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
1415
	{
C
Chris Wilson 已提交
1416
		if (intel_dp->dpcd[0] != 0)
1417 1418
			status = connector_status_connected;
	}
C
Chris Wilson 已提交
1419 1420
	DRM_DEBUG_KMS("DPCD: %hx%hx%hx%hx\n", intel_dp->dpcd[0],
		      intel_dp->dpcd[1], intel_dp->dpcd[2], intel_dp->dpcd[3]);
1421 1422
	if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
		ironlake_edp_panel_vdd_off(connector->dev);
1423 1424 1425
	return status;
}

1426 1427 1428 1429 1430 1431 1432 1433 1434
/**
 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
 *
 * \return true if DP port is connected.
 * \return false if DP port is disconnected.
 */
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector)
{
1435
	struct drm_encoder *encoder = intel_attached_encoder(connector);
C
Chris Wilson 已提交
1436 1437
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_device *dev = intel_dp->base.enc.dev;
1438 1439 1440 1441
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t temp, bit;
	enum drm_connector_status status;

C
Chris Wilson 已提交
1442
	intel_dp->has_audio = false;
1443

1444
	if (HAS_PCH_SPLIT(dev))
1445
		return ironlake_dp_detect(connector);
1446

C
Chris Wilson 已提交
1447
	switch (intel_dp->output_reg) {
1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
	case DP_B:
		bit = DPB_HOTPLUG_INT_STATUS;
		break;
	case DP_C:
		bit = DPC_HOTPLUG_INT_STATUS;
		break;
	case DP_D:
		bit = DPD_HOTPLUG_INT_STATUS;
		break;
	default:
		return connector_status_unknown;
	}

	temp = I915_READ(PORT_HOTPLUG_STAT);

	if ((temp & bit) == 0)
		return connector_status_disconnected;

	status = connector_status_disconnected;
C
Chris Wilson 已提交
1467 1468 1469
	if (intel_dp_aux_native_read(intel_dp,
				     0x000, intel_dp->dpcd,
				     sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
1470
	{
C
Chris Wilson 已提交
1471
		if (intel_dp->dpcd[0] != 0)
1472 1473 1474 1475 1476 1477 1478
			status = connector_status_connected;
	}
	return status;
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
1479
	struct drm_encoder *encoder = intel_attached_encoder(connector);
C
Chris Wilson 已提交
1480 1481
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_device *dev = intel_dp->base.enc.dev;
1482 1483
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
1484 1485 1486 1487

	/* We should parse the EDID data and find out if it has an audio sink
	 */

C
Chris Wilson 已提交
1488
	ret = intel_ddc_get_modes(connector, intel_dp->base.ddc_bus);
1489
	if (ret) {
C
Chris Wilson 已提交
1490
		if ((IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) &&
1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502
		    !dev_priv->panel_fixed_mode) {
			struct drm_display_mode *newmode;
			list_for_each_entry(newmode, &connector->probed_modes,
					    head) {
				if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
					dev_priv->panel_fixed_mode =
						drm_mode_duplicate(dev, newmode);
					break;
				}
			}
		}

1503
		return ret;
1504
	}
1505 1506

	/* if eDP has no EDID, try to use fixed panel mode from VBT */
C
Chris Wilson 已提交
1507
	if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) {
1508 1509 1510 1511 1512 1513 1514 1515
		if (dev_priv->panel_fixed_mode != NULL) {
			struct drm_display_mode *mode;
			mode = drm_mode_duplicate(dev, dev_priv->panel_fixed_mode);
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
	return 0;
1516 1517 1518 1519 1520 1521 1522
}

static void
intel_dp_destroy (struct drm_connector *connector)
{
	drm_sysfs_connector_remove(connector);
	drm_connector_cleanup(connector);
1523
	kfree(connector);
1524 1525
}

1526 1527 1528 1529 1530 1531 1532 1533 1534
static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

	i2c_del_adapter(&intel_dp->adapter);
	drm_encoder_cleanup(encoder);
	kfree(intel_dp);
}

1535 1536 1537
static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
	.dpms = intel_dp_dpms,
	.mode_fixup = intel_dp_mode_fixup,
1538
	.prepare = intel_dp_prepare,
1539
	.mode_set = intel_dp_mode_set,
1540
	.commit = intel_dp_commit,
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552
};

static const struct drm_connector_funcs intel_dp_connector_funcs = {
	.dpms = drm_helper_connector_dpms,
	.detect = intel_dp_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
	.destroy = intel_dp_destroy,
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
1553
	.best_encoder = intel_attached_encoder,
1554 1555 1556
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
1557
	.destroy = intel_dp_encoder_destroy,
1558 1559
};

1560
static void
1561
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
1562
{
C
Chris Wilson 已提交
1563
	struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
1564

C
Chris Wilson 已提交
1565 1566
	if (intel_dp->dpms_mode == DRM_MODE_DPMS_ON)
		intel_dp_check_link_status(intel_dp);
1567
}
1568

1569 1570 1571 1572 1573 1574 1575 1576 1577
/* Return which DP Port should be selected for Transcoder DP control */
int
intel_trans_dp_port_sel (struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_encoder *encoder;

	list_for_each_entry(encoder, &mode_config->encoder_list, head) {
C
Chris Wilson 已提交
1578 1579
		struct intel_dp *intel_dp;

1580
		if (encoder->crtc != crtc)
1581 1582
			continue;

C
Chris Wilson 已提交
1583 1584 1585
		intel_dp = enc_to_intel_dp(encoder);
		if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
			return intel_dp->output_reg;
1586
	}
C
Chris Wilson 已提交
1587

1588 1589 1590
	return -1;
}

1591
/* check the VBT to see whether the eDP is on DP-D port */
1592
bool intel_dpd_is_edp(struct drm_device *dev)
1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct child_device_config *p_child;
	int i;

	if (!dev_priv->child_dev_num)
		return false;

	for (i = 0; i < dev_priv->child_dev_num; i++) {
		p_child = dev_priv->child_dev + i;

		if (p_child->dvo_port == PORT_IDPD &&
		    p_child->device_type == DEVICE_TYPE_eDP)
			return true;
	}
	return false;
}

1611 1612 1613 1614 1615
void
intel_dp_init(struct drm_device *dev, int output_reg)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_connector *connector;
C
Chris Wilson 已提交
1616
	struct intel_dp *intel_dp;
1617
	struct intel_encoder *intel_encoder;
1618
	struct intel_connector *intel_connector;
1619
	const char *name = NULL;
1620
	int type;
1621

C
Chris Wilson 已提交
1622 1623
	intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
	if (!intel_dp)
1624 1625
		return;

1626 1627
	intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
	if (!intel_connector) {
C
Chris Wilson 已提交
1628
		kfree(intel_dp);
1629 1630
		return;
	}
C
Chris Wilson 已提交
1631
	intel_encoder = &intel_dp->base;
1632

C
Chris Wilson 已提交
1633
	if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
1634
		if (intel_dpd_is_edp(dev))
C
Chris Wilson 已提交
1635
			intel_dp->is_pch_edp = true;
1636

C
Chris Wilson 已提交
1637
	if (output_reg == DP_A || IS_PCH_eDP(intel_dp)) {
1638 1639 1640 1641 1642 1643 1644
		type = DRM_MODE_CONNECTOR_eDP;
		intel_encoder->type = INTEL_OUTPUT_EDP;
	} else {
		type = DRM_MODE_CONNECTOR_DisplayPort;
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
	}

1645
	connector = &intel_connector->base;
1646
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
1647 1648
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

1649 1650
	connector->polled = DRM_CONNECTOR_POLL_HPD;

1651
	if (output_reg == DP_B || output_reg == PCH_DP_B)
1652
		intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
1653
	else if (output_reg == DP_C || output_reg == PCH_DP_C)
1654
		intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
1655
	else if (output_reg == DP_D || output_reg == PCH_DP_D)
1656
		intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
1657

C
Chris Wilson 已提交
1658
	if (IS_eDP(intel_dp))
1659
		intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
Z
Zhenyu Wang 已提交
1660

1661
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
1662 1663 1664
	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

C
Chris Wilson 已提交
1665 1666 1667
	intel_dp->output_reg = output_reg;
	intel_dp->has_audio = false;
	intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
1668

1669
	drm_encoder_init(dev, &intel_encoder->enc, &intel_dp_enc_funcs,
1670
			 DRM_MODE_ENCODER_TMDS);
1671
	drm_encoder_helper_add(&intel_encoder->enc, &intel_dp_helper_funcs);
1672

1673
	drm_mode_connector_attach_encoder(&intel_connector->base,
1674
					  &intel_encoder->enc);
1675 1676 1677
	drm_sysfs_connector_add(connector);

	/* Set up the DDC bus. */
1678
	switch (output_reg) {
1679 1680 1681
		case DP_A:
			name = "DPDDC-A";
			break;
1682 1683
		case DP_B:
		case PCH_DP_B:
1684 1685
			dev_priv->hotplug_supported_mask |=
				HDMIB_HOTPLUG_INT_STATUS;
1686 1687 1688 1689
			name = "DPDDC-B";
			break;
		case DP_C:
		case PCH_DP_C:
1690 1691
			dev_priv->hotplug_supported_mask |=
				HDMIC_HOTPLUG_INT_STATUS;
1692 1693 1694 1695
			name = "DPDDC-C";
			break;
		case DP_D:
		case PCH_DP_D:
1696 1697
			dev_priv->hotplug_supported_mask |=
				HDMID_HOTPLUG_INT_STATUS;
1698 1699 1700 1701
			name = "DPDDC-D";
			break;
	}

C
Chris Wilson 已提交
1702
	intel_dp_i2c_init(intel_dp, intel_connector, name);
1703

C
Chris Wilson 已提交
1704
	intel_encoder->ddc_bus = &intel_dp->adapter;
1705
	intel_encoder->hot_plug = intel_dp_hot_plug;
1706

C
Chris Wilson 已提交
1707
	if (output_reg == DP_A || IS_PCH_eDP(intel_dp)) {
1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
		/* initialize panel mode from VBT if available for eDP */
		if (dev_priv->lfp_lvds_vbt_mode) {
			dev_priv->panel_fixed_mode =
				drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
			if (dev_priv->panel_fixed_mode) {
				dev_priv->panel_fixed_mode->type |=
					DRM_MODE_TYPE_PREFERRED;
			}
		}
	}

1719 1720 1721 1722 1723 1724 1725 1726 1727
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}