intel_dp.c 43.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30 31 32 33 34 35 36
#include "drmP.h"
#include "drm.h"
#include "drm_crtc.h"
#include "drm_crtc_helper.h"
#include "intel_drv.h"
#include "i915_drm.h"
#include "i915_drv.h"
37
#include "drm_dp_helper.h"
38

39

40 41 42 43 44
#define DP_LINK_STATUS_SIZE	6
#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

#define DP_LINK_CONFIGURATION_SIZE	9

C
Chris Wilson 已提交
45 46
#define IS_eDP(i) ((i)->base.type == INTEL_OUTPUT_EDP)
#define IS_PCH_eDP(i) ((i)->is_pch_edp)
47

C
Chris Wilson 已提交
48 49
struct intel_dp {
	struct intel_encoder base;
50 51 52 53
	uint32_t output_reg;
	uint32_t DP;
	uint8_t  link_configuration[DP_LINK_CONFIGURATION_SIZE];
	bool has_audio;
54
	int dpms_mode;
55 56 57 58 59
	uint8_t link_bw;
	uint8_t lane_count;
	uint8_t dpcd[4];
	struct i2c_adapter adapter;
	struct i2c_algo_dp_aux_data algo;
60
	bool is_pch_edp;
61 62
};

C
Chris Wilson 已提交
63 64 65 66
static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return container_of(enc_to_intel_encoder(encoder), struct intel_dp, base);
}
67

C
Chris Wilson 已提交
68 69
static void intel_dp_link_train(struct intel_dp *intel_dp);
static void intel_dp_link_down(struct intel_dp *intel_dp);
70

71
void
72
intel_edp_link_config (struct intel_encoder *intel_encoder,
C
Chris Wilson 已提交
73
		       int *lane_num, int *link_bw)
74
{
C
Chris Wilson 已提交
75
	struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
76

C
Chris Wilson 已提交
77 78
	*lane_num = intel_dp->lane_count;
	if (intel_dp->link_bw == DP_LINK_BW_1_62)
79
		*link_bw = 162000;
C
Chris Wilson 已提交
80
	else if (intel_dp->link_bw == DP_LINK_BW_2_7)
81 82 83
		*link_bw = 270000;
}

84
static int
C
Chris Wilson 已提交
85
intel_dp_max_lane_count(struct intel_dp *intel_dp)
86 87 88
{
	int max_lane_count = 4;

C
Chris Wilson 已提交
89 90
	if (intel_dp->dpcd[0] >= 0x11) {
		max_lane_count = intel_dp->dpcd[2] & 0x1f;
91 92 93 94 95 96 97 98 99 100 101
		switch (max_lane_count) {
		case 1: case 2: case 4:
			break;
		default:
			max_lane_count = 4;
		}
	}
	return max_lane_count;
}

static int
C
Chris Wilson 已提交
102
intel_dp_max_link_bw(struct intel_dp *intel_dp)
103
{
C
Chris Wilson 已提交
104
	int max_link_bw = intel_dp->dpcd[1];
105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
	default:
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

static int
intel_dp_link_clock(uint8_t link_bw)
{
	if (link_bw == DP_LINK_BW_2_7)
		return 270000;
	else
		return 162000;
}

/* I think this is a fiction */
static int
C
Chris Wilson 已提交
128
intel_dp_link_required(struct drm_device *dev, struct intel_dp *intel_dp, int pixel_clock)
129
{
130 131
	struct drm_i915_private *dev_priv = dev->dev_private;

C
Chris Wilson 已提交
132
	if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
133 134 135
		return (pixel_clock * dev_priv->edp_bpp) / 8;
	else
		return pixel_clock * 3;
136 137
}

138 139 140 141 142 143
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

144 145 146 147
static int
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
148
	struct drm_encoder *encoder = intel_attached_encoder(connector);
C
Chris Wilson 已提交
149
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
150 151
	struct drm_device *dev = connector->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
152 153
	int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
	int max_lanes = intel_dp_max_lane_count(intel_dp);
154

C
Chris Wilson 已提交
155
	if ((IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) &&
156 157 158 159 160 161 162 163
	    dev_priv->panel_fixed_mode) {
		if (mode->hdisplay > dev_priv->panel_fixed_mode->hdisplay)
			return MODE_PANEL;

		if (mode->vdisplay > dev_priv->panel_fixed_mode->vdisplay)
			return MODE_PANEL;
	}

164 165
	/* only refuse the mode on non eDP since we have seen some wierd eDP panels
	   which are outside spec tolerances but somehow work by magic */
C
Chris Wilson 已提交
166 167
	if (!IS_eDP(intel_dp) &&
	    (intel_dp_link_required(connector->dev, intel_dp, mode->clock)
168
	     > intel_dp_max_data_rate(max_link_clock, max_lanes)))
169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
		return MODE_CLOCK_HIGH;

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

	return MODE_OK;
}

static uint32_t
pack_aux(uint8_t *src, int src_bytes)
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

230
static int
C
Chris Wilson 已提交
231
intel_dp_aux_ch(struct intel_dp *intel_dp,
232 233 234
		uint8_t *send, int send_bytes,
		uint8_t *recv, int recv_size)
{
C
Chris Wilson 已提交
235 236
	uint32_t output_reg = intel_dp->output_reg;
	struct drm_device *dev = intel_dp->base.enc.dev;
237 238 239 240 241 242 243
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = output_reg + 0x10;
	uint32_t ch_data = ch_ctl + 4;
	int i;
	int recv_bytes;
	uint32_t ctl;
	uint32_t status;
244
	uint32_t aux_clock_divider;
245
	int try, precharge;
246 247

	/* The clock divider is based off the hrawclk,
248 249
	 * and would like to run at 2MHz. So, take the
	 * hrawclk value and divide by 2 and use that
250
	 */
C
Chris Wilson 已提交
251
	if (IS_eDP(intel_dp)) {
252 253 254 255 256
		if (IS_GEN6(dev))
			aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
		else
			aux_clock_divider = 225; /* eDP input clock at 450Mhz */
	} else if (HAS_PCH_SPLIT(dev))
257
		aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
258 259 260
	else
		aux_clock_divider = intel_hrawclk(dev) / 2;

261 262 263 264 265
	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

266 267 268 269
	/* Must try at least 3 times according to DP spec */
	for (try = 0; try < 5; try++) {
		/* Load the send data into the aux channel data registers */
		for (i = 0; i < send_bytes; i += 4) {
270
			uint32_t    d = pack_aux(send + i, send_bytes - i);
271 272 273 274 275 276 277
	
			I915_WRITE(ch_data + i, d);
		}
	
		ctl = (DP_AUX_CH_CTL_SEND_BUSY |
		       DP_AUX_CH_CTL_TIME_OUT_400us |
		       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
278
		       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
		       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
		       DP_AUX_CH_CTL_DONE |
		       DP_AUX_CH_CTL_TIME_OUT_ERROR |
		       DP_AUX_CH_CTL_RECEIVE_ERROR);
	
		/* Send the command and wait for it to complete */
		I915_WRITE(ch_ctl, ctl);
		(void) I915_READ(ch_ctl);
		for (;;) {
			udelay(100);
			status = I915_READ(ch_ctl);
			if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
				break;
		}
	
		/* Clear done status and any errors */
295
		I915_WRITE(ch_ctl, (status |
296 297 298 299 300
				DP_AUX_CH_CTL_DONE |
				DP_AUX_CH_CTL_TIME_OUT_ERROR |
				DP_AUX_CH_CTL_RECEIVE_ERROR));
		(void) I915_READ(ch_ctl);
		if ((status & DP_AUX_CH_CTL_TIME_OUT_ERROR) == 0)
301 302 303 304
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
305
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
306
		return -EBUSY;
307 308 309 310 311
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
312
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
313
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
314 315
		return -EIO;
	}
316 317 318

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
319
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
320
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
321
		return -ETIMEDOUT;
322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);

	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
	
	for (i = 0; i < recv_bytes; i += 4) {
		uint32_t    d = I915_READ(ch_data + i);

		unpack_aux(d, recv + i, recv_bytes - i);
	}

	return recv_bytes;
}

/* Write data to the aux channel in native mode */
static int
C
Chris Wilson 已提交
342
intel_dp_aux_native_write(struct intel_dp *intel_dp,
343 344 345 346 347 348 349 350 351 352 353
			  uint16_t address, uint8_t *send, int send_bytes)
{
	int ret;
	uint8_t	msg[20];
	int msg_bytes;
	uint8_t	ack;

	if (send_bytes > 16)
		return -1;
	msg[0] = AUX_NATIVE_WRITE << 4;
	msg[1] = address >> 8;
354
	msg[2] = address & 0xff;
355 356 357 358
	msg[3] = send_bytes - 1;
	memcpy(&msg[4], send, send_bytes);
	msg_bytes = send_bytes + 4;
	for (;;) {
C
Chris Wilson 已提交
359
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
360 361 362 363 364 365 366
		if (ret < 0)
			return ret;
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
			break;
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
367
			return -EIO;
368 369 370 371 372 373
	}
	return send_bytes;
}

/* Write a single byte to the aux channel in native mode */
static int
C
Chris Wilson 已提交
374
intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
375 376
			    uint16_t address, uint8_t byte)
{
C
Chris Wilson 已提交
377
	return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
378 379 380 381
}

/* read bytes from a native aux channel */
static int
C
Chris Wilson 已提交
382
intel_dp_aux_native_read(struct intel_dp *intel_dp,
383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400
			 uint16_t address, uint8_t *recv, int recv_bytes)
{
	uint8_t msg[4];
	int msg_bytes;
	uint8_t reply[20];
	int reply_bytes;
	uint8_t ack;
	int ret;

	msg[0] = AUX_NATIVE_READ << 4;
	msg[1] = address >> 8;
	msg[2] = address & 0xff;
	msg[3] = recv_bytes - 1;

	msg_bytes = 4;
	reply_bytes = recv_bytes + 1;

	for (;;) {
C
Chris Wilson 已提交
401
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
402
				      reply, reply_bytes);
403 404 405
		if (ret == 0)
			return -EPROTO;
		if (ret < 0)
406 407 408 409 410 411 412 413 414
			return ret;
		ack = reply[0];
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
			memcpy(recv, reply + 1, ret - 1);
			return ret - 1;
		}
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
415
			return -EIO;
416 417 418 419
	}
}

static int
420 421
intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
		    uint8_t write_byte, uint8_t *read_byte)
422
{
423
	struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
C
Chris Wilson 已提交
424 425 426
	struct intel_dp *intel_dp = container_of(adapter,
						struct intel_dp,
						adapter);
427 428 429 430 431 432 433 434 435 436 437 438 439 440 441
	uint16_t address = algo_data->address;
	uint8_t msg[5];
	uint8_t reply[2];
	int msg_bytes;
	int reply_bytes;
	int ret;

	/* Set up the command byte */
	if (mode & MODE_I2C_READ)
		msg[0] = AUX_I2C_READ << 4;
	else
		msg[0] = AUX_I2C_WRITE << 4;

	if (!(mode & MODE_I2C_STOP))
		msg[0] |= AUX_I2C_MOT << 4;
442

443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464
	msg[1] = address >> 8;
	msg[2] = address;

	switch (mode) {
	case MODE_I2C_WRITE:
		msg[3] = 0;
		msg[4] = write_byte;
		msg_bytes = 5;
		reply_bytes = 1;
		break;
	case MODE_I2C_READ:
		msg[3] = 0;
		msg_bytes = 4;
		reply_bytes = 2;
		break;
	default:
		msg_bytes = 3;
		reply_bytes = 1;
		break;
	}

	for (;;) {
C
Chris Wilson 已提交
465
	  ret = intel_dp_aux_ch(intel_dp,
466 467 468
				msg, msg_bytes,
				reply, reply_bytes);
		if (ret < 0) {
469
			DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
470 471 472 473 474 475 476 477 478
			return ret;
		}
		switch (reply[0] & AUX_I2C_REPLY_MASK) {
		case AUX_I2C_REPLY_ACK:
			if (mode == MODE_I2C_READ) {
				*read_byte = reply[1];
			}
			return reply_bytes - 1;
		case AUX_I2C_REPLY_NACK:
479
			DRM_DEBUG_KMS("aux_ch nack\n");
480 481
			return -EREMOTEIO;
		case AUX_I2C_REPLY_DEFER:
482
			DRM_DEBUG_KMS("aux_ch defer\n");
483 484 485 486 487 488 489
			udelay(100);
			break;
		default:
			DRM_ERROR("aux_ch invalid reply 0x%02x\n", reply[0]);
			return -EREMOTEIO;
		}
	}
490 491 492
}

static int
C
Chris Wilson 已提交
493
intel_dp_i2c_init(struct intel_dp *intel_dp,
494
		  struct intel_connector *intel_connector, const char *name)
495
{
Z
Zhenyu Wang 已提交
496
	DRM_DEBUG_KMS("i2c_init %s\n", name);
C
Chris Wilson 已提交
497 498 499 500 501 502 503 504 505 506 507 508 509
	intel_dp->algo.running = false;
	intel_dp->algo.address = 0;
	intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;

	memset(&intel_dp->adapter, '\0', sizeof (intel_dp->adapter));
	intel_dp->adapter.owner = THIS_MODULE;
	intel_dp->adapter.class = I2C_CLASS_DDC;
	strncpy (intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
	intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
	intel_dp->adapter.algo_data = &intel_dp->algo;
	intel_dp->adapter.dev.parent = &intel_connector->base.kdev;

	return i2c_dp_aux_add_bus(&intel_dp->adapter);
510 511 512 513 514 515
}

static bool
intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
		    struct drm_display_mode *adjusted_mode)
{
516 517
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
518
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
519
	int lane_count, clock;
C
Chris Wilson 已提交
520 521
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
	int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
522 523
	static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };

C
Chris Wilson 已提交
524
	if ((IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) &&
525
	    dev_priv->panel_fixed_mode) {
526 527 528
		intel_fixed_panel_mode(dev_priv->panel_fixed_mode, adjusted_mode);
		intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
					mode, adjusted_mode);
529 530 531 532 533 534 535
		/*
		 * the mode->clock is used to calculate the Data&Link M/N
		 * of the pipe. For the eDP the fixed clock should be used.
		 */
		mode->clock = dev_priv->panel_fixed_mode->clock;
	}

536 537
	for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
		for (clock = 0; clock <= max_clock; clock++) {
538
			int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
539

C
Chris Wilson 已提交
540
			if (intel_dp_link_required(encoder->dev, intel_dp, mode->clock)
541
					<= link_avail) {
C
Chris Wilson 已提交
542 543 544
				intel_dp->link_bw = bws[clock];
				intel_dp->lane_count = lane_count;
				adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
545 546
				DRM_DEBUG_KMS("Display port link bw %02x lane "
						"count %d clock %d\n",
C
Chris Wilson 已提交
547
				       intel_dp->link_bw, intel_dp->lane_count,
548 549 550 551 552
				       adjusted_mode->clock);
				return true;
			}
		}
	}
553

C
Chris Wilson 已提交
554
	if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) {
555
		/* okay we failed just pick the highest */
C
Chris Wilson 已提交
556 557 558
		intel_dp->lane_count = max_lane_count;
		intel_dp->link_bw = bws[max_clock];
		adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
559 560
		DRM_DEBUG_KMS("Force picking display port link bw %02x lane "
			      "count %d clock %d\n",
C
Chris Wilson 已提交
561
			      intel_dp->link_bw, intel_dp->lane_count,
562
			      adjusted_mode->clock);
563

564 565
		return true;
	}
566

567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587
	return false;
}

struct intel_dp_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

static void
intel_reduce_ratio(uint32_t *num, uint32_t *den)
{
	while (*num > 0xffffff || *den > 0xffffff) {
		*num >>= 1;
		*den >>= 1;
	}
}

static void
588
intel_dp_compute_m_n(int bpp,
589 590 591 592 593 594
		     int nlanes,
		     int pixel_clock,
		     int link_clock,
		     struct intel_dp_m_n *m_n)
{
	m_n->tu = 64;
595
	m_n->gmch_m = (pixel_clock * bpp) >> 3;
596 597 598 599 600 601 602
	m_n->gmch_n = link_clock * nlanes;
	intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
	m_n->link_m = pixel_clock;
	m_n->link_n = link_clock;
	intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
}

603 604 605 606 607 608 609
bool intel_pch_has_edp(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_encoder *encoder;

	list_for_each_entry(encoder, &mode_config->encoder_list, head) {
C
Chris Wilson 已提交
610
		struct intel_dp *intel_dp;
611

C
Chris Wilson 已提交
612
		if (encoder->crtc != crtc)
613 614
			continue;

C
Chris Wilson 已提交
615 616 617
		intel_dp = enc_to_intel_dp(encoder);
		if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
			return intel_dp->is_pch_edp;
618 619 620 621
	}
	return false;
}

622 623 624 625 626 627
void
intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
		 struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
628
	struct drm_encoder *encoder;
629 630
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
631
	int lane_count = 4, bpp = 24;
632 633 634
	struct intel_dp_m_n m_n;

	/*
635
	 * Find the lane count in the intel_encoder private
636
	 */
637
	list_for_each_entry(encoder, &mode_config->encoder_list, head) {
C
Chris Wilson 已提交
638
		struct intel_dp *intel_dp;
639

640
		if (encoder->crtc != crtc)
641 642
			continue;

C
Chris Wilson 已提交
643 644 645 646
		intel_dp = enc_to_intel_dp(encoder);
		if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			lane_count = intel_dp->lane_count;
			if (IS_PCH_eDP(intel_dp))
647
				bpp = dev_priv->edp_bpp;
648 649 650 651 652 653 654 655 656
			break;
		}
	}

	/*
	 * Compute the GMCH and Link ratios. The '3' here is
	 * the number of bytes_per_pixel post-LUT, which we always
	 * set up for 8-bits of R/G/B, or 3 bytes total.
	 */
657
	intel_dp_compute_m_n(bpp, lane_count,
658 659
			     mode->clock, adjusted_mode->clock, &m_n);

660
	if (HAS_PCH_SPLIT(dev)) {
661 662 663 664 665 666 667 668 669 670 671 672 673 674 675
		if (intel_crtc->pipe == 0) {
			I915_WRITE(TRANSA_DATA_M1,
				   ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
				   m_n.gmch_m);
			I915_WRITE(TRANSA_DATA_N1, m_n.gmch_n);
			I915_WRITE(TRANSA_DP_LINK_M1, m_n.link_m);
			I915_WRITE(TRANSA_DP_LINK_N1, m_n.link_n);
		} else {
			I915_WRITE(TRANSB_DATA_M1,
				   ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
				   m_n.gmch_m);
			I915_WRITE(TRANSB_DATA_N1, m_n.gmch_n);
			I915_WRITE(TRANSB_DP_LINK_M1, m_n.link_m);
			I915_WRITE(TRANSB_DP_LINK_N1, m_n.link_n);
		}
676
	} else {
677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693
		if (intel_crtc->pipe == 0) {
			I915_WRITE(PIPEA_GMCH_DATA_M,
				   ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
				   m_n.gmch_m);
			I915_WRITE(PIPEA_GMCH_DATA_N,
				   m_n.gmch_n);
			I915_WRITE(PIPEA_DP_LINK_M, m_n.link_m);
			I915_WRITE(PIPEA_DP_LINK_N, m_n.link_n);
		} else {
			I915_WRITE(PIPEB_GMCH_DATA_M,
				   ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
				   m_n.gmch_m);
			I915_WRITE(PIPEB_GMCH_DATA_N,
					m_n.gmch_n);
			I915_WRITE(PIPEB_DP_LINK_M, m_n.link_m);
			I915_WRITE(PIPEB_DP_LINK_N, m_n.link_n);
		}
694 695 696 697 698 699 700
	}
}

static void
intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		  struct drm_display_mode *adjusted_mode)
{
701
	struct drm_device *dev = encoder->dev;
C
Chris Wilson 已提交
702 703
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_crtc *crtc = intel_dp->base.enc.crtc;
704 705
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

C
Chris Wilson 已提交
706
	intel_dp->DP = (DP_VOLTAGE_0_4 |
707 708 709
		       DP_PRE_EMPHASIS_0);

	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
C
Chris Wilson 已提交
710
		intel_dp->DP |= DP_SYNC_HS_HIGH;
711
	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
C
Chris Wilson 已提交
712
		intel_dp->DP |= DP_SYNC_VS_HIGH;
713

C
Chris Wilson 已提交
714 715
	if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
716
	else
C
Chris Wilson 已提交
717
		intel_dp->DP |= DP_LINK_TRAIN_OFF;
718

C
Chris Wilson 已提交
719
	switch (intel_dp->lane_count) {
720
	case 1:
C
Chris Wilson 已提交
721
		intel_dp->DP |= DP_PORT_WIDTH_1;
722 723
		break;
	case 2:
C
Chris Wilson 已提交
724
		intel_dp->DP |= DP_PORT_WIDTH_2;
725 726
		break;
	case 4:
C
Chris Wilson 已提交
727
		intel_dp->DP |= DP_PORT_WIDTH_4;
728 729
		break;
	}
C
Chris Wilson 已提交
730 731
	if (intel_dp->has_audio)
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
732

C
Chris Wilson 已提交
733 734 735
	memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
	intel_dp->link_configuration[0] = intel_dp->link_bw;
	intel_dp->link_configuration[1] = intel_dp->lane_count;
736 737

	/*
738
	 * Check for DPCD version > 1.1 and enhanced framing support
739
	 */
C
Chris Wilson 已提交
740 741 742
	if (intel_dp->dpcd[0] >= 0x11 && (intel_dp->dpcd[2] & DP_ENHANCED_FRAME_CAP)) {
		intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
		intel_dp->DP |= DP_ENHANCED_FRAMING;
743 744
	}

745 746
	/* CPT DP's pipe select is decided in TRANS_DP_CTL */
	if (intel_crtc->pipe == 1 && !HAS_PCH_CPT(dev))
C
Chris Wilson 已提交
747
		intel_dp->DP |= DP_PIPEB_SELECT;
748

C
Chris Wilson 已提交
749
	if (IS_eDP(intel_dp)) {
750
		/* don't miss out required setting for eDP */
C
Chris Wilson 已提交
751
		intel_dp->DP |= DP_PLL_ENABLE;
752
		if (adjusted_mode->clock < 200000)
C
Chris Wilson 已提交
753
			intel_dp->DP |= DP_PLL_FREQ_160MHZ;
754
		else
C
Chris Wilson 已提交
755
			intel_dp->DP |= DP_PLL_FREQ_270MHZ;
756
	}
757 758
}

759 760 761
static void ironlake_edp_panel_on (struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
762
	u32 pp;
763

764
	if (I915_READ(PCH_PP_STATUS) & PP_ON)
765 766 767
		return;

	pp = I915_READ(PCH_PP_CONTROL);
768 769 770 771 772 773

	/* ILK workaround: disable reset around power sequence */
	pp &= ~PANEL_POWER_RESET;
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);

774 775 776
	pp |= PANEL_UNLOCK_REGS | POWER_TARGET_ON;
	I915_WRITE(PCH_PP_CONTROL, pp);

777 778 779
	if (wait_for(I915_READ(PCH_PP_STATUS) & PP_ON, 5000, 10))
		DRM_ERROR("panel on wait timed out: 0x%08x\n",
			  I915_READ(PCH_PP_STATUS));
780 781

	pp &= ~(PANEL_UNLOCK_REGS | EDP_FORCE_VDD);
782
	pp |= PANEL_POWER_RESET; /* restore panel reset bit */
783
	I915_WRITE(PCH_PP_CONTROL, pp);
784
	POSTING_READ(PCH_PP_CONTROL);
785 786 787 788 789
}

static void ironlake_edp_panel_off (struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
790
	u32 pp;
791 792

	pp = I915_READ(PCH_PP_CONTROL);
793 794 795 796 797 798

	/* ILK workaround: disable reset around power sequence */
	pp &= ~PANEL_POWER_RESET;
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);

799 800 801
	pp &= ~POWER_TARGET_ON;
	I915_WRITE(PCH_PP_CONTROL, pp);

802 803 804
	if (wait_for((I915_READ(PCH_PP_STATUS) & PP_ON) == 0, 5000, 10))
		DRM_ERROR("panel off wait timed out: 0x%08x\n",
			  I915_READ(PCH_PP_STATUS));
805 806

	/* Make sure VDD is enabled so DP AUX will work */
807
	pp |= EDP_FORCE_VDD | PANEL_POWER_RESET; /* restore panel reset bit */
808
	I915_WRITE(PCH_PP_CONTROL, pp);
809
	POSTING_READ(PCH_PP_CONTROL);
810 811
}

812
static void ironlake_edp_backlight_on (struct drm_device *dev)
813 814 815 816
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

817
	DRM_DEBUG_KMS("\n");
818 819 820 821 822
	pp = I915_READ(PCH_PP_CONTROL);
	pp |= EDP_BLC_ENABLE;
	I915_WRITE(PCH_PP_CONTROL, pp);
}

823
static void ironlake_edp_backlight_off (struct drm_device *dev)
824 825 826 827
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

828
	DRM_DEBUG_KMS("\n");
829 830 831 832
	pp = I915_READ(PCH_PP_CONTROL);
	pp &= ~EDP_BLC_ENABLE;
	I915_WRITE(PCH_PP_CONTROL, pp);
}
833

834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887
static void ironlake_edp_pll_on(struct drm_encoder *encoder)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_ENABLE;
	I915_WRITE(DP_A, dpa_ctl);
}

static void ironlake_edp_pll_off(struct drm_encoder *encoder)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

	dpa_ctl = I915_READ(DP_A);
	dpa_ctl |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, dpa_ctl);
	udelay(200);
}

static void intel_dp_prepare(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);

	if (IS_eDP(intel_dp)) {
		ironlake_edp_backlight_off(dev);
		ironlake_edp_panel_on(dev);
		ironlake_edp_pll_on(encoder);
	}
	if (dp_reg & DP_PORT_EN)
		intel_dp_link_down(intel_dp);
}

static void intel_dp_commit(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);

	if (!(dp_reg & DP_PORT_EN)) {
		intel_dp_link_train(intel_dp);
	}
	if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
		ironlake_edp_backlight_on(dev);
}

888 889 890
static void
intel_dp_dpms(struct drm_encoder *encoder, int mode)
{
C
Chris Wilson 已提交
891
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
892
	struct drm_device *dev = encoder->dev;
893
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
894
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
895 896

	if (mode != DRM_MODE_DPMS_ON) {
897 898 899
		if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) {
			ironlake_edp_backlight_off(dev);
			ironlake_edp_panel_off(dev);
900
		}
901 902
		if (dp_reg & DP_PORT_EN)
			intel_dp_link_down(intel_dp);
903 904
		if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
			ironlake_edp_pll_off(encoder);
905
	} else {
906
		if (!(dp_reg & DP_PORT_EN)) {
907
			if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
908
				ironlake_edp_panel_on(dev);
909 910
			intel_dp_link_train(intel_dp);
			if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
911
				ironlake_edp_backlight_on(dev);
912
		}
913
	}
C
Chris Wilson 已提交
914
	intel_dp->dpms_mode = mode;
915 916 917 918 919 920 921
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
C
Chris Wilson 已提交
922
intel_dp_get_link_status(struct intel_dp *intel_dp,
923 924 925 926
			 uint8_t link_status[DP_LINK_STATUS_SIZE])
{
	int ret;

C
Chris Wilson 已提交
927
	ret = intel_dp_aux_native_read(intel_dp,
928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003
				       DP_LANE0_1_STATUS,
				       link_status, DP_LINK_STATUS_SIZE);
	if (ret != DP_LINK_STATUS_SIZE)
		return false;
	return true;
}

static uint8_t
intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
		     int r)
{
	return link_status[r - DP_LANE0_1_STATUS];
}

static uint8_t
intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE],
				 int lane)
{
	int	    i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
	int	    s = ((lane & 1) ?
			 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
			 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
	uint8_t l = intel_dp_link_status(link_status, i);

	return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
}

static uint8_t
intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE],
				      int lane)
{
	int	    i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
	int	    s = ((lane & 1) ?
			 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
			 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
	uint8_t l = intel_dp_link_status(link_status, i);

	return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
}


#if 0
static char	*voltage_names[] = {
	"0.4V", "0.6V", "0.8V", "1.2V"
};
static char	*pre_emph_names[] = {
	"0dB", "3.5dB", "6dB", "9.5dB"
};
static char	*link_train_names[] = {
	"pattern 1", "pattern 2", "idle", "off"
};
#endif

/*
 * These are source-specific values; current Intel hardware supports
 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
 */
#define I830_DP_VOLTAGE_MAX	    DP_TRAIN_VOLTAGE_SWING_800

static uint8_t
intel_dp_pre_emphasis_max(uint8_t voltage_swing)
{
	switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
	case DP_TRAIN_VOLTAGE_SWING_400:
		return DP_TRAIN_PRE_EMPHASIS_6;
	case DP_TRAIN_VOLTAGE_SWING_600:
		return DP_TRAIN_PRE_EMPHASIS_6;
	case DP_TRAIN_VOLTAGE_SWING_800:
		return DP_TRAIN_PRE_EMPHASIS_3_5;
	case DP_TRAIN_VOLTAGE_SWING_1200:
	default:
		return DP_TRAIN_PRE_EMPHASIS_0;
	}
}

static void
C
Chris Wilson 已提交
1004
intel_get_adjust_train(struct intel_dp *intel_dp,
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
		       uint8_t link_status[DP_LINK_STATUS_SIZE],
		       int lane_count,
		       uint8_t train_set[4])
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;

	for (lane = 0; lane < lane_count; lane++) {
		uint8_t this_v = intel_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = intel_get_adjust_request_pre_emphasis(link_status, lane);

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

	if (v >= I830_DP_VOLTAGE_MAX)
		v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;

	if (p >= intel_dp_pre_emphasis_max(v))
		p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;

	for (lane = 0; lane < 4; lane++)
		train_set[lane] = v | p;
}

static uint32_t
intel_dp_signal_levels(uint8_t train_set, int lane_count)
{
	uint32_t	signal_levels = 0;

	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
	case DP_TRAIN_VOLTAGE_SWING_400:
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_600:
		signal_levels |= DP_VOLTAGE_0_6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_800:
		signal_levels |= DP_VOLTAGE_0_8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_1200:
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
	case DP_TRAIN_PRE_EMPHASIS_0:
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
	switch (train_set & (DP_TRAIN_VOLTAGE_SWING_MASK|DP_TRAIN_PRE_EMPHASIS_MASK)) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400MV_6DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600MV_3_5DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800MV_0DB_SNB_B;
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level\n");
		return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
	}
}

1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
static uint8_t
intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
		      int lane)
{
	int i = DP_LANE0_1_STATUS + (lane >> 1);
	int s = (lane & 1) * 4;
	uint8_t l = intel_dp_link_status(link_status, i);

	return (l >> s) & 0xf;
}

/* Check for clock recovery is done on all channels */
static bool
intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
{
	int lane;
	uint8_t lane_status;

	for (lane = 0; lane < lane_count; lane++) {
		lane_status = intel_get_lane_status(link_status, lane);
		if ((lane_status & DP_LANE_CR_DONE) == 0)
			return false;
	}
	return true;
}

/* Check to see if channel eq is done on all channels */
#define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
			 DP_LANE_CHANNEL_EQ_DONE|\
			 DP_LANE_SYMBOL_LOCKED)
static bool
intel_channel_eq_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
{
	uint8_t lane_align;
	uint8_t lane_status;
	int lane;

	lane_align = intel_dp_link_status(link_status,
					  DP_LANE_ALIGN_STATUS_UPDATED);
	if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
		return false;
	for (lane = 0; lane < lane_count; lane++) {
		lane_status = intel_get_lane_status(link_status, lane);
		if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
			return false;
	}
	return true;
}

static bool
C
Chris Wilson 已提交
1140
intel_dp_set_link_train(struct intel_dp *intel_dp,
1141 1142 1143 1144 1145
			uint32_t dp_reg_value,
			uint8_t dp_train_pat,
			uint8_t train_set[4],
			bool first)
{
C
Chris Wilson 已提交
1146
	struct drm_device *dev = intel_dp->base.enc.dev;
1147 1148 1149
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

C
Chris Wilson 已提交
1150 1151
	I915_WRITE(intel_dp->output_reg, dp_reg_value);
	POSTING_READ(intel_dp->output_reg);
1152 1153 1154
	if (first)
		intel_wait_for_vblank(dev);

C
Chris Wilson 已提交
1155
	intel_dp_aux_native_write_1(intel_dp,
1156 1157 1158
				    DP_TRAINING_PATTERN_SET,
				    dp_train_pat);

C
Chris Wilson 已提交
1159
	ret = intel_dp_aux_native_write(intel_dp,
1160 1161 1162 1163 1164 1165 1166 1167
					DP_TRAINING_LANE0_SET, train_set, 4);
	if (ret != 4)
		return false;

	return true;
}

static void
C
Chris Wilson 已提交
1168
intel_dp_link_train(struct intel_dp *intel_dp)
1169
{
C
Chris Wilson 已提交
1170
	struct drm_device *dev = intel_dp->base.enc.dev;
1171 1172 1173 1174 1175 1176 1177 1178 1179
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint8_t	train_set[4];
	uint8_t link_status[DP_LINK_STATUS_SIZE];
	int i;
	uint8_t voltage;
	bool clock_recovery = false;
	bool channel_eq = false;
	bool first = true;
	int tries;
1180
	u32 reg;
C
Chris Wilson 已提交
1181
	uint32_t DP = intel_dp->DP;
1182 1183

	/* Write the link configuration data */
C
Chris Wilson 已提交
1184 1185 1186
	intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
				  intel_dp->link_configuration,
				  DP_LINK_CONFIGURATION_SIZE);
1187 1188

	DP |= DP_PORT_EN;
C
Chris Wilson 已提交
1189
	if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
1190 1191 1192
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
	else
		DP &= ~DP_LINK_TRAIN_MASK;
1193 1194 1195 1196 1197 1198
	memset(train_set, 0, 4);
	voltage = 0xff;
	tries = 0;
	clock_recovery = false;
	for (;;) {
		/* Use train_set[0] to set the voltage and pre emphasis values */
1199
		uint32_t    signal_levels;
C
Chris Wilson 已提交
1200
		if (IS_GEN6(dev) && IS_eDP(intel_dp)) {
1201 1202 1203
			signal_levels = intel_gen6_edp_signal_levels(train_set[0]);
			DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
		} else {
C
Chris Wilson 已提交
1204
			signal_levels = intel_dp_signal_levels(train_set[0], intel_dp->lane_count);
1205 1206
			DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
		}
1207

C
Chris Wilson 已提交
1208
		if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
1209 1210 1211 1212
			reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
		else
			reg = DP | DP_LINK_TRAIN_PAT_1;

C
Chris Wilson 已提交
1213
		if (!intel_dp_set_link_train(intel_dp, reg,
1214 1215 1216 1217 1218 1219
					     DP_TRAINING_PATTERN_1, train_set, first))
			break;
		first = false;
		/* Set training pattern 1 */

		udelay(100);
C
Chris Wilson 已提交
1220
		if (!intel_dp_get_link_status(intel_dp, link_status))
1221 1222
			break;

C
Chris Wilson 已提交
1223
		if (intel_clock_recovery_ok(link_status, intel_dp->lane_count)) {
1224 1225 1226 1227 1228
			clock_recovery = true;
			break;
		}

		/* Check to see if we've tried the max voltage */
C
Chris Wilson 已提交
1229
		for (i = 0; i < intel_dp->lane_count; i++)
1230 1231
			if ((train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
				break;
C
Chris Wilson 已提交
1232
		if (i == intel_dp->lane_count)
1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
			break;

		/* Check to see if we've tried the same voltage 5 times */
		if ((train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
			++tries;
			if (tries == 5)
				break;
		} else
			tries = 0;
		voltage = train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;

		/* Compute new train_set as requested by target */
C
Chris Wilson 已提交
1245
		intel_get_adjust_train(intel_dp, link_status, intel_dp->lane_count, train_set);
1246 1247 1248 1249 1250 1251 1252
	}

	/* channel equalization */
	tries = 0;
	channel_eq = false;
	for (;;) {
		/* Use train_set[0] to set the voltage and pre emphasis values */
1253 1254
		uint32_t    signal_levels;

C
Chris Wilson 已提交
1255
		if (IS_GEN6(dev) && IS_eDP(intel_dp)) {
1256 1257 1258
			signal_levels = intel_gen6_edp_signal_levels(train_set[0]);
			DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
		} else {
C
Chris Wilson 已提交
1259
			signal_levels = intel_dp_signal_levels(train_set[0], intel_dp->lane_count);
1260 1261 1262
			DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
		}

C
Chris Wilson 已提交
1263
		if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
1264 1265 1266
			reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
		else
			reg = DP | DP_LINK_TRAIN_PAT_2;
1267 1268

		/* channel eq pattern */
C
Chris Wilson 已提交
1269
		if (!intel_dp_set_link_train(intel_dp, reg,
1270 1271 1272 1273 1274
					     DP_TRAINING_PATTERN_2, train_set,
					     false))
			break;

		udelay(400);
C
Chris Wilson 已提交
1275
		if (!intel_dp_get_link_status(intel_dp, link_status))
1276 1277
			break;

C
Chris Wilson 已提交
1278
		if (intel_channel_eq_ok(link_status, intel_dp->lane_count)) {
1279 1280 1281 1282 1283 1284 1285 1286 1287
			channel_eq = true;
			break;
		}

		/* Try 5 times */
		if (tries > 5)
			break;

		/* Compute new train_set as requested by target */
C
Chris Wilson 已提交
1288
		intel_get_adjust_train(intel_dp, link_status, intel_dp->lane_count, train_set);
1289 1290 1291
		++tries;
	}

C
Chris Wilson 已提交
1292
	if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
1293 1294 1295 1296
		reg = DP | DP_LINK_TRAIN_OFF_CPT;
	else
		reg = DP | DP_LINK_TRAIN_OFF;

C
Chris Wilson 已提交
1297 1298 1299
	I915_WRITE(intel_dp->output_reg, reg);
	POSTING_READ(intel_dp->output_reg);
	intel_dp_aux_native_write_1(intel_dp,
1300 1301 1302 1303
				    DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
}

static void
C
Chris Wilson 已提交
1304
intel_dp_link_down(struct intel_dp *intel_dp)
1305
{
C
Chris Wilson 已提交
1306
	struct drm_device *dev = intel_dp->base.enc.dev;
1307
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
1308
	uint32_t DP = intel_dp->DP;
1309

1310
	DRM_DEBUG_KMS("\n");
1311

C
Chris Wilson 已提交
1312
	if (IS_eDP(intel_dp)) {
1313
		DP &= ~DP_PLL_ENABLE;
C
Chris Wilson 已提交
1314 1315
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);
1316 1317 1318
		udelay(100);
	}

C
Chris Wilson 已提交
1319
	if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp)) {
1320
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
1321 1322
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
		POSTING_READ(intel_dp->output_reg);
1323 1324
	} else {
		DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
1325 1326
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
		POSTING_READ(intel_dp->output_reg);
1327
	}
1328 1329 1330

	udelay(17000);

C
Chris Wilson 已提交
1331
	if (IS_eDP(intel_dp))
1332
		DP |= DP_LINK_TRAIN_OFF;
C
Chris Wilson 已提交
1333 1334
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
}

/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */

static void
C
Chris Wilson 已提交
1347
intel_dp_check_link_status(struct intel_dp *intel_dp)
1348 1349 1350
{
	uint8_t link_status[DP_LINK_STATUS_SIZE];

C
Chris Wilson 已提交
1351
	if (!intel_dp->base.enc.crtc)
1352 1353
		return;

C
Chris Wilson 已提交
1354 1355
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		intel_dp_link_down(intel_dp);
1356 1357 1358
		return;
	}

C
Chris Wilson 已提交
1359 1360
	if (!intel_channel_eq_ok(link_status, intel_dp->lane_count))
		intel_dp_link_train(intel_dp);
1361 1362
}

1363
static enum drm_connector_status
1364
ironlake_dp_detect(struct drm_connector *connector)
1365
{
1366
	struct drm_encoder *encoder = intel_attached_encoder(connector);
C
Chris Wilson 已提交
1367
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1368 1369 1370
	enum drm_connector_status status;

	status = connector_status_disconnected;
C
Chris Wilson 已提交
1371 1372 1373
	if (intel_dp_aux_native_read(intel_dp,
				     0x000, intel_dp->dpcd,
				     sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
1374
	{
C
Chris Wilson 已提交
1375
		if (intel_dp->dpcd[0] != 0)
1376 1377
			status = connector_status_connected;
	}
C
Chris Wilson 已提交
1378 1379
	DRM_DEBUG_KMS("DPCD: %hx%hx%hx%hx\n", intel_dp->dpcd[0],
		      intel_dp->dpcd[1], intel_dp->dpcd[2], intel_dp->dpcd[3]);
1380 1381 1382
	return status;
}

1383 1384 1385 1386 1387 1388 1389 1390 1391
/**
 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
 *
 * \return true if DP port is connected.
 * \return false if DP port is disconnected.
 */
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector)
{
1392
	struct drm_encoder *encoder = intel_attached_encoder(connector);
C
Chris Wilson 已提交
1393 1394
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_device *dev = intel_dp->base.enc.dev;
1395 1396 1397 1398
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t temp, bit;
	enum drm_connector_status status;

C
Chris Wilson 已提交
1399
	intel_dp->has_audio = false;
1400

1401
	if (HAS_PCH_SPLIT(dev))
1402
		return ironlake_dp_detect(connector);
1403

C
Chris Wilson 已提交
1404
	switch (intel_dp->output_reg) {
1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
	case DP_B:
		bit = DPB_HOTPLUG_INT_STATUS;
		break;
	case DP_C:
		bit = DPC_HOTPLUG_INT_STATUS;
		break;
	case DP_D:
		bit = DPD_HOTPLUG_INT_STATUS;
		break;
	default:
		return connector_status_unknown;
	}

	temp = I915_READ(PORT_HOTPLUG_STAT);

	if ((temp & bit) == 0)
		return connector_status_disconnected;

	status = connector_status_disconnected;
C
Chris Wilson 已提交
1424 1425 1426
	if (intel_dp_aux_native_read(intel_dp,
				     0x000, intel_dp->dpcd,
				     sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
1427
	{
C
Chris Wilson 已提交
1428
		if (intel_dp->dpcd[0] != 0)
1429 1430 1431 1432 1433 1434 1435
			status = connector_status_connected;
	}
	return status;
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
1436
	struct drm_encoder *encoder = intel_attached_encoder(connector);
C
Chris Wilson 已提交
1437 1438
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_device *dev = intel_dp->base.enc.dev;
1439 1440
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
1441 1442 1443 1444

	/* We should parse the EDID data and find out if it has an audio sink
	 */

C
Chris Wilson 已提交
1445
	ret = intel_ddc_get_modes(connector, intel_dp->base.ddc_bus);
1446
	if (ret) {
C
Chris Wilson 已提交
1447
		if ((IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) &&
1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
		    !dev_priv->panel_fixed_mode) {
			struct drm_display_mode *newmode;
			list_for_each_entry(newmode, &connector->probed_modes,
					    head) {
				if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
					dev_priv->panel_fixed_mode =
						drm_mode_duplicate(dev, newmode);
					break;
				}
			}
		}

1460
		return ret;
1461
	}
1462 1463

	/* if eDP has no EDID, try to use fixed panel mode from VBT */
C
Chris Wilson 已提交
1464
	if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) {
1465 1466 1467 1468 1469 1470 1471 1472
		if (dev_priv->panel_fixed_mode != NULL) {
			struct drm_display_mode *mode;
			mode = drm_mode_duplicate(dev, dev_priv->panel_fixed_mode);
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
	return 0;
1473 1474 1475 1476 1477 1478 1479
}

static void
intel_dp_destroy (struct drm_connector *connector)
{
	drm_sysfs_connector_remove(connector);
	drm_connector_cleanup(connector);
1480
	kfree(connector);
1481 1482 1483 1484 1485
}

static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
	.dpms = intel_dp_dpms,
	.mode_fixup = intel_dp_mode_fixup,
1486
	.prepare = intel_dp_prepare,
1487
	.mode_set = intel_dp_mode_set,
1488
	.commit = intel_dp_commit,
1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500
};

static const struct drm_connector_funcs intel_dp_connector_funcs = {
	.dpms = drm_helper_connector_dpms,
	.detect = intel_dp_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
	.destroy = intel_dp_destroy,
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
1501
	.best_encoder = intel_attached_encoder,
1502 1503 1504
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
C
Chris Wilson 已提交
1505
	.destroy = intel_encoder_destroy,
1506 1507
};

1508
void
1509
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
1510
{
C
Chris Wilson 已提交
1511
	struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
1512

C
Chris Wilson 已提交
1513 1514
	if (intel_dp->dpms_mode == DRM_MODE_DPMS_ON)
		intel_dp_check_link_status(intel_dp);
1515
}
1516

1517 1518 1519 1520 1521 1522 1523 1524 1525
/* Return which DP Port should be selected for Transcoder DP control */
int
intel_trans_dp_port_sel (struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_encoder *encoder;

	list_for_each_entry(encoder, &mode_config->encoder_list, head) {
C
Chris Wilson 已提交
1526 1527
		struct intel_dp *intel_dp;

1528
		if (encoder->crtc != crtc)
1529 1530
			continue;

C
Chris Wilson 已提交
1531 1532 1533
		intel_dp = enc_to_intel_dp(encoder);
		if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
			return intel_dp->output_reg;
1534
	}
C
Chris Wilson 已提交
1535

1536 1537 1538
	return -1;
}

1539
/* check the VBT to see whether the eDP is on DP-D port */
1540
bool intel_dpd_is_edp(struct drm_device *dev)
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct child_device_config *p_child;
	int i;

	if (!dev_priv->child_dev_num)
		return false;

	for (i = 0; i < dev_priv->child_dev_num; i++) {
		p_child = dev_priv->child_dev + i;

		if (p_child->dvo_port == PORT_IDPD &&
		    p_child->device_type == DEVICE_TYPE_eDP)
			return true;
	}
	return false;
}

1559 1560 1561 1562 1563
void
intel_dp_init(struct drm_device *dev, int output_reg)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_connector *connector;
C
Chris Wilson 已提交
1564
	struct intel_dp *intel_dp;
1565
	struct intel_encoder *intel_encoder;
1566
	struct intel_connector *intel_connector;
1567
	const char *name = NULL;
1568
	int type;
1569

C
Chris Wilson 已提交
1570 1571
	intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
	if (!intel_dp)
1572 1573
		return;

1574 1575
	intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
	if (!intel_connector) {
C
Chris Wilson 已提交
1576
		kfree(intel_dp);
1577 1578
		return;
	}
C
Chris Wilson 已提交
1579
	intel_encoder = &intel_dp->base;
1580

C
Chris Wilson 已提交
1581
	if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
1582
		if (intel_dpd_is_edp(dev))
C
Chris Wilson 已提交
1583
			intel_dp->is_pch_edp = true;
1584

C
Chris Wilson 已提交
1585
	if (output_reg == DP_A || IS_PCH_eDP(intel_dp)) {
1586 1587 1588 1589 1590 1591 1592
		type = DRM_MODE_CONNECTOR_eDP;
		intel_encoder->type = INTEL_OUTPUT_EDP;
	} else {
		type = DRM_MODE_CONNECTOR_DisplayPort;
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
	}

1593
	connector = &intel_connector->base;
1594
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
1595 1596
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

1597 1598
	connector->polled = DRM_CONNECTOR_POLL_HPD;

1599
	if (output_reg == DP_B || output_reg == PCH_DP_B)
1600
		intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
1601
	else if (output_reg == DP_C || output_reg == PCH_DP_C)
1602
		intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
1603
	else if (output_reg == DP_D || output_reg == PCH_DP_D)
1604
		intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
1605

C
Chris Wilson 已提交
1606
	if (IS_eDP(intel_dp))
1607
		intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
Z
Zhenyu Wang 已提交
1608

1609
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
1610 1611 1612
	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

C
Chris Wilson 已提交
1613 1614 1615
	intel_dp->output_reg = output_reg;
	intel_dp->has_audio = false;
	intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
1616

1617
	drm_encoder_init(dev, &intel_encoder->enc, &intel_dp_enc_funcs,
1618
			 DRM_MODE_ENCODER_TMDS);
1619
	drm_encoder_helper_add(&intel_encoder->enc, &intel_dp_helper_funcs);
1620

1621
	drm_mode_connector_attach_encoder(&intel_connector->base,
1622
					  &intel_encoder->enc);
1623 1624 1625
	drm_sysfs_connector_add(connector);

	/* Set up the DDC bus. */
1626
	switch (output_reg) {
1627 1628 1629
		case DP_A:
			name = "DPDDC-A";
			break;
1630 1631
		case DP_B:
		case PCH_DP_B:
1632 1633
			dev_priv->hotplug_supported_mask |=
				HDMIB_HOTPLUG_INT_STATUS;
1634 1635 1636 1637
			name = "DPDDC-B";
			break;
		case DP_C:
		case PCH_DP_C:
1638 1639
			dev_priv->hotplug_supported_mask |=
				HDMIC_HOTPLUG_INT_STATUS;
1640 1641 1642 1643
			name = "DPDDC-C";
			break;
		case DP_D:
		case PCH_DP_D:
1644 1645
			dev_priv->hotplug_supported_mask |=
				HDMID_HOTPLUG_INT_STATUS;
1646 1647 1648 1649
			name = "DPDDC-D";
			break;
	}

C
Chris Wilson 已提交
1650
	intel_dp_i2c_init(intel_dp, intel_connector, name);
1651

C
Chris Wilson 已提交
1652
	intel_encoder->ddc_bus = &intel_dp->adapter;
1653
	intel_encoder->hot_plug = intel_dp_hot_plug;
1654

C
Chris Wilson 已提交
1655
	if (output_reg == DP_A || IS_PCH_eDP(intel_dp)) {
1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666
		/* initialize panel mode from VBT if available for eDP */
		if (dev_priv->lfp_lvds_vbt_mode) {
			dev_priv->panel_fixed_mode =
				drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
			if (dev_priv->panel_fixed_mode) {
				dev_priv->panel_fixed_mode->type |=
					DRM_MODE_TYPE_PREFERRED;
			}
		}
	}

1667 1668 1669 1670 1671 1672 1673 1674 1675
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}