process.c 11.5 KB
Newer Older
1 2
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

3 4 5 6
#include <linux/errno.h>
#include <linux/kernel.h>
#include <linux/mm.h>
#include <linux/smp.h>
7
#include <linux/prctl.h>
8 9
#include <linux/slab.h>
#include <linux/sched.h>
10 11
#include <linux/module.h>
#include <linux/pm.h>
12
#include <linux/tick.h>
A
Amerigo Wang 已提交
13
#include <linux/random.h>
A
Avi Kivity 已提交
14
#include <linux/user-return-notifier.h>
15 16
#include <linux/dmi.h>
#include <linux/utsname.h>
17 18 19
#include <linux/stackprotector.h>
#include <linux/tick.h>
#include <linux/cpuidle.h>
20
#include <trace/events/power.h>
21
#include <linux/hw_breakpoint.h>
22
#include <asm/cpu.h>
23
#include <asm/apic.h>
24
#include <asm/syscalls.h>
25 26
#include <asm/idle.h>
#include <asm/uaccess.h>
27
#include <asm/mwait.h>
28
#include <asm/fpu/internal.h>
29
#include <asm/debugreg.h>
30
#include <asm/nmi.h>
A
Andy Lutomirski 已提交
31
#include <asm/tlbflush.h>
32
#include <asm/mce.h>
33

T
Thomas Gleixner 已提交
34 35 36 37 38 39 40
/*
 * per-CPU TSS segments. Threads are completely 'soft' on Linux,
 * no more per-task TSS's. The TSS size is kept cacheline-aligned
 * so they are allowed to end up in the .data..cacheline_aligned
 * section. Since TSS's are completely CPU-local, we want them
 * on exact cacheline boundaries, to eliminate cacheline ping-pong.
 */
41 42
__visible DEFINE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss) = {
	.x86_tss = {
43
		.sp0 = TOP_OF_INIT_STACK,
44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59
#ifdef CONFIG_X86_32
		.ss0 = __KERNEL_DS,
		.ss1 = __KERNEL_CS,
		.io_bitmap_base	= INVALID_IO_BITMAP_OFFSET,
#endif
	 },
#ifdef CONFIG_X86_32
	 /*
	  * Note that the .io_bitmap member must be extra-big. This is because
	  * the CPU will access an additional byte beyond the end of the IO
	  * permission bitmap. The extra byte must be all 1 bits, and must
	  * be within the limit.
	  */
	.io_bitmap		= { [0 ... IO_BITMAP_LONGS] = ~0 },
#endif
};
60
EXPORT_PER_CPU_SYMBOL(cpu_tss);
T
Thomas Gleixner 已提交
61

62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77
#ifdef CONFIG_X86_64
static DEFINE_PER_CPU(unsigned char, is_idle);
static ATOMIC_NOTIFIER_HEAD(idle_notifier);

void idle_notifier_register(struct notifier_block *n)
{
	atomic_notifier_chain_register(&idle_notifier, n);
}
EXPORT_SYMBOL_GPL(idle_notifier_register);

void idle_notifier_unregister(struct notifier_block *n)
{
	atomic_notifier_chain_unregister(&idle_notifier, n);
}
EXPORT_SYMBOL_GPL(idle_notifier_unregister);
#endif
Z
Zhao Yakui 已提交
78

79 80 81 82
/*
 * this gets called so that we can store lazy state into memory and copy the
 * current task into the new thread.
 */
83 84
int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
{
85
	memcpy(dst, src, arch_task_struct_size);
86

87
	return fpu__copy(&dst->thread.fpu, &src->thread.fpu);
88
}
89

90 91 92 93 94 95 96
/*
 * Free current thread data structures etc..
 */
void exit_thread(void)
{
	struct task_struct *me = current;
	struct thread_struct *t = &me->thread;
97
	unsigned long *bp = t->io_bitmap_ptr;
98
	struct fpu *fpu = &t->fpu;
99

100
	if (bp) {
101
		struct tss_struct *tss = &per_cpu(cpu_tss, get_cpu());
102 103 104 105 106 107 108 109 110

		t->io_bitmap_ptr = NULL;
		clear_thread_flag(TIF_IO_BITMAP);
		/*
		 * Careful, clear this in the TSS too:
		 */
		memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
		t->io_bitmap_max = 0;
		put_cpu();
111
		kfree(bp);
112
	}
113

114
	fpu__drop(fpu);
115 116 117 118 119 120
}

void flush_thread(void)
{
	struct task_struct *tsk = current;

121
	flush_ptrace_hw_breakpoint(tsk);
122
	memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
123

124
	fpu__clear(&tsk->thread.fpu);
125 126 127 128
}

static void hard_disable_TSC(void)
{
A
Andy Lutomirski 已提交
129
	cr4_set_bits(X86_CR4_TSD);
130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
}

void disable_TSC(void)
{
	preempt_disable();
	if (!test_and_set_thread_flag(TIF_NOTSC))
		/*
		 * Must flip the CPU state synchronously with
		 * TIF_NOTSC in the current running context.
		 */
		hard_disable_TSC();
	preempt_enable();
}

static void hard_enable_TSC(void)
{
A
Andy Lutomirski 已提交
146
	cr4_clear_bits(X86_CR4_TSD);
147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192
}

static void enable_TSC(void)
{
	preempt_disable();
	if (test_and_clear_thread_flag(TIF_NOTSC))
		/*
		 * Must flip the CPU state synchronously with
		 * TIF_NOTSC in the current running context.
		 */
		hard_enable_TSC();
	preempt_enable();
}

int get_tsc_mode(unsigned long adr)
{
	unsigned int val;

	if (test_thread_flag(TIF_NOTSC))
		val = PR_TSC_SIGSEGV;
	else
		val = PR_TSC_ENABLE;

	return put_user(val, (unsigned int __user *)adr);
}

int set_tsc_mode(unsigned int val)
{
	if (val == PR_TSC_SIGSEGV)
		disable_TSC();
	else if (val == PR_TSC_ENABLE)
		enable_TSC();
	else
		return -EINVAL;

	return 0;
}

void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
		      struct tss_struct *tss)
{
	struct thread_struct *prev, *next;

	prev = &prev_p->thread;
	next = &next_p->thread;

P
Peter Zijlstra 已提交
193 194 195 196 197 198 199 200 201 202
	if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^
	    test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) {
		unsigned long debugctl = get_debugctlmsr();

		debugctl &= ~DEBUGCTLMSR_BTF;
		if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP))
			debugctl |= DEBUGCTLMSR_BTF;

		update_debugctlmsr(debugctl);
	}
203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225

	if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
	    test_tsk_thread_flag(next_p, TIF_NOTSC)) {
		/* prev and next are different */
		if (test_tsk_thread_flag(next_p, TIF_NOTSC))
			hard_disable_TSC();
		else
			hard_enable_TSC();
	}

	if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
		/*
		 * Copy the relevant range of the IO bitmap.
		 * Normally this is 128 bytes or less:
		 */
		memcpy(tss->io_bitmap, next->io_bitmap_ptr,
		       max(prev->io_bitmap_max, next->io_bitmap_max));
	} else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
		/*
		 * Clear any possible leftover bits:
		 */
		memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
	}
A
Avi Kivity 已提交
226
	propagate_user_return_notify(prev_p, next_p);
227 228
}

229 230 231
/*
 * Idle related variables and functions
 */
232
unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
233 234
EXPORT_SYMBOL(boot_option_idle_override);

235
static void (*x86_idle)(void);
236

237 238 239 240 241 242 243 244 245 246
#ifndef CONFIG_SMP
static inline void play_dead(void)
{
	BUG();
}
#endif

#ifdef CONFIG_X86_64
void enter_idle(void)
{
247
	this_cpu_write(is_idle, 1);
248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267
	atomic_notifier_call_chain(&idle_notifier, IDLE_START, NULL);
}

static void __exit_idle(void)
{
	if (x86_test_and_clear_bit_percpu(0, is_idle) == 0)
		return;
	atomic_notifier_call_chain(&idle_notifier, IDLE_END, NULL);
}

/* Called from interrupts to signify idle end */
void exit_idle(void)
{
	/* idle loop has pid 0 */
	if (current->pid)
		return;
	__exit_idle();
}
#endif

T
Thomas Gleixner 已提交
268 269 270 271 272
void arch_cpu_idle_enter(void)
{
	local_touch_nmi();
	enter_idle();
}
273

T
Thomas Gleixner 已提交
274 275 276 277
void arch_cpu_idle_exit(void)
{
	__exit_idle();
}
278

T
Thomas Gleixner 已提交
279 280 281 282
void arch_cpu_idle_dead(void)
{
	play_dead();
}
283

T
Thomas Gleixner 已提交
284 285 286 287 288
/*
 * Called from the generic idle code.
 */
void arch_cpu_idle(void)
{
289
	x86_idle();
290 291
}

292
/*
T
Thomas Gleixner 已提交
293
 * We use this if we don't have any better idle routine..
294 295 296
 */
void default_idle(void)
{
297
	trace_cpu_idle_rcuidle(1, smp_processor_id());
T
Thomas Gleixner 已提交
298
	safe_halt();
299
	trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
300
}
301
#ifdef CONFIG_APM_MODULE
302 303 304
EXPORT_SYMBOL(default_idle);
#endif

305 306
#ifdef CONFIG_XEN
bool xen_set_default_idle(void)
307
{
308
	bool ret = !!x86_idle;
309

310
	x86_idle = default_idle;
311 312 313

	return ret;
}
314
#endif
315 316 317 318 319 320
void stop_this_cpu(void *dummy)
{
	local_irq_disable();
	/*
	 * Remove this CPU:
	 */
321
	set_cpu_online(smp_processor_id(), false);
322
	disable_local_APIC();
323
	mcheck_cpu_clear(this_cpu_ptr(&cpu_info));
324

325 326
	for (;;)
		halt();
327 328
}

329 330
bool amd_e400_c1e_detected;
EXPORT_SYMBOL(amd_e400_c1e_detected);
331

332
static cpumask_var_t amd_e400_c1e_mask;
333

334
void amd_e400_remove_cpu(int cpu)
335
{
336 337
	if (amd_e400_c1e_mask != NULL)
		cpumask_clear_cpu(cpu, amd_e400_c1e_mask);
338 339
}

340
/*
341
 * AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt
342 343 344
 * pending message MSR. If we detect C1E, then we handle it the same
 * way as C3 power states (local apic timer and TSC stop)
 */
345
static void amd_e400_idle(void)
346
{
347
	if (!amd_e400_c1e_detected) {
348 349 350
		u32 lo, hi;

		rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
351

352
		if (lo & K8_INTP_C1E_ACTIVE_MASK) {
353
			amd_e400_c1e_detected = true;
354
			if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
355
				mark_tsc_unstable("TSC halt in AMD C1E");
356
			pr_info("System has AMD C1E enabled\n");
357 358 359
		}
	}

360
	if (amd_e400_c1e_detected) {
361 362
		int cpu = smp_processor_id();

363 364
		if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) {
			cpumask_set_cpu(cpu, amd_e400_c1e_mask);
365 366
			/* Force broadcast so ACPI can not interfere. */
			tick_broadcast_force();
367
			pr_info("Switch to broadcast mode on CPU%d\n", cpu);
368
		}
369
		tick_broadcast_enter();
370

371
		default_idle();
372 373 374 375 376

		/*
		 * The switch back from broadcast mode needs to be
		 * called with interrupts disabled.
		 */
377
		local_irq_disable();
378
		tick_broadcast_exit();
379
		local_irq_enable();
380 381 382 383
	} else
		default_idle();
}

384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405
/*
 * Intel Core2 and older machines prefer MWAIT over HALT for C1.
 * We can't rely on cpuidle installing MWAIT, because it will not load
 * on systems that support only C1 -- so the boot default must be MWAIT.
 *
 * Some AMD machines are the opposite, they depend on using HALT.
 *
 * So for default C1, which is used during boot until cpuidle loads,
 * use MWAIT-C1 on Intel HW that has it, else use HALT.
 */
static int prefer_mwait_c1_over_halt(const struct cpuinfo_x86 *c)
{
	if (c->x86_vendor != X86_VENDOR_INTEL)
		return 0;

	if (!cpu_has(c, X86_FEATURE_MWAIT))
		return 0;

	return 1;
}

/*
406 407 408
 * MONITOR/MWAIT with no hints, used for default C1 state. This invokes MWAIT
 * with interrupts enabled and no flags, which is backwards compatible with the
 * original MWAIT implementation.
409 410 411
 */
static void mwait_idle(void)
{
412
	if (!current_set_polling_and_test()) {
413
		trace_cpu_idle_rcuidle(1, smp_processor_id());
414 415
		if (this_cpu_has(X86_BUG_CLFLUSH_MONITOR)) {
			smp_mb(); /* quirk */
416
			clflush((void *)&current_thread_info()->flags);
417 418
			smp_mb(); /* quirk */
		}
419 420 421 422 423 424

		__monitor((void *)&current_thread_info()->flags, 0, 0);
		if (!need_resched())
			__sti_mwait(0, 0);
		else
			local_irq_enable();
425
		trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
426
	} else {
427
		local_irq_enable();
428 429
	}
	__current_clr_polling();
430 431
}

432
void select_idle_routine(const struct cpuinfo_x86 *c)
433
{
434
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
435
	if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1)
436
		pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
437
#endif
T
Thomas Gleixner 已提交
438
	if (x86_idle || boot_option_idle_override == IDLE_POLL)
T
Thomas Gleixner 已提交
439 440
		return;

441
	if (cpu_has_bug(c, X86_BUG_AMD_APIC_C1E)) {
442
		/* E400: APIC timer interrupt does not wake up CPU from C1e */
443
		pr_info("using AMD E400 aware idle routine\n");
444
		x86_idle = amd_e400_idle;
445 446 447
	} else if (prefer_mwait_c1_over_halt(c)) {
		pr_info("using mwait in idle threads\n");
		x86_idle = mwait_idle;
T
Thomas Gleixner 已提交
448
	} else
449
		x86_idle = default_idle;
450 451
}

452
void __init init_amd_e400_c1e_mask(void)
453
{
454
	/* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */
455
	if (x86_idle == amd_e400_idle)
456
		zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL);
457 458
}

459 460
static int __init idle_setup(char *str)
{
461 462 463
	if (!str)
		return -EINVAL;

464
	if (!strcmp(str, "poll")) {
465
		pr_info("using polling idle threads\n");
466
		boot_option_idle_override = IDLE_POLL;
T
Thomas Gleixner 已提交
467
		cpu_idle_poll_ctrl(true);
468
	} else if (!strcmp(str, "halt")) {
Z
Zhao Yakui 已提交
469 470 471 472 473 474 475
		/*
		 * When the boot option of idle=halt is added, halt is
		 * forced to be used for CPU idle. In such case CPU C2/C3
		 * won't be used again.
		 * To continue to load the CPU idle driver, don't touch
		 * the boot_option_idle_override.
		 */
476
		x86_idle = default_idle;
477
		boot_option_idle_override = IDLE_HALT;
478 479 480 481 482 483 484
	} else if (!strcmp(str, "nomwait")) {
		/*
		 * If the boot option of "idle=nomwait" is added,
		 * it means that mwait will be disabled for CPU C2/C3
		 * states. In such case it won't touch the variable
		 * of boot_option_idle_override.
		 */
485
		boot_option_idle_override = IDLE_NOMWAIT;
Z
Zhao Yakui 已提交
486
	} else
487 488 489 490 491 492
		return -1;

	return 0;
}
early_param("idle", idle_setup);

A
Amerigo Wang 已提交
493 494 495 496 497 498 499 500 501 502 503 504 505
unsigned long arch_align_stack(unsigned long sp)
{
	if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
		sp -= get_random_int() % 8192;
	return sp & ~0xf;
}

unsigned long arch_randomize_brk(struct mm_struct *mm)
{
	unsigned long range_end = mm->brk + 0x02000000;
	return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
}