hw-me.c 20.6 KB
Newer Older
O
Oren Weil 已提交
1 2 3
/*
 *
 * Intel Management Engine Interface (Intel MEI) Linux driver
4
 * Copyright (c) 2003-2012, Intel Corporation.
O
Oren Weil 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 */

#include <linux/pci.h>
18 19 20

#include <linux/kthread.h>
#include <linux/interrupt.h>
21 22

#include "mei_dev.h"
23 24
#include "hbm.h"

25 26
#include "hw-me.h"
#include "hw-me-regs.h"
27

28
/**
29
 * mei_me_reg_read - Reads 32bit data from the mei device
30
 *
31
 * @hw: the me hardware structure
32 33
 * @offset: offset from which to read the data
 *
34
 * Return: register value (u32)
35
 */
36
static inline u32 mei_me_reg_read(const struct mei_me_hw *hw,
37 38
			       unsigned long offset)
{
39
	return ioread32(hw->mem_addr + offset);
40 41 42 43
}


/**
44
 * mei_me_reg_write - Writes 32bit data to the mei device
45
 *
46
 * @hw: the me hardware structure
47 48 49
 * @offset: offset from which to write the data
 * @value: register value to write (u32)
 */
50
static inline void mei_me_reg_write(const struct mei_me_hw *hw,
51 52
				 unsigned long offset, u32 value)
{
53
	iowrite32(value, hw->mem_addr + offset);
54
}
O
Oren Weil 已提交
55

56
/**
57
 * mei_me_mecbrw_read - Reads 32bit data from ME circular buffer
T
Tomas Winkler 已提交
58
 *  read window register
59 60 61
 *
 * @dev: the device structure
 *
62
 * Return: ME_CB_RW register value (u32)
63
 */
64
static inline u32 mei_me_mecbrw_read(const struct mei_device *dev)
65
{
66
	return mei_me_reg_read(to_me_hw(dev), ME_CB_RW);
67
}
68 69 70 71 72 73 74 75 76 77 78 79

/**
 * mei_me_hcbww_write - write 32bit data to the host circular buffer
 *
 * @dev: the device structure
 * @data: 32bit data to be written to the host circular buffer
 */
static inline void mei_me_hcbww_write(struct mei_device *dev, u32 data)
{
	mei_me_reg_write(to_me_hw(dev), H_CB_WW, data);
}

80
/**
81
 * mei_me_mecsr_read - Reads 32bit data from the ME CSR
82
 *
83
 * @dev: the device structure
84
 *
85
 * Return: ME_CSR_HA register value (u32)
86
 */
87
static inline u32 mei_me_mecsr_read(const struct mei_device *dev)
88
{
89
	return mei_me_reg_read(to_me_hw(dev), ME_CSR_HA);
90
}
O
Oren Weil 已提交
91 92

/**
T
Tomas Winkler 已提交
93 94
 * mei_hcsr_read - Reads 32bit data from the host CSR
 *
95
 * @dev: the device structure
T
Tomas Winkler 已提交
96
 *
97
 * Return: H_CSR register value (u32)
T
Tomas Winkler 已提交
98
 */
99
static inline u32 mei_hcsr_read(const struct mei_device *dev)
T
Tomas Winkler 已提交
100
{
101 102 103 104 105 106 107 108 109 110 111 112
	return mei_me_reg_read(to_me_hw(dev), H_CSR);
}

/**
 * mei_hcsr_write - writes H_CSR register to the mei device
 *
 * @dev: the device structure
 * @reg: new register value
 */
static inline void mei_hcsr_write(struct mei_device *dev, u32 reg)
{
	mei_me_reg_write(to_me_hw(dev), H_CSR, reg);
T
Tomas Winkler 已提交
113 114 115 116
}

/**
 * mei_hcsr_set - writes H_CSR register to the mei device,
O
Oren Weil 已提交
117 118
 * and ignores the H_IS bit for it is write-one-to-zero.
 *
119 120
 * @dev: the device structure
 * @reg: new register value
O
Oren Weil 已提交
121
 */
122
static inline void mei_hcsr_set(struct mei_device *dev, u32 reg)
O
Oren Weil 已提交
123
{
124 125
	reg &= ~H_IS;
	mei_hcsr_write(dev, reg);
O
Oren Weil 已提交
126 127
}

128 129 130 131 132
/**
 * mei_me_fw_status - read fw status register from pci config space
 *
 * @dev: mei device
 * @fw_status: fw status register values
A
Alexander Usyskin 已提交
133 134
 *
 * Return: 0 on success, error otherwise
135 136 137 138 139
 */
static int mei_me_fw_status(struct mei_device *dev,
			    struct mei_fw_status *fw_status)
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);
140 141
	struct mei_me_hw *hw = to_me_hw(dev);
	const struct mei_fw_status *fw_src = &hw->cfg->fw_status;
142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157
	int ret;
	int i;

	if (!fw_status)
		return -EINVAL;

	fw_status->count = fw_src->count;
	for (i = 0; i < fw_src->count && i < MEI_FW_STATUS_MAX; i++) {
		ret = pci_read_config_dword(pdev,
			fw_src->status[i], &fw_status->status[i]);
		if (ret)
			return ret;
	}

	return 0;
}
158 159

/**
160
 * mei_me_hw_config - configure hw dependent settings
161 162 163
 *
 * @dev: mei device
 */
164
static void mei_me_hw_config(struct mei_device *dev)
165
{
166
	struct mei_me_hw *hw = to_me_hw(dev);
167
	u32 hcsr = mei_hcsr_read(dev);
168 169
	/* Doesn't change in runtime */
	dev->hbuf_depth = (hcsr & H_CBD) >> 24;
170 171

	hw->pg_state = MEI_PG_OFF;
172
}
173 174 175 176 177

/**
 * mei_me_pg_state  - translate internal pg state
 *   to the mei power gating state
 *
A
Alexander Usyskin 已提交
178 179 180
 * @dev:  mei device
 *
 * Return: MEI_PG_OFF if aliveness is on and MEI_PG_ON otherwise
181 182 183
 */
static inline enum mei_pg_state mei_me_pg_state(struct mei_device *dev)
{
184
	struct mei_me_hw *hw = to_me_hw(dev);
185

186
	return hw->pg_state;
187 188
}

O
Oren Weil 已提交
189
/**
A
Alexander Usyskin 已提交
190
 * mei_me_intr_clear - clear and stop interrupts
191 192 193
 *
 * @dev: the device structure
 */
194
static void mei_me_intr_clear(struct mei_device *dev)
195
{
196
	u32 hcsr = mei_hcsr_read(dev);
197

198
	if ((hcsr & H_IS) == H_IS)
199
		mei_hcsr_write(dev, hcsr);
200 201
}
/**
202
 * mei_me_intr_enable - enables mei device interrupts
O
Oren Weil 已提交
203 204 205
 *
 * @dev: the device structure
 */
206
static void mei_me_intr_enable(struct mei_device *dev)
O
Oren Weil 已提交
207
{
208
	u32 hcsr = mei_hcsr_read(dev);
209

210
	hcsr |= H_IE;
211
	mei_hcsr_set(dev, hcsr);
O
Oren Weil 已提交
212 213 214
}

/**
A
Alexander Usyskin 已提交
215
 * mei_me_intr_disable - disables mei device interrupts
O
Oren Weil 已提交
216 217 218
 *
 * @dev: the device structure
 */
219
static void mei_me_intr_disable(struct mei_device *dev)
O
Oren Weil 已提交
220
{
221
	u32 hcsr = mei_hcsr_read(dev);
222

223
	hcsr  &= ~H_IE;
224
	mei_hcsr_set(dev, hcsr);
O
Oren Weil 已提交
225 226
}

227 228 229 230 231 232 233
/**
 * mei_me_hw_reset_release - release device from the reset
 *
 * @dev: the device structure
 */
static void mei_me_hw_reset_release(struct mei_device *dev)
{
234
	u32 hcsr = mei_hcsr_read(dev);
235 236 237

	hcsr |= H_IG;
	hcsr &= ~H_RST;
238
	mei_hcsr_set(dev, hcsr);
T
Tomas Winkler 已提交
239 240 241

	/* complete this write before we set host ready on another CPU */
	mmiowb();
242
}
243
/**
244
 * mei_me_hw_reset - resets fw via mei csr register.
245 246
 *
 * @dev: the device structure
247
 * @intr_enable: if interrupt should be enabled after reset.
A
Alexander Usyskin 已提交
248 249
 *
 * Return: always 0
250
 */
251
static int mei_me_hw_reset(struct mei_device *dev, bool intr_enable)
252
{
253
	u32 hcsr = mei_hcsr_read(dev);
254

255 256 257 258 259 260 261 262
	/* H_RST may be found lit before reset is started,
	 * for example if preceding reset flow hasn't completed.
	 * In that case asserting H_RST will be ignored, therefore
	 * we need to clean H_RST bit to start a successful reset sequence.
	 */
	if ((hcsr & H_RST) == H_RST) {
		dev_warn(dev->dev, "H_RST is set = 0x%08X", hcsr);
		hcsr &= ~H_RST;
263 264
		mei_hcsr_set(dev, hcsr);
		hcsr = mei_hcsr_read(dev);
265 266
	}

T
Tomas Winkler 已提交
267
	hcsr |= H_RST | H_IG | H_IS;
268 269 270 271

	if (intr_enable)
		hcsr |= H_IE;
	else
T
Tomas Winkler 已提交
272
		hcsr &= ~H_IE;
273

274
	dev->recvd_hw_ready = false;
275
	mei_hcsr_write(dev, hcsr);
276

277 278 279 280
	/*
	 * Host reads the H_CSR once to ensure that the
	 * posted write to H_CSR completes.
	 */
281
	hcsr = mei_hcsr_read(dev);
282 283

	if ((hcsr & H_RST) == 0)
284
		dev_warn(dev->dev, "H_RST is not set = 0x%08X", hcsr);
285 286

	if ((hcsr & H_RDY) == H_RDY)
287
		dev_warn(dev->dev, "H_RDY is not cleared 0x%08X", hcsr);
288

289
	if (intr_enable == false)
290
		mei_me_hw_reset_release(dev);
291

292
	return 0;
293 294
}

295
/**
296
 * mei_me_host_set_ready - enable device
297
 *
A
Alexander Usyskin 已提交
298
 * @dev: mei device
299
 */
300
static void mei_me_host_set_ready(struct mei_device *dev)
301
{
302
	u32 hcsr = mei_hcsr_read(dev);
303

304
	hcsr |= H_IE | H_IG | H_RDY;
305
	mei_hcsr_set(dev, hcsr);
306
}
A
Alexander Usyskin 已提交
307

308
/**
309
 * mei_me_host_is_ready - check whether the host has turned ready
310
 *
311 312
 * @dev: mei device
 * Return: bool
313
 */
314
static bool mei_me_host_is_ready(struct mei_device *dev)
315
{
316
	u32 hcsr = mei_hcsr_read(dev);
317

318
	return (hcsr & H_RDY) == H_RDY;
319 320 321
}

/**
322
 * mei_me_hw_is_ready - check whether the me(hw) has turned ready
323
 *
324 325
 * @dev: mei device
 * Return: bool
326
 */
327
static bool mei_me_hw_is_ready(struct mei_device *dev)
328
{
329
	u32 mecsr = mei_me_mecsr_read(dev);
330

331
	return (mecsr & ME_RDY_HRA) == ME_RDY_HRA;
332
}
333

A
Alexander Usyskin 已提交
334 335 336 337 338 339 340
/**
 * mei_me_hw_ready_wait - wait until the me(hw) has turned ready
 *  or timeout is reached
 *
 * @dev: mei device
 * Return: 0 on success, error otherwise
 */
T
Tomas Winkler 已提交
341 342 343
static int mei_me_hw_ready_wait(struct mei_device *dev)
{
	mutex_unlock(&dev->device_lock);
344
	wait_event_timeout(dev->wait_hw_ready,
345
			dev->recvd_hw_ready,
346
			mei_secs_to_jiffies(MEI_HW_READY_TIMEOUT));
T
Tomas Winkler 已提交
347
	mutex_lock(&dev->device_lock);
348
	if (!dev->recvd_hw_ready) {
349
		dev_err(dev->dev, "wait hw ready failed\n");
350
		return -ETIME;
T
Tomas Winkler 已提交
351 352
	}

353
	mei_me_hw_reset_release(dev);
T
Tomas Winkler 已提交
354 355 356 357
	dev->recvd_hw_ready = false;
	return 0;
}

A
Alexander Usyskin 已提交
358 359 360 361 362 363
/**
 * mei_me_hw_start - hw start routine
 *
 * @dev: mei device
 * Return: 0 on success, error otherwise
 */
T
Tomas Winkler 已提交
364 365 366
static int mei_me_hw_start(struct mei_device *dev)
{
	int ret = mei_me_hw_ready_wait(dev);
367

T
Tomas Winkler 已提交
368 369
	if (ret)
		return ret;
370
	dev_dbg(dev->dev, "hw is ready\n");
T
Tomas Winkler 已提交
371 372 373 374 375 376

	mei_me_host_set_ready(dev);
	return ret;
}


O
Oren Weil 已提交
377
/**
378
 * mei_hbuf_filled_slots - gets number of device filled buffer slots
O
Oren Weil 已提交
379
 *
380
 * @dev: the device structure
O
Oren Weil 已提交
381
 *
382
 * Return: number of filled slots
O
Oren Weil 已提交
383
 */
384
static unsigned char mei_hbuf_filled_slots(struct mei_device *dev)
O
Oren Weil 已提交
385
{
386
	u32 hcsr;
O
Oren Weil 已提交
387 388
	char read_ptr, write_ptr;

389
	hcsr = mei_hcsr_read(dev);
390

391 392
	read_ptr = (char) ((hcsr & H_CBRP) >> 8);
	write_ptr = (char) ((hcsr & H_CBWP) >> 16);
O
Oren Weil 已提交
393 394 395 396 397

	return (unsigned char) (write_ptr - read_ptr);
}

/**
398
 * mei_me_hbuf_is_empty - checks if host buffer is empty.
O
Oren Weil 已提交
399 400 401
 *
 * @dev: the device structure
 *
402
 * Return: true if empty, false - otherwise.
O
Oren Weil 已提交
403
 */
404
static bool mei_me_hbuf_is_empty(struct mei_device *dev)
O
Oren Weil 已提交
405
{
406
	return mei_hbuf_filled_slots(dev) == 0;
O
Oren Weil 已提交
407 408 409
}

/**
410
 * mei_me_hbuf_empty_slots - counts write empty slots.
O
Oren Weil 已提交
411 412 413
 *
 * @dev: the device structure
 *
414
 * Return: -EOVERFLOW if overflow, otherwise empty slots count
O
Oren Weil 已提交
415
 */
416
static int mei_me_hbuf_empty_slots(struct mei_device *dev)
O
Oren Weil 已提交
417
{
418
	unsigned char filled_slots, empty_slots;
O
Oren Weil 已提交
419

420
	filled_slots = mei_hbuf_filled_slots(dev);
421
	empty_slots = dev->hbuf_depth - filled_slots;
O
Oren Weil 已提交
422 423

	/* check for overflow */
424
	if (filled_slots > dev->hbuf_depth)
O
Oren Weil 已提交
425 426 427 428 429
		return -EOVERFLOW;

	return empty_slots;
}

A
Alexander Usyskin 已提交
430 431 432 433 434 435 436
/**
 * mei_me_hbuf_max_len - returns size of hw buffer.
 *
 * @dev: the device structure
 *
 * Return: size of hw buffer in bytes
 */
437 438 439 440 441 442
static size_t mei_me_hbuf_max_len(const struct mei_device *dev)
{
	return dev->hbuf_depth * sizeof(u32) - sizeof(struct mei_msg_hdr);
}


O
Oren Weil 已提交
443
/**
444
 * mei_me_write_message - writes a message to mei device.
O
Oren Weil 已提交
445 446
 *
 * @dev: the device structure
447
 * @header: mei HECI header of message
448
 * @buf: message payload will be written
O
Oren Weil 已提交
449
 *
450
 * Return: -EIO if write has failed
O
Oren Weil 已提交
451
 */
452 453 454
static int mei_me_write_message(struct mei_device *dev,
			struct mei_msg_hdr *header,
			unsigned char *buf)
O
Oren Weil 已提交
455
{
T
Tomas Winkler 已提交
456
	unsigned long rem;
457
	unsigned long length = header->length;
458
	u32 *reg_buf = (u32 *)buf;
459
	u32 hcsr;
T
Tomas Winkler 已提交
460
	u32 dw_cnt;
461 462
	int i;
	int empty_slots;
O
Oren Weil 已提交
463

464
	dev_dbg(dev->dev, MEI_HDR_FMT, MEI_HDR_PRM(header));
O
Oren Weil 已提交
465

466
	empty_slots = mei_hbuf_empty_slots(dev);
467
	dev_dbg(dev->dev, "empty slots = %hu.\n", empty_slots);
O
Oren Weil 已提交
468

469
	dw_cnt = mei_data2slots(length);
470
	if (empty_slots < 0 || dw_cnt > empty_slots)
471
		return -EMSGSIZE;
O
Oren Weil 已提交
472

473
	mei_me_hcbww_write(dev, *((u32 *) header));
O
Oren Weil 已提交
474

475
	for (i = 0; i < length / 4; i++)
476
		mei_me_hcbww_write(dev, reg_buf[i]);
O
Oren Weil 已提交
477

478 479 480
	rem = length & 0x3;
	if (rem > 0) {
		u32 reg = 0;
481

482
		memcpy(&reg, &buf[length - rem], rem);
483
		mei_me_hcbww_write(dev, reg);
O
Oren Weil 已提交
484 485
	}

486 487
	hcsr = mei_hcsr_read(dev) | H_IG;
	mei_hcsr_set(dev, hcsr);
488
	if (!mei_me_hw_is_ready(dev))
489
		return -EIO;
O
Oren Weil 已提交
490

491
	return 0;
O
Oren Weil 已提交
492 493 494
}

/**
495
 * mei_me_count_full_read_slots - counts read full slots.
O
Oren Weil 已提交
496 497 498
 *
 * @dev: the device structure
 *
499
 * Return: -EOVERFLOW if overflow, otherwise filled slots count
O
Oren Weil 已提交
500
 */
501
static int mei_me_count_full_read_slots(struct mei_device *dev)
O
Oren Weil 已提交
502
{
503
	u32 me_csr;
O
Oren Weil 已提交
504 505 506
	char read_ptr, write_ptr;
	unsigned char buffer_depth, filled_slots;

507
	me_csr = mei_me_mecsr_read(dev);
508 509 510
	buffer_depth = (unsigned char)((me_csr & ME_CBD_HRA) >> 24);
	read_ptr = (char) ((me_csr & ME_CBRP_HRA) >> 8);
	write_ptr = (char) ((me_csr & ME_CBWP_HRA) >> 16);
O
Oren Weil 已提交
511 512 513 514 515 516
	filled_slots = (unsigned char) (write_ptr - read_ptr);

	/* check for overflow */
	if (filled_slots > buffer_depth)
		return -EOVERFLOW;

517
	dev_dbg(dev->dev, "filled_slots =%08x\n", filled_slots);
O
Oren Weil 已提交
518 519 520 521
	return (int)filled_slots;
}

/**
522
 * mei_me_read_slots - reads a message from mei device.
O
Oren Weil 已提交
523 524 525 526
 *
 * @dev: the device structure
 * @buffer: message buffer will be written
 * @buffer_length: message size will be read
A
Alexander Usyskin 已提交
527 528
 *
 * Return: always 0
O
Oren Weil 已提交
529
 */
530
static int mei_me_read_slots(struct mei_device *dev, unsigned char *buffer,
531
		    unsigned long buffer_length)
O
Oren Weil 已提交
532
{
533
	u32 *reg_buf = (u32 *)buffer;
534
	u32 hcsr;
O
Oren Weil 已提交
535

536
	for (; buffer_length >= sizeof(u32); buffer_length -= sizeof(u32))
537
		*reg_buf++ = mei_me_mecbrw_read(dev);
O
Oren Weil 已提交
538 539

	if (buffer_length > 0) {
540
		u32 reg = mei_me_mecbrw_read(dev);
541

542
		memcpy(reg_buf, &reg, buffer_length);
O
Oren Weil 已提交
543 544
	}

545 546
	hcsr = mei_hcsr_read(dev) | H_IG;
	mei_hcsr_set(dev, hcsr);
547
	return 0;
O
Oren Weil 已提交
548 549
}

550
/**
551
 * mei_me_pg_enter - write pg enter register
552 553 554 555 556 557 558
 *
 * @dev: the device structure
 */
static void mei_me_pg_enter(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);
	u32 reg = mei_me_reg_read(hw, H_HPG_CSR);
559

560 561 562 563 564
	reg |= H_HPG_CSR_PGI;
	mei_me_reg_write(hw, H_HPG_CSR, reg);
}

/**
565
 * mei_me_pg_exit - write pg exit register
566 567 568 569 570 571 572 573 574 575 576 577 578 579
 *
 * @dev: the device structure
 */
static void mei_me_pg_exit(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);
	u32 reg = mei_me_reg_read(hw, H_HPG_CSR);

	WARN(!(reg & H_HPG_CSR_PGI), "PGI is not set\n");

	reg |= H_HPG_CSR_PGIHEXR;
	mei_me_reg_write(hw, H_HPG_CSR, reg);
}

580 581 582 583 584
/**
 * mei_me_pg_set_sync - perform pg entry procedure
 *
 * @dev: the device structure
 *
585
 * Return: 0 on success an error code otherwise
586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621
 */
int mei_me_pg_set_sync(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);
	unsigned long timeout = mei_secs_to_jiffies(MEI_PGI_TIMEOUT);
	int ret;

	dev->pg_event = MEI_PG_EVENT_WAIT;

	ret = mei_hbm_pg(dev, MEI_PG_ISOLATION_ENTRY_REQ_CMD);
	if (ret)
		return ret;

	mutex_unlock(&dev->device_lock);
	wait_event_timeout(dev->wait_pg,
		dev->pg_event == MEI_PG_EVENT_RECEIVED, timeout);
	mutex_lock(&dev->device_lock);

	if (dev->pg_event == MEI_PG_EVENT_RECEIVED) {
		mei_me_pg_enter(dev);
		ret = 0;
	} else {
		ret = -ETIME;
	}

	dev->pg_event = MEI_PG_EVENT_IDLE;
	hw->pg_state = MEI_PG_ON;

	return ret;
}

/**
 * mei_me_pg_unset_sync - perform pg exit procedure
 *
 * @dev: the device structure
 *
622
 * Return: 0 on success an error code otherwise
623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653
 */
int mei_me_pg_unset_sync(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);
	unsigned long timeout = mei_secs_to_jiffies(MEI_PGI_TIMEOUT);
	int ret;

	if (dev->pg_event == MEI_PG_EVENT_RECEIVED)
		goto reply;

	dev->pg_event = MEI_PG_EVENT_WAIT;

	mei_me_pg_exit(dev);

	mutex_unlock(&dev->device_lock);
	wait_event_timeout(dev->wait_pg,
		dev->pg_event == MEI_PG_EVENT_RECEIVED, timeout);
	mutex_lock(&dev->device_lock);

reply:
	if (dev->pg_event == MEI_PG_EVENT_RECEIVED)
		ret = mei_hbm_pg(dev, MEI_PG_ISOLATION_EXIT_RES_CMD);
	else
		ret = -ETIME;

	dev->pg_event = MEI_PG_EVENT_IDLE;
	hw->pg_state = MEI_PG_OFF;

	return ret;
}

654 655 656 657 658
/**
 * mei_me_pg_is_enabled - detect if PG is supported by HW
 *
 * @dev: the device structure
 *
659
 * Return: true is pg supported, false otherwise
660 661 662
 */
static bool mei_me_pg_is_enabled(struct mei_device *dev)
{
663
	u32 reg = mei_me_mecsr_read(dev);
664 665 666 667

	if ((reg & ME_PGIC_HRA) == 0)
		goto notsupported;

668
	if (!dev->hbm_f_pg_supported)
669 670 671 672 673
		goto notsupported;

	return true;

notsupported:
674
	dev_dbg(dev->dev, "pg: not supported: HGP = %d hbm version %d.%d ?= %d.%d\n",
675 676 677 678 679 680 681 682 683
		!!(reg & ME_PGIC_HRA),
		dev->version.major_version,
		dev->version.minor_version,
		HBM_MAJOR_VERSION_PGI,
		HBM_MINOR_VERSION_PGI);

	return false;
}

684 685 686 687 688 689
/**
 * mei_me_irq_quick_handler - The ISR of the MEI device
 *
 * @irq: The irq number
 * @dev_id: pointer to the device structure
 *
690
 * Return: irqreturn_t
691 692 693 694 695
 */

irqreturn_t mei_me_irq_quick_handler(int irq, void *dev_id)
{
	struct mei_device *dev = (struct mei_device *) dev_id;
696
	u32 hcsr = mei_hcsr_read(dev);
697

698
	if ((hcsr & H_IS) != H_IS)
699 700 701
		return IRQ_NONE;

	/* clear H_IS bit in H_CSR */
702
	mei_hcsr_write(dev, hcsr);
703 704 705 706 707 708 709 710 711 712 713

	return IRQ_WAKE_THREAD;
}

/**
 * mei_me_irq_thread_handler - function called after ISR to handle the interrupt
 * processing.
 *
 * @irq: The irq number
 * @dev_id: pointer to the device structure
 *
714
 * Return: irqreturn_t
715 716 717 718 719 720 721
 *
 */
irqreturn_t mei_me_irq_thread_handler(int irq, void *dev_id)
{
	struct mei_device *dev = (struct mei_device *) dev_id;
	struct mei_cl_cb complete_list;
	s32 slots;
722
	int rets = 0;
723

724
	dev_dbg(dev->dev, "function called after ISR to handle the interrupt processing.\n");
725 726 727 728 729 730
	/* initialize our complete list */
	mutex_lock(&dev->device_lock);
	mei_io_list_init(&complete_list);

	/* Ack the interrupt here
	 * In case of MSI we don't go through the quick handler */
731
	if (pci_dev_msi_enabled(to_pci_dev(dev->dev)))
732 733 734
		mei_clear_interrupts(dev);

	/* check if ME wants a reset */
735
	if (!mei_hw_is_ready(dev) && dev->dev_state != MEI_DEV_RESETTING) {
736
		dev_warn(dev->dev, "FW not ready: resetting.\n");
737 738
		schedule_work(&dev->reset_work);
		goto end;
739 740 741 742 743
	}

	/*  check if we need to start the dev */
	if (!mei_host_is_ready(dev)) {
		if (mei_hw_is_ready(dev)) {
744
			dev_dbg(dev->dev, "we need to start the dev.\n");
T
Tomas Winkler 已提交
745
			dev->recvd_hw_ready = true;
746
			wake_up(&dev->wait_hw_ready);
747
		} else {
748
			dev_dbg(dev->dev, "Spurious Interrupt\n");
749
		}
750
		goto end;
751 752 753 754
	}
	/* check slots available for reading */
	slots = mei_count_full_read_slots(dev);
	while (slots > 0) {
755
		dev_dbg(dev->dev, "slots to read = %08x\n", slots);
756
		rets = mei_irq_read_handler(dev, &complete_list, &slots);
757 758 759 760 761 762 763
		/* There is a race between ME write and interrupt delivery:
		 * Not all data is always available immediately after the
		 * interrupt, so try to read again on the next interrupt.
		 */
		if (rets == -ENODATA)
			break;

764
		if (rets && dev->dev_state != MEI_DEV_RESETTING) {
765
			dev_err(dev->dev, "mei_irq_read_handler ret = %d.\n",
766
						rets);
767
			schedule_work(&dev->reset_work);
768
			goto end;
769
		}
770
	}
771

772 773
	dev->hbuf_is_ready = mei_hbuf_is_ready(dev);

774 775 776 777 778 779 780 781 782
	/*
	 * During PG handshake only allowed write is the replay to the
	 * PG exit message, so block calling write function
	 * if the pg state is not idle
	 */
	if (dev->pg_event == MEI_PG_EVENT_IDLE) {
		rets = mei_irq_write_handler(dev, &complete_list);
		dev->hbuf_is_ready = mei_hbuf_is_ready(dev);
	}
783

784
	mei_irq_compl_handler(dev, &complete_list);
785

786
end:
787
	dev_dbg(dev->dev, "interrupt thread end ret = %d\n", rets);
788
	mutex_unlock(&dev->device_lock);
789 790
	return IRQ_HANDLED;
}
791

792 793
static const struct mei_hw_ops mei_me_hw_ops = {

794
	.fw_status = mei_me_fw_status,
795 796
	.pg_state  = mei_me_pg_state,

797 798 799 800
	.host_is_ready = mei_me_host_is_ready,

	.hw_is_ready = mei_me_hw_is_ready,
	.hw_reset = mei_me_hw_reset,
T
Tomas Winkler 已提交
801 802
	.hw_config = mei_me_hw_config,
	.hw_start = mei_me_hw_start,
803

804 805
	.pg_is_enabled = mei_me_pg_is_enabled,

806 807 808 809 810 811 812 813 814 815 816 817 818 819 820
	.intr_clear = mei_me_intr_clear,
	.intr_enable = mei_me_intr_enable,
	.intr_disable = mei_me_intr_disable,

	.hbuf_free_slots = mei_me_hbuf_empty_slots,
	.hbuf_is_ready = mei_me_hbuf_is_empty,
	.hbuf_max_len = mei_me_hbuf_max_len,

	.write = mei_me_write_message,

	.rdbuf_full_slots = mei_me_count_full_read_slots,
	.read_hdr = mei_me_mecbrw_read,
	.read = mei_me_read_slots
};

821 822 823
static bool mei_me_fw_type_nm(struct pci_dev *pdev)
{
	u32 reg;
824

825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845
	pci_read_config_dword(pdev, PCI_CFG_HFS_2, &reg);
	/* make sure that bit 9 (NM) is up and bit 10 (DM) is down */
	return (reg & 0x600) == 0x200;
}

#define MEI_CFG_FW_NM                           \
	.quirk_probe = mei_me_fw_type_nm

static bool mei_me_fw_type_sps(struct pci_dev *pdev)
{
	u32 reg;
	/* Read ME FW Status check for SPS Firmware */
	pci_read_config_dword(pdev, PCI_CFG_HFS_1, &reg);
	/* if bits [19:16] = 15, running SPS Firmware */
	return (reg & 0xf0000) == 0xf0000;
}

#define MEI_CFG_FW_SPS                           \
	.quirk_probe = mei_me_fw_type_sps


846 847 848 849 850 851 852 853 854 855 856 857
#define MEI_CFG_LEGACY_HFS                      \
	.fw_status.count = 0

#define MEI_CFG_ICH_HFS                        \
	.fw_status.count = 1,                   \
	.fw_status.status[0] = PCI_CFG_HFS_1

#define MEI_CFG_PCH_HFS                         \
	.fw_status.count = 2,                   \
	.fw_status.status[0] = PCI_CFG_HFS_1,   \
	.fw_status.status[1] = PCI_CFG_HFS_2

858 859 860 861 862 863 864 865
#define MEI_CFG_PCH8_HFS                        \
	.fw_status.count = 6,                   \
	.fw_status.status[0] = PCI_CFG_HFS_1,   \
	.fw_status.status[1] = PCI_CFG_HFS_2,   \
	.fw_status.status[2] = PCI_CFG_HFS_3,   \
	.fw_status.status[3] = PCI_CFG_HFS_4,   \
	.fw_status.status[4] = PCI_CFG_HFS_5,   \
	.fw_status.status[5] = PCI_CFG_HFS_6
866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881

/* ICH Legacy devices */
const struct mei_cfg mei_me_legacy_cfg = {
	MEI_CFG_LEGACY_HFS,
};

/* ICH devices */
const struct mei_cfg mei_me_ich_cfg = {
	MEI_CFG_ICH_HFS,
};

/* PCH devices */
const struct mei_cfg mei_me_pch_cfg = {
	MEI_CFG_PCH_HFS,
};

882 883 884 885 886 887 888

/* PCH Cougar Point and Patsburg with quirk for Node Manager exclusion */
const struct mei_cfg mei_me_pch_cpt_pbg_cfg = {
	MEI_CFG_PCH_HFS,
	MEI_CFG_FW_NM,
};

889 890 891 892 893 894 895 896
/* PCH8 Lynx Point and newer devices */
const struct mei_cfg mei_me_pch8_cfg = {
	MEI_CFG_PCH8_HFS,
};

/* PCH8 Lynx Point with quirk for SPS Firmware exclusion */
const struct mei_cfg mei_me_pch8_sps_cfg = {
	MEI_CFG_PCH8_HFS,
897 898 899
	MEI_CFG_FW_SPS,
};

900
/**
901
 * mei_me_dev_init - allocates and initializes the mei device structure
902 903
 *
 * @pdev: The pci device structure
904
 * @cfg: per device generation config
905
 *
906
 * Return: The mei_device_device pointer on success, NULL on failure.
907
 */
908 909
struct mei_device *mei_me_dev_init(struct pci_dev *pdev,
				   const struct mei_cfg *cfg)
910 911
{
	struct mei_device *dev;
912
	struct mei_me_hw *hw;
913 914 915 916 917

	dev = kzalloc(sizeof(struct mei_device) +
			 sizeof(struct mei_me_hw), GFP_KERNEL);
	if (!dev)
		return NULL;
918
	hw = to_me_hw(dev);
919

920
	mei_device_init(dev, &pdev->dev, &mei_me_hw_ops);
921
	hw->cfg = cfg;
922 923
	return dev;
}
924