hw-me.c 20.7 KB
Newer Older
O
Oren Weil 已提交
1 2 3
/*
 *
 * Intel Management Engine Interface (Intel MEI) Linux driver
4
 * Copyright (c) 2003-2012, Intel Corporation.
O
Oren Weil 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 */

#include <linux/pci.h>
18 19 20

#include <linux/kthread.h>
#include <linux/interrupt.h>
21 22

#include "mei_dev.h"
23 24
#include "hbm.h"

25 26
#include "hw-me.h"
#include "hw-me-regs.h"
27

28
/**
29
 * mei_me_reg_read - Reads 32bit data from the mei device
30
 *
31
 * @hw: the me hardware structure
32 33
 * @offset: offset from which to read the data
 *
34
 * Return: register value (u32)
35
 */
36
static inline u32 mei_me_reg_read(const struct mei_me_hw *hw,
37 38
			       unsigned long offset)
{
39
	return ioread32(hw->mem_addr + offset);
40 41 42 43
}


/**
44
 * mei_me_reg_write - Writes 32bit data to the mei device
45
 *
46
 * @hw: the me hardware structure
47 48 49
 * @offset: offset from which to write the data
 * @value: register value to write (u32)
 */
50
static inline void mei_me_reg_write(const struct mei_me_hw *hw,
51 52
				 unsigned long offset, u32 value)
{
53
	iowrite32(value, hw->mem_addr + offset);
54
}
O
Oren Weil 已提交
55

56
/**
57
 * mei_me_mecbrw_read - Reads 32bit data from ME circular buffer
T
Tomas Winkler 已提交
58
 *  read window register
59 60 61
 *
 * @dev: the device structure
 *
62
 * Return: ME_CB_RW register value (u32)
63
 */
64
static u32 mei_me_mecbrw_read(const struct mei_device *dev)
65
{
66
	return mei_me_reg_read(to_me_hw(dev), ME_CB_RW);
67 68
}
/**
69
 * mei_me_mecsr_read - Reads 32bit data from the ME CSR
70
 *
71
 * @hw: the me hardware structure
72
 *
73
 * Return: ME_CSR_HA register value (u32)
74
 */
75
static inline u32 mei_me_mecsr_read(const struct mei_me_hw *hw)
76
{
77
	return mei_me_reg_read(hw, ME_CSR_HA);
78
}
O
Oren Weil 已提交
79 80

/**
T
Tomas Winkler 已提交
81 82
 * mei_hcsr_read - Reads 32bit data from the host CSR
 *
83
 * @hw: the me hardware structure
T
Tomas Winkler 已提交
84
 *
85
 * Return: H_CSR register value (u32)
T
Tomas Winkler 已提交
86
 */
87
static inline u32 mei_hcsr_read(const struct mei_me_hw *hw)
T
Tomas Winkler 已提交
88
{
89
	return mei_me_reg_read(hw, H_CSR);
T
Tomas Winkler 已提交
90 91 92 93
}

/**
 * mei_hcsr_set - writes H_CSR register to the mei device,
O
Oren Weil 已提交
94 95
 * and ignores the H_IS bit for it is write-one-to-zero.
 *
96
 * @hw: the me hardware structure
A
Alexander Usyskin 已提交
97
 * @hcsr: new register value
O
Oren Weil 已提交
98
 */
99
static inline void mei_hcsr_set(struct mei_me_hw *hw, u32 hcsr)
O
Oren Weil 已提交
100
{
101
	hcsr &= ~H_IS;
102
	mei_me_reg_write(hw, H_CSR, hcsr);
O
Oren Weil 已提交
103 104
}

105 106 107 108 109
/**
 * mei_me_fw_status - read fw status register from pci config space
 *
 * @dev: mei device
 * @fw_status: fw status register values
A
Alexander Usyskin 已提交
110 111
 *
 * Return: 0 on success, error otherwise
112 113 114 115 116
 */
static int mei_me_fw_status(struct mei_device *dev,
			    struct mei_fw_status *fw_status)
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);
117 118
	struct mei_me_hw *hw = to_me_hw(dev);
	const struct mei_fw_status *fw_src = &hw->cfg->fw_status;
119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
	int ret;
	int i;

	if (!fw_status)
		return -EINVAL;

	fw_status->count = fw_src->count;
	for (i = 0; i < fw_src->count && i < MEI_FW_STATUS_MAX; i++) {
		ret = pci_read_config_dword(pdev,
			fw_src->status[i], &fw_status->status[i]);
		if (ret)
			return ret;
	}

	return 0;
}
135 136

/**
137
 * mei_me_hw_config - configure hw dependent settings
138 139 140
 *
 * @dev: mei device
 */
141
static void mei_me_hw_config(struct mei_device *dev)
142
{
143
	struct mei_me_hw *hw = to_me_hw(dev);
144
	u32 hcsr = mei_hcsr_read(to_me_hw(dev));
145 146
	/* Doesn't change in runtime */
	dev->hbuf_depth = (hcsr & H_CBD) >> 24;
147 148

	hw->pg_state = MEI_PG_OFF;
149
}
150 151 152 153 154

/**
 * mei_me_pg_state  - translate internal pg state
 *   to the mei power gating state
 *
A
Alexander Usyskin 已提交
155 156 157
 * @dev:  mei device
 *
 * Return: MEI_PG_OFF if aliveness is on and MEI_PG_ON otherwise
158 159 160
 */
static inline enum mei_pg_state mei_me_pg_state(struct mei_device *dev)
{
161
	struct mei_me_hw *hw = to_me_hw(dev);
162

163
	return hw->pg_state;
164 165
}

O
Oren Weil 已提交
166
/**
A
Alexander Usyskin 已提交
167
 * mei_me_intr_clear - clear and stop interrupts
168 169 170
 *
 * @dev: the device structure
 */
171
static void mei_me_intr_clear(struct mei_device *dev)
172
{
173 174
	struct mei_me_hw *hw = to_me_hw(dev);
	u32 hcsr = mei_hcsr_read(hw);
175

176
	if ((hcsr & H_IS) == H_IS)
177
		mei_me_reg_write(hw, H_CSR, hcsr);
178 179
}
/**
180
 * mei_me_intr_enable - enables mei device interrupts
O
Oren Weil 已提交
181 182 183
 *
 * @dev: the device structure
 */
184
static void mei_me_intr_enable(struct mei_device *dev)
O
Oren Weil 已提交
185
{
186 187
	struct mei_me_hw *hw = to_me_hw(dev);
	u32 hcsr = mei_hcsr_read(hw);
188

189
	hcsr |= H_IE;
190
	mei_hcsr_set(hw, hcsr);
O
Oren Weil 已提交
191 192 193
}

/**
A
Alexander Usyskin 已提交
194
 * mei_me_intr_disable - disables mei device interrupts
O
Oren Weil 已提交
195 196 197
 *
 * @dev: the device structure
 */
198
static void mei_me_intr_disable(struct mei_device *dev)
O
Oren Weil 已提交
199
{
200 201
	struct mei_me_hw *hw = to_me_hw(dev);
	u32 hcsr = mei_hcsr_read(hw);
202

203
	hcsr  &= ~H_IE;
204
	mei_hcsr_set(hw, hcsr);
O
Oren Weil 已提交
205 206
}

207 208 209 210 211 212 213 214 215 216 217 218 219
/**
 * mei_me_hw_reset_release - release device from the reset
 *
 * @dev: the device structure
 */
static void mei_me_hw_reset_release(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);
	u32 hcsr = mei_hcsr_read(hw);

	hcsr |= H_IG;
	hcsr &= ~H_RST;
	mei_hcsr_set(hw, hcsr);
T
Tomas Winkler 已提交
220 221 222

	/* complete this write before we set host ready on another CPU */
	mmiowb();
223
}
224
/**
225
 * mei_me_hw_reset - resets fw via mei csr register.
226 227
 *
 * @dev: the device structure
228
 * @intr_enable: if interrupt should be enabled after reset.
A
Alexander Usyskin 已提交
229 230
 *
 * Return: always 0
231
 */
232
static int mei_me_hw_reset(struct mei_device *dev, bool intr_enable)
233
{
234 235
	struct mei_me_hw *hw = to_me_hw(dev);
	u32 hcsr = mei_hcsr_read(hw);
236

237 238 239 240 241 242 243 244
	/* H_RST may be found lit before reset is started,
	 * for example if preceding reset flow hasn't completed.
	 * In that case asserting H_RST will be ignored, therefore
	 * we need to clean H_RST bit to start a successful reset sequence.
	 */
	if ((hcsr & H_RST) == H_RST) {
		dev_warn(dev->dev, "H_RST is set = 0x%08X", hcsr);
		hcsr &= ~H_RST;
245
		mei_hcsr_set(hw, hcsr);
246 247 248
		hcsr = mei_hcsr_read(hw);
	}

T
Tomas Winkler 已提交
249
	hcsr |= H_RST | H_IG | H_IS;
250 251 252 253

	if (intr_enable)
		hcsr |= H_IE;
	else
T
Tomas Winkler 已提交
254
		hcsr &= ~H_IE;
255

256
	dev->recvd_hw_ready = false;
T
Tomas Winkler 已提交
257
	mei_me_reg_write(hw, H_CSR, hcsr);
258

259 260 261 262 263 264 265
	/*
	 * Host reads the H_CSR once to ensure that the
	 * posted write to H_CSR completes.
	 */
	hcsr = mei_hcsr_read(hw);

	if ((hcsr & H_RST) == 0)
266
		dev_warn(dev->dev, "H_RST is not set = 0x%08X", hcsr);
267 268

	if ((hcsr & H_RDY) == H_RDY)
269
		dev_warn(dev->dev, "H_RDY is not cleared 0x%08X", hcsr);
270

271
	if (intr_enable == false)
272
		mei_me_hw_reset_release(dev);
273

274
	return 0;
275 276
}

277
/**
278
 * mei_me_host_set_ready - enable device
279
 *
A
Alexander Usyskin 已提交
280
 * @dev: mei device
281
 */
282
static void mei_me_host_set_ready(struct mei_device *dev)
283
{
284
	struct mei_me_hw *hw = to_me_hw(dev);
285
	u32 hcsr = mei_hcsr_read(hw);
286

287 288
	hcsr |= H_IE | H_IG | H_RDY;
	mei_hcsr_set(hw, hcsr);
289
}
A
Alexander Usyskin 已提交
290

291
/**
292
 * mei_me_host_is_ready - check whether the host has turned ready
293
 *
294 295
 * @dev: mei device
 * Return: bool
296
 */
297
static bool mei_me_host_is_ready(struct mei_device *dev)
298
{
299
	struct mei_me_hw *hw = to_me_hw(dev);
300
	u32 hcsr = mei_hcsr_read(hw);
301

302
	return (hcsr & H_RDY) == H_RDY;
303 304 305
}

/**
306
 * mei_me_hw_is_ready - check whether the me(hw) has turned ready
307
 *
308 309
 * @dev: mei device
 * Return: bool
310
 */
311
static bool mei_me_hw_is_ready(struct mei_device *dev)
312
{
313
	struct mei_me_hw *hw = to_me_hw(dev);
314
	u32 mecsr = mei_me_mecsr_read(hw);
315

316
	return (mecsr & ME_RDY_HRA) == ME_RDY_HRA;
317
}
318

A
Alexander Usyskin 已提交
319 320 321 322 323 324 325
/**
 * mei_me_hw_ready_wait - wait until the me(hw) has turned ready
 *  or timeout is reached
 *
 * @dev: mei device
 * Return: 0 on success, error otherwise
 */
T
Tomas Winkler 已提交
326 327 328
static int mei_me_hw_ready_wait(struct mei_device *dev)
{
	mutex_unlock(&dev->device_lock);
329
	wait_event_timeout(dev->wait_hw_ready,
330
			dev->recvd_hw_ready,
331
			mei_secs_to_jiffies(MEI_HW_READY_TIMEOUT));
T
Tomas Winkler 已提交
332
	mutex_lock(&dev->device_lock);
333
	if (!dev->recvd_hw_ready) {
334
		dev_err(dev->dev, "wait hw ready failed\n");
335
		return -ETIME;
T
Tomas Winkler 已提交
336 337
	}

338
	mei_me_hw_reset_release(dev);
T
Tomas Winkler 已提交
339 340 341 342
	dev->recvd_hw_ready = false;
	return 0;
}

A
Alexander Usyskin 已提交
343 344 345 346 347 348
/**
 * mei_me_hw_start - hw start routine
 *
 * @dev: mei device
 * Return: 0 on success, error otherwise
 */
T
Tomas Winkler 已提交
349 350 351
static int mei_me_hw_start(struct mei_device *dev)
{
	int ret = mei_me_hw_ready_wait(dev);
352

T
Tomas Winkler 已提交
353 354
	if (ret)
		return ret;
355
	dev_dbg(dev->dev, "hw is ready\n");
T
Tomas Winkler 已提交
356 357 358 359 360 361

	mei_me_host_set_ready(dev);
	return ret;
}


O
Oren Weil 已提交
362
/**
363
 * mei_hbuf_filled_slots - gets number of device filled buffer slots
O
Oren Weil 已提交
364
 *
365
 * @dev: the device structure
O
Oren Weil 已提交
366
 *
367
 * Return: number of filled slots
O
Oren Weil 已提交
368
 */
369
static unsigned char mei_hbuf_filled_slots(struct mei_device *dev)
O
Oren Weil 已提交
370
{
371
	struct mei_me_hw *hw = to_me_hw(dev);
372
	u32 hcsr;
O
Oren Weil 已提交
373 374
	char read_ptr, write_ptr;

375
	hcsr = mei_hcsr_read(hw);
376

377 378
	read_ptr = (char) ((hcsr & H_CBRP) >> 8);
	write_ptr = (char) ((hcsr & H_CBWP) >> 16);
O
Oren Weil 已提交
379 380 381 382 383

	return (unsigned char) (write_ptr - read_ptr);
}

/**
384
 * mei_me_hbuf_is_empty - checks if host buffer is empty.
O
Oren Weil 已提交
385 386 387
 *
 * @dev: the device structure
 *
388
 * Return: true if empty, false - otherwise.
O
Oren Weil 已提交
389
 */
390
static bool mei_me_hbuf_is_empty(struct mei_device *dev)
O
Oren Weil 已提交
391
{
392
	return mei_hbuf_filled_slots(dev) == 0;
O
Oren Weil 已提交
393 394 395
}

/**
396
 * mei_me_hbuf_empty_slots - counts write empty slots.
O
Oren Weil 已提交
397 398 399
 *
 * @dev: the device structure
 *
400
 * Return: -EOVERFLOW if overflow, otherwise empty slots count
O
Oren Weil 已提交
401
 */
402
static int mei_me_hbuf_empty_slots(struct mei_device *dev)
O
Oren Weil 已提交
403
{
404
	unsigned char filled_slots, empty_slots;
O
Oren Weil 已提交
405

406
	filled_slots = mei_hbuf_filled_slots(dev);
407
	empty_slots = dev->hbuf_depth - filled_slots;
O
Oren Weil 已提交
408 409

	/* check for overflow */
410
	if (filled_slots > dev->hbuf_depth)
O
Oren Weil 已提交
411 412 413 414 415
		return -EOVERFLOW;

	return empty_slots;
}

A
Alexander Usyskin 已提交
416 417 418 419 420 421 422
/**
 * mei_me_hbuf_max_len - returns size of hw buffer.
 *
 * @dev: the device structure
 *
 * Return: size of hw buffer in bytes
 */
423 424 425 426 427 428
static size_t mei_me_hbuf_max_len(const struct mei_device *dev)
{
	return dev->hbuf_depth * sizeof(u32) - sizeof(struct mei_msg_hdr);
}


O
Oren Weil 已提交
429
/**
430
 * mei_me_write_message - writes a message to mei device.
O
Oren Weil 已提交
431 432
 *
 * @dev: the device structure
433
 * @header: mei HECI header of message
434
 * @buf: message payload will be written
O
Oren Weil 已提交
435
 *
436
 * Return: -EIO if write has failed
O
Oren Weil 已提交
437
 */
438 439 440
static int mei_me_write_message(struct mei_device *dev,
			struct mei_msg_hdr *header,
			unsigned char *buf)
O
Oren Weil 已提交
441
{
442
	struct mei_me_hw *hw = to_me_hw(dev);
T
Tomas Winkler 已提交
443
	unsigned long rem;
444
	unsigned long length = header->length;
445
	u32 *reg_buf = (u32 *)buf;
446
	u32 hcsr;
T
Tomas Winkler 已提交
447
	u32 dw_cnt;
448 449
	int i;
	int empty_slots;
O
Oren Weil 已提交
450

451
	dev_dbg(dev->dev, MEI_HDR_FMT, MEI_HDR_PRM(header));
O
Oren Weil 已提交
452

453
	empty_slots = mei_hbuf_empty_slots(dev);
454
	dev_dbg(dev->dev, "empty slots = %hu.\n", empty_slots);
O
Oren Weil 已提交
455

456
	dw_cnt = mei_data2slots(length);
457
	if (empty_slots < 0 || dw_cnt > empty_slots)
458
		return -EMSGSIZE;
O
Oren Weil 已提交
459

460
	mei_me_reg_write(hw, H_CB_WW, *((u32 *) header));
O
Oren Weil 已提交
461

462
	for (i = 0; i < length / 4; i++)
463
		mei_me_reg_write(hw, H_CB_WW, reg_buf[i]);
O
Oren Weil 已提交
464

465 466 467
	rem = length & 0x3;
	if (rem > 0) {
		u32 reg = 0;
468

469
		memcpy(&reg, &buf[length - rem], rem);
470
		mei_me_reg_write(hw, H_CB_WW, reg);
O
Oren Weil 已提交
471 472
	}

473 474
	hcsr = mei_hcsr_read(hw) | H_IG;
	mei_hcsr_set(hw, hcsr);
475
	if (!mei_me_hw_is_ready(dev))
476
		return -EIO;
O
Oren Weil 已提交
477

478
	return 0;
O
Oren Weil 已提交
479 480 481
}

/**
482
 * mei_me_count_full_read_slots - counts read full slots.
O
Oren Weil 已提交
483 484 485
 *
 * @dev: the device structure
 *
486
 * Return: -EOVERFLOW if overflow, otherwise filled slots count
O
Oren Weil 已提交
487
 */
488
static int mei_me_count_full_read_slots(struct mei_device *dev)
O
Oren Weil 已提交
489
{
490
	struct mei_me_hw *hw = to_me_hw(dev);
491
	u32 me_csr;
O
Oren Weil 已提交
492 493 494
	char read_ptr, write_ptr;
	unsigned char buffer_depth, filled_slots;

495 496 497 498
	me_csr = mei_me_mecsr_read(hw);
	buffer_depth = (unsigned char)((me_csr & ME_CBD_HRA) >> 24);
	read_ptr = (char) ((me_csr & ME_CBRP_HRA) >> 8);
	write_ptr = (char) ((me_csr & ME_CBWP_HRA) >> 16);
O
Oren Weil 已提交
499 500 501 502 503 504
	filled_slots = (unsigned char) (write_ptr - read_ptr);

	/* check for overflow */
	if (filled_slots > buffer_depth)
		return -EOVERFLOW;

505
	dev_dbg(dev->dev, "filled_slots =%08x\n", filled_slots);
O
Oren Weil 已提交
506 507 508 509
	return (int)filled_slots;
}

/**
510
 * mei_me_read_slots - reads a message from mei device.
O
Oren Weil 已提交
511 512 513 514
 *
 * @dev: the device structure
 * @buffer: message buffer will be written
 * @buffer_length: message size will be read
A
Alexander Usyskin 已提交
515 516
 *
 * Return: always 0
O
Oren Weil 已提交
517
 */
518
static int mei_me_read_slots(struct mei_device *dev, unsigned char *buffer,
519
		    unsigned long buffer_length)
O
Oren Weil 已提交
520
{
521
	struct mei_me_hw *hw = to_me_hw(dev);
522
	u32 *reg_buf = (u32 *)buffer;
523
	u32 hcsr;
O
Oren Weil 已提交
524

525
	for (; buffer_length >= sizeof(u32); buffer_length -= sizeof(u32))
526
		*reg_buf++ = mei_me_mecbrw_read(dev);
O
Oren Weil 已提交
527 528

	if (buffer_length > 0) {
529
		u32 reg = mei_me_mecbrw_read(dev);
530

531
		memcpy(reg_buf, &reg, buffer_length);
O
Oren Weil 已提交
532 533
	}

534 535
	hcsr = mei_hcsr_read(hw) | H_IG;
	mei_hcsr_set(hw, hcsr);
536
	return 0;
O
Oren Weil 已提交
537 538
}

539
/**
540
 * mei_me_pg_enter - write pg enter register
541 542 543 544 545 546 547
 *
 * @dev: the device structure
 */
static void mei_me_pg_enter(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);
	u32 reg = mei_me_reg_read(hw, H_HPG_CSR);
548

549 550 551 552 553
	reg |= H_HPG_CSR_PGI;
	mei_me_reg_write(hw, H_HPG_CSR, reg);
}

/**
554
 * mei_me_pg_exit - write pg exit register
555 556 557 558 559 560 561 562 563 564 565 566 567 568
 *
 * @dev: the device structure
 */
static void mei_me_pg_exit(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);
	u32 reg = mei_me_reg_read(hw, H_HPG_CSR);

	WARN(!(reg & H_HPG_CSR_PGI), "PGI is not set\n");

	reg |= H_HPG_CSR_PGIHEXR;
	mei_me_reg_write(hw, H_HPG_CSR, reg);
}

569 570 571 572 573
/**
 * mei_me_pg_set_sync - perform pg entry procedure
 *
 * @dev: the device structure
 *
574
 * Return: 0 on success an error code otherwise
575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610
 */
int mei_me_pg_set_sync(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);
	unsigned long timeout = mei_secs_to_jiffies(MEI_PGI_TIMEOUT);
	int ret;

	dev->pg_event = MEI_PG_EVENT_WAIT;

	ret = mei_hbm_pg(dev, MEI_PG_ISOLATION_ENTRY_REQ_CMD);
	if (ret)
		return ret;

	mutex_unlock(&dev->device_lock);
	wait_event_timeout(dev->wait_pg,
		dev->pg_event == MEI_PG_EVENT_RECEIVED, timeout);
	mutex_lock(&dev->device_lock);

	if (dev->pg_event == MEI_PG_EVENT_RECEIVED) {
		mei_me_pg_enter(dev);
		ret = 0;
	} else {
		ret = -ETIME;
	}

	dev->pg_event = MEI_PG_EVENT_IDLE;
	hw->pg_state = MEI_PG_ON;

	return ret;
}

/**
 * mei_me_pg_unset_sync - perform pg exit procedure
 *
 * @dev: the device structure
 *
611
 * Return: 0 on success an error code otherwise
612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642
 */
int mei_me_pg_unset_sync(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);
	unsigned long timeout = mei_secs_to_jiffies(MEI_PGI_TIMEOUT);
	int ret;

	if (dev->pg_event == MEI_PG_EVENT_RECEIVED)
		goto reply;

	dev->pg_event = MEI_PG_EVENT_WAIT;

	mei_me_pg_exit(dev);

	mutex_unlock(&dev->device_lock);
	wait_event_timeout(dev->wait_pg,
		dev->pg_event == MEI_PG_EVENT_RECEIVED, timeout);
	mutex_lock(&dev->device_lock);

reply:
	if (dev->pg_event == MEI_PG_EVENT_RECEIVED)
		ret = mei_hbm_pg(dev, MEI_PG_ISOLATION_EXIT_RES_CMD);
	else
		ret = -ETIME;

	dev->pg_event = MEI_PG_EVENT_IDLE;
	hw->pg_state = MEI_PG_OFF;

	return ret;
}

643 644 645 646 647
/**
 * mei_me_pg_is_enabled - detect if PG is supported by HW
 *
 * @dev: the device structure
 *
648
 * Return: true is pg supported, false otherwise
649 650 651 652 653 654 655 656 657
 */
static bool mei_me_pg_is_enabled(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);
	u32 reg = mei_me_reg_read(hw, ME_CSR_HA);

	if ((reg & ME_PGIC_HRA) == 0)
		goto notsupported;

658
	if (!dev->hbm_f_pg_supported)
659 660 661 662 663
		goto notsupported;

	return true;

notsupported:
664
	dev_dbg(dev->dev, "pg: not supported: HGP = %d hbm version %d.%d ?= %d.%d\n",
665 666 667 668 669 670 671 672 673
		!!(reg & ME_PGIC_HRA),
		dev->version.major_version,
		dev->version.minor_version,
		HBM_MAJOR_VERSION_PGI,
		HBM_MINOR_VERSION_PGI);

	return false;
}

674 675 676 677 678 679
/**
 * mei_me_irq_quick_handler - The ISR of the MEI device
 *
 * @irq: The irq number
 * @dev_id: pointer to the device structure
 *
680
 * Return: irqreturn_t
681 682 683 684 685 686 687 688 689 690 691 692
 */

irqreturn_t mei_me_irq_quick_handler(int irq, void *dev_id)
{
	struct mei_device *dev = (struct mei_device *) dev_id;
	struct mei_me_hw *hw = to_me_hw(dev);
	u32 csr_reg = mei_hcsr_read(hw);

	if ((csr_reg & H_IS) != H_IS)
		return IRQ_NONE;

	/* clear H_IS bit in H_CSR */
693
	mei_me_reg_write(hw, H_CSR, csr_reg);
694 695 696 697 698 699 700 701 702 703 704

	return IRQ_WAKE_THREAD;
}

/**
 * mei_me_irq_thread_handler - function called after ISR to handle the interrupt
 * processing.
 *
 * @irq: The irq number
 * @dev_id: pointer to the device structure
 *
705
 * Return: irqreturn_t
706 707 708 709 710 711 712
 *
 */
irqreturn_t mei_me_irq_thread_handler(int irq, void *dev_id)
{
	struct mei_device *dev = (struct mei_device *) dev_id;
	struct mei_cl_cb complete_list;
	s32 slots;
713
	int rets = 0;
714

715
	dev_dbg(dev->dev, "function called after ISR to handle the interrupt processing.\n");
716 717 718 719 720 721
	/* initialize our complete list */
	mutex_lock(&dev->device_lock);
	mei_io_list_init(&complete_list);

	/* Ack the interrupt here
	 * In case of MSI we don't go through the quick handler */
722
	if (pci_dev_msi_enabled(to_pci_dev(dev->dev)))
723 724 725
		mei_clear_interrupts(dev);

	/* check if ME wants a reset */
726
	if (!mei_hw_is_ready(dev) && dev->dev_state != MEI_DEV_RESETTING) {
727
		dev_warn(dev->dev, "FW not ready: resetting.\n");
728 729
		schedule_work(&dev->reset_work);
		goto end;
730 731 732 733 734
	}

	/*  check if we need to start the dev */
	if (!mei_host_is_ready(dev)) {
		if (mei_hw_is_ready(dev)) {
735
			dev_dbg(dev->dev, "we need to start the dev.\n");
T
Tomas Winkler 已提交
736
			dev->recvd_hw_ready = true;
737
			wake_up(&dev->wait_hw_ready);
738
		} else {
739
			dev_dbg(dev->dev, "Spurious Interrupt\n");
740
		}
741
		goto end;
742 743 744 745
	}
	/* check slots available for reading */
	slots = mei_count_full_read_slots(dev);
	while (slots > 0) {
746
		dev_dbg(dev->dev, "slots to read = %08x\n", slots);
747
		rets = mei_irq_read_handler(dev, &complete_list, &slots);
748 749 750 751 752 753 754
		/* There is a race between ME write and interrupt delivery:
		 * Not all data is always available immediately after the
		 * interrupt, so try to read again on the next interrupt.
		 */
		if (rets == -ENODATA)
			break;

755
		if (rets && dev->dev_state != MEI_DEV_RESETTING) {
756
			dev_err(dev->dev, "mei_irq_read_handler ret = %d.\n",
757
						rets);
758
			schedule_work(&dev->reset_work);
759
			goto end;
760
		}
761
	}
762

763 764
	dev->hbuf_is_ready = mei_hbuf_is_ready(dev);

765 766 767 768 769 770 771 772 773
	/*
	 * During PG handshake only allowed write is the replay to the
	 * PG exit message, so block calling write function
	 * if the pg state is not idle
	 */
	if (dev->pg_event == MEI_PG_EVENT_IDLE) {
		rets = mei_irq_write_handler(dev, &complete_list);
		dev->hbuf_is_ready = mei_hbuf_is_ready(dev);
	}
774

775
	mei_irq_compl_handler(dev, &complete_list);
776

777
end:
778
	dev_dbg(dev->dev, "interrupt thread end ret = %d\n", rets);
779
	mutex_unlock(&dev->device_lock);
780 781
	return IRQ_HANDLED;
}
782

783 784
static const struct mei_hw_ops mei_me_hw_ops = {

785
	.fw_status = mei_me_fw_status,
786 787
	.pg_state  = mei_me_pg_state,

788 789 790 791
	.host_is_ready = mei_me_host_is_ready,

	.hw_is_ready = mei_me_hw_is_ready,
	.hw_reset = mei_me_hw_reset,
T
Tomas Winkler 已提交
792 793
	.hw_config = mei_me_hw_config,
	.hw_start = mei_me_hw_start,
794

795 796
	.pg_is_enabled = mei_me_pg_is_enabled,

797 798 799 800 801 802 803 804 805 806 807 808 809 810 811
	.intr_clear = mei_me_intr_clear,
	.intr_enable = mei_me_intr_enable,
	.intr_disable = mei_me_intr_disable,

	.hbuf_free_slots = mei_me_hbuf_empty_slots,
	.hbuf_is_ready = mei_me_hbuf_is_empty,
	.hbuf_max_len = mei_me_hbuf_max_len,

	.write = mei_me_write_message,

	.rdbuf_full_slots = mei_me_count_full_read_slots,
	.read_hdr = mei_me_mecbrw_read,
	.read = mei_me_read_slots
};

812 813 814
static bool mei_me_fw_type_nm(struct pci_dev *pdev)
{
	u32 reg;
815

816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836
	pci_read_config_dword(pdev, PCI_CFG_HFS_2, &reg);
	/* make sure that bit 9 (NM) is up and bit 10 (DM) is down */
	return (reg & 0x600) == 0x200;
}

#define MEI_CFG_FW_NM                           \
	.quirk_probe = mei_me_fw_type_nm

static bool mei_me_fw_type_sps(struct pci_dev *pdev)
{
	u32 reg;
	/* Read ME FW Status check for SPS Firmware */
	pci_read_config_dword(pdev, PCI_CFG_HFS_1, &reg);
	/* if bits [19:16] = 15, running SPS Firmware */
	return (reg & 0xf0000) == 0xf0000;
}

#define MEI_CFG_FW_SPS                           \
	.quirk_probe = mei_me_fw_type_sps


837 838 839 840 841 842 843 844 845 846 847 848
#define MEI_CFG_LEGACY_HFS                      \
	.fw_status.count = 0

#define MEI_CFG_ICH_HFS                        \
	.fw_status.count = 1,                   \
	.fw_status.status[0] = PCI_CFG_HFS_1

#define MEI_CFG_PCH_HFS                         \
	.fw_status.count = 2,                   \
	.fw_status.status[0] = PCI_CFG_HFS_1,   \
	.fw_status.status[1] = PCI_CFG_HFS_2

849 850 851 852 853 854 855 856
#define MEI_CFG_PCH8_HFS                        \
	.fw_status.count = 6,                   \
	.fw_status.status[0] = PCI_CFG_HFS_1,   \
	.fw_status.status[1] = PCI_CFG_HFS_2,   \
	.fw_status.status[2] = PCI_CFG_HFS_3,   \
	.fw_status.status[3] = PCI_CFG_HFS_4,   \
	.fw_status.status[4] = PCI_CFG_HFS_5,   \
	.fw_status.status[5] = PCI_CFG_HFS_6
857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872

/* ICH Legacy devices */
const struct mei_cfg mei_me_legacy_cfg = {
	MEI_CFG_LEGACY_HFS,
};

/* ICH devices */
const struct mei_cfg mei_me_ich_cfg = {
	MEI_CFG_ICH_HFS,
};

/* PCH devices */
const struct mei_cfg mei_me_pch_cfg = {
	MEI_CFG_PCH_HFS,
};

873 874 875 876 877 878 879

/* PCH Cougar Point and Patsburg with quirk for Node Manager exclusion */
const struct mei_cfg mei_me_pch_cpt_pbg_cfg = {
	MEI_CFG_PCH_HFS,
	MEI_CFG_FW_NM,
};

880 881 882 883 884 885 886 887
/* PCH8 Lynx Point and newer devices */
const struct mei_cfg mei_me_pch8_cfg = {
	MEI_CFG_PCH8_HFS,
};

/* PCH8 Lynx Point with quirk for SPS Firmware exclusion */
const struct mei_cfg mei_me_pch8_sps_cfg = {
	MEI_CFG_PCH8_HFS,
888 889 890
	MEI_CFG_FW_SPS,
};

891
/**
892
 * mei_me_dev_init - allocates and initializes the mei device structure
893 894
 *
 * @pdev: The pci device structure
895
 * @cfg: per device generation config
896
 *
897
 * Return: The mei_device_device pointer on success, NULL on failure.
898
 */
899 900
struct mei_device *mei_me_dev_init(struct pci_dev *pdev,
				   const struct mei_cfg *cfg)
901 902
{
	struct mei_device *dev;
903
	struct mei_me_hw *hw;
904 905 906 907 908

	dev = kzalloc(sizeof(struct mei_device) +
			 sizeof(struct mei_me_hw), GFP_KERNEL);
	if (!dev)
		return NULL;
909
	hw = to_me_hw(dev);
910

911
	mei_device_init(dev, &pdev->dev, &mei_me_hw_ops);
912
	hw->cfg = cfg;
913 914
	return dev;
}
915