hw-me.c 19.8 KB
Newer Older
O
Oren Weil 已提交
1 2 3
/*
 *
 * Intel Management Engine Interface (Intel MEI) Linux driver
4
 * Copyright (c) 2003-2012, Intel Corporation.
O
Oren Weil 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 */

#include <linux/pci.h>
18 19 20

#include <linux/kthread.h>
#include <linux/interrupt.h>
21 22

#include "mei_dev.h"
23 24
#include "hbm.h"

25 26
#include "hw-me.h"
#include "hw-me-regs.h"
27

28
/**
29
 * mei_me_reg_read - Reads 32bit data from the mei device
30
 *
31
 * @hw: the me hardware structure
32 33
 * @offset: offset from which to read the data
 *
34
 * Return: register value (u32)
35
 */
36
static inline u32 mei_me_reg_read(const struct mei_me_hw *hw,
37 38
			       unsigned long offset)
{
39
	return ioread32(hw->mem_addr + offset);
40 41 42 43
}


/**
44
 * mei_me_reg_write - Writes 32bit data to the mei device
45
 *
46
 * @hw: the me hardware structure
47 48 49
 * @offset: offset from which to write the data
 * @value: register value to write (u32)
 */
50
static inline void mei_me_reg_write(const struct mei_me_hw *hw,
51 52
				 unsigned long offset, u32 value)
{
53
	iowrite32(value, hw->mem_addr + offset);
54
}
O
Oren Weil 已提交
55

56
/**
57
 * mei_me_mecbrw_read - Reads 32bit data from ME circular buffer
T
Tomas Winkler 已提交
58
 *  read window register
59 60 61
 *
 * @dev: the device structure
 *
62
 * Return: ME_CB_RW register value (u32)
63
 */
64
static u32 mei_me_mecbrw_read(const struct mei_device *dev)
65
{
66
	return mei_me_reg_read(to_me_hw(dev), ME_CB_RW);
67 68
}
/**
69
 * mei_me_mecsr_read - Reads 32bit data from the ME CSR
70
 *
71
 * @hw: the me hardware structure
72
 *
73
 * Return: ME_CSR_HA register value (u32)
74
 */
75
static inline u32 mei_me_mecsr_read(const struct mei_me_hw *hw)
76
{
77
	return mei_me_reg_read(hw, ME_CSR_HA);
78
}
O
Oren Weil 已提交
79 80

/**
T
Tomas Winkler 已提交
81 82
 * mei_hcsr_read - Reads 32bit data from the host CSR
 *
83
 * @hw: the me hardware structure
T
Tomas Winkler 已提交
84
 *
85
 * Return: H_CSR register value (u32)
T
Tomas Winkler 已提交
86
 */
87
static inline u32 mei_hcsr_read(const struct mei_me_hw *hw)
T
Tomas Winkler 已提交
88
{
89
	return mei_me_reg_read(hw, H_CSR);
T
Tomas Winkler 已提交
90 91 92 93
}

/**
 * mei_hcsr_set - writes H_CSR register to the mei device,
O
Oren Weil 已提交
94 95
 * and ignores the H_IS bit for it is write-one-to-zero.
 *
96
 * @hw: the me hardware structure
A
Alexander Usyskin 已提交
97
 * @hcsr: new register value
O
Oren Weil 已提交
98
 */
99
static inline void mei_hcsr_set(struct mei_me_hw *hw, u32 hcsr)
O
Oren Weil 已提交
100
{
101
	hcsr &= ~H_IS;
102
	mei_me_reg_write(hw, H_CSR, hcsr);
O
Oren Weil 已提交
103 104
}

105 106 107 108 109
/**
 * mei_me_fw_status - read fw status register from pci config space
 *
 * @dev: mei device
 * @fw_status: fw status register values
A
Alexander Usyskin 已提交
110 111
 *
 * Return: 0 on success, error otherwise
112 113 114 115 116
 */
static int mei_me_fw_status(struct mei_device *dev,
			    struct mei_fw_status *fw_status)
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);
117 118
	struct mei_me_hw *hw = to_me_hw(dev);
	const struct mei_fw_status *fw_src = &hw->cfg->fw_status;
119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
	int ret;
	int i;

	if (!fw_status)
		return -EINVAL;

	fw_status->count = fw_src->count;
	for (i = 0; i < fw_src->count && i < MEI_FW_STATUS_MAX; i++) {
		ret = pci_read_config_dword(pdev,
			fw_src->status[i], &fw_status->status[i]);
		if (ret)
			return ret;
	}

	return 0;
}
135 136

/**
137
 * mei_me_hw_config - configure hw dependent settings
138 139 140
 *
 * @dev: mei device
 */
141
static void mei_me_hw_config(struct mei_device *dev)
142
{
143
	struct mei_me_hw *hw = to_me_hw(dev);
144
	u32 hcsr = mei_hcsr_read(to_me_hw(dev));
145 146
	/* Doesn't change in runtime */
	dev->hbuf_depth = (hcsr & H_CBD) >> 24;
147 148

	hw->pg_state = MEI_PG_OFF;
149
}
150 151 152 153 154

/**
 * mei_me_pg_state  - translate internal pg state
 *   to the mei power gating state
 *
A
Alexander Usyskin 已提交
155 156 157
 * @dev:  mei device
 *
 * Return: MEI_PG_OFF if aliveness is on and MEI_PG_ON otherwise
158 159 160
 */
static inline enum mei_pg_state mei_me_pg_state(struct mei_device *dev)
{
161
	struct mei_me_hw *hw = to_me_hw(dev);
162

163
	return hw->pg_state;
164 165
}

O
Oren Weil 已提交
166
/**
A
Alexander Usyskin 已提交
167
 * mei_me_intr_clear - clear and stop interrupts
168 169 170
 *
 * @dev: the device structure
 */
171
static void mei_me_intr_clear(struct mei_device *dev)
172
{
173 174
	struct mei_me_hw *hw = to_me_hw(dev);
	u32 hcsr = mei_hcsr_read(hw);
175

176
	if ((hcsr & H_IS) == H_IS)
177
		mei_me_reg_write(hw, H_CSR, hcsr);
178 179
}
/**
180
 * mei_me_intr_enable - enables mei device interrupts
O
Oren Weil 已提交
181 182 183
 *
 * @dev: the device structure
 */
184
static void mei_me_intr_enable(struct mei_device *dev)
O
Oren Weil 已提交
185
{
186 187
	struct mei_me_hw *hw = to_me_hw(dev);
	u32 hcsr = mei_hcsr_read(hw);
188

189
	hcsr |= H_IE;
190
	mei_hcsr_set(hw, hcsr);
O
Oren Weil 已提交
191 192 193
}

/**
A
Alexander Usyskin 已提交
194
 * mei_me_intr_disable - disables mei device interrupts
O
Oren Weil 已提交
195 196 197
 *
 * @dev: the device structure
 */
198
static void mei_me_intr_disable(struct mei_device *dev)
O
Oren Weil 已提交
199
{
200 201
	struct mei_me_hw *hw = to_me_hw(dev);
	u32 hcsr = mei_hcsr_read(hw);
202

203
	hcsr  &= ~H_IE;
204
	mei_hcsr_set(hw, hcsr);
O
Oren Weil 已提交
205 206
}

207 208 209 210 211 212 213 214 215 216 217 218 219
/**
 * mei_me_hw_reset_release - release device from the reset
 *
 * @dev: the device structure
 */
static void mei_me_hw_reset_release(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);
	u32 hcsr = mei_hcsr_read(hw);

	hcsr |= H_IG;
	hcsr &= ~H_RST;
	mei_hcsr_set(hw, hcsr);
T
Tomas Winkler 已提交
220 221 222

	/* complete this write before we set host ready on another CPU */
	mmiowb();
223
}
224
/**
225
 * mei_me_hw_reset - resets fw via mei csr register.
226 227
 *
 * @dev: the device structure
228
 * @intr_enable: if interrupt should be enabled after reset.
A
Alexander Usyskin 已提交
229 230
 *
 * Return: always 0
231
 */
232
static int mei_me_hw_reset(struct mei_device *dev, bool intr_enable)
233
{
234 235
	struct mei_me_hw *hw = to_me_hw(dev);
	u32 hcsr = mei_hcsr_read(hw);
236

T
Tomas Winkler 已提交
237
	hcsr |= H_RST | H_IG | H_IS;
238 239 240 241

	if (intr_enable)
		hcsr |= H_IE;
	else
T
Tomas Winkler 已提交
242
		hcsr &= ~H_IE;
243

244
	dev->recvd_hw_ready = false;
T
Tomas Winkler 已提交
245
	mei_me_reg_write(hw, H_CSR, hcsr);
246

247 248 249 250 251 252 253
	/*
	 * Host reads the H_CSR once to ensure that the
	 * posted write to H_CSR completes.
	 */
	hcsr = mei_hcsr_read(hw);

	if ((hcsr & H_RST) == 0)
254
		dev_warn(dev->dev, "H_RST is not set = 0x%08X", hcsr);
255 256

	if ((hcsr & H_RDY) == H_RDY)
257
		dev_warn(dev->dev, "H_RDY is not cleared 0x%08X", hcsr);
258

259
	if (intr_enable == false)
260
		mei_me_hw_reset_release(dev);
261

262
	return 0;
263 264
}

265
/**
266
 * mei_me_host_set_ready - enable device
267
 *
A
Alexander Usyskin 已提交
268
 * @dev: mei device
269
 */
270
static void mei_me_host_set_ready(struct mei_device *dev)
271
{
272
	struct mei_me_hw *hw = to_me_hw(dev);
273
	u32 hcsr = mei_hcsr_read(hw);
274

275 276
	hcsr |= H_IE | H_IG | H_RDY;
	mei_hcsr_set(hw, hcsr);
277
}
A
Alexander Usyskin 已提交
278

279
/**
280
 * mei_me_host_is_ready - check whether the host has turned ready
281
 *
282 283
 * @dev: mei device
 * Return: bool
284
 */
285
static bool mei_me_host_is_ready(struct mei_device *dev)
286
{
287
	struct mei_me_hw *hw = to_me_hw(dev);
288
	u32 hcsr = mei_hcsr_read(hw);
289

290
	return (hcsr & H_RDY) == H_RDY;
291 292 293
}

/**
294
 * mei_me_hw_is_ready - check whether the me(hw) has turned ready
295
 *
296 297
 * @dev: mei device
 * Return: bool
298
 */
299
static bool mei_me_hw_is_ready(struct mei_device *dev)
300
{
301
	struct mei_me_hw *hw = to_me_hw(dev);
302
	u32 mecsr = mei_me_mecsr_read(hw);
303

304
	return (mecsr & ME_RDY_HRA) == ME_RDY_HRA;
305
}
306

A
Alexander Usyskin 已提交
307 308 309 310 311 312 313
/**
 * mei_me_hw_ready_wait - wait until the me(hw) has turned ready
 *  or timeout is reached
 *
 * @dev: mei device
 * Return: 0 on success, error otherwise
 */
T
Tomas Winkler 已提交
314 315 316
static int mei_me_hw_ready_wait(struct mei_device *dev)
{
	mutex_unlock(&dev->device_lock);
317
	wait_event_timeout(dev->wait_hw_ready,
318
			dev->recvd_hw_ready,
319
			mei_secs_to_jiffies(MEI_HW_READY_TIMEOUT));
T
Tomas Winkler 已提交
320
	mutex_lock(&dev->device_lock);
321
	if (!dev->recvd_hw_ready) {
322
		dev_err(dev->dev, "wait hw ready failed\n");
323
		return -ETIME;
T
Tomas Winkler 已提交
324 325 326 327 328 329
	}

	dev->recvd_hw_ready = false;
	return 0;
}

A
Alexander Usyskin 已提交
330 331 332 333 334 335
/**
 * mei_me_hw_start - hw start routine
 *
 * @dev: mei device
 * Return: 0 on success, error otherwise
 */
T
Tomas Winkler 已提交
336 337 338
static int mei_me_hw_start(struct mei_device *dev)
{
	int ret = mei_me_hw_ready_wait(dev);
339

T
Tomas Winkler 已提交
340 341
	if (ret)
		return ret;
342
	dev_dbg(dev->dev, "hw is ready\n");
T
Tomas Winkler 已提交
343 344 345 346 347 348

	mei_me_host_set_ready(dev);
	return ret;
}


O
Oren Weil 已提交
349
/**
350
 * mei_hbuf_filled_slots - gets number of device filled buffer slots
O
Oren Weil 已提交
351
 *
352
 * @dev: the device structure
O
Oren Weil 已提交
353
 *
354
 * Return: number of filled slots
O
Oren Weil 已提交
355
 */
356
static unsigned char mei_hbuf_filled_slots(struct mei_device *dev)
O
Oren Weil 已提交
357
{
358
	struct mei_me_hw *hw = to_me_hw(dev);
359
	u32 hcsr;
O
Oren Weil 已提交
360 361
	char read_ptr, write_ptr;

362
	hcsr = mei_hcsr_read(hw);
363

364 365
	read_ptr = (char) ((hcsr & H_CBRP) >> 8);
	write_ptr = (char) ((hcsr & H_CBWP) >> 16);
O
Oren Weil 已提交
366 367 368 369 370

	return (unsigned char) (write_ptr - read_ptr);
}

/**
371
 * mei_me_hbuf_is_empty - checks if host buffer is empty.
O
Oren Weil 已提交
372 373 374
 *
 * @dev: the device structure
 *
375
 * Return: true if empty, false - otherwise.
O
Oren Weil 已提交
376
 */
377
static bool mei_me_hbuf_is_empty(struct mei_device *dev)
O
Oren Weil 已提交
378
{
379
	return mei_hbuf_filled_slots(dev) == 0;
O
Oren Weil 已提交
380 381 382
}

/**
383
 * mei_me_hbuf_empty_slots - counts write empty slots.
O
Oren Weil 已提交
384 385 386
 *
 * @dev: the device structure
 *
387
 * Return: -EOVERFLOW if overflow, otherwise empty slots count
O
Oren Weil 已提交
388
 */
389
static int mei_me_hbuf_empty_slots(struct mei_device *dev)
O
Oren Weil 已提交
390
{
391
	unsigned char filled_slots, empty_slots;
O
Oren Weil 已提交
392

393
	filled_slots = mei_hbuf_filled_slots(dev);
394
	empty_slots = dev->hbuf_depth - filled_slots;
O
Oren Weil 已提交
395 396

	/* check for overflow */
397
	if (filled_slots > dev->hbuf_depth)
O
Oren Weil 已提交
398 399 400 401 402
		return -EOVERFLOW;

	return empty_slots;
}

A
Alexander Usyskin 已提交
403 404 405 406 407 408 409
/**
 * mei_me_hbuf_max_len - returns size of hw buffer.
 *
 * @dev: the device structure
 *
 * Return: size of hw buffer in bytes
 */
410 411 412 413 414 415
static size_t mei_me_hbuf_max_len(const struct mei_device *dev)
{
	return dev->hbuf_depth * sizeof(u32) - sizeof(struct mei_msg_hdr);
}


O
Oren Weil 已提交
416
/**
417
 * mei_me_write_message - writes a message to mei device.
O
Oren Weil 已提交
418 419
 *
 * @dev: the device structure
420
 * @header: mei HECI header of message
421
 * @buf: message payload will be written
O
Oren Weil 已提交
422
 *
423
 * Return: -EIO if write has failed
O
Oren Weil 已提交
424
 */
425 426 427
static int mei_me_write_message(struct mei_device *dev,
			struct mei_msg_hdr *header,
			unsigned char *buf)
O
Oren Weil 已提交
428
{
429
	struct mei_me_hw *hw = to_me_hw(dev);
T
Tomas Winkler 已提交
430
	unsigned long rem;
431
	unsigned long length = header->length;
432
	u32 *reg_buf = (u32 *)buf;
433
	u32 hcsr;
T
Tomas Winkler 已提交
434
	u32 dw_cnt;
435 436
	int i;
	int empty_slots;
O
Oren Weil 已提交
437

438
	dev_dbg(dev->dev, MEI_HDR_FMT, MEI_HDR_PRM(header));
O
Oren Weil 已提交
439

440
	empty_slots = mei_hbuf_empty_slots(dev);
441
	dev_dbg(dev->dev, "empty slots = %hu.\n", empty_slots);
O
Oren Weil 已提交
442

443
	dw_cnt = mei_data2slots(length);
444
	if (empty_slots < 0 || dw_cnt > empty_slots)
445
		return -EMSGSIZE;
O
Oren Weil 已提交
446

447
	mei_me_reg_write(hw, H_CB_WW, *((u32 *) header));
O
Oren Weil 已提交
448

449
	for (i = 0; i < length / 4; i++)
450
		mei_me_reg_write(hw, H_CB_WW, reg_buf[i]);
O
Oren Weil 已提交
451

452 453 454
	rem = length & 0x3;
	if (rem > 0) {
		u32 reg = 0;
455

456
		memcpy(&reg, &buf[length - rem], rem);
457
		mei_me_reg_write(hw, H_CB_WW, reg);
O
Oren Weil 已提交
458 459
	}

460 461
	hcsr = mei_hcsr_read(hw) | H_IG;
	mei_hcsr_set(hw, hcsr);
462
	if (!mei_me_hw_is_ready(dev))
463
		return -EIO;
O
Oren Weil 已提交
464

465
	return 0;
O
Oren Weil 已提交
466 467 468
}

/**
469
 * mei_me_count_full_read_slots - counts read full slots.
O
Oren Weil 已提交
470 471 472
 *
 * @dev: the device structure
 *
473
 * Return: -EOVERFLOW if overflow, otherwise filled slots count
O
Oren Weil 已提交
474
 */
475
static int mei_me_count_full_read_slots(struct mei_device *dev)
O
Oren Weil 已提交
476
{
477
	struct mei_me_hw *hw = to_me_hw(dev);
478
	u32 me_csr;
O
Oren Weil 已提交
479 480 481
	char read_ptr, write_ptr;
	unsigned char buffer_depth, filled_slots;

482 483 484 485
	me_csr = mei_me_mecsr_read(hw);
	buffer_depth = (unsigned char)((me_csr & ME_CBD_HRA) >> 24);
	read_ptr = (char) ((me_csr & ME_CBRP_HRA) >> 8);
	write_ptr = (char) ((me_csr & ME_CBWP_HRA) >> 16);
O
Oren Weil 已提交
486 487 488 489 490 491
	filled_slots = (unsigned char) (write_ptr - read_ptr);

	/* check for overflow */
	if (filled_slots > buffer_depth)
		return -EOVERFLOW;

492
	dev_dbg(dev->dev, "filled_slots =%08x\n", filled_slots);
O
Oren Weil 已提交
493 494 495 496
	return (int)filled_slots;
}

/**
497
 * mei_me_read_slots - reads a message from mei device.
O
Oren Weil 已提交
498 499 500 501
 *
 * @dev: the device structure
 * @buffer: message buffer will be written
 * @buffer_length: message size will be read
A
Alexander Usyskin 已提交
502 503
 *
 * Return: always 0
O
Oren Weil 已提交
504
 */
505
static int mei_me_read_slots(struct mei_device *dev, unsigned char *buffer,
506
		    unsigned long buffer_length)
O
Oren Weil 已提交
507
{
508
	struct mei_me_hw *hw = to_me_hw(dev);
509
	u32 *reg_buf = (u32 *)buffer;
510
	u32 hcsr;
O
Oren Weil 已提交
511

512
	for (; buffer_length >= sizeof(u32); buffer_length -= sizeof(u32))
513
		*reg_buf++ = mei_me_mecbrw_read(dev);
O
Oren Weil 已提交
514 515

	if (buffer_length > 0) {
516
		u32 reg = mei_me_mecbrw_read(dev);
517

518
		memcpy(reg_buf, &reg, buffer_length);
O
Oren Weil 已提交
519 520
	}

521 522
	hcsr = mei_hcsr_read(hw) | H_IG;
	mei_hcsr_set(hw, hcsr);
523
	return 0;
O
Oren Weil 已提交
524 525
}

526
/**
527
 * mei_me_pg_enter - write pg enter register
528 529 530 531 532 533 534
 *
 * @dev: the device structure
 */
static void mei_me_pg_enter(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);
	u32 reg = mei_me_reg_read(hw, H_HPG_CSR);
535

536 537 538 539 540
	reg |= H_HPG_CSR_PGI;
	mei_me_reg_write(hw, H_HPG_CSR, reg);
}

/**
541
 * mei_me_pg_exit - write pg exit register
542 543 544 545 546 547 548 549 550 551 552 553 554 555
 *
 * @dev: the device structure
 */
static void mei_me_pg_exit(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);
	u32 reg = mei_me_reg_read(hw, H_HPG_CSR);

	WARN(!(reg & H_HPG_CSR_PGI), "PGI is not set\n");

	reg |= H_HPG_CSR_PGIHEXR;
	mei_me_reg_write(hw, H_HPG_CSR, reg);
}

556 557 558 559 560
/**
 * mei_me_pg_set_sync - perform pg entry procedure
 *
 * @dev: the device structure
 *
561
 * Return: 0 on success an error code otherwise
562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597
 */
int mei_me_pg_set_sync(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);
	unsigned long timeout = mei_secs_to_jiffies(MEI_PGI_TIMEOUT);
	int ret;

	dev->pg_event = MEI_PG_EVENT_WAIT;

	ret = mei_hbm_pg(dev, MEI_PG_ISOLATION_ENTRY_REQ_CMD);
	if (ret)
		return ret;

	mutex_unlock(&dev->device_lock);
	wait_event_timeout(dev->wait_pg,
		dev->pg_event == MEI_PG_EVENT_RECEIVED, timeout);
	mutex_lock(&dev->device_lock);

	if (dev->pg_event == MEI_PG_EVENT_RECEIVED) {
		mei_me_pg_enter(dev);
		ret = 0;
	} else {
		ret = -ETIME;
	}

	dev->pg_event = MEI_PG_EVENT_IDLE;
	hw->pg_state = MEI_PG_ON;

	return ret;
}

/**
 * mei_me_pg_unset_sync - perform pg exit procedure
 *
 * @dev: the device structure
 *
598
 * Return: 0 on success an error code otherwise
599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629
 */
int mei_me_pg_unset_sync(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);
	unsigned long timeout = mei_secs_to_jiffies(MEI_PGI_TIMEOUT);
	int ret;

	if (dev->pg_event == MEI_PG_EVENT_RECEIVED)
		goto reply;

	dev->pg_event = MEI_PG_EVENT_WAIT;

	mei_me_pg_exit(dev);

	mutex_unlock(&dev->device_lock);
	wait_event_timeout(dev->wait_pg,
		dev->pg_event == MEI_PG_EVENT_RECEIVED, timeout);
	mutex_lock(&dev->device_lock);

reply:
	if (dev->pg_event == MEI_PG_EVENT_RECEIVED)
		ret = mei_hbm_pg(dev, MEI_PG_ISOLATION_EXIT_RES_CMD);
	else
		ret = -ETIME;

	dev->pg_event = MEI_PG_EVENT_IDLE;
	hw->pg_state = MEI_PG_OFF;

	return ret;
}

630 631 632 633 634
/**
 * mei_me_pg_is_enabled - detect if PG is supported by HW
 *
 * @dev: the device structure
 *
635
 * Return: true is pg supported, false otherwise
636 637 638 639 640 641 642 643 644
 */
static bool mei_me_pg_is_enabled(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);
	u32 reg = mei_me_reg_read(hw, ME_CSR_HA);

	if ((reg & ME_PGIC_HRA) == 0)
		goto notsupported;

645
	if (!dev->hbm_f_pg_supported)
646 647 648 649 650
		goto notsupported;

	return true;

notsupported:
651
	dev_dbg(dev->dev, "pg: not supported: HGP = %d hbm version %d.%d ?= %d.%d\n",
652 653 654 655 656 657 658 659 660
		!!(reg & ME_PGIC_HRA),
		dev->version.major_version,
		dev->version.minor_version,
		HBM_MAJOR_VERSION_PGI,
		HBM_MINOR_VERSION_PGI);

	return false;
}

661 662 663 664 665 666
/**
 * mei_me_irq_quick_handler - The ISR of the MEI device
 *
 * @irq: The irq number
 * @dev_id: pointer to the device structure
 *
667
 * Return: irqreturn_t
668 669 670 671 672 673 674 675 676 677 678 679
 */

irqreturn_t mei_me_irq_quick_handler(int irq, void *dev_id)
{
	struct mei_device *dev = (struct mei_device *) dev_id;
	struct mei_me_hw *hw = to_me_hw(dev);
	u32 csr_reg = mei_hcsr_read(hw);

	if ((csr_reg & H_IS) != H_IS)
		return IRQ_NONE;

	/* clear H_IS bit in H_CSR */
680
	mei_me_reg_write(hw, H_CSR, csr_reg);
681 682 683 684 685 686 687 688 689 690 691

	return IRQ_WAKE_THREAD;
}

/**
 * mei_me_irq_thread_handler - function called after ISR to handle the interrupt
 * processing.
 *
 * @irq: The irq number
 * @dev_id: pointer to the device structure
 *
692
 * Return: irqreturn_t
693 694 695 696 697 698 699
 *
 */
irqreturn_t mei_me_irq_thread_handler(int irq, void *dev_id)
{
	struct mei_device *dev = (struct mei_device *) dev_id;
	struct mei_cl_cb complete_list;
	s32 slots;
700
	int rets = 0;
701

702
	dev_dbg(dev->dev, "function called after ISR to handle the interrupt processing.\n");
703 704 705 706 707 708
	/* initialize our complete list */
	mutex_lock(&dev->device_lock);
	mei_io_list_init(&complete_list);

	/* Ack the interrupt here
	 * In case of MSI we don't go through the quick handler */
709
	if (pci_dev_msi_enabled(to_pci_dev(dev->dev)))
710 711 712
		mei_clear_interrupts(dev);

	/* check if ME wants a reset */
713
	if (!mei_hw_is_ready(dev) && dev->dev_state != MEI_DEV_RESETTING) {
714
		dev_warn(dev->dev, "FW not ready: resetting.\n");
715 716
		schedule_work(&dev->reset_work);
		goto end;
717 718 719 720 721
	}

	/*  check if we need to start the dev */
	if (!mei_host_is_ready(dev)) {
		if (mei_hw_is_ready(dev)) {
T
Tomas Winkler 已提交
722
			mei_me_hw_reset_release(dev);
723
			dev_dbg(dev->dev, "we need to start the dev.\n");
724

T
Tomas Winkler 已提交
725
			dev->recvd_hw_ready = true;
726
			wake_up(&dev->wait_hw_ready);
727
		} else {
728
			dev_dbg(dev->dev, "Spurious Interrupt\n");
729
		}
730
		goto end;
731 732 733 734
	}
	/* check slots available for reading */
	slots = mei_count_full_read_slots(dev);
	while (slots > 0) {
735
		dev_dbg(dev->dev, "slots to read = %08x\n", slots);
736
		rets = mei_irq_read_handler(dev, &complete_list, &slots);
737 738 739 740 741 742 743
		/* There is a race between ME write and interrupt delivery:
		 * Not all data is always available immediately after the
		 * interrupt, so try to read again on the next interrupt.
		 */
		if (rets == -ENODATA)
			break;

744
		if (rets && dev->dev_state != MEI_DEV_RESETTING) {
745
			dev_err(dev->dev, "mei_irq_read_handler ret = %d.\n",
746
						rets);
747
			schedule_work(&dev->reset_work);
748
			goto end;
749
		}
750
	}
751

752 753
	dev->hbuf_is_ready = mei_hbuf_is_ready(dev);

754 755 756 757 758 759 760 761 762
	/*
	 * During PG handshake only allowed write is the replay to the
	 * PG exit message, so block calling write function
	 * if the pg state is not idle
	 */
	if (dev->pg_event == MEI_PG_EVENT_IDLE) {
		rets = mei_irq_write_handler(dev, &complete_list);
		dev->hbuf_is_ready = mei_hbuf_is_ready(dev);
	}
763

764
	mei_irq_compl_handler(dev, &complete_list);
765

766
end:
767
	dev_dbg(dev->dev, "interrupt thread end ret = %d\n", rets);
768
	mutex_unlock(&dev->device_lock);
769 770
	return IRQ_HANDLED;
}
771

772 773
static const struct mei_hw_ops mei_me_hw_ops = {

774
	.fw_status = mei_me_fw_status,
775 776
	.pg_state  = mei_me_pg_state,

777 778 779 780
	.host_is_ready = mei_me_host_is_ready,

	.hw_is_ready = mei_me_hw_is_ready,
	.hw_reset = mei_me_hw_reset,
T
Tomas Winkler 已提交
781 782
	.hw_config = mei_me_hw_config,
	.hw_start = mei_me_hw_start,
783

784 785
	.pg_is_enabled = mei_me_pg_is_enabled,

786 787 788 789 790 791 792 793 794 795 796 797 798 799 800
	.intr_clear = mei_me_intr_clear,
	.intr_enable = mei_me_intr_enable,
	.intr_disable = mei_me_intr_disable,

	.hbuf_free_slots = mei_me_hbuf_empty_slots,
	.hbuf_is_ready = mei_me_hbuf_is_empty,
	.hbuf_max_len = mei_me_hbuf_max_len,

	.write = mei_me_write_message,

	.rdbuf_full_slots = mei_me_count_full_read_slots,
	.read_hdr = mei_me_mecbrw_read,
	.read = mei_me_read_slots
};

801 802 803
static bool mei_me_fw_type_nm(struct pci_dev *pdev)
{
	u32 reg;
804

805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825
	pci_read_config_dword(pdev, PCI_CFG_HFS_2, &reg);
	/* make sure that bit 9 (NM) is up and bit 10 (DM) is down */
	return (reg & 0x600) == 0x200;
}

#define MEI_CFG_FW_NM                           \
	.quirk_probe = mei_me_fw_type_nm

static bool mei_me_fw_type_sps(struct pci_dev *pdev)
{
	u32 reg;
	/* Read ME FW Status check for SPS Firmware */
	pci_read_config_dword(pdev, PCI_CFG_HFS_1, &reg);
	/* if bits [19:16] = 15, running SPS Firmware */
	return (reg & 0xf0000) == 0xf0000;
}

#define MEI_CFG_FW_SPS                           \
	.quirk_probe = mei_me_fw_type_sps


826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853
#define MEI_CFG_LEGACY_HFS                      \
	.fw_status.count = 0

#define MEI_CFG_ICH_HFS                        \
	.fw_status.count = 1,                   \
	.fw_status.status[0] = PCI_CFG_HFS_1

#define MEI_CFG_PCH_HFS                         \
	.fw_status.count = 2,                   \
	.fw_status.status[0] = PCI_CFG_HFS_1,   \
	.fw_status.status[1] = PCI_CFG_HFS_2


/* ICH Legacy devices */
const struct mei_cfg mei_me_legacy_cfg = {
	MEI_CFG_LEGACY_HFS,
};

/* ICH devices */
const struct mei_cfg mei_me_ich_cfg = {
	MEI_CFG_ICH_HFS,
};

/* PCH devices */
const struct mei_cfg mei_me_pch_cfg = {
	MEI_CFG_PCH_HFS,
};

854 855 856 857 858 859 860 861 862 863 864 865 866

/* PCH Cougar Point and Patsburg with quirk for Node Manager exclusion */
const struct mei_cfg mei_me_pch_cpt_pbg_cfg = {
	MEI_CFG_PCH_HFS,
	MEI_CFG_FW_NM,
};

/* PCH Lynx Point with quirk for SPS Firmware exclusion */
const struct mei_cfg mei_me_lpt_cfg = {
	MEI_CFG_PCH_HFS,
	MEI_CFG_FW_SPS,
};

867
/**
868
 * mei_me_dev_init - allocates and initializes the mei device structure
869 870
 *
 * @pdev: The pci device structure
871
 * @cfg: per device generation config
872
 *
873
 * Return: The mei_device_device pointer on success, NULL on failure.
874
 */
875 876
struct mei_device *mei_me_dev_init(struct pci_dev *pdev,
				   const struct mei_cfg *cfg)
877 878
{
	struct mei_device *dev;
879
	struct mei_me_hw *hw;
880 881 882 883 884

	dev = kzalloc(sizeof(struct mei_device) +
			 sizeof(struct mei_me_hw), GFP_KERNEL);
	if (!dev)
		return NULL;
885
	hw = to_me_hw(dev);
886

887
	mei_device_init(dev, &pdev->dev, &mei_me_hw_ops);
888
	hw->cfg = cfg;
889 890
	return dev;
}
891