hardware.h 3.4 KB
Newer Older
1
/*
2
 * arch/arm/mach-at91/include/mach/hardware.h
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
 *
 *  Copyright (C) 2003 SAN People
 *  Copyright (C) 2003 ATMEL
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 */

#ifndef __ASM_ARCH_HARDWARE_H
#define __ASM_ARCH_HARDWARE_H

#include <asm/sizes.h>

19 20 21
/* DBGU base */
/* rm9200, 9260/9g20, 9261/9g10, 9rl */
#define AT91_BASE_DBGU0	0xfffff200
22
/* 9263, 9g45 */
23 24
#define AT91_BASE_DBGU1	0xffffee00

25 26 27
#if defined(CONFIG_ARCH_AT91X40)
#include <mach/at91x40.h>
#else
28 29 30 31 32
#include <mach/at91rm9200.h>
#include <mach/at91sam9260.h>
#include <mach/at91sam9261.h>
#include <mach/at91sam9263.h>
#include <mach/at91sam9rl.h>
33
#include <mach/at91sam9g45.h>
34
#include <mach/at91sam9x5.h>
35
#include <mach/at91sam9n12.h>
36
#include <mach/sama5d3.h>
37

38 39 40 41 42 43 44 45 46 47 48 49 50
/*
 * On all at91 except rm9200 and x40 have the System Controller starts
 * at address 0xffffc000 and has a size of 16KiB.
 *
 * On rm9200 it's start at 0xfffe4000 of 111KiB with non reserved data starting
 * at 0xfffff000
 *
 * Removes the individual definitions of AT91_BASE_SYS and
 * replaces them with a common version at base 0xfffffc000 and size 16KiB
 * and map the same memory space
 */
#define AT91_BASE_SYS	0xffffc000
#endif
51

52 53
/*
 * On all at91 have the Advanced Interrupt Controller starts at address
54
 * 0xfffff000 and the Power Management Controller starts at 0xfffffc00
55 56
 */
#define AT91_AIC	0xfffff000
57
#define AT91_PMC	0xfffffc00
58

59 60 61 62 63 64
/*
 * Peripheral identifiers/interrupts.
 */
#define AT91_ID_FIQ		0	/* Advanced Interrupt Controller (FIQ) */
#define AT91_ID_SYS		1	/* System Peripherals */

65
#ifdef CONFIG_MMU
66
/*
67
 * Remap the peripherals from address 0xFFF78000 .. 0xFFFFFFFF
68
 * to 0xFEF78000 .. 0xFF000000.  (544Kb)
69
 */
70
#define AT91_IO_PHYS_BASE	0xFFF78000
71
#define AT91_IO_VIRT_BASE	IOMEM(0xFF000000 - AT91_IO_SIZE)
72 73 74 75 76
#else
/*
 * Identity mapping for the non MMU case.
 */
#define AT91_IO_PHYS_BASE	AT91_BASE_SYS
77
#define AT91_IO_VIRT_BASE	IOMEM(AT91_IO_PHYS_BASE)
78 79 80
#endif

#define AT91_IO_SIZE		(0xFFFFFFFF - AT91_IO_PHYS_BASE + 1)
81 82

 /* Convert a physical IO address to virtual IO address */
83
#define AT91_IO_P2V(x)		((x) - AT91_IO_PHYS_BASE + AT91_IO_VIRT_BASE)
84 85 86 87 88 89

/*
 * Virtual to Physical Address mapping for IO devices.
 */
#define AT91_VA_BASE_SYS	AT91_IO_P2V(AT91_BASE_SYS)

90
 /* Internal SRAM is mapped below the IO devices */
91 92
#define AT91_SRAM_MAX		SZ_1M
#define AT91_VIRT_BASE		(AT91_IO_VIRT_BASE - AT91_SRAM_MAX)
93

94 95 96 97 98 99 100 101 102
/* External Memory Map */
#define AT91_CHIPSELECT_0	0x10000000
#define AT91_CHIPSELECT_1	0x20000000
#define AT91_CHIPSELECT_2	0x30000000
#define AT91_CHIPSELECT_3	0x40000000
#define AT91_CHIPSELECT_4	0x50000000
#define AT91_CHIPSELECT_5	0x60000000
#define AT91_CHIPSELECT_6	0x70000000
#define AT91_CHIPSELECT_7	0x80000000
103 104 105 106

/* Clocks */
#define AT91_SLOW_CLOCK		32768		/* slow clock */

L
Linus Walleij 已提交
107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
/*
 * FIXME: this is needed to communicate between the pinctrl driver and
 * the PM implementation in the machine. Possibly part of the PM
 * implementation should be moved down into the pinctrl driver and get
 * called as part of the generic suspend/resume path.
 */
#ifndef __ASSEMBLY__
#ifdef CONFIG_PINCTRL_AT91
extern void at91_pinctrl_gpio_suspend(void);
extern void at91_pinctrl_gpio_resume(void);
#else
static inline void at91_pinctrl_gpio_suspend(void) {}
static inline void at91_pinctrl_gpio_resume(void) {}
#endif
#endif
122 123

#endif