base.c 78.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
/*-
 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
 * Copyright (c) 2004-2005 Atheros Communications, Inc.
 * Copyright (c) 2006 Devicescape Software, Inc.
 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
 *
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 * 1. Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer,
 *    without modification.
 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
 *    similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
 *    redistribution must be conditioned upon including a substantially
 *    similar Disclaimer requirement for further binary redistribution.
 * 3. Neither the names of the above-listed copyright holders nor the names
 *    of any contributors may be used to endorse or promote products derived
 *    from this software without specific prior written permission.
 *
 * Alternatively, this software may be distributed under the terms of the
 * GNU General Public License ("GPL") version 2 as published by the Free
 * Software Foundation.
 *
 * NO WARRANTY
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
 * THE POSSIBILITY OF SUCH DAMAGES.
 *
 */

#include <linux/module.h>
#include <linux/delay.h>
45
#include <linux/dma-mapping.h>
J
Jiri Slaby 已提交
46
#include <linux/hardirq.h>
47
#include <linux/if.h>
J
Jiri Slaby 已提交
48
#include <linux/io.h>
49 50 51 52
#include <linux/netdevice.h>
#include <linux/cache.h>
#include <linux/ethtool.h>
#include <linux/uaccess.h>
53
#include <linux/slab.h>
54
#include <linux/etherdevice.h>
55 56 57 58 59 60 61 62

#include <net/ieee80211_radiotap.h>

#include <asm/unaligned.h>

#include "base.h"
#include "reg.h"
#include "debug.h"
63
#include "ani.h"
64

65 66 67
#define CREATE_TRACE_POINTS
#include "trace.h"

68 69
int ath5k_modparam_nohwcrypt;
module_param_named(nohwcrypt, ath5k_modparam_nohwcrypt, bool, S_IRUGO);
70
MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
71

72
static int modparam_all_channels;
B
Bob Copeland 已提交
73
module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
74 75
MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");

76 77 78 79 80
static int modparam_fastchanswitch;
module_param_named(fastchanswitch, modparam_fastchanswitch, bool, S_IRUGO);
MODULE_PARM_DESC(fastchanswitch, "Enable fast channel switching for AR2413/AR5413 radios.");


81 82 83 84 85 86 87
/* Module info */
MODULE_AUTHOR("Jiri Slaby");
MODULE_AUTHOR("Nick Kossifidis");
MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

88
static int ath5k_init(struct ieee80211_hw *hw);
89
static int ath5k_reset(struct ath5k_hw *ah, struct ieee80211_channel *chan,
90
								bool skip_pcu);
91 92

/* Known SREVs */
J
Jiri Slaby 已提交
93
static const struct ath5k_srev_name srev_names[] = {
F
Felix Fietkau 已提交
94 95 96 97 98 99 100 101 102
#ifdef CONFIG_ATHEROS_AR231X
	{ "5312",	AR5K_VERSION_MAC,	AR5K_SREV_AR5312_R2 },
	{ "5312",	AR5K_VERSION_MAC,	AR5K_SREV_AR5312_R7 },
	{ "2313",	AR5K_VERSION_MAC,	AR5K_SREV_AR2313_R8 },
	{ "2315",	AR5K_VERSION_MAC,	AR5K_SREV_AR2315_R6 },
	{ "2315",	AR5K_VERSION_MAC,	AR5K_SREV_AR2315_R7 },
	{ "2317",	AR5K_VERSION_MAC,	AR5K_SREV_AR2317_R1 },
	{ "2317",	AR5K_VERSION_MAC,	AR5K_SREV_AR2317_R2 },
#else
103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
	{ "5210",	AR5K_VERSION_MAC,	AR5K_SREV_AR5210 },
	{ "5311",	AR5K_VERSION_MAC,	AR5K_SREV_AR5311 },
	{ "5311A",	AR5K_VERSION_MAC,	AR5K_SREV_AR5311A },
	{ "5311B",	AR5K_VERSION_MAC,	AR5K_SREV_AR5311B },
	{ "5211",	AR5K_VERSION_MAC,	AR5K_SREV_AR5211 },
	{ "5212",	AR5K_VERSION_MAC,	AR5K_SREV_AR5212 },
	{ "5213",	AR5K_VERSION_MAC,	AR5K_SREV_AR5213 },
	{ "5213A",	AR5K_VERSION_MAC,	AR5K_SREV_AR5213A },
	{ "2413",	AR5K_VERSION_MAC,	AR5K_SREV_AR2413 },
	{ "2414",	AR5K_VERSION_MAC,	AR5K_SREV_AR2414 },
	{ "5424",	AR5K_VERSION_MAC,	AR5K_SREV_AR5424 },
	{ "5413",	AR5K_VERSION_MAC,	AR5K_SREV_AR5413 },
	{ "5414",	AR5K_VERSION_MAC,	AR5K_SREV_AR5414 },
	{ "2415",	AR5K_VERSION_MAC,	AR5K_SREV_AR2415 },
	{ "5416",	AR5K_VERSION_MAC,	AR5K_SREV_AR5416 },
	{ "5418",	AR5K_VERSION_MAC,	AR5K_SREV_AR5418 },
	{ "2425",	AR5K_VERSION_MAC,	AR5K_SREV_AR2425 },
	{ "2417",	AR5K_VERSION_MAC,	AR5K_SREV_AR2417 },
F
Felix Fietkau 已提交
121
#endif
122
	{ "xxxxx",	AR5K_VERSION_MAC,	AR5K_SREV_UNKNOWN },
123 124
	{ "5110",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5110 },
	{ "5111",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5111 },
125
	{ "5111A",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5111A },
126 127 128
	{ "2111",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2111 },
	{ "5112",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5112 },
	{ "5112A",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5112A },
129
	{ "5112B",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5112B },
130 131
	{ "2112",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2112 },
	{ "2112A",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2112A },
132 133 134 135
	{ "2112B",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2112B },
	{ "2413",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2413 },
	{ "5413",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5413 },
	{ "5424",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5424 },
136
	{ "5133",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5133 },
F
Felix Fietkau 已提交
137 138 139 140
#ifdef CONFIG_ATHEROS_AR231X
	{ "2316",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2316 },
	{ "2317",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2317 },
#endif
141 142 143
	{ "xxxxx",	AR5K_VERSION_RAD,	AR5K_SREV_UNKNOWN },
};

J
Jiri Slaby 已提交
144
static const struct ieee80211_rate ath5k_rates[] = {
B
Bruno Randolf 已提交
145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185
	{ .bitrate = 10,
	  .hw_value = ATH5K_RATE_CODE_1M, },
	{ .bitrate = 20,
	  .hw_value = ATH5K_RATE_CODE_2M,
	  .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
	  .flags = IEEE80211_RATE_SHORT_PREAMBLE },
	{ .bitrate = 55,
	  .hw_value = ATH5K_RATE_CODE_5_5M,
	  .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
	  .flags = IEEE80211_RATE_SHORT_PREAMBLE },
	{ .bitrate = 110,
	  .hw_value = ATH5K_RATE_CODE_11M,
	  .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
	  .flags = IEEE80211_RATE_SHORT_PREAMBLE },
	{ .bitrate = 60,
	  .hw_value = ATH5K_RATE_CODE_6M,
	  .flags = 0 },
	{ .bitrate = 90,
	  .hw_value = ATH5K_RATE_CODE_9M,
	  .flags = 0 },
	{ .bitrate = 120,
	  .hw_value = ATH5K_RATE_CODE_12M,
	  .flags = 0 },
	{ .bitrate = 180,
	  .hw_value = ATH5K_RATE_CODE_18M,
	  .flags = 0 },
	{ .bitrate = 240,
	  .hw_value = ATH5K_RATE_CODE_24M,
	  .flags = 0 },
	{ .bitrate = 360,
	  .hw_value = ATH5K_RATE_CODE_36M,
	  .flags = 0 },
	{ .bitrate = 480,
	  .hw_value = ATH5K_RATE_CODE_48M,
	  .flags = 0 },
	{ .bitrate = 540,
	  .hw_value = ATH5K_RATE_CODE_54M,
	  .flags = 0 },
	/* XR missing */
};

186 187 188 189 190 191 192 193 194 195
static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
{
	u64 tsf = ath5k_hw_get_tsf64(ah);

	if ((tsf & 0x7fff) < rstamp)
		tsf -= 0x8000;

	return (tsf & ~0x7fff) | rstamp;
}

196
const char *
197 198 199 200 201 202 203 204
ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
{
	const char *name = "xxxxx";
	unsigned int i;

	for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
		if (srev_names[i].sr_type != type)
			continue;
205 206 207 208 209

		if ((val & 0xf0) == srev_names[i].sr_val)
			name = srev_names[i].sr_name;

		if ((val & 0xff) == srev_names[i].sr_val) {
210 211 212 213 214 215 216
			name = srev_names[i].sr_name;
			break;
		}
	}

	return name;
}
L
Luis R. Rodriguez 已提交
217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232
static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
{
	struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
	return ath5k_hw_reg_read(ah, reg_offset);
}

static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
{
	struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
	ath5k_hw_reg_write(ah, val, reg_offset);
}

static const struct ath_ops ath5k_common_ops = {
	.read = ath5k_ioread32,
	.write = ath5k_iowrite32,
};
233

234 235 236 237 238
/***********************\
* Driver Initialization *
\***********************/

static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
239
{
240
	struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
241 242
	struct ath5k_hw *ah = hw->priv;
	struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
243

244 245
	return ath_reg_notifier_apply(wiphy, request, regulatory);
}
246

247 248 249
/********************\
* Channel/mode setup *
\********************/
250

251 252 253
/*
 * Returns true for the channel numbers used without all_channels modparam.
 */
254
static bool ath5k_is_standard_channel(short chan, enum ieee80211_band band)
255
{
256 257 258 259 260
	if (band == IEEE80211_BAND_2GHZ && chan <= 14)
		return true;

	return	/* UNII 1,2 */
		(((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
261 262 263
		/* midband */
		((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
		/* UNII-3 */
264 265 266 267 268
		((chan & 3) == 1 && chan >= 149 && chan <= 165) ||
		/* 802.11j 5.030-5.080 GHz (20MHz) */
		(chan == 8 || chan == 12 || chan == 16) ||
		/* 802.11j 4.9GHz (20MHz) */
		(chan == 184 || chan == 188 || chan == 192 || chan == 196));
269
}
270

271
static unsigned int
272 273
ath5k_setup_channels(struct ath5k_hw *ah, struct ieee80211_channel *channels,
		unsigned int mode, unsigned int max)
274
{
275
	unsigned int count, size, chfreq, freq, ch;
276
	enum ieee80211_band band;
277

278 279 280
	switch (mode) {
	case AR5K_MODE_11A:
		/* 1..220, but 2GHz frequencies are filtered by check_channel */
281
		size = 220;
282
		chfreq = CHANNEL_5GHZ;
283
		band = IEEE80211_BAND_5GHZ;
284 285 286 287 288
		break;
	case AR5K_MODE_11B:
	case AR5K_MODE_11G:
		size = 26;
		chfreq = CHANNEL_2GHZ;
289
		band = IEEE80211_BAND_2GHZ;
290 291
		break;
	default:
292
		ATH5K_WARN(ah, "bad mode, not copying channels\n");
293
		return 0;
294 295
	}

296 297
	count = 0;
	for (ch = 1; ch <= size && count < max; ch++) {
298 299 300 301
		freq = ieee80211_channel_to_frequency(ch, band);

		if (freq == 0) /* mapping failed - not a standard channel */
			continue;
302

303 304 305
		/* Check if channel is supported by the chipset */
		if (!ath5k_channel_ok(ah, freq, chfreq))
			continue;
306

307 308
		if (!modparam_all_channels &&
		    !ath5k_is_standard_channel(ch, band))
309
			continue;
310

311 312
		/* Write channel info and increment counter */
		channels[count].center_freq = freq;
313
		channels[count].band = band;
314 315 316 317 318 319 320 321
		switch (mode) {
		case AR5K_MODE_11A:
		case AR5K_MODE_11G:
			channels[count].hw_value = chfreq | CHANNEL_OFDM;
			break;
		case AR5K_MODE_11B:
			channels[count].hw_value = CHANNEL_B;
		}
322

323 324
		count++;
	}
325

326 327
	return count;
}
328

329
static void
330
ath5k_setup_rate_idx(struct ath5k_hw *ah, struct ieee80211_supported_band *b)
331 332
{
	u8 i;
333

334
	for (i = 0; i < AR5K_MAX_RATES; i++)
335
		ah->rate_idx[b->band][i] = -1;
336

337
	for (i = 0; i < b->n_bitrates; i++) {
338
		ah->rate_idx[b->band][b->bitrates[i].hw_value] = i;
339
		if (b->bitrates[i].hw_value_short)
340
			ah->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
341
	}
342
}
343

344 345 346
static int
ath5k_setup_bands(struct ieee80211_hw *hw)
{
347
	struct ath5k_hw *ah = hw->priv;
348 349 350
	struct ieee80211_supported_band *sband;
	int max_c, count_c = 0;
	int i;
351

352 353
	BUILD_BUG_ON(ARRAY_SIZE(ah->sbands) < IEEE80211_NUM_BANDS);
	max_c = ARRAY_SIZE(ah->channels);
354

355
	/* 2GHz band */
356
	sband = &ah->sbands[IEEE80211_BAND_2GHZ];
357
	sband->band = IEEE80211_BAND_2GHZ;
358
	sband->bitrates = &ah->rates[IEEE80211_BAND_2GHZ][0];
359

360
	if (test_bit(AR5K_MODE_11G, ah->ah_capabilities.cap_mode)) {
361 362 363 364
		/* G mode */
		memcpy(sband->bitrates, &ath5k_rates[0],
		       sizeof(struct ieee80211_rate) * 12);
		sband->n_bitrates = 12;
365

366
		sband->channels = ah->channels;
367
		sband->n_channels = ath5k_setup_channels(ah, sband->channels,
368
					AR5K_MODE_11G, max_c);
369

370 371 372
		hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
		count_c = sband->n_channels;
		max_c -= count_c;
373
	} else if (test_bit(AR5K_MODE_11B, ah->ah_capabilities.cap_mode)) {
374 375 376 377
		/* B mode */
		memcpy(sband->bitrates, &ath5k_rates[0],
		       sizeof(struct ieee80211_rate) * 4);
		sband->n_bitrates = 4;
378

379 380 381 382 383 384 385 386 387 388
		/* 5211 only supports B rates and uses 4bit rate codes
		 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
		 * fix them up here:
		 */
		if (ah->ah_version == AR5K_AR5211) {
			for (i = 0; i < 4; i++) {
				sband->bitrates[i].hw_value =
					sband->bitrates[i].hw_value & 0xF;
				sband->bitrates[i].hw_value_short =
					sband->bitrates[i].hw_value_short & 0xF;
389 390 391
			}
		}

392
		sband->channels = ah->channels;
393
		sband->n_channels = ath5k_setup_channels(ah, sband->channels,
394
					AR5K_MODE_11B, max_c);
395

396 397 398 399
		hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
		count_c = sband->n_channels;
		max_c -= count_c;
	}
400
	ath5k_setup_rate_idx(ah, sband);
401

402
	/* 5GHz band, A mode */
403 404
	if (test_bit(AR5K_MODE_11A, ah->ah_capabilities.cap_mode)) {
		sband = &ah->sbands[IEEE80211_BAND_5GHZ];
405
		sband->band = IEEE80211_BAND_5GHZ;
406
		sband->bitrates = &ah->rates[IEEE80211_BAND_5GHZ][0];
407

408 409 410
		memcpy(sband->bitrates, &ath5k_rates[4],
		       sizeof(struct ieee80211_rate) * 8);
		sband->n_bitrates = 8;
411

412
		sband->channels = &ah->channels[count_c];
413
		sband->n_channels = ath5k_setup_channels(ah, sband->channels,
414
					AR5K_MODE_11A, max_c);
415

416 417
		hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
	}
418
	ath5k_setup_rate_idx(ah, sband);
419

420
	ath5k_debug_dump_bands(ah);
421 422 423 424

	return 0;
}

425 426 427 428 429
/*
 * Set/change channels. We always reset the chip.
 * To accomplish this we must first cleanup any pending DMA,
 * then restart stuff after a la  ath5k_init.
 *
430
 * Called with ah->lock.
431
 */
432
int
433
ath5k_chan_set(struct ath5k_hw *ah, struct ieee80211_channel *chan)
434
{
435
	ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
436
		  "channel set, resetting (%u -> %u MHz)\n",
437
		  ah->curchan->center_freq, chan->center_freq);
438

439
	/*
440 441 442 443
	 * To switch channels clear any pending DMA operations;
	 * wait long enough for the RX fifo to drain, reset the
	 * hardware at the new frequency, and then re-enable
	 * the relevant bits of the h/w.
444
	 */
445
	return ath5k_reset(ah, chan, true);
446 447
}

448
void ath5k_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
449
{
450
	struct ath5k_vif_iter_data *iter_data = data;
451
	int i;
452
	struct ath5k_vif *avf = (void *)vif->drv_priv;
453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471

	if (iter_data->hw_macaddr)
		for (i = 0; i < ETH_ALEN; i++)
			iter_data->mask[i] &=
				~(iter_data->hw_macaddr[i] ^ mac[i]);

	if (!iter_data->found_active) {
		iter_data->found_active = true;
		memcpy(iter_data->active_mac, mac, ETH_ALEN);
	}

	if (iter_data->need_set_hw_addr && iter_data->hw_macaddr)
		if (compare_ether_addr(iter_data->hw_macaddr, mac) == 0)
			iter_data->need_set_hw_addr = false;

	if (!iter_data->any_assoc) {
		if (avf->assoc)
			iter_data->any_assoc = true;
	}
472 473 474 475

	/* Calculate combined mode - when APs are active, operate in AP mode.
	 * Otherwise use the mode of the new interface. This can currently
	 * only deal with combinations of APs and STAs. Only one ad-hoc
B
Ben Greear 已提交
476
	 * interfaces is allowed.
477 478 479
	 */
	if (avf->opmode == NL80211_IFTYPE_AP)
		iter_data->opmode = NL80211_IFTYPE_AP;
480 481 482
	else {
		if (avf->opmode == NL80211_IFTYPE_STATION)
			iter_data->n_stas++;
483 484
		if (iter_data->opmode == NL80211_IFTYPE_UNSPECIFIED)
			iter_data->opmode = avf->opmode;
485
	}
486 487
}

488
void
489
ath5k_update_bssid_mask_and_opmode(struct ath5k_hw *ah,
490
				   struct ieee80211_vif *vif)
491
{
492
	struct ath_common *common = ath5k_hw_common(ah);
493 494
	struct ath5k_vif_iter_data iter_data;
	u32 rfilt;
495 496 497 498 499 500 501 502 503

	/*
	 * Use the hardware MAC address as reference, the hardware uses it
	 * together with the BSSID mask when matching addresses.
	 */
	iter_data.hw_macaddr = common->macaddr;
	memset(&iter_data.mask, 0xff, ETH_ALEN);
	iter_data.found_active = false;
	iter_data.need_set_hw_addr = true;
504
	iter_data.opmode = NL80211_IFTYPE_UNSPECIFIED;
505
	iter_data.n_stas = 0;
506 507

	if (vif)
508
		ath5k_vif_iter(&iter_data, vif->addr, vif);
509 510

	/* Get list of all active MAC addresses */
511
	ieee80211_iterate_active_interfaces_atomic(ah->hw, ath5k_vif_iter,
512
						   &iter_data);
513
	memcpy(ah->bssidmask, iter_data.mask, ETH_ALEN);
514

515 516
	ah->opmode = iter_data.opmode;
	if (ah->opmode == NL80211_IFTYPE_UNSPECIFIED)
517
		/* Nothing active, default to station mode */
518
		ah->opmode = NL80211_IFTYPE_STATION;
519

520 521 522
	ath5k_hw_set_opmode(ah, ah->opmode);
	ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "mode setup opmode %d (%s)\n",
		  ah->opmode, ath_opmode_to_string(ah->opmode));
523

524
	if (iter_data.need_set_hw_addr && iter_data.found_active)
525
		ath5k_hw_set_lladdr(ah, iter_data.active_mac);
526

527 528
	if (ath5k_hw_hasbssidmask(ah))
		ath5k_hw_set_bssid_mask(ah, ah->bssidmask);
529

530 531 532 533
	/* Set up RX Filter */
	if (iter_data.n_stas > 1) {
		/* If you have multiple STA interfaces connected to
		 * different APs, ARPs are not received (most of the time?)
534
		 * Enabling PROMISC appears to fix that problem.
535
		 */
536
		ah->filter_flags |= AR5K_RX_FILTER_PROM;
537
	}
538

539 540 541
	rfilt = ah->filter_flags;
	ath5k_hw_set_rx_filter(ah, rfilt);
	ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
542
}
543

544
static inline int
545
ath5k_hw_to_driver_rix(struct ath5k_hw *ah, int hw_rix)
546 547
{
	int rix;
548

549 550 551 552 553
	/* return base rate on errors */
	if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
			"hw_rix out of bounds: %x\n", hw_rix))
		return 0;

554
	rix = ah->rate_idx[ah->curchan->band][hw_rix];
555 556 557 558 559 560 561 562 563 564 565
	if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
		rix = 0;

	return rix;
}

/***************\
* Buffers setup *
\***************/

static
566
struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_hw *ah, dma_addr_t *skb_addr)
567
{
568
	struct ath_common *common = ath5k_hw_common(ah);
569
	struct sk_buff *skb;
570 571

	/*
572 573
	 * Allocate buffer with headroom_needed space for the
	 * fake physical layer header at the start.
574
	 */
575 576 577
	skb = ath_rxbuf_alloc(common,
			      common->rx_bufsize,
			      GFP_ATOMIC);
578

579
	if (!skb) {
580
		ATH5K_ERR(ah, "can't alloc skbuff of size %u\n",
581 582
				common->rx_bufsize);
		return NULL;
583 584
	}

585
	*skb_addr = dma_map_single(ah->dev,
586
				   skb->data, common->rx_bufsize,
587 588
				   DMA_FROM_DEVICE);

589 590
	if (unlikely(dma_mapping_error(ah->dev, *skb_addr))) {
		ATH5K_ERR(ah, "%s: DMA mapping failed\n", __func__);
591 592
		dev_kfree_skb(skb);
		return NULL;
593
	}
594 595
	return skb;
}
596

597
static int
598
ath5k_rxbuf_setup(struct ath5k_hw *ah, struct ath5k_buf *bf)
599 600 601 602
{
	struct sk_buff *skb = bf->skb;
	struct ath5k_desc *ds;
	int ret;
603

604
	if (!skb) {
605
		skb = ath5k_rx_skb_alloc(ah, &bf->skbaddr);
606 607 608
		if (!skb)
			return -ENOMEM;
		bf->skb = skb;
609 610
	}

611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629
	/*
	 * Setup descriptors.  For receive we always terminate
	 * the descriptor list with a self-linked entry so we'll
	 * not get overrun under high load (as can happen with a
	 * 5212 when ANI processing enables PHY error frames).
	 *
	 * To ensure the last descriptor is self-linked we create
	 * each descriptor as self-linked and add it to the end.  As
	 * each additional descriptor is added the previous self-linked
	 * entry is "fixed" naturally.  This should be safe even
	 * if DMA is happening.  When processing RX interrupts we
	 * never remove/process the last, self-linked, entry on the
	 * descriptor list.  This ensures the hardware always has
	 * someplace to write a new frame.
	 */
	ds = bf->desc;
	ds->ds_link = bf->daddr;	/* link to self */
	ds->ds_data = bf->skbaddr;
	ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
630
	if (ret) {
631
		ATH5K_ERR(ah, "%s: could not setup RX desc\n", __func__);
632
		return ret;
633 634
	}

635 636 637
	if (ah->rxlink != NULL)
		*ah->rxlink = bf->daddr;
	ah->rxlink = &ds->ds_link;
638 639 640
	return 0;
}

641
static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
642
{
643 644 645
	struct ieee80211_hdr *hdr;
	enum ath5k_pkt_type htype;
	__le16 fc;
646

647 648
	hdr = (struct ieee80211_hdr *)skb->data;
	fc = hdr->frame_control;
649

650 651 652 653 654 655 656 657
	if (ieee80211_is_beacon(fc))
		htype = AR5K_PKT_TYPE_BEACON;
	else if (ieee80211_is_probe_resp(fc))
		htype = AR5K_PKT_TYPE_PROBE_RESP;
	else if (ieee80211_is_atim(fc))
		htype = AR5K_PKT_TYPE_ATIM;
	else if (ieee80211_is_pspoll(fc))
		htype = AR5K_PKT_TYPE_PSPOLL;
658
	else
659
		htype = AR5K_PKT_TYPE_NORMAL;
660

661
	return htype;
662 663
}

664
static int
665
ath5k_txbuf_setup(struct ath5k_hw *ah, struct ath5k_buf *bf,
666
		  struct ath5k_txq *txq, int padsize)
667
{
668 669 670 671 672 673 674 675 676 677 678
	struct ath5k_desc *ds = bf->desc;
	struct sk_buff *skb = bf->skb;
	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
	unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
	struct ieee80211_rate *rate;
	unsigned int mrr_rate[3], mrr_tries[3];
	int i, ret;
	u16 hw_rate;
	u16 cts_rate = 0;
	u16 duration = 0;
	u8 rc_flags;
679

680
	flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
681

682
	/* XXX endianness */
683
	bf->skbaddr = dma_map_single(ah->dev, skb->data, skb->len,
684
			DMA_TO_DEVICE);
685

686
	rate = ieee80211_get_tx_rate(ah->hw, info);
687 688 689 690
	if (!rate) {
		ret = -EINVAL;
		goto err_unmap;
	}
691

692 693
	if (info->flags & IEEE80211_TX_CTL_NO_ACK)
		flags |= AR5K_TXDESC_NOACK;
694

695 696 697
	rc_flags = info->control.rates[0].flags;
	hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
		rate->hw_value_short : rate->hw_value;
698

699 700 701 702 703 704 705 706 707 708 709
	pktlen = skb->len;

	/* FIXME: If we are in g mode and rate is a CCK rate
	 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
	 * from tx power (value is in dB units already) */
	if (info->control.hw_key) {
		keyidx = info->control.hw_key->hw_key_idx;
		pktlen += info->control.hw_key->icv_len;
	}
	if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
		flags |= AR5K_TXDESC_RTSENA;
710 711
		cts_rate = ieee80211_get_rts_cts_rate(ah->hw, info)->hw_value;
		duration = le16_to_cpu(ieee80211_rts_duration(ah->hw,
712
			info->control.vif, pktlen, info));
713 714 715
	}
	if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
		flags |= AR5K_TXDESC_CTSENA;
716 717
		cts_rate = ieee80211_get_rts_cts_rate(ah->hw, info)->hw_value;
		duration = le16_to_cpu(ieee80211_ctstoself_duration(ah->hw,
718
			info->control.vif, pktlen, info));
719 720 721 722
	}
	ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
		ieee80211_get_hdrlen_from_skb(skb), padsize,
		get_hw_packet_type(skb),
723
		(ah->power_level * 2),
724 725 726 727 728 729 730 731 732
		hw_rate,
		info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
		cts_rate, duration);
	if (ret)
		goto err_unmap;

	memset(mrr_rate, 0, sizeof(mrr_rate));
	memset(mrr_tries, 0, sizeof(mrr_tries));
	for (i = 0; i < 3; i++) {
733
		rate = ieee80211_get_alt_retry_rate(ah->hw, info, i);
734
		if (!rate)
735
			break;
736

737 738
		mrr_rate[i] = rate->hw_value;
		mrr_tries[i] = info->control.rates[i + 1].count;
739 740
	}

741 742 743 744
	ath5k_hw_setup_mrr_tx_desc(ah, ds,
		mrr_rate[0], mrr_tries[0],
		mrr_rate[1], mrr_tries[1],
		mrr_rate[2], mrr_tries[2]);
745

746 747
	ds->ds_link = 0;
	ds->ds_data = bf->skbaddr;
B
Bruno Randolf 已提交
748

749 750
	spin_lock_bh(&txq->lock);
	list_add_tail(&bf->list, &txq->q);
B
Bruno Randolf 已提交
751
	txq->txq_len++;
752 753 754 755
	if (txq->link == NULL) /* is this first packet? */
		ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
	else /* no, so only link it */
		*txq->link = bf->daddr;
B
Bruno Randolf 已提交
756

757 758 759 760 761 762 763
	txq->link = &ds->ds_link;
	ath5k_hw_start_tx_dma(ah, txq->qnum);
	mmiowb();
	spin_unlock_bh(&txq->lock);

	return 0;
err_unmap:
764
	dma_unmap_single(ah->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
765
	return ret;
B
Bruno Randolf 已提交
766 767
}

768 769 770 771
/*******************\
* Descriptors setup *
\*******************/

772
static int
773
ath5k_desc_alloc(struct ath5k_hw *ah)
774
{
775 776 777 778 779
	struct ath5k_desc *ds;
	struct ath5k_buf *bf;
	dma_addr_t da;
	unsigned int i;
	int ret;
780

781
	/* allocate descriptors */
782
	ah->desc_len = sizeof(struct ath5k_desc) *
783
			(ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
784

785 786 787 788
	ah->desc = dma_alloc_coherent(ah->dev, ah->desc_len,
				&ah->desc_daddr, GFP_KERNEL);
	if (ah->desc == NULL) {
		ATH5K_ERR(ah, "can't allocate descriptors\n");
789 790 791
		ret = -ENOMEM;
		goto err;
	}
792 793 794 795
	ds = ah->desc;
	da = ah->desc_daddr;
	ATH5K_DBG(ah, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
		ds, ah->desc_len, (unsigned long long)ah->desc_daddr);
796

797 798 799
	bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
			sizeof(struct ath5k_buf), GFP_KERNEL);
	if (bf == NULL) {
800
		ATH5K_ERR(ah, "can't allocate bufptr\n");
801 802 803
		ret = -ENOMEM;
		goto err_free;
	}
804
	ah->bufptr = bf;
805

806
	INIT_LIST_HEAD(&ah->rxbuf);
807 808 809
	for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
		bf->desc = ds;
		bf->daddr = da;
810
		list_add_tail(&bf->list, &ah->rxbuf);
811
	}
812

813 814
	INIT_LIST_HEAD(&ah->txbuf);
	ah->txbuf_len = ATH_TXBUF;
815
	for (i = 0; i < ATH_TXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
816 817
		bf->desc = ds;
		bf->daddr = da;
818
		list_add_tail(&bf->list, &ah->txbuf);
819 820
	}

821
	/* beacon buffers */
822
	INIT_LIST_HEAD(&ah->bcbuf);
823 824 825
	for (i = 0; i < ATH_BCBUF; i++, bf++, ds++, da += sizeof(*ds)) {
		bf->desc = ds;
		bf->daddr = da;
826
		list_add_tail(&bf->list, &ah->bcbuf);
827
	}
828

829 830
	return 0;
err_free:
831
	dma_free_coherent(ah->dev, ah->desc_len, ah->desc, ah->desc_daddr);
832
err:
833
	ah->desc = NULL;
834 835
	return ret;
}
836

837
void
838
ath5k_txbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf)
839 840 841 842
{
	BUG_ON(!bf);
	if (!bf->skb)
		return;
843
	dma_unmap_single(ah->dev, bf->skbaddr, bf->skb->len,
844 845 846 847 848 849 850 851
			DMA_TO_DEVICE);
	dev_kfree_skb_any(bf->skb);
	bf->skb = NULL;
	bf->skbaddr = 0;
	bf->desc->ds_data = 0;
}

void
852
ath5k_rxbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf)
853 854 855 856 857 858
{
	struct ath_common *common = ath5k_hw_common(ah);

	BUG_ON(!bf);
	if (!bf->skb)
		return;
859
	dma_unmap_single(ah->dev, bf->skbaddr, common->rx_bufsize,
860 861 862 863 864 865 866
			DMA_FROM_DEVICE);
	dev_kfree_skb_any(bf->skb);
	bf->skb = NULL;
	bf->skbaddr = 0;
	bf->desc->ds_data = 0;
}

867
static void
868
ath5k_desc_free(struct ath5k_hw *ah)
869 870
{
	struct ath5k_buf *bf;
871

872 873 874 875 876 877
	list_for_each_entry(bf, &ah->txbuf, list)
		ath5k_txbuf_free_skb(ah, bf);
	list_for_each_entry(bf, &ah->rxbuf, list)
		ath5k_rxbuf_free_skb(ah, bf);
	list_for_each_entry(bf, &ah->bcbuf, list)
		ath5k_txbuf_free_skb(ah, bf);
878

879
	/* Free memory associated with all descriptors */
880 881 882
	dma_free_coherent(ah->dev, ah->desc_len, ah->desc, ah->desc_daddr);
	ah->desc = NULL;
	ah->desc_daddr = 0;
883

884 885
	kfree(ah->bufptr);
	ah->bufptr = NULL;
886 887
}

888 889 890 891 892 893

/**************\
* Queues setup *
\**************/

static struct ath5k_txq *
894
ath5k_txq_setup(struct ath5k_hw *ah,
895
		int qtype, int subtype)
896
{
897 898 899
	struct ath5k_txq *txq;
	struct ath5k_txq_info qi = {
		.tqi_subtype = subtype,
900 901 902 903 904
		/* XXX: default values not correct for B and XR channels,
		 * but who cares? */
		.tqi_aifs = AR5K_TUNE_AIFS,
		.tqi_cw_min = AR5K_TUNE_CWMIN,
		.tqi_cw_max = AR5K_TUNE_CWMAX
905 906
	};
	int qnum;
907

908
	/*
909 910 911 912 913 914 915 916 917 918
	 * Enable interrupts only for EOL and DESC conditions.
	 * We mark tx descriptors to receive a DESC interrupt
	 * when a tx queue gets deep; otherwise we wait for the
	 * EOL to reap descriptors.  Note that this is done to
	 * reduce interrupt load and this only defers reaping
	 * descriptors, never transmitting frames.  Aside from
	 * reducing interrupts this also permits more concurrency.
	 * The only potential downside is if the tx queue backs
	 * up in which case the top half of the kernel may backup
	 * due to a lack of tx descriptors.
919
	 */
920 921 922 923 924 925 926 927 928 929
	qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
				AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
	qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
	if (qnum < 0) {
		/*
		 * NB: don't print a message, this happens
		 * normally on parts with too few tx queues
		 */
		return ERR_PTR(qnum);
	}
930 931 932
	if (qnum >= ARRAY_SIZE(ah->txqs)) {
		ATH5K_ERR(ah, "hw qnum %u out of range, max %tu!\n",
			qnum, ARRAY_SIZE(ah->txqs));
933 934 935
		ath5k_hw_release_tx_queue(ah, qnum);
		return ERR_PTR(-EINVAL);
	}
936
	txq = &ah->txqs[qnum];
937 938 939 940 941 942
	if (!txq->setup) {
		txq->qnum = qnum;
		txq->link = NULL;
		INIT_LIST_HEAD(&txq->q);
		spin_lock_init(&txq->lock);
		txq->setup = true;
B
Bruno Randolf 已提交
943
		txq->txq_len = 0;
944
		txq->txq_max = ATH5K_TXQ_LEN_MAX;
945
		txq->txq_poll_mark = false;
946
		txq->txq_stuck = 0;
947
	}
948
	return &ah->txqs[qnum];
949 950
}

951 952
static int
ath5k_beaconq_setup(struct ath5k_hw *ah)
953
{
954
	struct ath5k_txq_info qi = {
955 956 957 958 959
		/* XXX: default values not correct for B and XR channels,
		 * but who cares? */
		.tqi_aifs = AR5K_TUNE_AIFS,
		.tqi_cw_min = AR5K_TUNE_CWMIN,
		.tqi_cw_max = AR5K_TUNE_CWMAX,
960 961 962
		/* NB: for dynamic turbo, don't enable any other interrupts */
		.tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
	};
963

964
	return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
965 966
}

967
static int
968
ath5k_beaconq_config(struct ath5k_hw *ah)
969
{
970 971
	struct ath5k_txq_info qi;
	int ret;
972

973
	ret = ath5k_hw_get_tx_queueprops(ah, ah->bhalq, &qi);
974 975
	if (ret)
		goto err;
976

977 978
	if (ah->opmode == NL80211_IFTYPE_AP ||
	    ah->opmode == NL80211_IFTYPE_MESH_POINT) {
979 980 981 982 983 984 985
		/*
		 * Always burst out beacon and CAB traffic
		 * (aifs = cwmin = cwmax = 0)
		 */
		qi.tqi_aifs = 0;
		qi.tqi_cw_min = 0;
		qi.tqi_cw_max = 0;
986
	} else if (ah->opmode == NL80211_IFTYPE_ADHOC) {
987 988 989 990 991
		/*
		 * Adhoc mode; backoff between 0 and (2 * cw_min).
		 */
		qi.tqi_aifs = 0;
		qi.tqi_cw_min = 0;
992
		qi.tqi_cw_max = 2 * AR5K_TUNE_CWMIN;
993
	}
994

995
	ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
996 997
		"beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
		qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
998

999
	ret = ath5k_hw_set_tx_queueprops(ah, ah->bhalq, &qi);
1000
	if (ret) {
1001
		ATH5K_ERR(ah, "%s: unable to update parameters for beacon "
1002 1003 1004
			"hardware queue!\n", __func__);
		goto err;
	}
1005
	ret = ath5k_hw_reset_tx_queue(ah, ah->bhalq); /* push to h/w */
1006 1007
	if (ret)
		goto err;
1008

1009 1010 1011 1012
	/* reconfigure cabq with ready time to 80% of beacon_interval */
	ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
	if (ret)
		goto err;
1013

1014
	qi.tqi_ready_time = (ah->bintval * 80) / 100;
1015 1016 1017
	ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
	if (ret)
		goto err;
1018

1019 1020 1021
	ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
err:
	return ret;
1022 1023
}

1024 1025 1026
/**
 * ath5k_drain_tx_buffs - Empty tx buffers
 *
1027
 * @ah The &struct ath5k_hw
1028 1029 1030 1031 1032 1033 1034
 *
 * Empty tx buffers from all queues in preparation
 * of a reset or during shutdown.
 *
 * NB:	this assumes output has been stopped and
 *	we do not need to block ath5k_tx_tasklet
 */
1035
static void
1036
ath5k_drain_tx_buffs(struct ath5k_hw *ah)
1037
{
1038
	struct ath5k_txq *txq;
1039
	struct ath5k_buf *bf, *bf0;
1040
	int i;
1041

1042 1043 1044
	for (i = 0; i < ARRAY_SIZE(ah->txqs); i++) {
		if (ah->txqs[i].setup) {
			txq = &ah->txqs[i];
1045 1046
			spin_lock_bh(&txq->lock);
			list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1047
				ath5k_debug_printtxbuf(ah, bf);
1048

1049
				ath5k_txbuf_free_skb(ah, bf);
1050

1051 1052 1053
				spin_lock_bh(&ah->txbuflock);
				list_move_tail(&bf->list, &ah->txbuf);
				ah->txbuf_len++;
1054
				txq->txq_len--;
1055
				spin_unlock_bh(&ah->txbuflock);
1056
			}
1057 1058 1059 1060
			txq->link = NULL;
			txq->txq_poll_mark = false;
			spin_unlock_bh(&txq->lock);
		}
1061
	}
1062 1063
}

1064
static void
1065
ath5k_txq_release(struct ath5k_hw *ah)
1066
{
1067
	struct ath5k_txq *txq = ah->txqs;
1068
	unsigned int i;
1069

1070
	for (i = 0; i < ARRAY_SIZE(ah->txqs); i++, txq++)
1071
		if (txq->setup) {
1072
			ath5k_hw_release_tx_queue(ah, txq->qnum);
1073 1074 1075
			txq->setup = false;
		}
}
1076 1077


1078 1079 1080
/*************\
* RX Handling *
\*************/
1081

1082 1083 1084
/*
 * Enable the receive h/w following a reset.
 */
1085
static int
1086
ath5k_rx_start(struct ath5k_hw *ah)
1087
{
1088 1089 1090
	struct ath_common *common = ath5k_hw_common(ah);
	struct ath5k_buf *bf;
	int ret;
1091

1092
	common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
1093

1094
	ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
1095
		  common->cachelsz, common->rx_bufsize);
1096

1097 1098 1099 1100
	spin_lock_bh(&ah->rxbuflock);
	ah->rxlink = NULL;
	list_for_each_entry(bf, &ah->rxbuf, list) {
		ret = ath5k_rxbuf_setup(ah, bf);
1101
		if (ret != 0) {
1102
			spin_unlock_bh(&ah->rxbuflock);
1103 1104
			goto err;
		}
1105
	}
1106
	bf = list_first_entry(&ah->rxbuf, struct ath5k_buf, list);
1107
	ath5k_hw_set_rxdp(ah, bf->daddr);
1108
	spin_unlock_bh(&ah->rxbuflock);
1109

1110
	ath5k_hw_start_rx_dma(ah);	/* enable recv descriptors */
1111
	ath5k_update_bssid_mask_and_opmode(ah, NULL); /* set filters, etc. */
1112
	ath5k_hw_start_rx_pcu(ah);	/* re-enable PCU/DMA engine */
1113 1114

	return 0;
1115
err:
1116 1117 1118
	return ret;
}

1119
/*
1120 1121 1122 1123 1124
 * Disable the receive logic on PCU (DRU)
 * In preparation for a shutdown.
 *
 * Note: Doesn't stop rx DMA, ath5k_hw_dma_stop
 * does.
1125 1126
 */
static void
1127
ath5k_rx_stop(struct ath5k_hw *ah)
1128 1129
{

1130
	ath5k_hw_set_rx_filter(ah, 0);	/* clear recv filter */
1131
	ath5k_hw_stop_rx_pcu(ah);	/* disable PCU */
1132

1133
	ath5k_debug_printrxbuffs(ah);
1134
}
1135

1136
static unsigned int
1137
ath5k_rx_decrypted(struct ath5k_hw *ah, struct sk_buff *skb,
1138 1139 1140 1141 1142
		   struct ath5k_rx_status *rs)
{
	struct ath_common *common = ath5k_hw_common(ah);
	struct ieee80211_hdr *hdr = (void *)skb->data;
	unsigned int keyix, hlen;
1143

1144 1145 1146
	if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
			rs->rs_keyix != AR5K_RXKEYIX_INVALID)
		return RX_FLAG_DECRYPTED;
1147

1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
	/* Apparently when a default key is used to decrypt the packet
	   the hw does not set the index used to decrypt.  In such cases
	   get the index from the packet. */
	hlen = ieee80211_hdrlen(hdr->frame_control);
	if (ieee80211_has_protected(hdr->frame_control) &&
	    !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
	    skb->len >= hlen + 4) {
		keyix = skb->data[hlen + 3] >> 6;

		if (test_bit(keyix, common->keymap))
			return RX_FLAG_DECRYPTED;
	}
1160 1161 1162 1163

	return 0;
}

1164

1165
static void
1166
ath5k_check_ibss_tsf(struct ath5k_hw *ah, struct sk_buff *skb,
1167
		     struct ieee80211_rx_status *rxs)
1168
{
1169
	struct ath_common *common = ath5k_hw_common(ah);
1170 1171 1172
	u64 tsf, bc_tstamp;
	u32 hw_tu;
	struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1173

1174 1175 1176 1177 1178 1179 1180 1181
	if (ieee80211_is_beacon(mgmt->frame_control) &&
	    le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
	    memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
		/*
		 * Received an IBSS beacon with the same BSSID. Hardware *must*
		 * have updated the local TSF. We have to work around various
		 * hardware bugs, though...
		 */
1182
		tsf = ath5k_hw_get_tsf64(ah);
1183 1184
		bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
		hw_tu = TSF_TO_TU(tsf);
1185

1186
		ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
1187 1188 1189 1190 1191
			"beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
			(unsigned long long)bc_tstamp,
			(unsigned long long)rxs->mactime,
			(unsigned long long)(rxs->mactime - bc_tstamp),
			(unsigned long long)tsf);
1192

1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
		/*
		 * Sometimes the HW will give us a wrong tstamp in the rx
		 * status, causing the timestamp extension to go wrong.
		 * (This seems to happen especially with beacon frames bigger
		 * than 78 byte (incl. FCS))
		 * But we know that the receive timestamp must be later than the
		 * timestamp of the beacon since HW must have synced to that.
		 *
		 * NOTE: here we assume mactime to be after the frame was
		 * received, not like mac80211 which defines it at the start.
		 */
		if (bc_tstamp > rxs->mactime) {
1205
			ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
1206 1207 1208 1209 1210
				"fixing mactime from %llx to %llx\n",
				(unsigned long long)rxs->mactime,
				(unsigned long long)tsf);
			rxs->mactime = tsf;
		}
1211

1212 1213 1214 1215 1216 1217
		/*
		 * Local TSF might have moved higher than our beacon timers,
		 * in that case we have to update them to continue sending
		 * beacons. This also takes care of synchronizing beacon sending
		 * times with other stations.
		 */
1218 1219
		if (hw_tu >= ah->nexttbtt)
			ath5k_beacon_update_timers(ah, bc_tstamp);
B
Bruno Randolf 已提交
1220 1221 1222 1223

		/* Check if the beacon timers are still correct, because a TSF
		 * update might have created a window between them - for a
		 * longer description see the comment of this function: */
1224 1225 1226
		if (!ath5k_hw_check_beacon_timers(ah, ah->bintval)) {
			ath5k_beacon_update_timers(ah, bc_tstamp);
			ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
B
Bruno Randolf 已提交
1227 1228
				"fixed beacon timers after beacon receive\n");
		}
1229 1230
	}
}
1231

1232
static void
1233
ath5k_update_beacon_rssi(struct ath5k_hw *ah, struct sk_buff *skb, int rssi)
1234 1235 1236
{
	struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
	struct ath_common *common = ath5k_hw_common(ah);
1237

1238 1239 1240 1241
	/* only beacons from our BSSID */
	if (!ieee80211_is_beacon(mgmt->frame_control) ||
	    memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) != 0)
		return;
1242

B
Bruno Randolf 已提交
1243
	ewma_add(&ah->ah_beacon_rssi_avg, rssi);
1244

1245 1246 1247
	/* in IBSS mode we should keep RSSI statistics per neighbour */
	/* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
}
1248

1249 1250 1251 1252
/*
 * Compute padding position. skb must contain an IEEE 802.11 frame
 */
static int ath5k_common_padpos(struct sk_buff *skb)
1253
{
1254
	struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1255 1256
	__le16 frame_control = hdr->frame_control;
	int padpos = 24;
1257

1258
	if (ieee80211_has_a4(frame_control))
1259
		padpos += ETH_ALEN;
1260 1261

	if (ieee80211_is_data_qos(frame_control))
1262 1263 1264
		padpos += IEEE80211_QOS_CTL_LEN;

	return padpos;
1265 1266
}

1267 1268 1269 1270 1271
/*
 * This function expects an 802.11 frame and returns the number of
 * bytes added, or -1 if we don't have enough header room.
 */
static int ath5k_add_padding(struct sk_buff *skb)
1272
{
1273 1274
	int padpos = ath5k_common_padpos(skb);
	int padsize = padpos & 3;
1275

1276
	if (padsize && skb->len > padpos) {
1277

1278 1279
		if (skb_headroom(skb) < padsize)
			return -1;
1280

1281
		skb_push(skb, padsize);
1282
		memmove(skb->data, skb->data + padsize, padpos);
1283 1284
		return padsize;
	}
B
Bob Copeland 已提交
1285

1286 1287
	return 0;
}
1288

1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305
/*
 * The MAC header is padded to have 32-bit boundary if the
 * packet payload is non-zero. The general calculation for
 * padsize would take into account odd header lengths:
 * padsize = 4 - (hdrlen & 3); however, since only
 * even-length headers are used, padding can only be 0 or 2
 * bytes and we can optimize this a bit.  We must not try to
 * remove padding from short control frames that do not have a
 * payload.
 *
 * This function expects an 802.11 frame and returns the number of
 * bytes removed.
 */
static int ath5k_remove_padding(struct sk_buff *skb)
{
	int padpos = ath5k_common_padpos(skb);
	int padsize = padpos & 3;
1306

1307
	if (padsize && skb->len >= padpos + padsize) {
1308 1309 1310
		memmove(skb->data + padsize, skb->data, padpos);
		skb_pull(skb, padsize);
		return padsize;
1311
	}
B
Bob Copeland 已提交
1312

1313
	return 0;
1314 1315 1316
}

static void
1317
ath5k_receive_frame(struct ath5k_hw *ah, struct sk_buff *skb,
1318
		    struct ath5k_rx_status *rs)
1319
{
1320 1321 1322 1323 1324 1325 1326 1327 1328
	struct ieee80211_rx_status *rxs;

	ath5k_remove_padding(skb);

	rxs = IEEE80211_SKB_RXCB(skb);

	rxs->flag = 0;
	if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
		rxs->flag |= RX_FLAG_MMIC_ERROR;
1329 1330

	/*
1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
	 * always extend the mac timestamp, since this information is
	 * also needed for proper IBSS merging.
	 *
	 * XXX: it might be too late to do it here, since rs_tstamp is
	 * 15bit only. that means TSF extension has to be done within
	 * 32768usec (about 32ms). it might be necessary to move this to
	 * the interrupt handler, like it is done in madwifi.
	 *
	 * Unfortunately we don't know when the hardware takes the rx
	 * timestamp (beginning of phy frame, data frame, end of rx?).
	 * The only thing we know is that it is hardware specific...
	 * On AR5213 it seems the rx timestamp is at the end of the
1343
	 * frame, but I'm not sure.
1344 1345 1346 1347 1348
	 *
	 * NOTE: mac80211 defines mactime at the beginning of the first
	 * data symbol. Since we don't have any time references it's
	 * impossible to comply to that. This affects IBSS merge only
	 * right now, so it's not too bad...
1349
	 */
1350
	rxs->mactime = ath5k_extend_tsf(ah, rs->rs_tstamp);
J
Johannes Berg 已提交
1351
	rxs->flag |= RX_FLAG_MACTIME_MPDU;
1352

1353 1354
	rxs->freq = ah->curchan->center_freq;
	rxs->band = ah->curchan->band;
1355

1356
	rxs->signal = ah->ah_noise_floor + rs->rs_rssi;
1357

1358
	rxs->antenna = rs->rs_antenna;
1359

1360
	if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
1361
		ah->stats.antenna_rx[rs->rs_antenna]++;
1362
	else
1363
		ah->stats.antenna_rx[0]++; /* invalid */
1364

1365 1366
	rxs->rate_idx = ath5k_hw_to_driver_rix(ah, rs->rs_rate);
	rxs->flag |= ath5k_rx_decrypted(ah, skb, rs);
1367

1368
	if (rxs->rate_idx >= 0 && rs->rs_rate ==
1369
	    ah->sbands[ah->curchan->band].bitrates[rxs->rate_idx].hw_value_short)
1370
		rxs->flag |= RX_FLAG_SHORTPRE;
1371

1372
	trace_ath5k_rx(ah, skb);
1373

1374
	ath5k_update_beacon_rssi(ah, skb, rs->rs_rssi);
1375

1376
	/* check beacons in IBSS mode */
1377 1378
	if (ah->opmode == NL80211_IFTYPE_ADHOC)
		ath5k_check_ibss_tsf(ah, skb, rxs);
1379

1380
	ieee80211_rx(ah->hw, skb);
1381
}
1382

1383 1384 1385 1386
/** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
 *
 * Check if we want to further process this frame or not. Also update
 * statistics. Return true if we want this frame, false if not.
1387
 */
1388
static bool
1389
ath5k_receive_frame_ok(struct ath5k_hw *ah, struct ath5k_rx_status *rs)
1390
{
1391 1392
	ah->stats.rx_all_count++;
	ah->stats.rx_bytes_count += rs->rs_datalen;
1393

1394 1395
	if (unlikely(rs->rs_status)) {
		if (rs->rs_status & AR5K_RXERR_CRC)
1396
			ah->stats.rxerr_crc++;
1397
		if (rs->rs_status & AR5K_RXERR_FIFO)
1398
			ah->stats.rxerr_fifo++;
1399
		if (rs->rs_status & AR5K_RXERR_PHY) {
1400
			ah->stats.rxerr_phy++;
1401
			if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
1402
				ah->stats.rxerr_phy_code[rs->rs_phyerr]++;
1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415
			return false;
		}
		if (rs->rs_status & AR5K_RXERR_DECRYPT) {
			/*
			 * Decrypt error.  If the error occurred
			 * because there was no hardware key, then
			 * let the frame through so the upper layers
			 * can process it.  This is necessary for 5210
			 * parts which have no way to setup a ``clear''
			 * key cache entry.
			 *
			 * XXX do key cache faulting
			 */
1416
			ah->stats.rxerr_decrypt++;
1417 1418 1419 1420 1421
			if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
			    !(rs->rs_status & AR5K_RXERR_CRC))
				return true;
		}
		if (rs->rs_status & AR5K_RXERR_MIC) {
1422
			ah->stats.rxerr_mic++;
1423
			return true;
1424 1425
		}

1426 1427 1428 1429
		/* reject any frames with non-crypto errors */
		if (rs->rs_status & ~(AR5K_RXERR_DECRYPT))
			return false;
	}
1430

1431
	if (unlikely(rs->rs_more)) {
1432
		ah->stats.rxerr_jumbo++;
1433 1434 1435
		return false;
	}
	return true;
1436 1437
}

1438
static void
1439
ath5k_set_current_imask(struct ath5k_hw *ah)
1440
{
1441
	enum ath5k_int imask;
1442 1443
	unsigned long flags;

1444 1445 1446
	spin_lock_irqsave(&ah->irqlock, flags);
	imask = ah->imask;
	if (ah->rx_pending)
1447
		imask &= ~AR5K_INT_RX_ALL;
1448
	if (ah->tx_pending)
1449
		imask &= ~AR5K_INT_TX_ALL;
1450 1451
	ath5k_hw_set_imr(ah, imask);
	spin_unlock_irqrestore(&ah->irqlock, flags);
1452 1453
}

1454
static void
1455
ath5k_tasklet_rx(unsigned long data)
1456
{
1457 1458 1459
	struct ath5k_rx_status rs = {};
	struct sk_buff *skb, *next_skb;
	dma_addr_t next_skb_addr;
1460
	struct ath5k_hw *ah = (void *)data;
L
Luis R. Rodriguez 已提交
1461
	struct ath_common *common = ath5k_hw_common(ah);
1462 1463 1464
	struct ath5k_buf *bf;
	struct ath5k_desc *ds;
	int ret;
1465

1466 1467 1468
	spin_lock(&ah->rxbuflock);
	if (list_empty(&ah->rxbuf)) {
		ATH5K_WARN(ah, "empty rx buf pool\n");
1469 1470 1471
		goto unlock;
	}
	do {
1472
		bf = list_first_entry(&ah->rxbuf, struct ath5k_buf, list);
1473 1474 1475
		BUG_ON(bf->skb == NULL);
		skb = bf->skb;
		ds = bf->desc;
1476

1477
		/* bail if HW is still using self-linked descriptor */
1478
		if (ath5k_hw_get_rxdp(ah) == bf->daddr)
1479
			break;
1480

1481
		ret = ah->ah_proc_rx_desc(ah, ds, &rs);
1482 1483 1484
		if (unlikely(ret == -EINPROGRESS))
			break;
		else if (unlikely(ret)) {
1485 1486
			ATH5K_ERR(ah, "error in processing rx descriptor\n");
			ah->stats.rxerr_proc++;
1487 1488
			break;
		}
1489

1490 1491
		if (ath5k_receive_frame_ok(ah, &rs)) {
			next_skb = ath5k_rx_skb_alloc(ah, &next_skb_addr);
1492

1493 1494 1495 1496 1497 1498
			/*
			 * If we can't replace bf->skb with a new skb under
			 * memory pressure, just skip this packet
			 */
			if (!next_skb)
				goto next;
1499

1500
			dma_unmap_single(ah->dev, bf->skbaddr,
1501
					 common->rx_bufsize,
1502
					 DMA_FROM_DEVICE);
1503

1504
			skb_put(skb, rs.rs_datalen);
1505

1506
			ath5k_receive_frame(ah, skb, &rs);
1507

1508 1509
			bf->skb = next_skb;
			bf->skbaddr = next_skb_addr;
1510
		}
1511
next:
1512 1513
		list_move_tail(&bf->list, &ah->rxbuf);
	} while (ath5k_rxbuf_setup(ah, bf) == 0);
1514
unlock:
1515 1516 1517
	spin_unlock(&ah->rxbuflock);
	ah->rx_pending = false;
	ath5k_set_current_imask(ah);
1518 1519
}

B
Bruno Randolf 已提交
1520

1521 1522 1523
/*************\
* TX Handling *
\*************/
B
Bruno Randolf 已提交
1524

1525
void
1526 1527
ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
	       struct ath5k_txq *txq)
1528
{
1529
	struct ath5k_hw *ah = hw->priv;
1530 1531 1532
	struct ath5k_buf *bf;
	unsigned long flags;
	int padsize;
B
Bruno Randolf 已提交
1533

1534
	trace_ath5k_tx(ah, skb, txq);
B
Bruno Randolf 已提交
1535

1536 1537 1538 1539 1540 1541
	/*
	 * The hardware expects the header padded to 4 byte boundaries.
	 * If this is not the case, we add the padding after the header.
	 */
	padsize = ath5k_add_padding(skb);
	if (padsize < 0) {
1542
		ATH5K_ERR(ah, "tx hdrlen not %%4: not enough"
1543 1544 1545
			  " headroom to pad");
		goto drop_packet;
	}
1546

1547 1548
	if (txq->txq_len >= txq->txq_max &&
	    txq->qnum <= AR5K_TX_QUEUE_ID_DATA_MAX)
B
Bruno Randolf 已提交
1549 1550
		ieee80211_stop_queue(hw, txq->qnum);

1551 1552 1553 1554
	spin_lock_irqsave(&ah->txbuflock, flags);
	if (list_empty(&ah->txbuf)) {
		ATH5K_ERR(ah, "no further txbuf available, dropping packet\n");
		spin_unlock_irqrestore(&ah->txbuflock, flags);
B
Bruno Randolf 已提交
1555
		ieee80211_stop_queues(hw);
1556
		goto drop_packet;
1557
	}
1558
	bf = list_first_entry(&ah->txbuf, struct ath5k_buf, list);
1559
	list_del(&bf->list);
1560 1561
	ah->txbuf_len--;
	if (list_empty(&ah->txbuf))
1562
		ieee80211_stop_queues(hw);
1563
	spin_unlock_irqrestore(&ah->txbuflock, flags);
1564 1565 1566

	bf->skb = skb;

1567
	if (ath5k_txbuf_setup(ah, bf, txq, padsize)) {
1568
		bf->skb = NULL;
1569 1570 1571 1572
		spin_lock_irqsave(&ah->txbuflock, flags);
		list_add_tail(&bf->list, &ah->txbuf);
		ah->txbuf_len++;
		spin_unlock_irqrestore(&ah->txbuflock, flags);
1573
		goto drop_packet;
1574
	}
1575
	return;
1576

1577 1578
drop_packet:
	dev_kfree_skb_any(skb);
1579 1580
}

1581
static void
1582
ath5k_tx_frame_completed(struct ath5k_hw *ah, struct sk_buff *skb,
1583
			 struct ath5k_txq *txq, struct ath5k_tx_status *ts)
1584 1585
{
	struct ieee80211_tx_info *info;
1586
	u8 tries[3];
1587 1588
	int i;

1589 1590
	ah->stats.tx_all_count++;
	ah->stats.tx_bytes_count += skb->len;
1591 1592
	info = IEEE80211_SKB_CB(skb);

1593 1594 1595 1596
	tries[0] = info->status.rates[0].count;
	tries[1] = info->status.rates[1].count;
	tries[2] = info->status.rates[2].count;

1597
	ieee80211_tx_info_clear_status(info);
1598 1599

	for (i = 0; i < ts->ts_final_idx; i++) {
1600 1601 1602
		struct ieee80211_tx_rate *r =
			&info->status.rates[i];

1603
		r->count = tries[i];
1604 1605
	}

1606
	info->status.rates[ts->ts_final_idx].count = ts->ts_final_retry;
1607
	info->status.rates[ts->ts_final_idx + 1].idx = -1;
1608 1609

	if (unlikely(ts->ts_status)) {
1610
		ah->stats.ack_fail++;
1611 1612
		if (ts->ts_status & AR5K_TXERR_FILT) {
			info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
1613
			ah->stats.txerr_filt++;
1614 1615
		}
		if (ts->ts_status & AR5K_TXERR_XRETRY)
1616
			ah->stats.txerr_retry++;
1617
		if (ts->ts_status & AR5K_TXERR_FIFO)
1618
			ah->stats.txerr_fifo++;
1619 1620 1621
	} else {
		info->flags |= IEEE80211_TX_STAT_ACK;
		info->status.ack_signal = ts->ts_rssi;
1622 1623 1624

		/* count the successful attempt as well */
		info->status.rates[ts->ts_final_idx].count++;
1625 1626 1627 1628 1629 1630 1631 1632 1633
	}

	/*
	* Remove MAC header padding before giving the frame
	* back to mac80211.
	*/
	ath5k_remove_padding(skb);

	if (ts->ts_antenna > 0 && ts->ts_antenna < 5)
1634
		ah->stats.antenna_tx[ts->ts_antenna]++;
1635
	else
1636
		ah->stats.antenna_tx[0]++; /* invalid */
1637

1638 1639
	trace_ath5k_tx_complete(ah, skb, txq, ts);
	ieee80211_tx_status(ah->hw, skb);
1640
}
1641 1642

static void
1643
ath5k_tx_processq(struct ath5k_hw *ah, struct ath5k_txq *txq)
1644
{
1645 1646 1647 1648
	struct ath5k_tx_status ts = {};
	struct ath5k_buf *bf, *bf0;
	struct ath5k_desc *ds;
	struct sk_buff *skb;
1649
	int ret;
1650

1651 1652
	spin_lock(&txq->lock);
	list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1653 1654 1655 1656 1657 1658 1659

		txq->txq_poll_mark = false;

		/* skb might already have been processed last time. */
		if (bf->skb != NULL) {
			ds = bf->desc;

1660
			ret = ah->ah_proc_tx_desc(ah, ds, &ts);
1661 1662 1663
			if (unlikely(ret == -EINPROGRESS))
				break;
			else if (unlikely(ret)) {
1664
				ATH5K_ERR(ah,
1665 1666 1667 1668 1669 1670 1671
					"error %d while processing "
					"queue %u\n", ret, txq->qnum);
				break;
			}

			skb = bf->skb;
			bf->skb = NULL;
1672

1673
			dma_unmap_single(ah->dev, bf->skbaddr, skb->len,
1674
					DMA_TO_DEVICE);
1675
			ath5k_tx_frame_completed(ah, skb, txq, &ts);
1676
		}
1677

1678 1679 1680
		/*
		 * It's possible that the hardware can say the buffer is
		 * completed when it hasn't yet loaded the ds_link from
1681 1682
		 * host memory and moved on.
		 * Always keep the last descriptor to avoid HW races...
1683
		 */
1684 1685 1686 1687
		if (ath5k_hw_get_txdp(ah, txq->qnum) != bf->daddr) {
			spin_lock(&ah->txbuflock);
			list_move_tail(&bf->list, &ah->txbuf);
			ah->txbuf_len++;
1688
			txq->txq_len--;
1689
			spin_unlock(&ah->txbuflock);
1690
		}
1691 1692
	}
	spin_unlock(&txq->lock);
B
Bruno Randolf 已提交
1693
	if (txq->txq_len < ATH5K_TXQ_LEN_LOW && txq->qnum < 4)
1694
		ieee80211_wake_queue(ah->hw, txq->qnum);
1695 1696 1697 1698 1699
}

static void
ath5k_tasklet_tx(unsigned long data)
{
B
Bob Copeland 已提交
1700
	int i;
1701
	struct ath5k_hw *ah = (void *)data;
1702

1703
	for (i = 0; i < AR5K_NUM_TX_QUEUES; i++)
1704 1705
		if (ah->txqs[i].setup && (ah->ah_txq_isr & BIT(i)))
			ath5k_tx_processq(ah, &ah->txqs[i]);
1706

1707 1708
	ah->tx_pending = false;
	ath5k_set_current_imask(ah);
1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
}


/*****************\
* Beacon handling *
\*****************/

/*
 * Setup the beacon frame for transmit.
 */
static int
1720
ath5k_beacon_setup(struct ath5k_hw *ah, struct ath5k_buf *bf)
1721 1722
{
	struct sk_buff *skb = bf->skb;
J
Johannes Berg 已提交
1723
	struct	ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1724
	struct ath5k_desc *ds;
1725 1726
	int ret = 0;
	u8 antenna;
1727
	u32 flags;
1728
	const int padsize = 0;
1729

1730
	bf->skbaddr = dma_map_single(ah->dev, skb->data, skb->len,
1731
			DMA_TO_DEVICE);
1732
	ATH5K_DBG(ah, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
1733 1734
			"skbaddr %llx\n", skb, skb->data, skb->len,
			(unsigned long long)bf->skbaddr);
1735

1736 1737
	if (dma_mapping_error(ah->dev, bf->skbaddr)) {
		ATH5K_ERR(ah, "beacon DMA mapping failed\n");
1738 1739 1740 1741
		return -EIO;
	}

	ds = bf->desc;
1742
	antenna = ah->ah_tx_ant;
1743 1744

	flags = AR5K_TXDESC_NOACK;
1745
	if (ah->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
1746 1747
		ds->ds_link = bf->daddr;	/* self-linked */
		flags |= AR5K_TXDESC_VEOL;
1748
	} else
1749
		ds->ds_link = 0;
1750 1751 1752 1753 1754 1755 1756

	/*
	 * If we use multiple antennas on AP and use
	 * the Sectored AP scenario, switch antenna every
	 * 4 beacons to make sure everybody hears our AP.
	 * When a client tries to associate, hw will keep
	 * track of the tx antenna to be used for this client
1757
	 * automatically, based on ACKed packets.
1758 1759 1760 1761 1762
	 *
	 * Note: AP still listens and transmits RTS on the
	 * default antenna which is supposed to be an omni.
	 *
	 * Note2: On sectored scenarios it's possible to have
B
Bob Copeland 已提交
1763 1764 1765 1766 1767
	 * multiple antennas (1 omni -- the default -- and 14
	 * sectors), so if we choose to actually support this
	 * mode, we need to allow the user to set how many antennas
	 * we have and tweak the code below to send beacons
	 * on all of them.
1768 1769
	 */
	if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
1770
		antenna = ah->bsent & 4 ? 2 : 1;
1771

1772

1773 1774 1775
	/* FIXME: If we are in g mode and rate is a CCK rate
	 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
	 * from tx power (value is in dB units already) */
1776
	ds->ds_data = bf->skbaddr;
1777
	ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
1778
			ieee80211_get_hdrlen_from_skb(skb), padsize,
1779 1780
			AR5K_PKT_TYPE_BEACON, (ah->power_level * 2),
			ieee80211_get_tx_rate(ah->hw, info)->hw_value,
1781
			1, AR5K_TXKEYIX_INVALID,
1782
			antenna, flags, 0, 0);
1783 1784 1785 1786 1787
	if (ret)
		goto err_unmap;

	return 0;
err_unmap:
1788
	dma_unmap_single(ah->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
1789 1790 1791
	return ret;
}

1792 1793 1794 1795 1796 1797 1798
/*
 * Updates the beacon that is sent by ath5k_beacon_send.  For adhoc,
 * this is called only once at config_bss time, for AP we do it every
 * SWBA interrupt so that the TIM will reflect buffered frames.
 *
 * Called with the beacon lock.
 */
1799
int
1800 1801 1802
ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
{
	int ret;
1803
	struct ath5k_hw *ah = hw->priv;
1804
	struct ath5k_vif *avf = (void *)vif->drv_priv;
1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818
	struct sk_buff *skb;

	if (WARN_ON(!vif)) {
		ret = -EINVAL;
		goto out;
	}

	skb = ieee80211_beacon_get(hw, vif);

	if (!skb) {
		ret = -ENOMEM;
		goto out;
	}

1819
	ath5k_txbuf_free_skb(ah, avf->bbuf);
1820
	avf->bbuf->skb = skb;
1821
	ret = ath5k_beacon_setup(ah, avf->bbuf);
1822
	if (ret)
1823
		avf->bbuf->skb = NULL;
1824 1825 1826 1827
out:
	return ret;
}

1828 1829 1830 1831 1832
/*
 * Transmit a beacon frame at SWBA.  Dynamic updates to the
 * frame contents are done as needed and the slot time is
 * also adjusted based on current state.
 *
1833 1834
 * This is called from software irq context (beacontq tasklets)
 * or user context from ath5k_beacon_config.
1835 1836
 */
static void
1837
ath5k_beacon_send(struct ath5k_hw *ah)
1838
{
1839 1840 1841
	struct ieee80211_vif *vif;
	struct ath5k_vif *avf;
	struct ath5k_buf *bf;
1842
	struct sk_buff *skb;
1843

1844
	ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON, "in beacon_send\n");
1845 1846 1847

	/*
	 * Check if the previous beacon has gone out.  If
B
Bob Copeland 已提交
1848
	 * not, don't don't try to post another: skip this
1849 1850 1851 1852
	 * period and wait for the next.  Missed beacons
	 * indicate a problem and should not occur.  If we
	 * miss too many consecutive beacons reset the device.
	 */
1853 1854 1855 1856 1857 1858
	if (unlikely(ath5k_hw_num_tx_pending(ah, ah->bhalq) != 0)) {
		ah->bmisscount++;
		ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
			"missed %u consecutive beacons\n", ah->bmisscount);
		if (ah->bmisscount > 10) {	/* NB: 10 is a guess */
			ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
1859
				"stuck beacon time (%u missed)\n",
1860 1861
				ah->bmisscount);
			ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
1862
				  "stuck beacon, resetting\n");
1863
			ieee80211_queue_work(ah->hw, &ah->reset_work);
1864 1865 1866
		}
		return;
	}
1867 1868
	if (unlikely(ah->bmisscount != 0)) {
		ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
1869
			"resume beacon xmit after %u misses\n",
1870 1871
			ah->bmisscount);
		ah->bmisscount = 0;
1872 1873
	}

1874 1875
	if ((ah->opmode == NL80211_IFTYPE_AP && ah->num_ap_vifs > 1) ||
			ah->opmode == NL80211_IFTYPE_MESH_POINT) {
1876 1877
		u64 tsf = ath5k_hw_get_tsf64(ah);
		u32 tsftu = TSF_TO_TU(tsf);
1878 1879 1880
		int slot = ((tsftu % ah->bintval) * ATH_BCBUF) / ah->bintval;
		vif = ah->bslot[(slot + 1) % ATH_BCBUF];
		ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
1881
			"tsf %llx tsftu %x intval %u slot %u vif %p\n",
1882
			(unsigned long long)tsf, tsftu, ah->bintval, slot, vif);
1883
	} else /* only one interface */
1884
		vif = ah->bslot[0];
1885 1886 1887 1888 1889 1890

	if (!vif)
		return;

	avf = (void *)vif->drv_priv;
	bf = avf->bbuf;
1891 1892 1893
	if (unlikely(bf->skb == NULL || ah->opmode == NL80211_IFTYPE_STATION ||
		     ah->opmode == NL80211_IFTYPE_MONITOR)) {
		ATH5K_WARN(ah, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
1894 1895 1896
		return;
	}

1897 1898 1899 1900 1901
	/*
	 * Stop any current dma and put the new frame on the queue.
	 * This should never fail since we check above that no frames
	 * are still pending on the queue.
	 */
1902 1903
	if (unlikely(ath5k_hw_stop_beacon_queue(ah, ah->bhalq))) {
		ATH5K_WARN(ah, "beacon queue %u didn't start/stop ?\n", ah->bhalq);
1904 1905 1906
		/* NB: hw still stops DMA, so proceed */
	}

J
Javier Cardona 已提交
1907
	/* refresh the beacon for AP or MESH mode */
1908 1909 1910
	if (ah->opmode == NL80211_IFTYPE_AP ||
	    ah->opmode == NL80211_IFTYPE_MESH_POINT)
		ath5k_beacon_update(ah->hw, vif);
B
Bob Copeland 已提交
1911

1912
	trace_ath5k_tx(ah, bf->skb, &ah->txqs[ah->bhalq]);
1913

1914 1915 1916 1917
	ath5k_hw_set_txdp(ah, ah->bhalq, bf->daddr);
	ath5k_hw_start_tx_dma(ah, ah->bhalq);
	ATH5K_DBG(ah, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
		ah->bhalq, (unsigned long long)bf->daddr, bf->desc);
1918

1919
	skb = ieee80211_get_buffered_bc(ah->hw, vif);
1920
	while (skb) {
1921
		ath5k_tx_queue(ah->hw, skb, ah->cabq);
1922

1923
		if (ah->cabq->txq_len >= ah->cabq->txq_max)
1924 1925
			break;

1926
		skb = ieee80211_get_buffered_bc(ah->hw, vif);
1927 1928
	}

1929
	ah->bsent++;
1930 1931
}

1932 1933 1934
/**
 * ath5k_beacon_update_timers - update beacon timers
 *
1935
 * @ah: struct ath5k_hw pointer we are operating on
1936 1937 1938 1939 1940 1941 1942 1943
 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
 *          beacon timer update based on the current HW TSF.
 *
 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
 * of a received beacon or the current local hardware TSF and write it to the
 * beacon timer registers.
 *
 * This is called in a variety of situations, e.g. when a beacon is received,
1944
 * when a TSF update has been detected, but also when an new IBSS is created or
1945 1946 1947
 * when we otherwise know we have to update the timers, but we keep it in this
 * function to have it all together in one place.
 */
1948
void
1949
ath5k_beacon_update_timers(struct ath5k_hw *ah, u64 bc_tsf)
1950
{
1951 1952
	u32 nexttbtt, intval, hw_tu, bc_tu;
	u64 hw_tsf;
1953

1954 1955
	intval = ah->bintval & AR5K_BEACON_PERIOD;
	if (ah->opmode == NL80211_IFTYPE_AP && ah->num_ap_vifs > 1) {
1956 1957
		intval /= ATH_BCBUF;	/* staggered multi-bss beacons */
		if (intval < 15)
1958
			ATH5K_WARN(ah, "intval %u is too low, min 15\n",
1959 1960
				   intval);
	}
1961 1962 1963
	if (WARN_ON(!intval))
		return;

1964 1965
	/* beacon TSF converted to TU */
	bc_tu = TSF_TO_TU(bc_tsf);
1966

1967 1968 1969
	/* current TSF converted to TU */
	hw_tsf = ath5k_hw_get_tsf64(ah);
	hw_tu = TSF_TO_TU(hw_tsf);
1970

1971
#define FUDGE (AR5K_TUNE_SW_BEACON_RESP + 3)
1972
	/* We use FUDGE to make sure the next TBTT is ahead of the current TU.
L
Lucas De Marchi 已提交
1973
	 * Since we later subtract AR5K_TUNE_SW_BEACON_RESP (10) in the timer
1974 1975
	 * configuration we need to make sure it is bigger than that. */

1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990
	if (bc_tsf == -1) {
		/*
		 * no beacons received, called internally.
		 * just need to refresh timers based on HW TSF.
		 */
		nexttbtt = roundup(hw_tu + FUDGE, intval);
	} else if (bc_tsf == 0) {
		/*
		 * no beacon received, probably called by ath5k_reset_tsf().
		 * reset TSF to start with 0.
		 */
		nexttbtt = intval;
		intval |= AR5K_BEACON_RESET_TSF;
	} else if (bc_tsf > hw_tsf) {
		/*
L
Lucas De Marchi 已提交
1991
		 * beacon received, SW merge happened but HW TSF not yet updated.
1992 1993 1994 1995 1996
		 * not possible to reconfigure timers yet, but next time we
		 * receive a beacon with the same BSSID, the hardware will
		 * automatically update the TSF and then we need to reconfigure
		 * the timers.
		 */
1997
		ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010
			"need to wait for HW TSF sync\n");
		return;
	} else {
		/*
		 * most important case for beacon synchronization between STA.
		 *
		 * beacon received and HW TSF has been already updated by HW.
		 * update next TBTT based on the TSF of the beacon, but make
		 * sure it is ahead of our local TSF timer.
		 */
		nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
	}
#undef FUDGE
2011

2012
	ah->nexttbtt = nexttbtt;
2013

2014 2015
	intval |= AR5K_BEACON_ENA;
	ath5k_hw_init_beacon(ah, nexttbtt, intval);
2016 2017 2018 2019 2020 2021

	/*
	 * debugging output last in order to preserve the time critical aspect
	 * of this function
	 */
	if (bc_tsf == -1)
2022
		ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
2023 2024
			"reconfigured timers based on HW TSF\n");
	else if (bc_tsf == 0)
2025
		ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
2026 2027
			"reset HW TSF and timers\n");
	else
2028
		ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
2029 2030
			"updated timers based on beacon TSF\n");

2031
	ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
2032 2033 2034
			  "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
			  (unsigned long long) bc_tsf,
			  (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
2035
	ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2036 2037 2038
		intval & AR5K_BEACON_PERIOD,
		intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
		intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
2039 2040
}

2041 2042 2043
/**
 * ath5k_beacon_config - Configure the beacon queues and interrupts
 *
2044
 * @ah: struct ath5k_hw pointer we are operating on
2045
 *
2046
 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
2047
 * interrupts to detect TSF updates only.
2048
 */
2049
void
2050
ath5k_beacon_config(struct ath5k_hw *ah)
2051
{
2052
	unsigned long flags;
2053

2054 2055 2056
	spin_lock_irqsave(&ah->block, flags);
	ah->bmisscount = 0;
	ah->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
2057

2058
	if (ah->enable_beacon) {
2059
		/*
2060 2061
		 * In IBSS mode we use a self-linked tx descriptor and let the
		 * hardware send the beacons automatically. We have to load it
2062
		 * only once here.
2063
		 * We use the SWBA interrupt only to keep track of the beacon
2064
		 * timers in order to detect automatic TSF updates.
2065
		 */
2066
		ath5k_beaconq_config(ah);
2067

2068
		ah->imask |= AR5K_INT_SWBA;
2069

2070
		if (ah->opmode == NL80211_IFTYPE_ADHOC) {
2071
			if (ath5k_hw_hasveol(ah))
2072
				ath5k_beacon_send(ah);
J
Jiri Slaby 已提交
2073
		} else
2074
			ath5k_beacon_update_timers(ah, -1);
2075
	} else {
2076
		ath5k_hw_stop_beacon_queue(ah, ah->bhalq);
2077 2078
	}

2079
	ath5k_hw_set_imr(ah, ah->imask);
2080
	mmiowb();
2081
	spin_unlock_irqrestore(&ah->block, flags);
2082 2083
}

N
Nick Kossifidis 已提交
2084 2085
static void ath5k_tasklet_beacon(unsigned long data)
{
2086
	struct ath5k_hw *ah = (struct ath5k_hw *) data;
N
Nick Kossifidis 已提交
2087 2088 2089 2090 2091 2092

	/*
	 * Software beacon alert--time to send a beacon.
	 *
	 * In IBSS mode we use this interrupt just to
	 * keep track of the next TBTT (target beacon
2093
	 * transmission time) in order to detect whether
N
Nick Kossifidis 已提交
2094 2095
	 * automatic TSF updates happened.
	 */
2096
	if (ah->opmode == NL80211_IFTYPE_ADHOC) {
2097
		/* XXX: only if VEOL supported */
2098 2099 2100
		u64 tsf = ath5k_hw_get_tsf64(ah);
		ah->nexttbtt += ah->bintval;
		ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
N
Nick Kossifidis 已提交
2101 2102
				"SWBA nexttbtt: %x hw_tu: %x "
				"TSF: %llx\n",
2103
				ah->nexttbtt,
N
Nick Kossifidis 已提交
2104 2105 2106
				TSF_TO_TU(tsf),
				(unsigned long long) tsf);
	} else {
2107 2108 2109
		spin_lock(&ah->block);
		ath5k_beacon_send(ah);
		spin_unlock(&ah->block);
N
Nick Kossifidis 已提交
2110 2111 2112
	}
}

2113 2114 2115 2116 2117

/********************\
* Interrupt handling *
\********************/

2118 2119 2120
static void
ath5k_intr_calibration_poll(struct ath5k_hw *ah)
{
2121 2122 2123 2124 2125
	if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
	    !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL)) {
		/* run ANI only when full calibration is not active */
		ah->ah_cal_next_ani = jiffies +
			msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
2126
		tasklet_schedule(&ah->ani_tasklet);
2127 2128

	} else if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
2129 2130
		ah->ah_cal_next_full = jiffies +
			msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
2131
		tasklet_schedule(&ah->calib);
2132 2133 2134 2135 2136 2137
	}
	/* we could use SWI to generate enough interrupts to meet our
	 * calibration interval requirements, if necessary:
	 * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
}

2138
static void
2139
ath5k_schedule_rx(struct ath5k_hw *ah)
2140
{
2141 2142
	ah->rx_pending = true;
	tasklet_schedule(&ah->rxtq);
2143 2144 2145
}

static void
2146
ath5k_schedule_tx(struct ath5k_hw *ah)
2147
{
2148 2149
	ah->tx_pending = true;
	tasklet_schedule(&ah->txtq);
2150 2151
}

P
Pavel Roskin 已提交
2152
static irqreturn_t
2153 2154
ath5k_intr(int irq, void *dev_id)
{
2155
	struct ath5k_hw *ah = dev_id;
2156 2157 2158
	enum ath5k_int status;
	unsigned int counter = 1000;

2159
	if (unlikely(test_bit(ATH_STAT_INVALID, ah->status) ||
2160 2161
		((ath5k_get_bus_type(ah) != ATH_AHB) &&
				!ath5k_hw_is_intr_pending(ah))))
2162 2163 2164 2165
		return IRQ_NONE;

	do {
		ath5k_hw_get_isr(ah, &status);		/* NB: clears IRQ too */
2166 2167
		ATH5K_DBG(ah, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
				status, ah->imask);
2168 2169 2170 2171 2172
		if (unlikely(status & AR5K_INT_FATAL)) {
			/*
			 * Fatal errors are unrecoverable.
			 * Typically these are caused by DMA errors.
			 */
2173
			ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
2174
				  "fatal int, resetting\n");
2175
			ieee80211_queue_work(ah->hw, &ah->reset_work);
2176
		} else if (unlikely(status & AR5K_INT_RXORN)) {
B
Bruno Randolf 已提交
2177 2178 2179 2180 2181 2182 2183 2184 2185
			/*
			 * Receive buffers are full. Either the bus is busy or
			 * the CPU is not fast enough to process all received
			 * frames.
			 * Older chipsets need a reset to come out of this
			 * condition, but we treat it as RX for newer chips.
			 * We don't know exactly which versions need a reset -
			 * this guess is copied from the HAL.
			 */
2186
			ah->stats.rxorn_intr++;
2187
			if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
2188
				ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
2189
					  "rx overrun, resetting\n");
2190
				ieee80211_queue_work(ah->hw, &ah->reset_work);
2191
			} else
2192
				ath5k_schedule_rx(ah);
2193
		} else {
2194
			if (status & AR5K_INT_SWBA)
2195
				tasklet_hi_schedule(&ah->beacontq);
2196

2197 2198 2199 2200 2201 2202
			if (status & AR5K_INT_RXEOL) {
				/*
				* NB: the hardware should re-read the link when
				*     RXE bit is written, but it doesn't work at
				*     least on older hardware revs.
				*/
2203
				ah->stats.rxeol_intr++;
2204 2205 2206 2207 2208
			}
			if (status & AR5K_INT_TXURN) {
				/* bump tx trigger level */
				ath5k_hw_update_tx_triglevel(ah, true);
			}
2209
			if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
2210
				ath5k_schedule_rx(ah);
2211 2212
			if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
					| AR5K_INT_TXERR | AR5K_INT_TXEOL))
2213
				ath5k_schedule_tx(ah);
2214
			if (status & AR5K_INT_BMISS) {
2215
				/* TODO */
2216 2217
			}
			if (status & AR5K_INT_MIB) {
2218
				ah->stats.mib_intr++;
B
Bruno Randolf 已提交
2219
				ath5k_hw_update_mib_counters(ah);
2220
				ath5k_ani_mib_intr(ah);
2221
			}
2222
			if (status & AR5K_INT_GPIO)
2223
				tasklet_schedule(&ah->rf_kill.toggleq);
B
Bob Copeland 已提交
2224

2225
		}
2226 2227 2228 2229

		if (ath5k_get_bus_type(ah) == ATH_AHB)
			break;

2230
	} while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
2231

2232 2233
	if (ah->rx_pending || ah->tx_pending)
		ath5k_set_current_imask(ah);
2234

2235
	if (unlikely(!counter))
2236
		ATH5K_WARN(ah, "too many interrupts, giving up for now\n");
2237

2238
	ath5k_intr_calibration_poll(ah);
2239

2240 2241 2242 2243 2244 2245 2246 2247
	return IRQ_HANDLED;
}

/*
 * Periodically recalibrate the PHY to account
 * for temperature/environment changes.
 */
static void
2248
ath5k_tasklet_calibrate(unsigned long data)
2249
{
2250
	struct ath5k_hw *ah = (void *)data;
2251

2252
	/* Only full calibration for now */
2253
	ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
2254

2255 2256 2257
	ATH5K_DBG(ah, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
		ieee80211_frequency_to_channel(ah->curchan->center_freq),
		ah->curchan->hw_value);
2258

2259
	if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
2260 2261 2262 2263
		/*
		 * Rfgain is out of bounds, reset the chip
		 * to load new gain values.
		 */
2264 2265
		ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "calibration, resetting\n");
		ieee80211_queue_work(ah->hw, &ah->reset_work);
2266
	}
2267 2268
	if (ath5k_hw_phy_calibrate(ah, ah->curchan))
		ATH5K_ERR(ah, "calibration of channel %u failed\n",
2269
			ieee80211_frequency_to_channel(
2270
				ah->curchan->center_freq));
2271

2272
	/* Noise floor calibration interrupts rx/tx path while I/Q calibration
B
Bruno Randolf 已提交
2273 2274 2275
	 * doesn't.
	 * TODO: We should stop TX here, so that it doesn't interfere.
	 * Note that stopping the queues is not enough to stop TX! */
2276 2277 2278 2279 2280
	if (time_is_before_eq_jiffies(ah->ah_cal_next_nf)) {
		ah->ah_cal_next_nf = jiffies +
			msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_NF);
		ath5k_hw_update_noise_floor(ah);
	}
2281

2282
	ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
2283 2284 2285
}


2286 2287 2288
static void
ath5k_tasklet_ani(unsigned long data)
{
2289
	struct ath5k_hw *ah = (void *)data;
2290 2291 2292 2293

	ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
	ath5k_ani_calibration(ah);
	ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
2294 2295 2296
}


2297 2298 2299
static void
ath5k_tx_complete_poll_work(struct work_struct *work)
{
2300
	struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
2301 2302 2303 2304 2305
			tx_complete_work.work);
	struct ath5k_txq *txq;
	int i;
	bool needreset = false;

2306
	mutex_lock(&ah->lock);
2307

2308 2309 2310
	for (i = 0; i < ARRAY_SIZE(ah->txqs); i++) {
		if (ah->txqs[i].setup) {
			txq = &ah->txqs[i];
2311
			spin_lock_bh(&txq->lock);
2312
			if (txq->txq_len > 1) {
2313
				if (txq->txq_poll_mark) {
2314
					ATH5K_DBG(ah, ATH5K_DEBUG_XMIT,
2315 2316 2317
						  "TX queue stuck %d\n",
						  txq->qnum);
					needreset = true;
2318
					txq->txq_stuck++;
2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329
					spin_unlock_bh(&txq->lock);
					break;
				} else {
					txq->txq_poll_mark = true;
				}
			}
			spin_unlock_bh(&txq->lock);
		}
	}

	if (needreset) {
2330
		ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
2331
			  "TX queues stuck, resetting\n");
2332
		ath5k_reset(ah, NULL, true);
2333 2334
	}

2335
	mutex_unlock(&ah->lock);
2336

2337
	ieee80211_queue_delayed_work(ah->hw, &ah->tx_complete_work,
2338 2339 2340 2341
		msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
}


2342 2343 2344
/*************************\
* Initialization routines *
\*************************/
2345

2346
int __devinit
2347
ath5k_init_softc(struct ath5k_hw *ah, const struct ath_bus_ops *bus_ops)
2348
{
2349
	struct ieee80211_hw *hw = ah->hw;
2350 2351 2352 2353 2354
	struct ath_common *common;
	int ret;
	int csz;

	/* Initialize driver private data */
2355
	SET_IEEE80211_DEV(hw, ah->dev);
2356
	hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
2357 2358 2359
			IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
			IEEE80211_HW_SIGNAL_DBM |
			IEEE80211_HW_REPORTS_TX_ACK_STATUS;
2360 2361 2362 2363 2364 2365 2366

	hw->wiphy->interface_modes =
		BIT(NL80211_IFTYPE_AP) |
		BIT(NL80211_IFTYPE_STATION) |
		BIT(NL80211_IFTYPE_ADHOC) |
		BIT(NL80211_IFTYPE_MESH_POINT);

2367 2368 2369 2370
	/* both antennas can be configured as RX or TX */
	hw->wiphy->available_antennas_tx = 0x3;
	hw->wiphy->available_antennas_rx = 0x3;

2371 2372 2373 2374 2375 2376 2377
	hw->extra_tx_headroom = 2;
	hw->channel_change_time = 5000;

	/*
	 * Mark the device as detached to avoid processing
	 * interrupts until setup is complete.
	 */
2378
	__set_bit(ATH_STAT_INVALID, ah->status);
2379

2380 2381 2382 2383 2384 2385 2386
	ah->opmode = NL80211_IFTYPE_STATION;
	ah->bintval = 1000;
	mutex_init(&ah->lock);
	spin_lock_init(&ah->rxbuflock);
	spin_lock_init(&ah->txbuflock);
	spin_lock_init(&ah->block);
	spin_lock_init(&ah->irqlock);
2387 2388

	/* Setup interrupt handler */
2389
	ret = request_irq(ah->irq, ath5k_intr, IRQF_SHARED, "ath", ah);
2390
	if (ret) {
2391
		ATH5K_ERR(ah, "request_irq failed\n");
2392 2393 2394
		goto err;
	}

2395
	common = ath5k_hw_common(ah);
2396 2397
	common->ops = &ath5k_common_ops;
	common->bus_ops = bus_ops;
2398
	common->ah = ah;
2399
	common->hw = hw;
2400
	common->priv = ah;
2401
	common->clockrate = 40;
2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412

	/*
	 * Cache line size is used to size and align various
	 * structures used to communicate with the hardware.
	 */
	ath5k_read_cachesize(common, &csz);
	common->cachelsz = csz << 2; /* convert to bytes */

	spin_lock_init(&common->cc_lock);

	/* Initialize device */
2413
	ret = ath5k_hw_init(ah);
2414
	if (ret)
2415
		goto err_irq;
2416 2417

	/* set up multi-rate retry capabilities */
2418
	if (ah->ah_version == AR5K_AR5212) {
2419
		hw->max_rates = 4;
2420 2421
		hw->max_rate_tries = max(AR5K_INIT_RETRY_SHORT,
					 AR5K_INIT_RETRY_LONG);
2422 2423 2424 2425 2426 2427 2428 2429 2430
	}

	hw->vif_data_size = sizeof(struct ath5k_vif);

	/* Finish private driver data initialization */
	ret = ath5k_init(hw);
	if (ret)
		goto err_ah;

2431 2432 2433 2434
	ATH5K_INFO(ah, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
			ath5k_chip_name(AR5K_VERSION_MAC, ah->ah_mac_srev),
					ah->ah_mac_srev,
					ah->ah_phy_revision);
2435

2436
	if (!ah->ah_single_chip) {
2437
		/* Single chip radio (!RF5111) */
2438 2439
		if (ah->ah_radio_5ghz_revision &&
			!ah->ah_radio_2ghz_revision) {
2440 2441
			/* No 5GHz support -> report 2GHz radio */
			if (!test_bit(AR5K_MODE_11A,
2442 2443
				ah->ah_capabilities.cap_mode)) {
				ATH5K_INFO(ah, "RF%s 2GHz radio found (0x%x)\n",
2444
					ath5k_chip_name(AR5K_VERSION_RAD,
2445 2446
						ah->ah_radio_5ghz_revision),
						ah->ah_radio_5ghz_revision);
2447
			/* No 2GHz support (5110 and some
2448
			 * 5GHz only cards) -> report 5GHz radio */
2449
			} else if (!test_bit(AR5K_MODE_11B,
2450 2451
				ah->ah_capabilities.cap_mode)) {
				ATH5K_INFO(ah, "RF%s 5GHz radio found (0x%x)\n",
2452
					ath5k_chip_name(AR5K_VERSION_RAD,
2453 2454
						ah->ah_radio_5ghz_revision),
						ah->ah_radio_5ghz_revision);
2455 2456
			/* Multiband radio */
			} else {
2457
				ATH5K_INFO(ah, "RF%s multiband radio found"
2458 2459
					" (0x%x)\n",
					ath5k_chip_name(AR5K_VERSION_RAD,
2460 2461
						ah->ah_radio_5ghz_revision),
						ah->ah_radio_5ghz_revision);
2462 2463 2464 2465
			}
		}
		/* Multi chip radio (RF5111 - RF2111) ->
		 * report both 2GHz/5GHz radios */
2466 2467 2468
		else if (ah->ah_radio_5ghz_revision &&
				ah->ah_radio_2ghz_revision) {
			ATH5K_INFO(ah, "RF%s 5GHz radio found (0x%x)\n",
2469
				ath5k_chip_name(AR5K_VERSION_RAD,
2470 2471 2472
					ah->ah_radio_5ghz_revision),
					ah->ah_radio_5ghz_revision);
			ATH5K_INFO(ah, "RF%s 2GHz radio found (0x%x)\n",
2473
				ath5k_chip_name(AR5K_VERSION_RAD,
2474 2475
					ah->ah_radio_2ghz_revision),
					ah->ah_radio_2ghz_revision);
2476 2477 2478
		}
	}

2479
	ath5k_debug_init_device(ah);
2480 2481

	/* ready to process interrupts */
2482
	__clear_bit(ATH_STAT_INVALID, ah->status);
2483 2484 2485

	return 0;
err_ah:
2486
	ath5k_hw_deinit(ah);
2487
err_irq:
2488
	free_irq(ah->irq, ah);
2489 2490 2491 2492
err:
	return ret;
}

2493
static int
2494
ath5k_stop_locked(struct ath5k_hw *ah)
2495 2496
{

2497 2498
	ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "invalid %u\n",
			test_bit(ATH_STAT_INVALID, ah->status));
2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514

	/*
	 * Shutdown the hardware and driver:
	 *    stop output from above
	 *    disable interrupts
	 *    turn off timers
	 *    turn off the radio
	 *    clear transmit machinery
	 *    clear receive machinery
	 *    drain and release tx queues
	 *    reclaim beacon resources
	 *    power down hardware
	 *
	 * Note that some of this work is not possible if the
	 * hardware is gone (invalid).
	 */
2515
	ieee80211_stop_queues(ah->hw);
2516

2517 2518
	if (!test_bit(ATH_STAT_INVALID, ah->status)) {
		ath5k_led_off(ah);
2519
		ath5k_hw_set_imr(ah, 0);
2520 2521
		synchronize_irq(ah->irq);
		ath5k_rx_stop(ah);
2522
		ath5k_hw_dma_stop(ah);
2523
		ath5k_drain_tx_buffs(ah);
2524 2525 2526 2527
		ath5k_hw_phy_disable(ah);
	}

	return 0;
2528 2529
}

2530
int ath5k_start(struct ieee80211_hw *hw)
2531
{
2532
	struct ath5k_hw *ah = hw->priv;
2533 2534
	struct ath_common *common = ath5k_hw_common(ah);
	int ret, i;
2535

2536
	mutex_lock(&ah->lock);
2537

2538
	ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "mode %d\n", ah->opmode);
2539 2540

	/*
2541 2542
	 * Stop anything previously setup.  This is safe
	 * no matter this is the first time through or not.
2543
	 */
2544
	ath5k_stop_locked(ah);
2545

2546 2547 2548 2549 2550 2551 2552
	/*
	 * The basic interface to setting the hardware in a good
	 * state is ``reset''.  On return the hardware is known to
	 * be powered up and with interrupts disabled.  This must
	 * be followed by initialization of the appropriate bits
	 * and then setup of the interrupt mask.
	 */
2553 2554
	ah->curchan = ah->hw->conf.channel;
	ah->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
2555 2556
		AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
		AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;
2557

2558
	ret = ath5k_reset(ah, NULL, false);
2559 2560
	if (ret)
		goto done;
2561

2562 2563 2564 2565 2566 2567 2568 2569 2570
	ath5k_rfkill_hw_start(ah);

	/*
	 * Reset the key cache since some parts do not reset the
	 * contents on initial power up or resume from suspend.
	 */
	for (i = 0; i < common->keymax; i++)
		ath_hw_keyreset(common, (u16) i);

N
Nick Kossifidis 已提交
2571 2572 2573
	/* Use higher rates for acks instead of base
	 * rate */
	ah->ah_ack_bitrate_high = true;
2574

2575 2576
	for (i = 0; i < ARRAY_SIZE(ah->bslot); i++)
		ah->bslot[i] = NULL;
2577

2578 2579 2580
	ret = 0;
done:
	mmiowb();
2581
	mutex_unlock(&ah->lock);
2582

2583
	ieee80211_queue_delayed_work(ah->hw, &ah->tx_complete_work,
2584 2585
			msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));

2586 2587 2588
	return ret;
}

2589
static void ath5k_stop_tasklets(struct ath5k_hw *ah)
2590
{
2591 2592 2593 2594 2595 2596 2597
	ah->rx_pending = false;
	ah->tx_pending = false;
	tasklet_kill(&ah->rxtq);
	tasklet_kill(&ah->txtq);
	tasklet_kill(&ah->calib);
	tasklet_kill(&ah->beacontq);
	tasklet_kill(&ah->ani_tasklet);
2598 2599 2600 2601 2602 2603 2604 2605
}

/*
 * Stop the device, grabbing the top-level lock to protect
 * against concurrent entry through ath5k_init (which can happen
 * if another thread does a system call and the thread doing the
 * stop is preempted).
 */
2606
void ath5k_stop(struct ieee80211_hw *hw)
2607
{
2608
	struct ath5k_hw *ah = hw->priv;
2609 2610
	int ret;

2611 2612 2613
	mutex_lock(&ah->lock);
	ret = ath5k_stop_locked(ah);
	if (ret == 0 && !test_bit(ATH_STAT_INVALID, ah->status)) {
2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633
		/*
		 * Don't set the card in full sleep mode!
		 *
		 * a) When the device is in this state it must be carefully
		 * woken up or references to registers in the PCI clock
		 * domain may freeze the bus (and system).  This varies
		 * by chip and is mostly an issue with newer parts
		 * (madwifi sources mentioned srev >= 0x78) that go to
		 * sleep more quickly.
		 *
		 * b) On older chips full sleep results a weird behaviour
		 * during wakeup. I tested various cards with srev < 0x78
		 * and they don't wake up after module reload, a second
		 * module reload is needed to bring the card up again.
		 *
		 * Until we figure out what's going on don't enable
		 * full chip reset on any chip (this is what Legacy HAL
		 * and Sam's HAL do anyway). Instead Perform a full reset
		 * on the device (same as initial state after attach) and
		 * leave it idle (keep MAC/BB on warm reset) */
2634
		ret = ath5k_hw_on_hold(ah);
2635

2636
		ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
2637
				"putting device to sleep\n");
2638 2639
	}

2640
	mmiowb();
2641
	mutex_unlock(&ah->lock);
2642

2643
	ath5k_stop_tasklets(ah);
2644

2645
	cancel_delayed_work_sync(&ah->tx_complete_work);
2646

2647
	ath5k_rfkill_hw_stop(ah);
2648 2649
}

2650 2651 2652
/*
 * Reset the hardware.  If chan is not NULL, then also pause rx/tx
 * and change to the given channel.
2653
 *
2654
 * This should be called with ah->lock.
2655
 */
2656
static int
2657
ath5k_reset(struct ath5k_hw *ah, struct ieee80211_channel *chan,
2658
							bool skip_pcu)
2659
{
B
Bruno Randolf 已提交
2660
	struct ath_common *common = ath5k_hw_common(ah);
N
Nick Kossifidis 已提交
2661
	int ret, ani_mode;
2662
	bool fast;
2663

2664
	ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "resetting\n");
2665

2666
	ath5k_hw_set_imr(ah, 0);
2667 2668
	synchronize_irq(ah->irq);
	ath5k_stop_tasklets(ah);
2669

L
Lucas De Marchi 已提交
2670
	/* Save ani mode and disable ANI during
N
Nick Kossifidis 已提交
2671 2672
	 * reset. If we don't we might get false
	 * PHY error interrupts. */
2673
	ani_mode = ah->ani_state.ani_mode;
N
Nick Kossifidis 已提交
2674 2675
	ath5k_ani_init(ah, ATH5K_ANI_MODE_OFF);

2676 2677 2678
	/* We are going to empty hw queues
	 * so we should also free any remaining
	 * tx buffers */
2679
	ath5k_drain_tx_buffs(ah);
2680
	if (chan)
2681
		ah->curchan = chan;
2682 2683 2684

	fast = ((chan != NULL) && modparam_fastchanswitch) ? 1 : 0;

2685
	ret = ath5k_hw_reset(ah, ah->opmode, ah->curchan, fast, skip_pcu);
J
Jiri Slaby 已提交
2686
	if (ret) {
2687
		ATH5K_ERR(ah, "can't reset hardware (%d)\n", ret);
2688 2689
		goto err;
	}
J
Jiri Slaby 已提交
2690

2691
	ret = ath5k_rx_start(ah);
J
Jiri Slaby 已提交
2692
	if (ret) {
2693
		ATH5K_ERR(ah, "can't start recv logic\n");
2694 2695
		goto err;
	}
J
Jiri Slaby 已提交
2696

N
Nick Kossifidis 已提交
2697
	ath5k_ani_init(ah, ani_mode);
2698

2699
	ah->ah_cal_next_full = jiffies + msecs_to_jiffies(100);
2700
	ah->ah_cal_next_ani = jiffies;
2701
	ah->ah_cal_next_nf = jiffies;
2702
	ewma_init(&ah->ah_beacon_rssi_avg, 1024, 8);
2703

B
Bruno Randolf 已提交
2704
	/* clear survey data and cycle counters */
2705
	memset(&ah->survey, 0, sizeof(ah->survey));
2706
	spin_lock_bh(&common->cc_lock);
B
Bruno Randolf 已提交
2707 2708 2709
	ath_hw_cycle_counters_update(common);
	memset(&common->cc_survey, 0, sizeof(common->cc_survey));
	memset(&common->cc_ani, 0, sizeof(common->cc_ani));
2710
	spin_unlock_bh(&common->cc_lock);
B
Bruno Randolf 已提交
2711

2712
	/*
J
Jiri Slaby 已提交
2713 2714 2715 2716 2717
	 * Change channels and update the h/w rate map if we're switching;
	 * e.g. 11a to 11b/g.
	 *
	 * We may be doing a reset in response to an ioctl that changes the
	 * channel so update any state that might change as a result.
2718 2719 2720
	 *
	 * XXX needed?
	 */
2721
/*	ath5k_chan_change(ah, c); */
2722

2723
	ath5k_beacon_config(ah);
J
Jiri Slaby 已提交
2724
	/* intrs are enabled by ath5k_beacon_config */
2725

2726
	ieee80211_wake_queues(ah->hw);
B
Bruno Randolf 已提交
2727

2728 2729 2730 2731 2732
	return 0;
err:
	return ret;
}

2733 2734
static void ath5k_reset_work(struct work_struct *work)
{
2735
	struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
2736 2737
		reset_work);

2738 2739 2740
	mutex_lock(&ah->lock);
	ath5k_reset(ah, NULL, true);
	mutex_unlock(&ah->lock);
2741 2742
}

2743
static int __devinit
2744
ath5k_init(struct ieee80211_hw *hw)
2745
{
2746

2747
	struct ath5k_hw *ah = hw->priv;
2748
	struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
B
Bruno Randolf 已提交
2749
	struct ath5k_txq *txq;
2750
	u8 mac[ETH_ALEN] = {};
2751 2752 2753
	int ret;


2754 2755 2756 2757 2758 2759 2760 2761
	/*
	 * Check if the MAC has multi-rate retry support.
	 * We do this by trying to setup a fake extended
	 * descriptor.  MACs that don't have support will
	 * return false w/o doing anything.  MACs that do
	 * support it will return true w/o doing anything.
	 */
	ret = ath5k_hw_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
J
Jiri Slaby 已提交
2762

2763 2764 2765
	if (ret < 0)
		goto err;
	if (ret > 0)
2766
		__set_bit(ATH_STAT_MRRETRY, ah->status);
2767

2768 2769
	/*
	 * Collect the channel list.  The 802.11 layer
2770
	 * is responsible for filtering this list based
2771 2772 2773 2774 2775
	 * on settings like the phy mode and regulatory
	 * domain restrictions.
	 */
	ret = ath5k_setup_bands(hw);
	if (ret) {
2776
		ATH5K_ERR(ah, "can't get channels\n");
2777 2778
		goto err;
	}
J
Jiri Slaby 已提交
2779

2780 2781 2782
	/*
	 * Allocate tx+rx descriptors and populate the lists.
	 */
2783
	ret = ath5k_desc_alloc(ah);
2784
	if (ret) {
2785
		ATH5K_ERR(ah, "can't allocate descriptors\n");
2786 2787
		goto err;
	}
2788

2789 2790 2791 2792 2793 2794 2795 2796
	/*
	 * Allocate hardware transmit queues: one queue for
	 * beacon frames and one data queue for each QoS
	 * priority.  Note that hw functions handle resetting
	 * these queues at the needed time.
	 */
	ret = ath5k_beaconq_setup(ah);
	if (ret < 0) {
2797
		ATH5K_ERR(ah, "can't setup a beacon xmit queue\n");
2798 2799
		goto err_desc;
	}
2800 2801 2802 2803 2804
	ah->bhalq = ret;
	ah->cabq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_CAB, 0);
	if (IS_ERR(ah->cabq)) {
		ATH5K_ERR(ah, "can't setup cab queue\n");
		ret = PTR_ERR(ah->cabq);
2805 2806
		goto err_bhal;
	}
2807

2808 2809 2810 2811 2812
	/* 5211 and 5212 usually support 10 queues but we better rely on the
	 * capability information */
	if (ah->ah_capabilities.cap_queues.q_tx_num >= 6) {
		/* This order matches mac80211's queue priority, so we can
		* directly use the mac80211 queue number without any mapping */
2813
		txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VO);
2814
		if (IS_ERR(txq)) {
2815
			ATH5K_ERR(ah, "can't setup xmit queue\n");
2816 2817 2818
			ret = PTR_ERR(txq);
			goto err_queues;
		}
2819
		txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VI);
2820
		if (IS_ERR(txq)) {
2821
			ATH5K_ERR(ah, "can't setup xmit queue\n");
2822 2823 2824
			ret = PTR_ERR(txq);
			goto err_queues;
		}
2825
		txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
2826
		if (IS_ERR(txq)) {
2827
			ATH5K_ERR(ah, "can't setup xmit queue\n");
2828 2829 2830
			ret = PTR_ERR(txq);
			goto err_queues;
		}
2831
		txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
2832
		if (IS_ERR(txq)) {
2833
			ATH5K_ERR(ah, "can't setup xmit queue\n");
2834 2835 2836 2837 2838 2839
			ret = PTR_ERR(txq);
			goto err_queues;
		}
		hw->queues = 4;
	} else {
		/* older hardware (5210) can only support one data queue */
2840
		txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
2841
		if (IS_ERR(txq)) {
2842
			ATH5K_ERR(ah, "can't setup xmit queue\n");
2843 2844 2845 2846 2847
			ret = PTR_ERR(txq);
			goto err_queues;
		}
		hw->queues = 1;
	}
2848

2849 2850 2851 2852 2853
	tasklet_init(&ah->rxtq, ath5k_tasklet_rx, (unsigned long)ah);
	tasklet_init(&ah->txtq, ath5k_tasklet_tx, (unsigned long)ah);
	tasklet_init(&ah->calib, ath5k_tasklet_calibrate, (unsigned long)ah);
	tasklet_init(&ah->beacontq, ath5k_tasklet_beacon, (unsigned long)ah);
	tasklet_init(&ah->ani_tasklet, ath5k_tasklet_ani, (unsigned long)ah);
2854

2855 2856
	INIT_WORK(&ah->reset_work, ath5k_reset_work);
	INIT_DELAYED_WORK(&ah->tx_complete_work, ath5k_tx_complete_poll_work);
2857

2858
	ret = ath5k_hw_common(ah)->bus_ops->eeprom_read_mac(ah, mac);
2859
	if (ret) {
2860
		ATH5K_ERR(ah, "unable to read address from EEPROM\n");
2861
		goto err_queues;
2862
	}
2863

2864 2865
	SET_IEEE80211_PERM_ADDR(hw, mac);
	/* All MAC address bits matter for ACKs */
2866
	ath5k_update_bssid_mask_and_opmode(ah, NULL);
2867 2868 2869 2870

	regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
	ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
	if (ret) {
2871
		ATH5K_ERR(ah, "can't initialize regulatory system\n");
2872 2873 2874 2875 2876
		goto err_queues;
	}

	ret = ieee80211_register_hw(hw);
	if (ret) {
2877
		ATH5K_ERR(ah, "can't register ieee80211 hw\n");
2878 2879 2880 2881 2882 2883
		goto err_queues;
	}

	if (!ath_is_world_regd(regulatory))
		regulatory_hint(hw->wiphy, regulatory->alpha2);

2884
	ath5k_init_leds(ah);
2885

2886
	ath5k_sysfs_register(ah);
2887 2888 2889

	return 0;
err_queues:
2890
	ath5k_txq_release(ah);
2891
err_bhal:
2892
	ath5k_hw_release_tx_queue(ah, ah->bhalq);
2893
err_desc:
2894
	ath5k_desc_free(ah);
2895 2896 2897 2898
err:
	return ret;
}

2899
void
2900
ath5k_deinit_softc(struct ath5k_hw *ah)
2901
{
2902
	struct ieee80211_hw *hw = ah->hw;
2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917

	/*
	 * NB: the order of these is important:
	 * o call the 802.11 layer before detaching ath5k_hw to
	 *   ensure callbacks into the driver to delete global
	 *   key cache entries can be handled
	 * o reclaim the tx queue data structures after calling
	 *   the 802.11 layer as we'll get called back to reclaim
	 *   node state and potentially want to use them
	 * o to cleanup the tx queues the hal is called, so detach
	 *   it last
	 * XXX: ??? detach ath5k_hw ???
	 * Other than that, it's straightforward...
	 */
	ieee80211_unregister_hw(hw);
2918 2919 2920 2921
	ath5k_desc_free(ah);
	ath5k_txq_release(ah);
	ath5k_hw_release_tx_queue(ah, ah->bhalq);
	ath5k_unregister_leds(ah);
2922

2923
	ath5k_sysfs_unregister(ah);
2924 2925 2926 2927 2928
	/*
	 * NB: can't reclaim these until after ieee80211_ifdetach
	 * returns because we'll get called back to reclaim node
	 * state and potentially want to use them.
	 */
2929 2930
	ath5k_hw_deinit(ah);
	free_irq(ah->irq, ah);
2931 2932
}

2933
bool
2934
ath5k_any_vif_assoc(struct ath5k_hw *ah)
2935
{
2936
	struct ath5k_vif_iter_data iter_data;
2937 2938 2939 2940 2941
	iter_data.hw_macaddr = NULL;
	iter_data.any_assoc = false;
	iter_data.need_set_hw_addr = false;
	iter_data.found_active = true;

2942
	ieee80211_iterate_active_interfaces_atomic(ah->hw, ath5k_vif_iter,
2943 2944 2945 2946
						   &iter_data);
	return iter_data.any_assoc;
}

2947
void
P
Pavel Roskin 已提交
2948
ath5k_set_beacon_filter(struct ieee80211_hw *hw, bool enable)
2949
{
2950
	struct ath5k_hw *ah = hw->priv;
2951 2952 2953 2954 2955 2956 2957
	u32 rfilt;
	rfilt = ath5k_hw_get_rx_filter(ah);
	if (enable)
		rfilt |= AR5K_RX_FILTER_BEACON;
	else
		rfilt &= ~AR5K_RX_FILTER_BEACON;
	ath5k_hw_set_rx_filter(ah, rfilt);
2958
	ah->filter_flags = rfilt;
2959
}