common.c 38.8 KB
Newer Older
1
#include <linux/bootmem.h>
2
#include <linux/linkage.h>
3
#include <linux/bitops.h>
4
#include <linux/kernel.h>
5
#include <linux/export.h>
6 7
#include <linux/percpu.h>
#include <linux/string.h>
8
#include <linux/ctype.h>
L
Linus Torvalds 已提交
9
#include <linux/delay.h>
10 11
#include <linux/sched.h>
#include <linux/init.h>
12
#include <linux/kprobes.h>
13
#include <linux/kgdb.h>
L
Linus Torvalds 已提交
14
#include <linux/smp.h>
15
#include <linux/io.h>
16
#include <linux/syscore_ops.h>
17 18

#include <asm/stackprotector.h>
19
#include <asm/perf_event.h>
L
Linus Torvalds 已提交
20
#include <asm/mmu_context.h>
21
#include <asm/archrandom.h>
22 23
#include <asm/hypervisor.h>
#include <asm/processor.h>
24
#include <asm/tlbflush.h>
25
#include <asm/debugreg.h>
26
#include <asm/sections.h>
27
#include <asm/vsyscall.h>
A
Alan Cox 已提交
28 29
#include <linux/topology.h>
#include <linux/cpumask.h>
30
#include <asm/pgtable.h>
A
Arun Sharma 已提交
31
#include <linux/atomic.h>
32 33 34 35
#include <asm/proto.h>
#include <asm/setup.h>
#include <asm/apic.h>
#include <asm/desc.h>
36
#include <asm/fpu/internal.h>
37
#include <asm/mtrr.h>
38
#include <asm/hwcap2.h>
A
Alan Cox 已提交
39
#include <linux/numa.h>
40
#include <asm/asm.h>
41
#include <asm/bugs.h>
42
#include <asm/cpu.h>
43
#include <asm/mce.h>
44
#include <asm/msr.h>
45
#include <asm/pat.h>
46 47
#include <asm/microcode.h>
#include <asm/microcode_intel.h>
48 49

#ifdef CONFIG_X86_LOCAL_APIC
T
Tejun Heo 已提交
50
#include <asm/uv/uv.h>
L
Linus Torvalds 已提交
51 52 53 54
#endif

#include "cpu.h"

55 56
u32 elf_hwcap2 __read_mostly;

57 58
/* all of these masks are initialized in setup_cpu_local_masks() */
cpumask_var_t cpu_initialized_mask;
59 60
cpumask_var_t cpu_callout_mask;
cpumask_var_t cpu_callin_mask;
61 62 63 64

/* representing cpus for which sibling maps can be computed */
cpumask_var_t cpu_sibling_setup_mask;

B
Brian Gerst 已提交
65
/* correctly size the local cpu masks */
66
void __init setup_cpu_local_masks(void)
B
Brian Gerst 已提交
67 68 69 70 71 72 73
{
	alloc_bootmem_cpumask_var(&cpu_initialized_mask);
	alloc_bootmem_cpumask_var(&cpu_callin_mask);
	alloc_bootmem_cpumask_var(&cpu_callout_mask);
	alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
}

74
static void default_init(struct cpuinfo_x86 *c)
75 76
{
#ifdef CONFIG_X86_64
77
	cpu_detect_cache_sizes(c);
78 79 80 81 82 83 84 85 86 87 88
#else
	/* Not much we can do here... */
	/* Check if at least it has cpuid */
	if (c->cpuid_level == -1) {
		/* No cpuid. It must be an ancient CPU */
		if (c->x86 == 4)
			strcpy(c->x86_model_id, "486");
		else if (c->x86 == 3)
			strcpy(c->x86_model_id, "386");
	}
#endif
P
Peter Zijlstra 已提交
89
	clear_sched_clock_stable();
90 91
}

92
static const struct cpu_dev default_cpu = {
93 94 95 96 97
	.c_init		= default_init,
	.c_vendor	= "Unknown",
	.c_x86_vendor	= X86_VENDOR_UNKNOWN,
};

98
static const struct cpu_dev *this_cpu = &default_cpu;
99

B
Brian Gerst 已提交
100
DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
Y
Yinghai Lu 已提交
101
#ifdef CONFIG_X86_64
B
Brian Gerst 已提交
102 103 104 105 106
	/*
	 * We need valid kernel segments for data and code in long mode too
	 * IRET will check the segment types  kkeil 2000/10/28
	 * Also sysret mandates a special GDT layout
	 *
107
	 * TLS descriptors are currently at a different place compared to i386.
B
Brian Gerst 已提交
108 109
	 * Hopefully nobody expects them at a fixed place (Wine?)
	 */
A
Akinobu Mita 已提交
110 111 112 113 114 115
	[GDT_ENTRY_KERNEL32_CS]		= GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
	[GDT_ENTRY_KERNEL_CS]		= GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
	[GDT_ENTRY_KERNEL_DS]		= GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER32_CS]	= GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER_DS]	= GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER_CS]	= GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
Y
Yinghai Lu 已提交
116
#else
A
Akinobu Mita 已提交
117 118 119 120
	[GDT_ENTRY_KERNEL_CS]		= GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
	[GDT_ENTRY_KERNEL_DS]		= GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER_CS]	= GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER_DS]	= GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
121 122 123 124 125
	/*
	 * Segments used for calling PnP BIOS have byte granularity.
	 * They code segments and data segments have fixed 64k limits,
	 * the transfer segment sizes are set at run time.
	 */
126
	/* 32-bit code */
A
Akinobu Mita 已提交
127
	[GDT_ENTRY_PNPBIOS_CS32]	= GDT_ENTRY_INIT(0x409a, 0, 0xffff),
128
	/* 16-bit code */
A
Akinobu Mita 已提交
129
	[GDT_ENTRY_PNPBIOS_CS16]	= GDT_ENTRY_INIT(0x009a, 0, 0xffff),
130
	/* 16-bit data */
A
Akinobu Mita 已提交
131
	[GDT_ENTRY_PNPBIOS_DS]		= GDT_ENTRY_INIT(0x0092, 0, 0xffff),
132
	/* 16-bit data */
A
Akinobu Mita 已提交
133
	[GDT_ENTRY_PNPBIOS_TS1]		= GDT_ENTRY_INIT(0x0092, 0, 0),
134
	/* 16-bit data */
A
Akinobu Mita 已提交
135
	[GDT_ENTRY_PNPBIOS_TS2]		= GDT_ENTRY_INIT(0x0092, 0, 0),
136 137 138 139
	/*
	 * The APM segments have byte granularity and their bases
	 * are set at run time.  All have 64k limits.
	 */
140
	/* 32-bit code */
A
Akinobu Mita 已提交
141
	[GDT_ENTRY_APMBIOS_BASE]	= GDT_ENTRY_INIT(0x409a, 0, 0xffff),
142
	/* 16-bit code */
A
Akinobu Mita 已提交
143
	[GDT_ENTRY_APMBIOS_BASE+1]	= GDT_ENTRY_INIT(0x009a, 0, 0xffff),
144
	/* data */
145
	[GDT_ENTRY_APMBIOS_BASE+2]	= GDT_ENTRY_INIT(0x4092, 0, 0xffff),
146

A
Akinobu Mita 已提交
147 148
	[GDT_ENTRY_ESPFIX_SS]		= GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
	[GDT_ENTRY_PERCPU]		= GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
149
	GDT_STACK_CANARY_INIT
Y
Yinghai Lu 已提交
150
#endif
B
Brian Gerst 已提交
151
} };
152
EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
153

154
static int __init x86_mpx_setup(char *s)
155
{
156
	/* require an exact match without trailing characters */
157 158
	if (strlen(s))
		return 0;
159

160 161 162
	/* do not emit a message if the feature is not present */
	if (!boot_cpu_has(X86_FEATURE_MPX))
		return 1;
163

164 165
	setup_clear_cpu_cap(X86_FEATURE_MPX);
	pr_info("nompx: Intel Memory Protection Extensions (MPX) disabled\n");
166 167
	return 1;
}
168
__setup("nompx", x86_mpx_setup);
169

170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185
static int __init x86_noinvpcid_setup(char *s)
{
	/* noinvpcid doesn't accept parameters */
	if (s)
		return -EINVAL;

	/* do not emit a message if the feature is not present */
	if (!boot_cpu_has(X86_FEATURE_INVPCID))
		return 0;

	setup_clear_cpu_cap(X86_FEATURE_INVPCID);
	pr_info("noinvpcid: INVPCID feature disabled\n");
	return 0;
}
early_param("noinvpcid", x86_noinvpcid_setup);

186
#ifdef CONFIG_X86_32
187 188
static int cachesize_override = -1;
static int disable_x86_serial_nr = 1;
L
Linus Torvalds 已提交
189

190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
static int __init cachesize_setup(char *str)
{
	get_option(&str, &cachesize_override);
	return 1;
}
__setup("cachesize=", cachesize_setup);

static int __init x86_sep_setup(char *s)
{
	setup_clear_cpu_cap(X86_FEATURE_SEP);
	return 1;
}
__setup("nosep", x86_sep_setup);

/* Standard macro to see if a specific flag is changeable */
static inline int flag_is_changeable_p(u32 flag)
{
	u32 f1, f2;

209 210 211 212 213 214 215
	/*
	 * Cyrix and IDT cpus allow disabling of CPUID
	 * so the code below may return different results
	 * when it is executed before and after enabling
	 * the CPUID. Add "volatile" to not allow gcc to
	 * optimize the subsequent calls to this function.
	 */
I
Ingo Molnar 已提交
216 217 218 219 220 221 222 223 224 225 226
	asm volatile ("pushfl		\n\t"
		      "pushfl		\n\t"
		      "popl %0		\n\t"
		      "movl %0, %1	\n\t"
		      "xorl %2, %0	\n\t"
		      "pushl %0		\n\t"
		      "popfl		\n\t"
		      "pushfl		\n\t"
		      "popl %0		\n\t"
		      "popfl		\n\t"

227 228
		      : "=&r" (f1), "=&r" (f2)
		      : "ir" (flag));
229 230 231 232 233

	return ((f1^f2) & flag) != 0;
}

/* Probe for the CPUID instruction */
234
int have_cpuid_p(void)
235 236 237 238
{
	return flag_is_changeable_p(X86_EFLAGS_ID);
}

239
static void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
240
{
I
Ingo Molnar 已提交
241 242 243 244 245 246 247 248 249 250 251
	unsigned long lo, hi;

	if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
		return;

	/* Disable processor serial number: */

	rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
	lo |= 0x200000;
	wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);

252
	pr_notice("CPU serial number disabled.\n");
I
Ingo Molnar 已提交
253 254 255 256
	clear_cpu_cap(c, X86_FEATURE_PN);

	/* Disabling the serial number may affect the cpuid level */
	c->cpuid_level = cpuid_eax(0);
257 258 259 260 261 262 263 264
}

static int __init x86_serial_nr_setup(char *s)
{
	disable_x86_serial_nr = 0;
	return 1;
}
__setup("serialnumber", x86_serial_nr_setup);
265
#else
266 267 268 269 270 271 272
static inline int flag_is_changeable_p(u32 flag)
{
	return 1;
}
static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
{
}
273
#endif
274

275 276
static __init int setup_disable_smep(char *arg)
{
277
	setup_clear_cpu_cap(X86_FEATURE_SMEP);
278 279
	/* Check for things that depend on SMEP being enabled: */
	check_mpx_erratum(&boot_cpu_data);
280 281 282 283
	return 1;
}
__setup("nosmep", setup_disable_smep);

284
static __always_inline void setup_smep(struct cpuinfo_x86 *c)
285
{
286
	if (cpu_has(c, X86_FEATURE_SMEP))
A
Andy Lutomirski 已提交
287
		cr4_set_bits(X86_CR4_SMEP);
288 289
}

290 291
static __init int setup_disable_smap(char *arg)
{
292
	setup_clear_cpu_cap(X86_FEATURE_SMAP);
293 294 295 296
	return 1;
}
__setup("nosmap", setup_disable_smap);

297 298
static __always_inline void setup_smap(struct cpuinfo_x86 *c)
{
299
	unsigned long eflags = native_save_fl();
300 301 302 303

	/* This should have been cleared long ago */
	BUG_ON(eflags & X86_EFLAGS_AC);

304 305
	if (cpu_has(c, X86_FEATURE_SMAP)) {
#ifdef CONFIG_X86_SMAP
A
Andy Lutomirski 已提交
306
		cr4_set_bits(X86_CR4_SMAP);
307
#else
A
Andy Lutomirski 已提交
308
		cr4_clear_bits(X86_CR4_SMAP);
309 310
#endif
	}
311 312
}

313 314 315 316 317 318 319
/*
 * Protection Keys are not available in 32-bit mode.
 */
static bool pku_disabled;

static __always_inline void setup_pku(struct cpuinfo_x86 *c)
{
320 321 322 323
	/* check the boot processor, plus compile options for PKU: */
	if (!cpu_feature_enabled(X86_FEATURE_PKU))
		return;
	/* checks the actual processor's cpuid bits: */
324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358
	if (!cpu_has(c, X86_FEATURE_PKU))
		return;
	if (pku_disabled)
		return;

	cr4_set_bits(X86_CR4_PKE);
	/*
	 * Seting X86_CR4_PKE will cause the X86_FEATURE_OSPKE
	 * cpuid bit to be set.  We need to ensure that we
	 * update that bit in this CPU's "cpu_info".
	 */
	get_cpu_cap(c);
}

#ifdef CONFIG_X86_INTEL_MEMORY_PROTECTION_KEYS
static __init int setup_disable_pku(char *arg)
{
	/*
	 * Do not clear the X86_FEATURE_PKU bit.  All of the
	 * runtime checks are against OSPKE so clearing the
	 * bit does nothing.
	 *
	 * This way, we will see "pku" in cpuinfo, but not
	 * "ospke", which is exactly what we want.  It shows
	 * that the CPU has PKU, but the OS has not enabled it.
	 * This happens to be exactly how a system would look
	 * if we disabled the config option.
	 */
	pr_info("x86: 'nopku' specified, disabling Memory Protection Keys\n");
	pku_disabled = true;
	return 1;
}
__setup("nopku", setup_disable_pku);
#endif /* CONFIG_X86_64 */

359 360 361 362 363 364 365 366 367
/*
 * Some CPU features depend on higher CPUID levels, which may not always
 * be available due to CPUID level capping or broken virtualization
 * software.  Add those features to this table to auto-disable them.
 */
struct cpuid_dependent_feature {
	u32 feature;
	u32 level;
};
I
Ingo Molnar 已提交
368

369
static const struct cpuid_dependent_feature
370 371 372 373 374 375 376
cpuid_dependent_features[] = {
	{ X86_FEATURE_MWAIT,		0x00000005 },
	{ X86_FEATURE_DCA,		0x00000009 },
	{ X86_FEATURE_XSAVE,		0x0000000d },
	{ 0, 0 }
};

377
static void filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
378 379
{
	const struct cpuid_dependent_feature *df;
380

381
	for (df = cpuid_dependent_features; df->feature; df++) {
I
Ingo Molnar 已提交
382 383 384

		if (!cpu_has(c, df->feature))
			continue;
385 386 387 388 389 390 391
		/*
		 * Note: cpuid_level is set to -1 if unavailable, but
		 * extended_extended_level is set to 0 if unavailable
		 * and the legitimate extended levels are all negative
		 * when signed; hence the weird messing around with
		 * signs here...
		 */
I
Ingo Molnar 已提交
392
		if (!((s32)df->level < 0 ?
393
		     (u32)df->level > (u32)c->extended_cpuid_level :
I
Ingo Molnar 已提交
394 395 396 397 398 399 400
		     (s32)df->level > (s32)c->cpuid_level))
			continue;

		clear_cpu_cap(c, df->feature);
		if (!warn)
			continue;

401 402
		pr_warn("CPU: CPU feature " X86_CAP_FMT " disabled, no CPUID level 0x%x\n",
			x86_cap_flag(df->feature), df->level);
403
	}
404
}
405

406 407 408
/*
 * Naming convention should be: <Name> [(<Codename>)]
 * This table only is used unless init_<vendor>() below doesn't set it;
I
Ingo Molnar 已提交
409 410
 * in particular, if CPUID levels 0x80000002..4 are supported, this
 * isn't used
411 412 413
 */

/* Look up CPU names by table lookup. */
414
static const char *table_lookup_model(struct cpuinfo_x86 *c)
415
{
416 417
#ifdef CONFIG_X86_32
	const struct legacy_cpu_model_info *info;
418 419 420 421 422 423 424

	if (c->x86_model >= 16)
		return NULL;	/* Range check */

	if (!this_cpu)
		return NULL;

425
	info = this_cpu->legacy_models;
426

427
	while (info->family) {
428 429 430 431
		if (info->family == c->x86)
			return info->model_names[c->x86_model];
		info++;
	}
432
#endif
433 434 435
	return NULL;		/* Not found */
}

436 437
__u32 cpu_caps_cleared[NCAPINTS];
__u32 cpu_caps_set[NCAPINTS];
438

439 440 441 442 443
void load_percpu_segment(int cpu)
{
#ifdef CONFIG_X86_32
	loadsegment(fs, __KERNEL_PERCPU);
#else
444
	__loadsegment_simple(gs, 0);
445 446
	wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
#endif
447
	load_stack_canary_segment();
448 449
}

I
Ingo Molnar 已提交
450 451 452 453
/*
 * Current gdt points %fs at the "master" per-cpu area: after this,
 * it's on the real one.
 */
454
void switch_to_new_gdt(int cpu)
455 456 457
{
	struct desc_ptr gdt_descr;

458
	gdt_descr.address = (long)get_cpu_gdt_table(cpu);
459 460
	gdt_descr.size = GDT_SIZE - 1;
	load_gdt(&gdt_descr);
461
	/* Reload the per-cpu base */
462 463

	load_percpu_segment(cpu);
464 465
}

466
static const struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
L
Linus Torvalds 已提交
467

468
static void get_model_name(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
469 470
{
	unsigned int *v;
471
	char *p, *q, *s;
L
Linus Torvalds 已提交
472

473
	if (c->extended_cpuid_level < 0x80000004)
474
		return;
L
Linus Torvalds 已提交
475

I
Ingo Molnar 已提交
476
	v = (unsigned int *)c->x86_model_id;
L
Linus Torvalds 已提交
477 478 479 480 481
	cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
	cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
	cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
	c->x86_model_id[48] = 0;

482 483 484 485 486 487 488 489 490 491 492 493 494 495 496
	/* Trim whitespace */
	p = q = s = &c->x86_model_id[0];

	while (*p == ' ')
		p++;

	while (*p) {
		/* Note the last non-whitespace index */
		if (!isspace(*p))
			s = q;

		*q++ = *p++;
	}

	*(s + 1) = '\0';
L
Linus Torvalds 已提交
497 498
}

499
void cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
500
{
501
	unsigned int n, dummy, ebx, ecx, edx, l2size;
L
Linus Torvalds 已提交
502

503
	n = c->extended_cpuid_level;
L
Linus Torvalds 已提交
504 505

	if (n >= 0x80000005) {
506 507
		cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
		c->x86_cache_size = (ecx>>24) + (edx>>24);
508 509 510 511
#ifdef CONFIG_X86_64
		/* On K8 L1 TLB is inclusive, so don't count it */
		c->x86_tlbsize = 0;
#endif
L
Linus Torvalds 已提交
512 513 514 515 516
	}

	if (n < 0x80000006)	/* Some chips just has a large L1. */
		return;

517
	cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
L
Linus Torvalds 已提交
518
	l2size = ecx >> 16;
519

520 521 522
#ifdef CONFIG_X86_64
	c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
#else
L
Linus Torvalds 已提交
523
	/* do processor-specific cache resizing */
524 525
	if (this_cpu->legacy_cache_size)
		l2size = this_cpu->legacy_cache_size(c, l2size);
L
Linus Torvalds 已提交
526 527 528 529 530

	/* Allow user to override all this if necessary. */
	if (cachesize_override != -1)
		l2size = cachesize_override;

531
	if (l2size == 0)
L
Linus Torvalds 已提交
532
		return;		/* Again, no L2 cache is possible */
533
#endif
L
Linus Torvalds 已提交
534 535 536 537

	c->x86_cache_size = l2size;
}

538 539 540 541 542 543
u16 __read_mostly tlb_lli_4k[NR_INFO];
u16 __read_mostly tlb_lli_2m[NR_INFO];
u16 __read_mostly tlb_lli_4m[NR_INFO];
u16 __read_mostly tlb_lld_4k[NR_INFO];
u16 __read_mostly tlb_lld_2m[NR_INFO];
u16 __read_mostly tlb_lld_4m[NR_INFO];
544
u16 __read_mostly tlb_lld_1g[NR_INFO];
545

546
static void cpu_detect_tlb(struct cpuinfo_x86 *c)
547 548 549 550
{
	if (this_cpu->c_detect_tlb)
		this_cpu->c_detect_tlb(c);

551
	pr_info("Last level iTLB entries: 4KB %d, 2MB %d, 4MB %d\n",
552
		tlb_lli_4k[ENTRIES], tlb_lli_2m[ENTRIES],
553 554 555 556 557
		tlb_lli_4m[ENTRIES]);

	pr_info("Last level dTLB entries: 4KB %d, 2MB %d, 4MB %d, 1GB %d\n",
		tlb_lld_4k[ENTRIES], tlb_lld_2m[ENTRIES],
		tlb_lld_4m[ENTRIES], tlb_lld_1g[ENTRIES]);
558 559
}

560
void detect_ht(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
561
{
B
Borislav Petkov 已提交
562
#ifdef CONFIG_SMP
563 564
	u32 eax, ebx, ecx, edx;
	int index_msb, core_bits;
565
	static bool printed;
L
Linus Torvalds 已提交
566

567
	if (!cpu_has(c, X86_FEATURE_HT))
568
		return;
L
Linus Torvalds 已提交
569

570 571
	if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
		goto out;
L
Linus Torvalds 已提交
572

573 574
	if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
		return;
L
Linus Torvalds 已提交
575

576
	cpuid(1, &eax, &ebx, &ecx, &edx);
L
Linus Torvalds 已提交
577

578 579 580
	smp_num_siblings = (ebx & 0xff0000) >> 16;

	if (smp_num_siblings == 1) {
581
		pr_info_once("CPU0: Hyper-Threading is disabled\n");
I
Ingo Molnar 已提交
582 583
		goto out;
	}
584

I
Ingo Molnar 已提交
585 586
	if (smp_num_siblings <= 1)
		goto out;
587

I
Ingo Molnar 已提交
588 589
	index_msb = get_count_order(smp_num_siblings);
	c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
590

I
Ingo Molnar 已提交
591
	smp_num_siblings = smp_num_siblings / c->x86_max_cores;
592

I
Ingo Molnar 已提交
593
	index_msb = get_count_order(smp_num_siblings);
594

I
Ingo Molnar 已提交
595
	core_bits = get_count_order(c->x86_max_cores);
596

I
Ingo Molnar 已提交
597 598
	c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
				       ((1 << core_bits) - 1);
L
Linus Torvalds 已提交
599

600
out:
601
	if (!printed && (c->x86_max_cores * smp_num_siblings) > 1) {
602 603 604 605
		pr_info("CPU: Physical Processor ID: %d\n",
			c->phys_proc_id);
		pr_info("CPU: Processor Core ID: %d\n",
			c->cpu_core_id);
606
		printed = 1;
607 608
	}
#endif
609
}
L
Linus Torvalds 已提交
610

611
static void get_cpu_vendor(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
612 613
{
	char *v = c->x86_vendor_id;
I
Ingo Molnar 已提交
614
	int i;
L
Linus Torvalds 已提交
615 616

	for (i = 0; i < X86_VENDOR_NUM; i++) {
Y
Yinghai Lu 已提交
617 618 619 620 621 622
		if (!cpu_devs[i])
			break;

		if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
		    (cpu_devs[i]->c_ident[1] &&
		     !strcmp(v, cpu_devs[i]->c_ident[1]))) {
I
Ingo Molnar 已提交
623

Y
Yinghai Lu 已提交
624 625 626
			this_cpu = cpu_devs[i];
			c->x86_vendor = this_cpu->c_x86_vendor;
			return;
L
Linus Torvalds 已提交
627 628
		}
	}
Y
Yinghai Lu 已提交
629

630 631
	pr_err_once("CPU: vendor_id '%s' unknown, using generic init.\n" \
		    "CPU: Your system may be unstable.\n", v);
Y
Yinghai Lu 已提交
632

633 634
	c->x86_vendor = X86_VENDOR_UNKNOWN;
	this_cpu = &default_cpu;
L
Linus Torvalds 已提交
635 636
}

637
void cpu_detect(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
638 639
{
	/* Get vendor name */
640 641 642 643
	cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
	      (unsigned int *)&c->x86_vendor_id[0],
	      (unsigned int *)&c->x86_vendor_id[8],
	      (unsigned int *)&c->x86_vendor_id[4]);
L
Linus Torvalds 已提交
644 645

	c->x86 = 4;
646
	/* Intel-defined flags: level 0x00000001 */
L
Linus Torvalds 已提交
647 648
	if (c->cpuid_level >= 0x00000001) {
		u32 junk, tfms, cap0, misc;
I
Ingo Molnar 已提交
649

L
Linus Torvalds 已提交
650
		cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
651 652 653
		c->x86		= x86_family(tfms);
		c->x86_model	= x86_model(tfms);
		c->x86_mask	= x86_stepping(tfms);
I
Ingo Molnar 已提交
654

H
Huang, Ying 已提交
655 656
		if (cap0 & (1<<19)) {
			c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
657
			c->x86_cache_alignment = c->x86_clflush_size;
H
Huang, Ying 已提交
658
		}
L
Linus Torvalds 已提交
659 660
	}
}
661

662 663 664 665 666 667 668 669 670 671
static void apply_forced_caps(struct cpuinfo_x86 *c)
{
	int i;

	for (i = 0; i < NCAPINTS; i++) {
		c->x86_capability[i] &= ~cpu_caps_cleared[i];
		c->x86_capability[i] |= cpu_caps_set[i];
	}
}

672
void get_cpu_cap(struct cpuinfo_x86 *c)
673
{
674
	u32 eax, ebx, ecx, edx;
675

676 677
	/* Intel-defined flags: level 0x00000001 */
	if (c->cpuid_level >= 0x00000001) {
678
		cpuid(0x00000001, &eax, &ebx, &ecx, &edx);
I
Ingo Molnar 已提交
679

680 681
		c->x86_capability[CPUID_1_ECX] = ecx;
		c->x86_capability[CPUID_1_EDX] = edx;
682
	}
683

684 685 686 687
	/* Thermal and Power Management Leaf: level 0x00000006 (eax) */
	if (c->cpuid_level >= 0x00000006)
		c->x86_capability[CPUID_6_EAX] = cpuid_eax(0x00000006);

688 689 690
	/* Additional Intel-defined flags: level 0x00000007 */
	if (c->cpuid_level >= 0x00000007) {
		cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
691
		c->x86_capability[CPUID_7_0_EBX] = ebx;
692
		c->x86_capability[CPUID_7_ECX] = ecx;
693 694
	}

695 696 697 698
	/* Extended state features: level 0x0000000d */
	if (c->cpuid_level >= 0x0000000d) {
		cpuid_count(0x0000000d, 1, &eax, &ebx, &ecx, &edx);

699
		c->x86_capability[CPUID_D_1_EAX] = eax;
700 701
	}

702 703 704 705 706
	/* Additional Intel-defined flags: level 0x0000000F */
	if (c->cpuid_level >= 0x0000000F) {

		/* QoS sub-leaf, EAX=0Fh, ECX=0 */
		cpuid_count(0x0000000F, 0, &eax, &ebx, &ecx, &edx);
707 708
		c->x86_capability[CPUID_F_0_EDX] = edx;

709 710 711 712 713 714
		if (cpu_has(c, X86_FEATURE_CQM_LLC)) {
			/* will be overridden if occupancy monitoring exists */
			c->x86_cache_max_rmid = ebx;

			/* QoS sub-leaf, EAX=0Fh, ECX=1 */
			cpuid_count(0x0000000F, 1, &eax, &ebx, &ecx, &edx);
715 716
			c->x86_capability[CPUID_F_1_EDX] = edx;

717 718 719
			if ((cpu_has(c, X86_FEATURE_CQM_OCCUP_LLC)) ||
			      ((cpu_has(c, X86_FEATURE_CQM_MBM_TOTAL)) ||
			       (cpu_has(c, X86_FEATURE_CQM_MBM_LOCAL)))) {
720 721 722 723 724 725 726 727 728
				c->x86_cache_max_rmid = ecx;
				c->x86_cache_occ_scale = ebx;
			}
		} else {
			c->x86_cache_max_rmid = -1;
			c->x86_cache_occ_scale = -1;
		}
	}

729
	/* AMD-defined flags: level 0x80000001 */
730 731 732 733 734 735
	eax = cpuid_eax(0x80000000);
	c->extended_cpuid_level = eax;

	if ((eax & 0xffff0000) == 0x80000000) {
		if (eax >= 0x80000001) {
			cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
I
Ingo Molnar 已提交
736

737 738
			c->x86_capability[CPUID_8000_0001_ECX] = ecx;
			c->x86_capability[CPUID_8000_0001_EDX] = edx;
739 740 741
		}
	}

742 743 744 745 746 747 748
	if (c->extended_cpuid_level >= 0x80000007) {
		cpuid(0x80000007, &eax, &ebx, &ecx, &edx);

		c->x86_capability[CPUID_8000_0007_EBX] = ebx;
		c->x86_power = edx;
	}

749
	if (c->extended_cpuid_level >= 0x80000008) {
750
		cpuid(0x80000008, &eax, &ebx, &ecx, &edx);
751 752 753

		c->x86_virt_bits = (eax >> 8) & 0xff;
		c->x86_phys_bits = eax & 0xff;
754
		c->x86_capability[CPUID_8000_0008_EBX] = ebx;
755
	}
756 757 758
#ifdef CONFIG_X86_32
	else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
		c->x86_phys_bits = 36;
759
#endif
760

761
	if (c->extended_cpuid_level >= 0x8000000a)
762
		c->x86_capability[CPUID_8000_000A_EDX] = cpuid_edx(0x8000000a);
763

764
	init_scattered_cpuid_features(c);
765 766 767 768 769 770 771

	/*
	 * Clear/Set all flags overridden by options, after probe.
	 * This needs to happen each time we re-probe, which may happen
	 * several times during CPU initialization.
	 */
	apply_forced_caps(c);
772
}
L
Linus Torvalds 已提交
773

774
static void identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
Y
Yinghai Lu 已提交
775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799
{
#ifdef CONFIG_X86_32
	int i;

	/*
	 * First of all, decide if this is a 486 or higher
	 * It's a 486 if we can modify the AC flag
	 */
	if (flag_is_changeable_p(X86_EFLAGS_AC))
		c->x86 = 4;
	else
		c->x86 = 3;

	for (i = 0; i < X86_VENDOR_NUM; i++)
		if (cpu_devs[i] && cpu_devs[i]->c_identify) {
			c->x86_vendor_id[0] = 0;
			cpu_devs[i]->c_identify(c);
			if (c->x86_vendor_id[0]) {
				get_cpu_vendor(c);
				break;
			}
		}
#endif
}

800 801 802 803 804 805 806 807 808
/*
 * Do minimum CPU detection early.
 * Fields really needed: vendor, cpuid_level, family, model, mask,
 * cache alignment.
 * The others are not touched to avoid unwanted side effects.
 *
 * WARNING: this function is only called on the BP.  Don't add code here
 * that is supposed to run on all CPUs.
 */
809
static void __init early_identify_cpu(struct cpuinfo_x86 *c)
810
{
811 812
#ifdef CONFIG_X86_64
	c->x86_clflush_size = 64;
813 814
	c->x86_phys_bits = 36;
	c->x86_virt_bits = 48;
815
#else
H
Huang, Ying 已提交
816
	c->x86_clflush_size = 32;
817 818
	c->x86_phys_bits = 32;
	c->x86_virt_bits = 32;
819
#endif
820
	c->x86_cache_alignment = c->x86_clflush_size;
821

822
	memset(&c->x86_capability, 0, sizeof c->x86_capability);
823
	c->extended_cpuid_level = 0;
824

Y
Yinghai Lu 已提交
825
	/* cyrix could have cpuid enabled via c_identify()*/
826 827 828 829
	if (have_cpuid_p()) {
		cpu_detect(c);
		get_cpu_vendor(c);
		get_cpu_cap(c);
B
Borislav Petkov 已提交
830
		setup_force_cpu_cap(X86_FEATURE_CPUID);
831

832 833
		if (this_cpu->c_early_init)
			this_cpu->c_early_init(c);
834

835 836
		c->cpu_index = 0;
		filter_cpuid_features(c, false);
837

838 839
		if (this_cpu->c_bsp_init)
			this_cpu->c_bsp_init(c);
B
Borislav Petkov 已提交
840 841 842
	} else {
		identify_cpu_without_cpuid(c);
		setup_clear_cpu_cap(X86_FEATURE_CPUID);
843
	}
844 845

	setup_force_cpu_cap(X86_FEATURE_ALWAYS);
846
	fpu__init_system(c);
847 848
}

849 850
void __init early_cpu_init(void)
{
851
	const struct cpu_dev *const *cdev;
Y
Yinghai Lu 已提交
852 853
	int count = 0;

854
#ifdef CONFIG_PROCESSOR_SELECT
855
	pr_info("KERNEL supported cpus:\n");
856 857
#endif

Y
Yinghai Lu 已提交
858
	for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
859
		const struct cpu_dev *cpudev = *cdev;
860

Y
Yinghai Lu 已提交
861 862 863 864 865
		if (count >= X86_VENDOR_NUM)
			break;
		cpu_devs[count] = cpudev;
		count++;

866
#ifdef CONFIG_PROCESSOR_SELECT
867 868 869 870 871 872
		{
			unsigned int j;

			for (j = 0; j < 2; j++) {
				if (!cpudev->c_ident[j])
					continue;
873
				pr_info("  %s %s\n", cpudev->c_vendor,
874 875
					cpudev->c_ident[j]);
			}
Y
Yinghai Lu 已提交
876
		}
877
#endif
Y
Yinghai Lu 已提交
878
	}
879
	early_identify_cpu(&boot_cpu_data);
880
}
881

882
/*
B
Borislav Petkov 已提交
883 884 885 886 887
 * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
 * unfortunately, that's not true in practice because of early VIA
 * chips and (more importantly) broken virtualizers that are not easy
 * to detect. In the latter case it doesn't even *fail* reliably, so
 * probing for it doesn't even work. Disable it completely on 32-bit
888
 * unless we can find a reliable way to detect all the broken cases.
B
Borislav Petkov 已提交
889
 * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
890
 */
891
static void detect_nopl(struct cpuinfo_x86 *c)
892
{
B
Borislav Petkov 已提交
893
#ifdef CONFIG_X86_32
894
	clear_cpu_cap(c, X86_FEATURE_NOPL);
B
Borislav Petkov 已提交
895 896
#else
	set_cpu_cap(c, X86_FEATURE_NOPL);
897
#endif
898
}
899

900 901 902
static void detect_null_seg_behavior(struct cpuinfo_x86 *c)
{
#ifdef CONFIG_X86_64
903
	/*
904 905 906 907 908
	 * Empirically, writing zero to a segment selector on AMD does
	 * not clear the base, whereas writing zero to a segment
	 * selector on Intel does clear the base.  Intel's behavior
	 * allows slightly faster context switches in the common case
	 * where GS is unused by the prev and next threads.
909
	 *
910 911 912 913 914 915
	 * Since neither vendor documents this anywhere that I can see,
	 * detect it directly instead of hardcoding the choice by
	 * vendor.
	 *
	 * I've designated AMD's behavior as the "bug" because it's
	 * counterintuitive and less friendly.
916
	 */
917 918 919 920 921 922 923 924 925

	unsigned long old_base, tmp;
	rdmsrl(MSR_FS_BASE, old_base);
	wrmsrl(MSR_FS_BASE, 1);
	loadsegment(fs, 0);
	rdmsrl(MSR_FS_BASE, tmp);
	if (tmp != 0)
		set_cpu_bug(c, X86_BUG_NULL_SEG);
	wrmsrl(MSR_FS_BASE, old_base);
B
Borislav Petkov 已提交
926
#endif
927 928
}

929
static void generic_identify(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
930
{
Y
Yinghai Lu 已提交
931
	c->extended_cpuid_level = 0;
L
Linus Torvalds 已提交
932

933
	if (!have_cpuid_p())
Y
Yinghai Lu 已提交
934
		identify_cpu_without_cpuid(c);
935

Y
Yinghai Lu 已提交
936
	/* cyrix could have cpuid enabled via c_identify()*/
I
Ingo Molnar 已提交
937
	if (!have_cpuid_p())
Y
Yinghai Lu 已提交
938
		return;
L
Linus Torvalds 已提交
939

940
	cpu_detect(c);
L
Linus Torvalds 已提交
941

942
	get_cpu_vendor(c);
L
Linus Torvalds 已提交
943

944
	get_cpu_cap(c);
L
Linus Torvalds 已提交
945

946 947
	if (c->cpuid_level >= 0x00000001) {
		c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
948
#ifdef CONFIG_X86_32
B
Borislav Petkov 已提交
949
# ifdef CONFIG_SMP
950
		c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
951
# else
952
		c->apicid = c->initial_apicid;
953 954 955
# endif
#endif
		c->phys_proc_id = c->initial_apicid;
956
	}
L
Linus Torvalds 已提交
957

958
	get_model_name(c); /* Default name */
L
Linus Torvalds 已提交
959

960
	detect_nopl(c);
961 962

	detect_null_seg_behavior(c);
963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987

	/*
	 * ESPFIX is a strange bug.  All real CPUs have it.  Paravirt
	 * systems that run Linux at CPL > 0 may or may not have the
	 * issue, but, even if they have the issue, there's absolutely
	 * nothing we can do about it because we can't use the real IRET
	 * instruction.
	 *
	 * NB: For the time being, only 32-bit kernels support
	 * X86_BUG_ESPFIX as such.  64-bit kernels directly choose
	 * whether to apply espfix using paravirt hooks.  If any
	 * non-paravirt system ever shows up that does *not* have the
	 * ESPFIX issue, we can change this.
	 */
#ifdef CONFIG_X86_32
# ifdef CONFIG_PARAVIRT
	do {
		extern void native_iret(void);
		if (pv_cpu_ops.iret == native_iret)
			set_cpu_bug(c, X86_BUG_ESPFIX);
	} while (0);
# else
	set_cpu_bug(c, X86_BUG_ESPFIX);
# endif
#endif
L
Linus Torvalds 已提交
988 989
}

990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003
static void x86_init_cache_qos(struct cpuinfo_x86 *c)
{
	/*
	 * The heavy lifting of max_rmid and cache_occ_scale are handled
	 * in get_cpu_cap().  Here we just set the max_rmid for the boot_cpu
	 * in case CQM bits really aren't there in this CPU.
	 */
	if (c != &boot_cpu_data) {
		boot_cpu_data.x86_cache_max_rmid =
			min(boot_cpu_data.x86_cache_max_rmid,
			    c->x86_cache_max_rmid);
	}
}

1004
/*
1005 1006
 * Validate that ACPI/mptables have the same information about the
 * effective APIC id and update the package map.
1007
 */
1008
static void validate_apic_and_package_id(struct cpuinfo_x86 *c)
1009 1010
{
#ifdef CONFIG_SMP
1011
	unsigned int apicid, cpu = smp_processor_id();
1012 1013 1014

	apicid = apic->cpu_present_to_apicid(cpu);

1015 1016
	if (apicid != c->apicid) {
		pr_err(FW_BUG "CPU%u: APIC id mismatch. Firmware: %x APIC: %x\n",
1017 1018
		       cpu, apicid, c->initial_apicid);
	}
1019
	BUG_ON(topology_update_package_map(c->phys_proc_id, cpu));
1020 1021 1022 1023 1024
#else
	c->logical_proc_id = 0;
#endif
}

L
Linus Torvalds 已提交
1025 1026 1027
/*
 * This does the hard work of actually picking apart the CPU stuff...
 */
1028
static void identify_cpu(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1029 1030 1031 1032 1033 1034 1035 1036 1037
{
	int i;

	c->loops_per_jiffy = loops_per_jiffy;
	c->x86_cache_size = -1;
	c->x86_vendor = X86_VENDOR_UNKNOWN;
	c->x86_model = c->x86_mask = 0;	/* So far unknown... */
	c->x86_vendor_id[0] = '\0'; /* Unset */
	c->x86_model_id[0] = '\0';  /* Unset */
1038
	c->x86_max_cores = 1;
1039
	c->x86_coreid_bits = 0;
1040
	c->cu_id = 0xff;
1041
#ifdef CONFIG_X86_64
1042
	c->x86_clflush_size = 64;
1043 1044
	c->x86_phys_bits = 36;
	c->x86_virt_bits = 48;
1045 1046
#else
	c->cpuid_level = -1;	/* CPUID not detected */
1047
	c->x86_clflush_size = 32;
1048 1049
	c->x86_phys_bits = 32;
	c->x86_virt_bits = 32;
1050 1051
#endif
	c->x86_cache_alignment = c->x86_clflush_size;
L
Linus Torvalds 已提交
1052 1053 1054 1055
	memset(&c->x86_capability, 0, sizeof c->x86_capability);

	generic_identify(c);

1056
	if (this_cpu->c_identify)
L
Linus Torvalds 已提交
1057 1058
		this_cpu->c_identify(c);

1059
	/* Clear/Set all flags overridden by options, after probe */
1060
	apply_forced_caps(c);
1061

1062
#ifdef CONFIG_X86_64
1063
	c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
1064 1065
#endif

L
Linus Torvalds 已提交
1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077
	/*
	 * Vendor-specific initialization.  In this section we
	 * canonicalize the feature flags, meaning if there are
	 * features a certain CPU supports which CPUID doesn't
	 * tell us, CPUID claiming incorrect flags, or other bugs,
	 * we handle them here.
	 *
	 * At the end of this section, c->x86_capability better
	 * indicate the features this CPU genuinely supports!
	 */
	if (this_cpu->c_init)
		this_cpu->c_init(c);
P
Peter Zijlstra 已提交
1078 1079
	else
		clear_sched_clock_stable();
L
Linus Torvalds 已提交
1080 1081 1082 1083

	/* Disable the PN if appropriate */
	squash_the_stupid_serial_number(c);

1084 1085 1086 1087
	/* Set up SMEP/SMAP */
	setup_smep(c);
	setup_smap(c);

L
Linus Torvalds 已提交
1088
	/*
I
Ingo Molnar 已提交
1089 1090
	 * The vendor-specific functions might have changed features.
	 * Now we do "generic changes."
L
Linus Torvalds 已提交
1091 1092
	 */

1093 1094 1095
	/* Filter out anything that depends on CPUID levels we don't have */
	filter_cpuid_features(c, true);

L
Linus Torvalds 已提交
1096
	/* If the model name is still unset, do table lookup. */
1097
	if (!c->x86_model_id[0]) {
1098
		const char *p;
L
Linus Torvalds 已提交
1099
		p = table_lookup_model(c);
1100
		if (p)
L
Linus Torvalds 已提交
1101 1102 1103 1104
			strcpy(c->x86_model_id, p);
		else
			/* Last resort... */
			sprintf(c->x86_model_id, "%02x/%02x",
1105
				c->x86, c->x86_model);
L
Linus Torvalds 已提交
1106 1107
	}

1108 1109 1110 1111
#ifdef CONFIG_X86_64
	detect_ht(c);
#endif

1112
	init_hypervisor(c);
1113
	x86_init_rdrand(c);
1114
	x86_init_cache_qos(c);
1115
	setup_pku(c);
1116 1117

	/*
1118
	 * Clear/Set all flags overridden by options, need do it
1119 1120
	 * before following smp all cpus cap AND.
	 */
1121
	apply_forced_caps(c);
1122

L
Linus Torvalds 已提交
1123 1124 1125 1126 1127 1128
	/*
	 * On SMP, boot_cpu_data holds the common feature set between
	 * all CPUs; so make sure that we indicate which features are
	 * common between the CPUs.  The first time this routine gets
	 * executed, c == &boot_cpu_data.
	 */
1129
	if (c != &boot_cpu_data) {
L
Linus Torvalds 已提交
1130
		/* AND the already accumulated flags with these */
1131
		for (i = 0; i < NCAPINTS; i++)
L
Linus Torvalds 已提交
1132
			boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
1133 1134 1135 1136

		/* OR, i.e. replicate the bug flags */
		for (i = NCAPINTS; i < NCAPINTS + NBUGINTS; i++)
			c->x86_capability[i] |= boot_cpu_data.x86_capability[i];
L
Linus Torvalds 已提交
1137 1138 1139
	}

	/* Init Machine Check Exception if available. */
1140
	mcheck_cpu_init(c);
1141 1142

	select_idle_routine(c);
1143

1144
#ifdef CONFIG_NUMA
1145 1146
	numa_add_cpu(smp_processor_id());
#endif
1147
}
S
Shaohua Li 已提交
1148

1149 1150 1151 1152
/*
 * Set up the CPU state needed to execute SYSENTER/SYSEXIT instructions
 * on 32-bit kernels:
 */
1153 1154 1155
#ifdef CONFIG_X86_32
void enable_sep_cpu(void)
{
1156 1157
	struct tss_struct *tss;
	int cpu;
1158

1159 1160 1161
	if (!boot_cpu_has(X86_FEATURE_SEP))
		return;

1162 1163 1164 1165
	cpu = get_cpu();
	tss = &per_cpu(cpu_tss, cpu);

	/*
1166 1167
	 * We cache MSR_IA32_SYSENTER_CS's value in the TSS's ss1 field --
	 * see the big comment in struct x86_hw_tss's definition.
1168
	 */
1169 1170

	tss->x86_tss.ss1 = __KERNEL_CS;
1171 1172
	wrmsr(MSR_IA32_SYSENTER_CS, tss->x86_tss.ss1, 0);

1173 1174 1175
	wrmsr(MSR_IA32_SYSENTER_ESP,
	      (unsigned long)tss + offsetofend(struct tss_struct, SYSENTER_stack),
	      0);
1176

1177
	wrmsr(MSR_IA32_SYSENTER_EIP, (unsigned long)entry_SYSENTER_32, 0);
1178

1179 1180
	put_cpu();
}
1181 1182
#endif

1183 1184 1185
void __init identify_boot_cpu(void)
{
	identify_cpu(&boot_cpu_data);
1186
#ifdef CONFIG_X86_32
1187
	sysenter_setup();
L
Li Shaohua 已提交
1188
	enable_sep_cpu();
1189
#endif
1190
	cpu_detect_tlb(&boot_cpu_data);
1191
}
S
Shaohua Li 已提交
1192

1193
void identify_secondary_cpu(struct cpuinfo_x86 *c)
1194 1195 1196
{
	BUG_ON(c == &boot_cpu_data);
	identify_cpu(c);
1197
#ifdef CONFIG_X86_32
1198
	enable_sep_cpu();
1199
#endif
1200
	mtrr_ap_init();
1201
	validate_apic_and_package_id(c);
L
Linus Torvalds 已提交
1202 1203
}

A
Andi Kleen 已提交
1204 1205
static __init int setup_noclflush(char *arg)
{
1206
	setup_clear_cpu_cap(X86_FEATURE_CLFLUSH);
1207
	setup_clear_cpu_cap(X86_FEATURE_CLFLUSHOPT);
A
Andi Kleen 已提交
1208 1209 1210 1211
	return 1;
}
__setup("noclflush", setup_noclflush);

1212
void print_cpu_info(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1213
{
1214
	const char *vendor = NULL;
L
Linus Torvalds 已提交
1215

I
Ingo Molnar 已提交
1216
	if (c->x86_vendor < X86_VENDOR_NUM) {
L
Linus Torvalds 已提交
1217
		vendor = this_cpu->c_vendor;
I
Ingo Molnar 已提交
1218 1219 1220 1221
	} else {
		if (c->cpuid_level >= 0)
			vendor = c->x86_vendor_id;
	}
L
Linus Torvalds 已提交
1222

1223
	if (vendor && !strstr(c->x86_model_id, vendor))
1224
		pr_cont("%s ", vendor);
L
Linus Torvalds 已提交
1225

1226
	if (c->x86_model_id[0])
1227
		pr_cont("%s", c->x86_model_id);
L
Linus Torvalds 已提交
1228
	else
1229
		pr_cont("%d86", c->x86);
L
Linus Torvalds 已提交
1230

1231
	pr_cont(" (family: 0x%x, model: 0x%x", c->x86, c->x86_model);
1232

1233
	if (c->x86_mask || c->cpuid_level >= 0)
1234
		pr_cont(", stepping: 0x%x)\n", c->x86_mask);
L
Linus Torvalds 已提交
1235
	else
1236
		pr_cont(")\n");
L
Linus Torvalds 已提交
1237 1238
}

1239 1240 1241
static __init int setup_disablecpuid(char *arg)
{
	int bit;
I
Ingo Molnar 已提交
1242

1243
	if (get_option(&arg, &bit) && bit >= 0 && bit < NCAPINTS * 32)
1244 1245 1246
		setup_clear_cpu_cap(bit);
	else
		return 0;
I
Ingo Molnar 已提交
1247

1248 1249 1250 1251
	return 1;
}
__setup("clearcpuid=", setup_disablecpuid);

1252
#ifdef CONFIG_X86_64
1253 1254 1255 1256 1257 1258 1259 1260
struct desc_ptr idt_descr __ro_after_init = {
	.size = NR_VECTORS * 16 - 1,
	.address = (unsigned long) idt_table,
};
const struct desc_ptr debug_idt_descr = {
	.size = NR_VECTORS * 16 - 1,
	.address = (unsigned long) debug_idt_table,
};
1261

1262
DEFINE_PER_CPU_FIRST(union irq_stack_union,
1263
		     irq_stack_union) __aligned(PAGE_SIZE) __visible;
I
Ingo Molnar 已提交
1264

1265
/*
1266 1267
 * The following percpu variables are hot.  Align current_task to
 * cacheline size such that they fall in the same cacheline.
1268 1269 1270 1271
 */
DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
	&init_task;
EXPORT_PER_CPU_SYMBOL(current_task);
1272

1273
DEFINE_PER_CPU(char *, irq_stack_ptr) =
1274
	init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE;
1275

1276
DEFINE_PER_CPU(unsigned int, irq_count) __visible = -1;
1277

1278 1279 1280
DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
EXPORT_PER_CPU_SYMBOL(__preempt_count);

I
Ingo Molnar 已提交
1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291
/*
 * Special IST stacks which the CPU switches to when it calls
 * an IST-marked descriptor entry. Up to 7 stacks (hardware
 * limit), all of them are 4K, except the debug stack which
 * is 8K.
 */
static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
	  [0 ... N_EXCEPTION_STACKS - 1]	= EXCEPTION_STKSZ,
	  [DEBUG_STACK - 1]			= DEBUG_STKSZ
};

1292
static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
1293
	[(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ]);
1294 1295 1296

/* May not be marked __init: used by software suspend */
void syscall_init(void)
L
Linus Torvalds 已提交
1297
{
1298
	wrmsr(MSR_STAR, 0, (__USER32_CS << 16) | __KERNEL_CS);
1299
	wrmsrl(MSR_LSTAR, (unsigned long)entry_SYSCALL_64);
1300 1301

#ifdef CONFIG_IA32_EMULATION
1302
	wrmsrl(MSR_CSTAR, (unsigned long)entry_SYSCALL_compat);
1303
	/*
1304 1305 1306 1307
	 * This only works on Intel CPUs.
	 * On AMD CPUs these MSRs are 32-bit, CPU truncates MSR_IA32_SYSENTER_EIP.
	 * This does not cause SYSENTER to jump to the wrong location, because
	 * AMD doesn't allow SYSENTER in long mode (either 32- or 64-bit).
1308 1309 1310
	 */
	wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)__KERNEL_CS);
	wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL);
1311
	wrmsrl_safe(MSR_IA32_SYSENTER_EIP, (u64)entry_SYSENTER_compat);
1312
#else
1313
	wrmsrl(MSR_CSTAR, (unsigned long)ignore_sysret);
1314
	wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)GDT_ENTRY_INVALID_SEG);
1315 1316
	wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL);
	wrmsrl_safe(MSR_IA32_SYSENTER_EIP, 0ULL);
1317
#endif
1318

1319 1320
	/* Flags to clear on syscall */
	wrmsrl(MSR_SYSCALL_MASK,
1321
	       X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|
1322
	       X86_EFLAGS_IOPL|X86_EFLAGS_AC|X86_EFLAGS_NT);
L
Linus Torvalds 已提交
1323
}
1324

1325 1326 1327 1328 1329 1330
/*
 * Copies of the original ist values from the tss are only accessed during
 * debugging, no special alignment required.
 */
DEFINE_PER_CPU(struct orig_ist, orig_ist);

1331
static DEFINE_PER_CPU(unsigned long, debug_stack_addr);
1332
DEFINE_PER_CPU(int, debug_stack_usage);
1333 1334 1335

int is_debug_stack(unsigned long addr)
{
1336 1337 1338
	return __this_cpu_read(debug_stack_usage) ||
		(addr <= __this_cpu_read(debug_stack_addr) &&
		 addr > (__this_cpu_read(debug_stack_addr) - DEBUG_STKSZ));
1339
}
1340
NOKPROBE_SYMBOL(is_debug_stack);
1341

1342
DEFINE_PER_CPU(u32, debug_idt_ctr);
1343

1344 1345
void debug_stack_set_zero(void)
{
1346 1347
	this_cpu_inc(debug_idt_ctr);
	load_current_idt();
1348
}
1349
NOKPROBE_SYMBOL(debug_stack_set_zero);
1350 1351 1352

void debug_stack_reset(void)
{
1353
	if (WARN_ON(!this_cpu_read(debug_idt_ctr)))
1354
		return;
1355 1356
	if (this_cpu_dec_return(debug_idt_ctr) == 0)
		load_current_idt();
1357
}
1358
NOKPROBE_SYMBOL(debug_stack_reset);
1359

I
Ingo Molnar 已提交
1360
#else	/* CONFIG_X86_64 */
1361

1362 1363
DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
EXPORT_PER_CPU_SYMBOL(current_task);
1364 1365
DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
EXPORT_PER_CPU_SYMBOL(__preempt_count);
1366

1367 1368 1369 1370 1371 1372 1373 1374 1375
/*
 * On x86_32, vm86 modifies tss.sp0, so sp0 isn't a reliable way to find
 * the top of the kernel stack.  Use an extra percpu variable to track the
 * top of the kernel stack directly.
 */
DEFINE_PER_CPU(unsigned long, cpu_current_top_of_stack) =
	(unsigned long)&init_thread_union + THREAD_SIZE;
EXPORT_PER_CPU_SYMBOL(cpu_current_top_of_stack);

1376
#ifdef CONFIG_CC_STACKPROTECTOR
1377
DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
1378
#endif
1379

I
Ingo Molnar 已提交
1380
#endif	/* CONFIG_X86_64 */
1381

1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396
/*
 * Clear all 6 debug registers:
 */
static void clear_all_debug_regs(void)
{
	int i;

	for (i = 0; i < 8; i++) {
		/* Ignore db4, db5 */
		if ((i == 4) || (i == 5))
			continue;

		set_debugreg(0, i);
	}
}
1397

1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411
#ifdef CONFIG_KGDB
/*
 * Restore debug regs if using kgdbwait and you have a kernel debugger
 * connection established.
 */
static void dbg_restore_debug_regs(void)
{
	if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
		arch_kgdb_ops.correct_hw_break();
}
#else /* ! CONFIG_KGDB */
#define dbg_restore_debug_regs()
#endif /* ! CONFIG_KGDB */

1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
static void wait_for_master_cpu(int cpu)
{
#ifdef CONFIG_SMP
	/*
	 * wait for ACK from master CPU before continuing
	 * with AP initialization
	 */
	WARN_ON(cpumask_test_and_set_cpu(cpu, cpu_initialized_mask));
	while (!cpumask_test_cpu(cpu, cpu_callout_mask))
		cpu_relax();
#endif
}

1425 1426 1427 1428 1429
/*
 * cpu_init() initializes state that is per-CPU. Some data is already
 * initialized (naturally) in the bootstrap process, such as the GDT
 * and IDT. We reload them nevertheless, this function acts as a
 * 'CPU state barrier', nothing should get across.
1430
 * A lot of state is already set up in PDA init for 64 bit
1431
 */
1432
#ifdef CONFIG_X86_64
I
Ingo Molnar 已提交
1433

1434
void cpu_init(void)
1435
{
1436
	struct orig_ist *oist;
1437
	struct task_struct *me;
I
Ingo Molnar 已提交
1438 1439
	struct tss_struct *t;
	unsigned long v;
1440
	int cpu = raw_smp_processor_id();
1441 1442
	int i;

1443 1444
	wait_for_master_cpu(cpu);

1445 1446 1447 1448 1449 1450
	/*
	 * Initialize the CR4 shadow before doing anything that could
	 * try to read it.
	 */
	cr4_init_shadow();

1451 1452
	if (cpu)
		load_ucode_ap();
1453

1454
	t = &per_cpu(cpu_tss, cpu);
1455
	oist = &per_cpu(orig_ist, cpu);
I
Ingo Molnar 已提交
1456

1457
#ifdef CONFIG_NUMA
1458
	if (this_cpu_read(numa_node) == 0 &&
1459 1460
	    early_cpu_to_node(cpu) != NUMA_NO_NODE)
		set_numa_node(early_cpu_to_node(cpu));
1461
#endif
1462 1463 1464

	me = current;

1465
	pr_debug("Initializing CPU#%d\n", cpu);
1466

A
Andy Lutomirski 已提交
1467
	cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1468 1469 1470 1471 1472 1473

	/*
	 * Initialize the per-CPU GDT with the boot GDT,
	 * and set up the GDT descriptor:
	 */

1474
	switch_to_new_gdt(cpu);
1475 1476
	loadsegment(fs, 0);

1477
	load_current_idt();
1478 1479 1480 1481 1482 1483 1484 1485

	memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
	syscall_init();

	wrmsrl(MSR_FS_BASE, 0);
	wrmsrl(MSR_KERNEL_GS_BASE, 0);
	barrier();

1486
	x86_configure_nx();
1487
	x2apic_setup();
1488 1489 1490 1491

	/*
	 * set up and load the per-CPU TSS
	 */
1492
	if (!oist->ist[0]) {
1493
		char *estacks = per_cpu(exception_stacks, cpu);
I
Ingo Molnar 已提交
1494

1495
		for (v = 0; v < N_EXCEPTION_STACKS; v++) {
I
Ingo Molnar 已提交
1496
			estacks += exception_stack_sizes[v];
1497
			oist->ist[v] = t->x86_tss.ist[v] =
1498
					(unsigned long)estacks;
1499 1500
			if (v == DEBUG_STACK-1)
				per_cpu(debug_stack_addr, cpu) = (unsigned long)estacks;
1501 1502 1503 1504
		}
	}

	t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
I
Ingo Molnar 已提交
1505

1506 1507 1508 1509 1510 1511 1512 1513 1514
	/*
	 * <= is required because the CPU will access up to
	 * 8 bits beyond the end of the IO permission bitmap.
	 */
	for (i = 0; i <= IO_BITMAP_LONGS; i++)
		t->io_bitmap[i] = ~0UL;

	atomic_inc(&init_mm.mm_count);
	me->active_mm = &init_mm;
S
Stoyan Gaydarov 已提交
1515
	BUG_ON(me->mm);
1516 1517 1518 1519 1520
	enter_lazy_tlb(&init_mm, me);

	load_sp0(t, &current->thread);
	set_tss_desc(cpu, t);
	load_TR_desc();
1521
	load_mm_ldt(&init_mm);
1522

1523 1524
	clear_all_debug_regs();
	dbg_restore_debug_regs();
1525

I
Ingo Molnar 已提交
1526
	fpu__init_cpu();
1527 1528 1529 1530 1531 1532 1533

	if (is_uv_system())
		uv_cpu_init();
}

#else

1534
void cpu_init(void)
1535
{
1536 1537
	int cpu = smp_processor_id();
	struct task_struct *curr = current;
1538
	struct tss_struct *t = &per_cpu(cpu_tss, cpu);
1539
	struct thread_struct *thread = &curr->thread;
1540

1541
	wait_for_master_cpu(cpu);
1542

1543 1544 1545 1546 1547 1548
	/*
	 * Initialize the CR4 shadow before doing anything that could
	 * try to read it.
	 */
	cr4_init_shadow();

1549
	show_ucode_info_early();
1550

1551
	pr_info("Initializing CPU#%d\n", cpu);
1552

1553
	if (cpu_feature_enabled(X86_FEATURE_VME) ||
1554
	    boot_cpu_has(X86_FEATURE_TSC) ||
1555
	    boot_cpu_has(X86_FEATURE_DE))
A
Andy Lutomirski 已提交
1556
		cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1557

1558
	load_current_idt();
1559
	switch_to_new_gdt(cpu);
L
Linus Torvalds 已提交
1560 1561 1562 1563 1564

	/*
	 * Set up and load the per-CPU TSS and LDT
	 */
	atomic_inc(&init_mm.mm_count);
1565
	curr->active_mm = &init_mm;
S
Stoyan Gaydarov 已提交
1566
	BUG_ON(curr->mm);
1567
	enter_lazy_tlb(&init_mm, curr);
L
Linus Torvalds 已提交
1568

1569
	load_sp0(t, thread);
1570
	set_tss_desc(cpu, t);
L
Linus Torvalds 已提交
1571
	load_TR_desc();
1572
	load_mm_ldt(&init_mm);
L
Linus Torvalds 已提交
1573

1574 1575
	t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);

1576
#ifdef CONFIG_DOUBLEFAULT
L
Linus Torvalds 已提交
1577 1578
	/* Set up doublefault TSS pointer in the GDT */
	__set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
1579
#endif
L
Linus Torvalds 已提交
1580

1581
	clear_all_debug_regs();
1582
	dbg_restore_debug_regs();
L
Linus Torvalds 已提交
1583

I
Ingo Molnar 已提交
1584
	fpu__init_cpu();
L
Linus Torvalds 已提交
1585
}
1586
#endif
1587

1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603
static void bsp_resume(void)
{
	if (this_cpu->c_bsp_resume)
		this_cpu->c_bsp_resume(&boot_cpu_data);
}

static struct syscore_ops cpu_syscore_ops = {
	.resume		= bsp_resume,
};

static int __init init_cpu_syscore(void)
{
	register_syscore_ops(&cpu_syscore_ops);
	return 0;
}
core_initcall(init_cpu_syscore);