intel_drv.h 53.3 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <drm/i915_drm.h>
32
#include "i915_drv.h"
33 34 35
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_fb_helper.h>
36
#include <drm/drm_dp_mst_helper.h>
37
#include <drm/drm_rect.h>
38
#include <drm/drm_atomic.h>
39

D
Daniel Vetter 已提交
40 41 42 43 44 45 46 47
/**
 * _wait_for - magic (register) wait macro
 *
 * Does the right thing for modeset paths when run under kdgb or similar atomic
 * contexts. Note that it's important that we check the condition again after
 * having timed out, since the timeout could be due to preemption or similar and
 * we've never had a chance to check the condition before the timeout.
 */
48
#define _wait_for(COND, MS, W) ({ \
D
Daniel Vetter 已提交
49
	unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1;	\
50
	int ret__ = 0;							\
51
	while (!(COND)) {						\
52
		if (time_after(jiffies, timeout__)) {			\
D
Daniel Vetter 已提交
53 54
			if (!(COND))					\
				ret__ = -ETIMEDOUT;			\
55 56
			break;						\
		}							\
57 58
		if ((W) && drm_can_sleep()) {				\
			usleep_range((W)*1000, (W)*2000);		\
59 60 61
		} else {						\
			cpu_relax();					\
		}							\
62 63 64 65
	}								\
	ret__;								\
})

66 67
#define wait_for(COND, MS) _wait_for(COND, MS, 1)
#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
68 69
#define wait_for_atomic_us(COND, US) _wait_for((COND), \
					       DIV_ROUND_UP((US), 1000), 0)
70

71 72
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
73

J
Jesse Barnes 已提交
74 75 76 77 78 79 80 81 82 83
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

84 85 86
/* Maximum cursor sizes */
#define GEN2_CURSOR_WIDTH 64
#define GEN2_CURSOR_HEIGHT 64
87 88
#define MAX_CURSOR_WIDTH 256
#define MAX_CURSOR_HEIGHT 256
89

J
Jesse Barnes 已提交
90 91 92 93 94
#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
95 96 97 98 99 100 101 102 103 104 105 106 107 108
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
	INTEL_OUTPUT_DISPLAYPORT = 7,
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
	INTEL_OUTPUT_UNKNOWN = 10,
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
109 110 111 112 113 114

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

115 116
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
117

J
Jesse Barnes 已提交
118 119
struct intel_framebuffer {
	struct drm_framebuffer base;
120
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
121 122
};

123 124
struct intel_fbdev {
	struct drm_fb_helper helper;
125
	struct intel_framebuffer *fb;
126
	int preferred_bpp;
127
};
J
Jesse Barnes 已提交
128

129
struct intel_encoder {
130
	struct drm_encoder base;
131

132
	enum intel_output_type type;
133
	unsigned int cloneable;
134
	void (*hot_plug)(struct intel_encoder *);
135
	bool (*compute_config)(struct intel_encoder *,
136
			       struct intel_crtc_state *);
137
	void (*pre_pll_enable)(struct intel_encoder *);
138
	void (*pre_enable)(struct intel_encoder *);
139
	void (*enable)(struct intel_encoder *);
140
	void (*mode_set)(struct intel_encoder *intel_encoder);
141
	void (*disable)(struct intel_encoder *);
142
	void (*post_disable)(struct intel_encoder *);
143
	void (*post_pll_disable)(struct intel_encoder *);
144 145 146 147
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
148
	/* Reconstructs the equivalent mode flags for the current hardware
149
	 * state. This must be called _after_ display->get_pipe_config has
150 151
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
152
	void (*get_config)(struct intel_encoder *,
153
			   struct intel_crtc_state *pipe_config);
154 155 156 157 158 159
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
160
	int crtc_mask;
161
	enum hpd_pin hpd_pin;
J
Jesse Barnes 已提交
162 163
};

164
struct intel_panel {
165
	struct drm_display_mode *fixed_mode;
166
	struct drm_display_mode *downclock_mode;
167
	int fitting_mode;
168 169 170

	/* backlight */
	struct {
171
		bool present;
172
		u32 level;
173
		u32 min;
174
		u32 max;
175
		bool enabled;
176 177
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
178 179

		/* PWM chip */
180 181
		bool util_pin_active_low;	/* bxt+ */
		u8 controller;		/* bxt+ only */
182 183
		struct pwm_device *pwm;

184
		struct backlight_device *device;
185

186 187 188 189 190 191 192 193 194 195
		/* Connector and platform specific backlight functions */
		int (*setup)(struct intel_connector *connector, enum pipe pipe);
		uint32_t (*get)(struct intel_connector *connector);
		void (*set)(struct intel_connector *connector, uint32_t level);
		void (*disable)(struct intel_connector *connector);
		void (*enable)(struct intel_connector *connector);
		uint32_t (*hz_to_pwm)(struct intel_connector *connector,
				      uint32_t hz);
		void (*power)(struct intel_connector *, bool enable);
	} backlight;
196 197
};

198 199
struct intel_connector {
	struct drm_connector base;
200 201 202
	/*
	 * The fixed encoder this connector is connected to.
	 */
203
	struct intel_encoder *encoder;
204

205 206 207
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
208

209 210 211 212 213 214 215 216
	/*
	 * Removes all interfaces through which the connector is accessible
	 * - like sysfs, debugfs entries -, so that no new operations can be
	 * started on the connector. Also makes sure all currently pending
	 * operations finish before returing.
	 */
	void (*unregister)(struct intel_connector *);

217 218
	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
219 220 221

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
222
	struct edid *detect_edid;
223 224 225 226

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
227 228 229 230

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
231 232
};

233 234 235 236 237 238 239 240 241 242 243 244
typedef struct dpll {
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
} intel_clock_t;

245 246 247
struct intel_atomic_state {
	struct drm_atomic_state base;

248
	unsigned int cdclk;
249

250 251 252 253 254 255
	/*
	 * Calculated device cdclk, can be different from cdclk
	 * only when all crtc's are DPMS off.
	 */
	unsigned int dev_cdclk;

256 257 258 259 260
	bool dpll_set, modeset;

	unsigned int active_crtcs;
	unsigned int min_pixclk[I915_MAX_PIPES];

261
	struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
262
	struct intel_wm_config wm_config;
263 264
};

265
struct intel_plane_state {
266
	struct drm_plane_state base;
267 268 269 270
	struct drm_rect src;
	struct drm_rect dst;
	struct drm_rect clip;
	bool visible;
271

272 273 274 275 276 277 278 279
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
280
	 *     update_scaler_plane.
281 282 283 284 285 286 287
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
288
	 *     update_scaler_plane.
289 290
	 */
	int scaler_id;
291 292

	struct drm_intel_sprite_colorkey ckey;
293 294 295

	/* async flip related structures */
	struct drm_i915_gem_request *wait_req;
296 297
};

298
struct intel_initial_plane_config {
299
	struct intel_framebuffer *fb;
300
	unsigned int tiling;
301 302 303 304
	int size;
	u32 base;
};

305 306 307
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
308
#define SKL_MAX_SRC_H 4096
309 310 311
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
312
#define SKL_MAX_DST_H 4096
313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346

struct intel_scaler {
	int in_use;
	uint32_t mode;
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

347 348 349
/* drm_mode->private_flags */
#define I915_MODE_FLAG_INHERITED 1

350 351 352 353 354 355 356 357 358 359 360 361 362 363 364
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
	uint32_t linetime;
	bool fbc_wm_enabled;
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
};

struct skl_pipe_wm {
	struct skl_wm_level wm[8];
	struct skl_wm_level trans_wm;
	uint32_t linetime;
};

365
struct intel_crtc_state {
366 367
	struct drm_crtc_state base;

368 369 370 371 372 373 374 375
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
376
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
377 378
	unsigned long quirks;

379 380
	bool update_pipe; /* can a fast modeset be performed? */
	bool disable_cxsr;
381
	bool wm_changed; /* watermarks are updated */
382

383 384 385 386 387
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

388 389 390
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
391

392 393 394
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

395 396 397 398
	/* CPU Transcoder for the pipe. Currently this can only differ from the
	 * pipe on Haswell (where we have a special eDP transcoder). */
	enum transcoder cpu_transcoder;

399 400 401 402 403 404
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

405 406 407
	/* DP has a bunch of special case unfortunately, so mark the pipe
	 * accordingly. */
	bool has_dp_encoder;
408

409 410 411
	/* DSI has special cases */
	bool has_dsi_encoder;

412 413 414
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

415 416 417 418
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

419 420 421 422
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
423
	bool dither;
424 425 426 427

	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

428 429 430 431
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

432 433 434 435 436 437 438
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

439 440
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
441
	struct dpll dpll;
442

443 444 445
	/* Selected dpll when shared or DPLL_ID_PRIVATE. */
	enum intel_dpll_id shared_dpll;

446 447 448 449
	/*
	 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
	 * - enum skl_dpll on SKL
	 */
450 451
	uint32_t ddi_pll_sel;

452 453 454
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

455
	int pipe_bpp;
456
	struct intel_link_m_n dp_m_n;
457

458 459
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
460
	bool has_drrs;
461

462 463
	/*
	 * Frequence the dpll for the port should run at. Differs from the
464 465
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
466
	 */
467 468
	int port_clock;

469 470
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
471

472 473
	uint8_t lane_count;

474
	/* Panel fitter controls for gen2-gen4 + VLV */
475 476 477
	struct {
		u32 control;
		u32 pgm_ratios;
478
		u32 lvds_border_bits;
479 480 481 482 483 484
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
485
		bool enabled;
486
		bool force_thru;
487
	} pch_pfit;
488

489
	/* FDI configuration, only valid if has_pch_encoder is set. */
490
	int fdi_lanes;
491
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
492 493

	bool ips_enabled;
494

495 496
	bool enable_fbc;

497
	bool double_wide;
498 499 500

	bool dp_encoder_is_mst;
	int pbn;
501 502

	struct intel_crtc_scaler_state scaler_state;
503 504 505

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
506 507 508

	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
	bool disable_lp_wm;
509 510 511

	struct {
		/*
512 513
		 * optimal watermarks, programmed post-vblank when this state
		 * is committed
514 515 516 517 518 519
		 */
		union {
			struct intel_pipe_wm ilk;
			struct skl_pipe_wm skl;
		} optimal;
	} wm;
520 521
};

522 523 524 525 526 527 528 529 530
struct vlv_wm_state {
	struct vlv_pipe_wm wm[3];
	struct vlv_sr_wm sr[3];
	uint8_t num_active_planes;
	uint8_t num_levels;
	uint8_t level;
	bool cxsr;
};

531
struct intel_mmio_flip {
532
	struct work_struct work;
533
	struct drm_i915_private *i915;
D
Daniel Vetter 已提交
534
	struct drm_i915_gem_request *req;
535
	struct intel_crtc *crtc;
536
	unsigned int rotation;
537 538
};

539 540 541 542 543 544 545 546
/*
 * Tracking of operations that need to be performed at the beginning/end of an
 * atomic commit, outside the atomic section where interrupts are disabled.
 * These are generally operations that grab mutexes or might otherwise sleep
 * and thus can't be run with interrupts disabled.
 */
struct intel_crtc_atomic_commit {
	/* Sleepable operations to perform before commit */
R
Rodrigo Vivi 已提交
547
	bool disable_ips;
548 549 550 551 552 553 554
	bool pre_disable_primary;

	/* Sleepable operations to perform after commit */
	unsigned fb_bits;
	bool wait_vblank;
	bool post_enable_primary;
	unsigned update_sprite_watermarks;
555 556 557

	/* Sleepable operations to perform before and after commit */
	bool update_fbc;
558 559
};

J
Jesse Barnes 已提交
560 561
struct intel_crtc {
	struct drm_crtc base;
562 563
	enum pipe pipe;
	enum plane plane;
J
Jesse Barnes 已提交
564
	u8 lut_r[256], lut_g[256], lut_b[256];
565 566 567 568 569 570
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
571
	unsigned long enabled_power_domains;
572
	bool lowfreq_avail;
573
	struct intel_overlay *overlay;
574
	struct intel_unpin_work *unpin_work;
575

576 577
	atomic_t unpin_work_count;

578 579 580
	/* Display surface base address adjustement for pageflips. Note that on
	 * gen4+ this only adjusts up to a tile, offsets within a tile are
	 * handled in the hw itself (with the TILEOFF register). */
581
	u32 dspaddr_offset;
582 583
	int adjusted_x;
	int adjusted_y;
584

585
	uint32_t cursor_addr;
586
	uint32_t cursor_cntl;
587
	uint32_t cursor_size;
588
	uint32_t cursor_base;
589

590
	struct intel_crtc_state *config;
591

592 593
	/* reset counter value when the last flip was submitted */
	unsigned int reset_counter;
594 595 596 597

	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
598 599 600 601

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
602 603 604 605
		union {
			struct intel_pipe_wm ilk;
			struct skl_pipe_wm skl;
		} active;
606 607
		/* allow CxSR on this pipe */
		bool cxsr_allowed;
608
	} wm;
609

610
	int scanline_offset;
611

612 613 614 615 616 617
	struct {
		unsigned start_vbl_count;
		ktime_t start_vbl_time;
		int min_vbl, max_vbl;
		int scanline_start;
	} debug;
618

619
	struct intel_crtc_atomic_commit atomic;
620 621 622

	/* scalers available on this crtc */
	int num_scalers;
623 624

	struct vlv_wm_state wm_state;
J
Jesse Barnes 已提交
625 626
};

627 628
struct intel_plane_wm_parameters {
	uint32_t horiz_pixels;
629
	uint32_t vert_pixels;
630 631 632 633 634 635 636
	/*
	 *   For packed pixel formats:
	 *     bytes_per_pixel - holds bytes per pixel
	 *   For planar pixel formats:
	 *     bytes_per_pixel - holds bytes per pixel for uv-plane
	 *     y_bytes_per_pixel - holds bytes per pixel for y-plane
	 */
637
	uint8_t bytes_per_pixel;
638
	uint8_t y_bytes_per_pixel;
639 640
	bool enabled;
	bool scaled;
641
	u64 tiling;
642
	unsigned int rotation;
643
	uint16_t fifo_size;
644 645
};

646 647
struct intel_plane {
	struct drm_plane base;
648
	int plane;
649
	enum pipe pipe;
650
	bool can_scale;
651
	int max_downscale;
652
	uint32_t frontbuffer_bit;
653 654 655 656 657 658

	/* Since we need to change the watermarks before/after
	 * enabling/disabling the planes, we need to store the parameters here
	 * as the other pieces of the struct may not reflect the values we want
	 * for the watermark calculations. Currently only Haswell uses this.
	 */
659
	struct intel_plane_wm_parameters wm;
660

661 662 663
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
664
	 * the intel_plane_state structure and accessed via plane_state.
665 666
	 */

667
	void (*update_plane)(struct drm_plane *plane,
668 669
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
670
	void (*disable_plane)(struct drm_plane *plane,
671
			      struct drm_crtc *crtc);
672
	int (*check_plane)(struct drm_plane *plane,
673
			   struct intel_crtc_state *crtc_state,
674
			   struct intel_plane_state *state);
675 676
};

677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695
struct intel_watermark_params {
	unsigned long fifo_size;
	unsigned long max_wm;
	unsigned long default_wm;
	unsigned long guard_size;
	unsigned long cacheline_size;
};

struct cxsr_latency {
	int is_desktop;
	int is_ddr3;
	unsigned long fsb_freq;
	unsigned long mem_freq;
	unsigned long display_sr;
	unsigned long display_hpll_disable;
	unsigned long cursor_sr;
	unsigned long cursor_hpll_disable;
};

696
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
697
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
698
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
699
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
700
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
701
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
702
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
703
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
704
#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
J
Jesse Barnes 已提交
705

706
struct intel_hdmi {
707
	i915_reg_t hdmi_reg;
708
	int ddc_bus;
709
	bool limited_color_range;
710
	bool color_range_auto;
711 712 713
	bool has_hdmi_sink;
	bool has_audio;
	enum hdmi_force_audio force_audio;
714
	bool rgb_quant_range_selectable;
715
	enum hdmi_picture_aspect aspect_ratio;
716
	struct intel_connector *attached_connector;
717
	void (*write_infoframe)(struct drm_encoder *encoder,
718
				enum hdmi_infoframe_type type,
719
				const void *frame, ssize_t len);
720
	void (*set_infoframes)(struct drm_encoder *encoder,
721
			       bool enable,
722
			       const struct drm_display_mode *adjusted_mode);
723 724
	bool (*infoframe_enabled)(struct drm_encoder *encoder,
				  const struct intel_crtc_state *pipe_config);
725 726
};

727
struct intel_dp_mst_encoder;
728
#define DP_MAX_DOWNSTREAM_PORTS		0x10
729

730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

750
struct intel_dp {
751 752 753
	i915_reg_t output_reg;
	i915_reg_t aux_ch_ctl_reg;
	i915_reg_t aux_ch_data_reg[5];
754
	uint32_t DP;
755 756
	int link_rate;
	uint8_t lane_count;
757 758
	bool has_audio;
	enum hdmi_force_audio force_audio;
759
	bool limited_color_range;
760
	bool color_range_auto;
761
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
762
	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
763
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
764 765 766
	/* sink rates as reported by DP_SUPPORTED_LINK_RATES */
	uint8_t num_sink_rates;
	int sink_rates[DP_MAX_SUPPORTED_RATES];
767
	struct drm_dp_aux aux;
768 769 770 771 772 773 774 775
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
776 777 778
	unsigned long last_power_cycle;
	unsigned long last_power_on;
	unsigned long last_backlight_off;
D
Dave Airlie 已提交
779

780 781
	struct notifier_block edp_notifier;

782 783 784 785 786
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
787
	struct edp_power_seq pps_delays;
788

789 790 791 792
	bool can_mst; /* this port supports mst */
	bool is_mst;
	int active_mst_links;
	/* connector directly attached - won't be use for modeset in mst world */
793
	struct intel_connector *attached_connector;
794

795 796 797 798
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

799
	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
800 801 802 803 804 805 806 807
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider);
808 809 810 811

	/* This is called before a link training is starterd */
	void (*prepare_link_retrain)(struct intel_dp *intel_dp);

812
	bool train_set_valid;
813 814 815

	/* Displayport compliance testing */
	unsigned long compliance_test_type;
816 817
	unsigned long compliance_test_data;
	bool compliance_test_active;
818 819
};

820 821
struct intel_digital_port {
	struct intel_encoder base;
822
	enum port port;
823
	u32 saved_port_bits;
824 825
	struct intel_dp dp;
	struct intel_hdmi hdmi;
826
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
827
	bool release_cl2_override;
828
	uint8_t max_lanes;
829 830
	/* for communication with audio component; protected by av_mutex */
	const struct drm_connector *audio_connector;
831 832
};

833 834 835 836 837 838 839
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
	void *port; /* store this opaque as its illegal to dereference it */
};

840
static inline enum dpio_channel
841 842 843 844
vlv_dport_to_channel(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
845
	case PORT_D:
846
		return DPIO_CH0;
847
	case PORT_C:
848
		return DPIO_CH1;
849 850 851 852 853
	default:
		BUG();
	}
}

854 855 856 857 858 859 860 861 862 863 864 865 866 867 868
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
869 870 871 872 873 874 875 876 877 878 879 880 881
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

882 883 884 885 886 887 888
static inline struct drm_crtc *
intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

889 890 891 892 893 894 895
static inline struct drm_crtc *
intel_get_crtc_for_plane(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->plane_to_crtc_mapping[plane];
}

896 897
struct intel_unpin_work {
	struct work_struct work;
898
	struct drm_crtc *crtc;
899
	struct drm_framebuffer *old_fb;
900
	struct drm_i915_gem_object *pending_flip_obj;
901
	struct drm_pending_vblank_event *event;
902 903 904 905
	atomic_t pending;
#define INTEL_FLIP_INACTIVE	0
#define INTEL_FLIP_PENDING	1
#define INTEL_FLIP_COMPLETE	2
906 907
	u32 flip_count;
	u32 gtt_offset;
908
	struct drm_i915_gem_request *flip_queued_req;
909 910
	u32 flip_queued_vblank;
	u32 flip_ready_vblank;
911 912 913
	bool enable_stall_check;
};

P
Paulo Zanoni 已提交
914 915 916 917 918
struct intel_load_detect_pipe {
	struct drm_framebuffer *release_fb;
	bool load_detect_temp;
	int dpms_mode;
};
J
Jesse Barnes 已提交
919

P
Paulo Zanoni 已提交
920 921
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
922 923 924 925
{
	return to_intel_connector(connector)->encoder;
}

926 927 928 929
static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_digital_port, base.base);
930 931
}

932 933 934 935 936 937
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

938 939 940
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
941 942 943 944 945 946 947 948 949 950 951 952
}

static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
953 954
}

955 956 957 958 959 960 961 962
/*
 * Returns the number of planes for this pipe, ie the number of sprites + 1
 * (primary plane). This doesn't count the cursor plane then.
 */
static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
{
	return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
}
P
Paulo Zanoni 已提交
963

964
/* intel_fifo_underrun.c */
965
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
966
					   enum pipe pipe, bool enable);
967
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
968 969
					   enum transcoder pch_transcoder,
					   bool enable);
970 971 972 973
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum transcoder pch_transcoder);
974 975
void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
976 977

/* i915_irq.c */
978 979 980 981
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
I
Imre Deak 已提交
982
void gen6_reset_rps_interrupts(struct drm_device *dev);
983 984
void gen6_enable_rps_interrupts(struct drm_device *dev);
void gen6_disable_rps_interrupts(struct drm_device *dev);
985
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
986 987
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
988 989 990 991 992 993
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
994
	return dev_priv->pm.irqs_enabled;
995 996
}

997
int intel_get_crtc_scanline(struct intel_crtc *crtc);
998 999
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask);
P
Paulo Zanoni 已提交
1000 1001

/* intel_crt.c */
1002
void intel_crt_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1003 1004 1005


/* intel_ddi.c */
1006 1007
void intel_ddi_clk_select(struct intel_encoder *encoder,
			  const struct intel_crtc_state *pipe_config);
1008
void intel_prepare_ddi_buffer(struct intel_encoder *encoder);
1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
void hsw_fdi_link_train(struct drm_crtc *crtc);
void intel_ddi_init(struct drm_device *dev, enum port port);
enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
void intel_ddi_pll_init(struct drm_device *dev);
void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder);
void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
1019 1020
bool intel_ddi_pll_select(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state);
1021
void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
1022
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1023 1024
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
void intel_ddi_fdi_disable(struct drm_crtc *crtc);
L
Libin Yang 已提交
1025 1026
bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				 struct intel_crtc *intel_crtc);
1027
void intel_ddi_get_config(struct intel_encoder *encoder,
1028
			  struct intel_crtc_state *pipe_config);
1029 1030
struct intel_encoder *
intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
P
Paulo Zanoni 已提交
1031

1032
void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
1033
void intel_ddi_clock_get(struct intel_encoder *encoder,
1034
			 struct intel_crtc_state *pipe_config);
1035
void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
1036
uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
P
Paulo Zanoni 已提交
1037

1038
/* intel_frontbuffer.c */
1039
void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
1040
			     enum fb_op_origin origin);
1041 1042 1043 1044 1045
void intel_frontbuffer_flip_prepare(struct drm_device *dev,
				    unsigned frontbuffer_bits);
void intel_frontbuffer_flip_complete(struct drm_device *dev,
				     unsigned frontbuffer_bits);
void intel_frontbuffer_flip(struct drm_device *dev,
1046
			    unsigned frontbuffer_bits);
1047 1048 1049 1050
unsigned int intel_fb_align_height(struct drm_device *dev,
				   unsigned int height,
				   uint32_t pixel_format,
				   uint64_t fb_format_modifier);
1051 1052
void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
			enum fb_op_origin origin);
1053 1054
u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
			      uint64_t fb_modifier, uint32_t pixel_format);
1055

1056 1057
/* intel_audio.c */
void intel_init_audio(struct drm_device *dev);
1058 1059
void intel_audio_codec_enable(struct intel_encoder *encoder);
void intel_audio_codec_disable(struct intel_encoder *encoder);
I
Imre Deak 已提交
1060 1061
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1062

1063
/* intel_display.c */
1064
extern const struct drm_plane_funcs intel_plane_funcs;
1065 1066
bool intel_has_pending_fb_unpin(struct drm_device *dev);
int intel_pch_rawclk(struct drm_device *dev);
1067
int intel_hrawclk(struct drm_device *dev);
1068
void intel_mark_busy(struct drm_device *dev);
1069 1070
void intel_mark_idle(struct drm_device *dev);
void intel_crtc_restore_mode(struct drm_crtc *crtc);
1071
int intel_display_suspend(struct drm_device *dev);
1072
void intel_encoder_destroy(struct drm_encoder *encoder);
1073 1074
int intel_connector_init(struct intel_connector *);
struct intel_connector *intel_connector_alloc(void);
1075 1076 1077 1078 1079 1080
bool intel_connector_get_hw_state(struct intel_connector *connector);
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc);
1081
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1082 1083
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1084 1085
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1086
bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
1087 1088 1089 1090 1091
static inline void
intel_wait_for_vblank(struct drm_device *dev, int pipe)
{
	drm_wait_one_vblank(dev, pipe);
}
1092 1093 1094 1095 1096 1097 1098 1099 1100
static inline void
intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
{
	const struct intel_crtc *crtc =
		to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));

	if (crtc->active)
		intel_wait_for_vblank(dev, pipe);
}
1101
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1102
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1103 1104
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1105 1106
bool intel_get_load_detect_pipe(struct drm_connector *connector,
				struct drm_display_mode *mode,
1107 1108
				struct intel_load_detect_pipe *old,
				struct drm_modeset_acquire_ctx *ctx);
1109
void intel_release_load_detect_pipe(struct drm_connector *connector,
1110 1111
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
1112 1113
int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
			       struct drm_framebuffer *fb,
1114
			       const struct drm_plane_state *plane_state);
1115 1116
struct drm_framebuffer *
__intel_framebuffer_create(struct drm_device *dev,
1117 1118 1119 1120 1121
			   struct drm_mode_fb_cmd2 *mode_cmd,
			   struct drm_i915_gem_object *obj);
void intel_prepare_page_flip(struct drm_device *dev, int plane);
void intel_finish_page_flip(struct drm_device *dev, int pipe);
void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
1122
void intel_check_page_flip(struct drm_device *dev, int pipe);
1123
int intel_prepare_plane_fb(struct drm_plane *plane,
1124
			   const struct drm_plane_state *new_state);
1125
void intel_cleanup_plane_fb(struct drm_plane *plane,
1126
			    const struct drm_plane_state *old_state);
1127 1128 1129 1130 1131 1132 1133 1134
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t *val);
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t val);
1135 1136
int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
				    struct drm_plane_state *plane_state);
1137

1138 1139
unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
			       uint64_t fb_modifier, unsigned int cpp);
1140

1141 1142 1143 1144 1145 1146
static inline bool
intel_rotation_90_or_270(unsigned int rotation)
{
	return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
}

1147 1148 1149
void intel_create_rotation_property(struct drm_device *dev,
					struct intel_plane *plane);

1150
/* shared dpll functions */
P
Paulo Zanoni 已提交
1151
struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
1152 1153 1154 1155 1156
void assert_shared_dpll(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll,
			bool state);
#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
1157 1158
struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
						struct intel_crtc_state *state);
1159

1160 1161
int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
		     const struct dpll *dpll);
1162 1163
void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);

1164
/* modesetting asserts */
1165 1166
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1167 1168 1169 1170 1171 1172 1173 1174
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1175
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1176 1177
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1178 1179 1180 1181 1182
u32 intel_compute_tile_offset(struct drm_i915_private *dev_priv,
			      int *x, int *y,
			      uint64_t fb_modifier,
			      unsigned int cpp,
			      unsigned int pitch);
1183 1184
void intel_prepare_reset(struct drm_device *dev);
void intel_finish_reset(struct drm_device *dev);
1185 1186
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1187 1188
void broxton_init_cdclk(struct drm_device *dev);
void broxton_uninit_cdclk(struct drm_device *dev);
1189 1190
void broxton_ddi_phy_init(struct drm_device *dev);
void broxton_ddi_phy_uninit(struct drm_device *dev);
1191 1192
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1193
void skl_init_cdclk(struct drm_i915_private *dev_priv);
1194
int skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
1195
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1196 1197
void skl_enable_dc6(struct drm_i915_private *dev_priv);
void skl_disable_dc6(struct drm_i915_private *dev_priv);
1198
void intel_dp_get_m_n(struct intel_crtc *crtc,
1199
		      struct intel_crtc_state *pipe_config);
1200
void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1201 1202
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
void
1203
ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
P
Paulo Zanoni 已提交
1204
				int dotclock);
I
Imre Deak 已提交
1205 1206
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
			intel_clock_t *best_clock);
1207 1208
int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);

1209
bool intel_crtc_active(struct drm_crtc *crtc);
1210 1211
void hsw_enable_ips(struct intel_crtc *crtc);
void hsw_disable_ips(struct intel_crtc *crtc);
I
Imre Deak 已提交
1212 1213
enum intel_display_power_domain
intel_display_port_power_domain(struct intel_encoder *intel_encoder);
1214 1215
enum intel_display_power_domain
intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
1216
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1217
				 struct intel_crtc_state *pipe_config);
1218
void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
1219

1220
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1221
int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1222

1223 1224 1225
u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
			   struct drm_i915_gem_object *obj,
			   unsigned int plane);
1226

1227 1228 1229
u32 skl_plane_ctl_format(uint32_t pixel_format);
u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
u32 skl_plane_ctl_rotation(unsigned int rotation);
1230

1231
/* intel_csr.c */
1232 1233 1234
void intel_csr_ucode_init(struct drm_i915_private *);
void intel_csr_load_program(struct drm_i915_private *);
void intel_csr_ucode_fini(struct drm_i915_private *);
1235

P
Paulo Zanoni 已提交
1236
/* intel_dp.c */
1237
void intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
1238 1239
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
1240 1241
void intel_dp_set_link_params(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *pipe_config);
1242 1243 1244 1245
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1246
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
1247
bool intel_dp_compute_config(struct intel_encoder *encoder,
1248
			     struct intel_crtc_state *pipe_config);
1249
bool intel_dp_is_edp(struct drm_device *dev, enum port port);
1250 1251
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1252 1253
void intel_edp_backlight_on(struct intel_dp *intel_dp);
void intel_edp_backlight_off(struct intel_dp *intel_dp);
1254
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1255 1256
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1257 1258 1259
void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
void intel_dp_mst_suspend(struct drm_device *dev);
void intel_dp_mst_resume(struct drm_device *dev);
1260
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1261
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1262
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1263
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
R
Rodrigo Vivi 已提交
1264
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1265
void intel_plane_destroy(struct drm_plane *plane);
V
Vandana Kannan 已提交
1266 1267
void intel_edp_drrs_enable(struct intel_dp *intel_dp);
void intel_edp_drrs_disable(struct intel_dp *intel_dp);
1268 1269 1270
void intel_edp_drrs_invalidate(struct drm_device *dev,
		unsigned frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
1271 1272
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
					 struct intel_digital_port *port);
1273
void hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config);
R
Rodrigo Vivi 已提交
1274

1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286
void
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat);
void
intel_dp_set_signal_levels(struct intel_dp *intel_dp);
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
uint8_t
intel_dp_voltage_max(struct intel_dp *intel_dp);
uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select);
1287
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1288 1289 1290
bool
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);

1291 1292 1293
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1294
/* intel_dsi.c */
1295
void intel_dsi_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1296 1297 1298


/* intel_dvo.c */
1299
void intel_dvo_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1300 1301


1302
/* legacy fbdev emulation in intel_fbdev.c */
1303
#ifdef CONFIG_DRM_FBDEV_EMULATION
1304
extern int intel_fbdev_init(struct drm_device *dev);
1305
extern void intel_fbdev_initial_config_async(struct drm_device *dev);
1306
extern void intel_fbdev_fini(struct drm_device *dev);
1307
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1308 1309
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1310 1311 1312 1313 1314
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1315

1316
static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
1317 1318 1319 1320 1321 1322 1323
{
}

static inline void intel_fbdev_fini(struct drm_device *dev)
{
}

1324
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1325 1326 1327
{
}

1328
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1329 1330 1331
{
}
#endif
P
Paulo Zanoni 已提交
1332

1333
/* intel_fbc.c */
1334 1335
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
			   struct drm_atomic_state *state);
1336
bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1337 1338
void intel_fbc_pre_update(struct intel_crtc *crtc);
void intel_fbc_post_update(struct intel_crtc *crtc);
1339
void intel_fbc_init(struct drm_i915_private *dev_priv);
1340
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
1341
void intel_fbc_enable(struct intel_crtc *crtc);
1342 1343
void intel_fbc_disable(struct intel_crtc *crtc);
void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
1344 1345 1346 1347
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
1348
		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
1349
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1350

P
Paulo Zanoni 已提交
1351
/* intel_hdmi.c */
1352
void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
1353 1354 1355 1356
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1357
			       struct intel_crtc_state *pipe_config);
P
Paulo Zanoni 已提交
1358 1359 1360


/* intel_lvds.c */
1361 1362
void intel_lvds_init(struct drm_device *dev);
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
1363 1364 1365 1366


/* intel_modes.c */
int intel_connector_update_modes(struct drm_connector *connector,
1367
				 struct edid *edid);
P
Paulo Zanoni 已提交
1368
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1369 1370
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1371
void intel_attach_aspect_ratio_property(struct drm_connector *connector);
P
Paulo Zanoni 已提交
1372 1373 1374


/* intel_overlay.c */
1375 1376 1377 1378 1379 1380 1381
void intel_setup_overlay(struct drm_device *dev);
void intel_cleanup_overlay(struct drm_device *dev);
int intel_overlay_switch_off(struct intel_overlay *overlay);
int intel_overlay_put_image(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
int intel_overlay_attrs(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1382
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1383 1384 1385


/* intel_panel.c */
1386
int intel_panel_init(struct intel_panel *panel,
1387 1388
		     struct drm_display_mode *fixed_mode,
		     struct drm_display_mode *downclock_mode);
1389 1390 1391 1392
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
1393
			     struct intel_crtc_state *pipe_config,
1394 1395
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1396
			      struct intel_crtc_state *pipe_config,
1397
			      int fitting_mode);
1398 1399
void intel_panel_set_backlight_acpi(struct intel_connector *connector,
				    u32 level, u32 max);
1400
int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
1401 1402
void intel_panel_enable_backlight(struct intel_connector *connector);
void intel_panel_disable_backlight(struct intel_connector *connector);
1403
void intel_panel_destroy_backlight(struct drm_connector *connector);
1404
enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1405 1406 1407 1408
extern struct drm_display_mode *intel_find_panel_downclock(
				struct drm_device *dev,
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
1409 1410 1411
void intel_backlight_register(struct drm_device *dev);
void intel_backlight_unregister(struct drm_device *dev);

P
Paulo Zanoni 已提交
1412

R
Rodrigo Vivi 已提交
1413 1414 1415 1416
/* intel_psr.c */
void intel_psr_enable(struct intel_dp *intel_dp);
void intel_psr_disable(struct intel_dp *intel_dp);
void intel_psr_invalidate(struct drm_device *dev,
1417
			  unsigned frontbuffer_bits);
R
Rodrigo Vivi 已提交
1418
void intel_psr_flush(struct drm_device *dev,
1419 1420
		     unsigned frontbuffer_bits,
		     enum fb_op_origin origin);
R
Rodrigo Vivi 已提交
1421
void intel_psr_init(struct drm_device *dev);
1422 1423
void intel_psr_single_frame_update(struct drm_device *dev,
				   unsigned frontbuffer_bits);
R
Rodrigo Vivi 已提交
1424

1425 1426
/* intel_runtime_pm.c */
int intel_power_domains_init(struct drm_i915_private *);
1427
void intel_power_domains_fini(struct drm_i915_private *);
1428 1429
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
1430 1431
void skl_pw1_misc_io_init(struct drm_i915_private *dev_priv);
void skl_pw1_misc_io_fini(struct drm_i915_private *dev_priv);
1432
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1433 1434
const char *
intel_display_power_domain_str(enum intel_display_power_domain domain);
1435

1436 1437 1438 1439
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
1440 1441 1442 1443
void intel_display_power_get(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
void intel_display_power_put(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455

static inline void
assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
{
	WARN_ONCE(dev_priv->pm.suspended,
		  "Device suspended during HW access\n");
}

static inline void
assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
{
	assert_rpm_device_not_suspended(dev_priv);
1456 1457 1458 1459
	/* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
	 * too much noise. */
	if (!atomic_read(&dev_priv->pm.wakeref_count))
		DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
1460 1461
}

1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
static inline int
assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
{
	int seq = atomic_read(&dev_priv->pm.atomic_seq);

	assert_rpm_wakelock_held(dev_priv);

	return seq;
}

static inline void
assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
{
	WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
		  "HW access outside of RPM atomic section\n");
}

1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
/**
 * disable_rpm_wakeref_asserts - disable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function disable asserts that check if we hold an RPM wakelock
 * reference, while keeping the device-not-suspended checks still enabled.
 * It's meant to be used only in special circumstances where our rule about
 * the wakelock refcount wrt. the device power state doesn't hold. According
 * to this rule at any point where we access the HW or want to keep the HW in
 * an active state we must hold an RPM wakelock reference acquired via one of
 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
 * forcewake release timer, and the GPU RPS and hangcheck works. All other
 * users should avoid using this function.
 *
 * Any calls to this function must have a symmetric call to
 * enable_rpm_wakeref_asserts().
 */
static inline void
disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
	atomic_inc(&dev_priv->pm.wakeref_count);
}

/**
 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function re-enables the RPM assert checks after disabling them with
 * disable_rpm_wakeref_asserts. It's meant to be used only in special
 * circumstances otherwise its use should be avoided.
 *
 * Any calls to this function must have a symmetric call to
 * disable_rpm_wakeref_asserts().
 */
static inline void
enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
	atomic_dec(&dev_priv->pm.wakeref_count);
}

/* TODO: convert users of these to rely instead on proper RPM refcounting */
#define DISABLE_RPM_WAKEREF_ASSERTS(dev_priv)	\
	disable_rpm_wakeref_asserts(dev_priv)

#define ENABLE_RPM_WAKEREF_ASSERTS(dev_priv)	\
	enable_rpm_wakeref_asserts(dev_priv)

1527 1528 1529 1530
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);

1531 1532
void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);

1533 1534
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
1535 1536
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
1537 1538


P
Paulo Zanoni 已提交
1539
/* intel_pm.c */
1540 1541
void intel_init_clock_gating(struct drm_device *dev);
void intel_suspend_hw(struct drm_device *dev);
1542
int ilk_wm_max_level(const struct drm_device *dev);
1543 1544
void intel_update_watermarks(struct drm_crtc *crtc);
void intel_init_pm(struct drm_device *dev);
D
Daniel Vetter 已提交
1545
void intel_pm_setup(struct drm_device *dev);
1546 1547
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
1548 1549
void intel_init_gt_powersave(struct drm_device *dev);
void intel_cleanup_gt_powersave(struct drm_device *dev);
1550 1551
void intel_enable_gt_powersave(struct drm_device *dev);
void intel_disable_gt_powersave(struct drm_device *dev);
1552
void intel_suspend_gt_powersave(struct drm_device *dev);
1553
void intel_reset_gt_powersave(struct drm_device *dev);
1554
void gen6_update_ring_freq(struct drm_device *dev);
1555 1556
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
1557
void gen6_rps_idle(struct drm_i915_private *dev_priv);
1558
void gen6_rps_boost(struct drm_i915_private *dev_priv,
1559 1560
		    struct intel_rps_client *rps,
		    unsigned long submitted);
1561
void intel_queue_rps_boost_for_request(struct drm_device *dev,
D
Daniel Vetter 已提交
1562
				       struct drm_i915_gem_request *req);
1563
void vlv_wm_get_hw_state(struct drm_device *dev);
1564
void ilk_wm_get_hw_state(struct drm_device *dev);
1565
void skl_wm_get_hw_state(struct drm_device *dev);
1566 1567
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
1568
uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
1569
int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6);
1570

P
Paulo Zanoni 已提交
1571
/* intel_sdvo.c */
1572 1573
bool intel_sdvo_init(struct drm_device *dev,
		     i915_reg_t reg, enum port port);
1574

R
Rodrigo Vivi 已提交
1575

P
Paulo Zanoni 已提交
1576
/* intel_sprite.c */
1577 1578 1579
int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1580 1581
void intel_pipe_update_start(struct intel_crtc *crtc);
void intel_pipe_update_end(struct intel_crtc *crtc);
P
Paulo Zanoni 已提交
1582 1583

/* intel_tv.c */
1584
void intel_tv_init(struct drm_device *dev);
1585

1586
/* intel_atomic.c */
1587 1588 1589 1590
int intel_connector_atomic_get_property(struct drm_connector *connector,
					const struct drm_connector_state *state,
					struct drm_property *property,
					uint64_t *val);
1591 1592 1593
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
1594 1595 1596 1597 1598
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);
struct intel_shared_dpll_config *
intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);

1599 1600 1601 1602 1603 1604 1605
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
1606
		return ERR_CAST(crtc_state);
1607 1608 1609

	return to_intel_crtc_state(crtc_state);
}
1610 1611 1612
int intel_atomic_setup_scalers(struct drm_device *dev,
	struct intel_crtc *intel_crtc,
	struct intel_crtc_state *crtc_state);
1613 1614

/* intel_atomic_plane.c */
1615
struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
1616 1617 1618 1619 1620
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;

J
Jesse Barnes 已提交
1621
#endif /* __INTEL_DRV_H__ */