process.c 10.3 KB
Newer Older
1 2
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

3 4 5 6
#include <linux/errno.h>
#include <linux/kernel.h>
#include <linux/mm.h>
#include <linux/smp.h>
7
#include <linux/prctl.h>
8 9
#include <linux/slab.h>
#include <linux/sched.h>
10 11
#include <linux/module.h>
#include <linux/pm.h>
12
#include <linux/clockchips.h>
A
Amerigo Wang 已提交
13
#include <linux/random.h>
A
Avi Kivity 已提交
14
#include <linux/user-return-notifier.h>
15 16
#include <linux/dmi.h>
#include <linux/utsname.h>
17 18 19
#include <linux/stackprotector.h>
#include <linux/tick.h>
#include <linux/cpuidle.h>
20
#include <trace/events/power.h>
21
#include <linux/hw_breakpoint.h>
22
#include <asm/cpu.h>
23
#include <asm/apic.h>
24
#include <asm/syscalls.h>
25 26 27
#include <asm/idle.h>
#include <asm/uaccess.h>
#include <asm/i387.h>
28
#include <asm/fpu-internal.h>
29
#include <asm/debugreg.h>
30 31
#include <asm/nmi.h>

T
Thomas Gleixner 已提交
32 33 34 35 36 37 38
/*
 * per-CPU TSS segments. Threads are completely 'soft' on Linux,
 * no more per-task TSS's. The TSS size is kept cacheline-aligned
 * so they are allowed to end up in the .data..cacheline_aligned
 * section. Since TSS's are completely CPU-local, we want them
 * on exact cacheline boundaries, to eliminate cacheline ping-pong.
 */
39
__visible DEFINE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss) = INIT_TSS;
T
Thomas Gleixner 已提交
40

41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56
#ifdef CONFIG_X86_64
static DEFINE_PER_CPU(unsigned char, is_idle);
static ATOMIC_NOTIFIER_HEAD(idle_notifier);

void idle_notifier_register(struct notifier_block *n)
{
	atomic_notifier_chain_register(&idle_notifier, n);
}
EXPORT_SYMBOL_GPL(idle_notifier_register);

void idle_notifier_unregister(struct notifier_block *n)
{
	atomic_notifier_chain_unregister(&idle_notifier, n);
}
EXPORT_SYMBOL_GPL(idle_notifier_unregister);
#endif
Z
Zhao Yakui 已提交
57

58
struct kmem_cache *task_xstate_cachep;
S
Sheng Yang 已提交
59
EXPORT_SYMBOL_GPL(task_xstate_cachep);
60

61 62 63 64
/*
 * this gets called so that we can store lazy state into memory and copy the
 * current task into the new thread.
 */
65 66
int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
{
67 68
	int ret;

69
	*dst = *src;
70 71 72 73 74
	if (fpu_allocated(&src->thread.fpu)) {
		memset(&dst->thread.fpu, 0, sizeof(dst->thread.fpu));
		ret = fpu_alloc(&dst->thread.fpu);
		if (ret)
			return ret;
75
		fpu_copy(dst, src);
76
	}
77 78 79
	return 0;
}

80
void free_thread_xstate(struct task_struct *tsk)
81
{
82
	fpu_free(&tsk->thread.fpu);
83 84
}

85
void arch_release_task_struct(struct task_struct *tsk)
86
{
87
	free_thread_xstate(tsk);
88 89 90 91 92 93 94
}

void arch_task_cache_init(void)
{
        task_xstate_cachep =
        	kmem_cache_create("task_xstate", xstate_size,
				  __alignof__(union thread_xstate),
V
Vegard Nossum 已提交
95
				  SLAB_PANIC | SLAB_NOTRACK, NULL);
96
}
97

98 99 100 101 102 103 104
/*
 * Free current thread data structures etc..
 */
void exit_thread(void)
{
	struct task_struct *me = current;
	struct thread_struct *t = &me->thread;
105
	unsigned long *bp = t->io_bitmap_ptr;
106

107
	if (bp) {
108 109 110 111 112 113 114 115 116 117
		struct tss_struct *tss = &per_cpu(init_tss, get_cpu());

		t->io_bitmap_ptr = NULL;
		clear_thread_flag(TIF_IO_BITMAP);
		/*
		 * Careful, clear this in the TSS too:
		 */
		memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
		t->io_bitmap_max = 0;
		put_cpu();
118
		kfree(bp);
119
	}
120 121

	drop_fpu(me);
122 123 124 125 126 127
}

void flush_thread(void)
{
	struct task_struct *tsk = current;

128
	flush_ptrace_hw_breakpoint(tsk);
129
	memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
130 131 132 133 134
	drop_init_fpu(tsk);
	/*
	 * Free the FPU state for non xsave platforms. They get reallocated
	 * lazily at the first use.
	 */
135
	if (!use_eager_fpu())
136
		free_thread_xstate(tsk);
137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
}

static void hard_disable_TSC(void)
{
	write_cr4(read_cr4() | X86_CR4_TSD);
}

void disable_TSC(void)
{
	preempt_disable();
	if (!test_and_set_thread_flag(TIF_NOTSC))
		/*
		 * Must flip the CPU state synchronously with
		 * TIF_NOTSC in the current running context.
		 */
		hard_disable_TSC();
	preempt_enable();
}

static void hard_enable_TSC(void)
{
	write_cr4(read_cr4() & ~X86_CR4_TSD);
}

static void enable_TSC(void)
{
	preempt_disable();
	if (test_and_clear_thread_flag(TIF_NOTSC))
		/*
		 * Must flip the CPU state synchronously with
		 * TIF_NOTSC in the current running context.
		 */
		hard_enable_TSC();
	preempt_enable();
}

int get_tsc_mode(unsigned long adr)
{
	unsigned int val;

	if (test_thread_flag(TIF_NOTSC))
		val = PR_TSC_SIGSEGV;
	else
		val = PR_TSC_ENABLE;

	return put_user(val, (unsigned int __user *)adr);
}

int set_tsc_mode(unsigned int val)
{
	if (val == PR_TSC_SIGSEGV)
		disable_TSC();
	else if (val == PR_TSC_ENABLE)
		enable_TSC();
	else
		return -EINVAL;

	return 0;
}

void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
		      struct tss_struct *tss)
{
	struct thread_struct *prev, *next;

	prev = &prev_p->thread;
	next = &next_p->thread;

P
Peter Zijlstra 已提交
205 206 207 208 209 210 211 212 213 214
	if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^
	    test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) {
		unsigned long debugctl = get_debugctlmsr();

		debugctl &= ~DEBUGCTLMSR_BTF;
		if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP))
			debugctl |= DEBUGCTLMSR_BTF;

		update_debugctlmsr(debugctl);
	}
215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237

	if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
	    test_tsk_thread_flag(next_p, TIF_NOTSC)) {
		/* prev and next are different */
		if (test_tsk_thread_flag(next_p, TIF_NOTSC))
			hard_disable_TSC();
		else
			hard_enable_TSC();
	}

	if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
		/*
		 * Copy the relevant range of the IO bitmap.
		 * Normally this is 128 bytes or less:
		 */
		memcpy(tss->io_bitmap, next->io_bitmap_ptr,
		       max(prev->io_bitmap_max, next->io_bitmap_max));
	} else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
		/*
		 * Clear any possible leftover bits:
		 */
		memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
	}
A
Avi Kivity 已提交
238
	propagate_user_return_notify(prev_p, next_p);
239 240
}

241 242 243
/*
 * Idle related variables and functions
 */
244
unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
245 246
EXPORT_SYMBOL(boot_option_idle_override);

247
static void (*x86_idle)(void);
248

249 250 251 252 253 254 255 256 257 258
#ifndef CONFIG_SMP
static inline void play_dead(void)
{
	BUG();
}
#endif

#ifdef CONFIG_X86_64
void enter_idle(void)
{
259
	this_cpu_write(is_idle, 1);
260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279
	atomic_notifier_call_chain(&idle_notifier, IDLE_START, NULL);
}

static void __exit_idle(void)
{
	if (x86_test_and_clear_bit_percpu(0, is_idle) == 0)
		return;
	atomic_notifier_call_chain(&idle_notifier, IDLE_END, NULL);
}

/* Called from interrupts to signify idle end */
void exit_idle(void)
{
	/* idle loop has pid 0 */
	if (current->pid)
		return;
	__exit_idle();
}
#endif

T
Thomas Gleixner 已提交
280 281 282 283 284
void arch_cpu_idle_enter(void)
{
	local_touch_nmi();
	enter_idle();
}
285

T
Thomas Gleixner 已提交
286 287 288 289
void arch_cpu_idle_exit(void)
{
	__exit_idle();
}
290

T
Thomas Gleixner 已提交
291 292 293 294
void arch_cpu_idle_dead(void)
{
	play_dead();
}
295

T
Thomas Gleixner 已提交
296 297 298 299 300
/*
 * Called from the generic idle code.
 */
void arch_cpu_idle(void)
{
301
	x86_idle();
302 303
}

304
/*
T
Thomas Gleixner 已提交
305
 * We use this if we don't have any better idle routine..
306 307 308
 */
void default_idle(void)
{
309
	trace_cpu_idle_rcuidle(1, smp_processor_id());
T
Thomas Gleixner 已提交
310
	safe_halt();
311
	trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
312
}
313
#ifdef CONFIG_APM_MODULE
314 315 316
EXPORT_SYMBOL(default_idle);
#endif

317 318
#ifdef CONFIG_XEN
bool xen_set_default_idle(void)
319
{
320
	bool ret = !!x86_idle;
321

322
	x86_idle = default_idle;
323 324 325

	return ret;
}
326
#endif
327 328 329 330 331 332
void stop_this_cpu(void *dummy)
{
	local_irq_disable();
	/*
	 * Remove this CPU:
	 */
333
	set_cpu_online(smp_processor_id(), false);
334 335
	disable_local_APIC();

336 337
	for (;;)
		halt();
338 339
}

340 341
bool amd_e400_c1e_detected;
EXPORT_SYMBOL(amd_e400_c1e_detected);
342

343
static cpumask_var_t amd_e400_c1e_mask;
344

345
void amd_e400_remove_cpu(int cpu)
346
{
347 348
	if (amd_e400_c1e_mask != NULL)
		cpumask_clear_cpu(cpu, amd_e400_c1e_mask);
349 350
}

351
/*
352
 * AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt
353 354 355
 * pending message MSR. If we detect C1E, then we handle it the same
 * way as C3 power states (local apic timer and TSC stop)
 */
356
static void amd_e400_idle(void)
357
{
358
	if (!amd_e400_c1e_detected) {
359 360 361
		u32 lo, hi;

		rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
362

363
		if (lo & K8_INTP_C1E_ACTIVE_MASK) {
364
			amd_e400_c1e_detected = true;
365
			if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
366
				mark_tsc_unstable("TSC halt in AMD C1E");
367
			pr_info("System has AMD C1E enabled\n");
368 369 370
		}
	}

371
	if (amd_e400_c1e_detected) {
372 373
		int cpu = smp_processor_id();

374 375
		if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) {
			cpumask_set_cpu(cpu, amd_e400_c1e_mask);
376
			/*
377
			 * Force broadcast so ACPI can not interfere.
378
			 */
379 380
			clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE,
					   &cpu);
381
			pr_info("Switch to broadcast mode on CPU%d\n", cpu);
382 383
		}
		clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
384

385
		default_idle();
386 387 388 389 390

		/*
		 * The switch back from broadcast mode needs to be
		 * called with interrupts disabled.
		 */
391 392 393
		local_irq_disable();
		clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
		local_irq_enable();
394 395 396 397
	} else
		default_idle();
}

398
void select_idle_routine(const struct cpuinfo_x86 *c)
399
{
400
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
401
	if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1)
402
		pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
403
#endif
T
Thomas Gleixner 已提交
404
	if (x86_idle || boot_option_idle_override == IDLE_POLL)
T
Thomas Gleixner 已提交
405 406
		return;

407
	if (cpu_has_bug(c, X86_BUG_AMD_APIC_C1E)) {
408
		/* E400: APIC timer interrupt does not wake up CPU from C1e */
409
		pr_info("using AMD E400 aware idle routine\n");
410
		x86_idle = amd_e400_idle;
T
Thomas Gleixner 已提交
411
	} else
412
		x86_idle = default_idle;
413 414
}

415
void __init init_amd_e400_c1e_mask(void)
416
{
417
	/* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */
418
	if (x86_idle == amd_e400_idle)
419
		zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL);
420 421
}

422 423
static int __init idle_setup(char *str)
{
424 425 426
	if (!str)
		return -EINVAL;

427
	if (!strcmp(str, "poll")) {
428
		pr_info("using polling idle threads\n");
429
		boot_option_idle_override = IDLE_POLL;
T
Thomas Gleixner 已提交
430
		cpu_idle_poll_ctrl(true);
431
	} else if (!strcmp(str, "halt")) {
Z
Zhao Yakui 已提交
432 433 434 435 436 437 438
		/*
		 * When the boot option of idle=halt is added, halt is
		 * forced to be used for CPU idle. In such case CPU C2/C3
		 * won't be used again.
		 * To continue to load the CPU idle driver, don't touch
		 * the boot_option_idle_override.
		 */
439
		x86_idle = default_idle;
440
		boot_option_idle_override = IDLE_HALT;
441 442 443 444 445 446 447
	} else if (!strcmp(str, "nomwait")) {
		/*
		 * If the boot option of "idle=nomwait" is added,
		 * it means that mwait will be disabled for CPU C2/C3
		 * states. In such case it won't touch the variable
		 * of boot_option_idle_override.
		 */
448
		boot_option_idle_override = IDLE_NOMWAIT;
Z
Zhao Yakui 已提交
449
	} else
450 451 452 453 454 455
		return -1;

	return 0;
}
early_param("idle", idle_setup);

A
Amerigo Wang 已提交
456 457 458 459 460 461 462 463 464 465 466 467 468
unsigned long arch_align_stack(unsigned long sp)
{
	if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
		sp -= get_random_int() % 8192;
	return sp & ~0xf;
}

unsigned long arch_randomize_brk(struct mm_struct *mm)
{
	unsigned long range_end = mm->brk + 0x02000000;
	return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
}