omap_hsmmc.c 57.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * drivers/mmc/host/omap_hsmmc.c
 *
 * Driver for OMAP2430/3430 MMC controller.
 *
 * Copyright (C) 2007 Texas Instruments.
 *
 * Authors:
 *	Syed Mohammed Khasim	<x0khasim@ti.com>
 *	Madhusudhan		<madhu.cr@ti.com>
 *	Mohit Jalori		<mjalori@ti.com>
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2. This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
 */

#include <linux/module.h>
#include <linux/init.h>
20
#include <linux/kernel.h>
21
#include <linux/debugfs.h>
22
#include <linux/dmaengine.h>
23
#include <linux/seq_file.h>
24
#include <linux/sizes.h>
25 26 27 28 29 30
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <linux/dma-mapping.h>
#include <linux/platform_device.h>
#include <linux/timer.h>
#include <linux/clk.h>
31
#include <linux/of.h>
32
#include <linux/of_irq.h>
33 34
#include <linux/of_gpio.h>
#include <linux/of_device.h>
35
#include <linux/mmc/host.h>
36
#include <linux/mmc/core.h>
A
Adrian Hunter 已提交
37
#include <linux/mmc/mmc.h>
38
#include <linux/mmc/slot-gpio.h>
39
#include <linux/io.h>
40
#include <linux/irq.h>
41 42
#include <linux/gpio.h>
#include <linux/regulator/consumer.h>
43
#include <linux/pinctrl/consumer.h>
44
#include <linux/pm_runtime.h>
45
#include <linux/pm_wakeirq.h>
46
#include <linux/platform_data/hsmmc-omap.h>
47 48

/* OMAP HSMMC Host Controller Registers */
49
#define OMAP_HSMMC_SYSSTATUS	0x0014
50
#define OMAP_HSMMC_CON		0x002C
51
#define OMAP_HSMMC_SDMASA	0x0100
52 53 54 55 56 57 58 59
#define OMAP_HSMMC_BLK		0x0104
#define OMAP_HSMMC_ARG		0x0108
#define OMAP_HSMMC_CMD		0x010C
#define OMAP_HSMMC_RSP10	0x0110
#define OMAP_HSMMC_RSP32	0x0114
#define OMAP_HSMMC_RSP54	0x0118
#define OMAP_HSMMC_RSP76	0x011C
#define OMAP_HSMMC_DATA		0x0120
60
#define OMAP_HSMMC_PSTATE	0x0124
61 62 63 64 65
#define OMAP_HSMMC_HCTL		0x0128
#define OMAP_HSMMC_SYSCTL	0x012C
#define OMAP_HSMMC_STAT		0x0130
#define OMAP_HSMMC_IE		0x0134
#define OMAP_HSMMC_ISE		0x0138
66
#define OMAP_HSMMC_AC12		0x013C
67 68 69 70
#define OMAP_HSMMC_CAPA		0x0140

#define VS18			(1 << 26)
#define VS30			(1 << 25)
71
#define HSS			(1 << 21)
72 73
#define SDVS18			(0x5 << 9)
#define SDVS30			(0x6 << 9)
74
#define SDVS33			(0x7 << 9)
75
#define SDVS_MASK		0x00000E00
76 77 78 79 80 81 82 83
#define SDVSCLR			0xFFFFF1FF
#define SDVSDET			0x00000400
#define AUTOIDLE		0x1
#define SDBP			(1 << 8)
#define DTO			0xe
#define ICE			0x1
#define ICS			0x2
#define CEN			(1 << 2)
84
#define CLKD_MAX		0x3FF		/* max clock divisor: 1023 */
85 86 87 88 89
#define CLKD_MASK		0x0000FFC0
#define CLKD_SHIFT		6
#define DTO_MASK		0x000F0000
#define DTO_SHIFT		16
#define INIT_STREAM		(1 << 1)
90
#define ACEN_ACMD23		(2 << 2)
91 92
#define DP_SELECT		(1 << 21)
#define DDIR			(1 << 4)
93
#define DMAE			0x1
94 95 96
#define MSBS			(1 << 5)
#define BCE			(1 << 1)
#define FOUR_BIT		(1 << 1)
97
#define HSPE			(1 << 2)
98
#define IWE			(1 << 24)
B
Balaji T K 已提交
99
#define DDR			(1 << 19)
100 101
#define CLKEXTFREE		(1 << 16)
#define CTPL			(1 << 11)
102
#define DW8			(1 << 5)
103 104 105 106 107 108
#define OD			0x1
#define STAT_CLEAR		0xFFFFFFFF
#define INIT_STREAM_CMD		0x00000000
#define DUAL_VOLT_OCR_BIT	7
#define SRC			(1 << 25)
#define SRD			(1 << 26)
109
#define SOFTRESET		(1 << 1)
110

111 112 113
/* PSTATE */
#define DLEV_DAT(x)		(1 << (20 + (x)))

114 115 116 117 118
/* Interrupt masks for IE and ISE register */
#define CC_EN			(1 << 0)
#define TC_EN			(1 << 1)
#define BWR_EN			(1 << 4)
#define BRR_EN			(1 << 5)
119
#define CIRQ_EN			(1 << 8)
120 121 122 123 124 125 126 127
#define ERR_EN			(1 << 15)
#define CTO_EN			(1 << 16)
#define CCRC_EN			(1 << 17)
#define CEB_EN			(1 << 18)
#define CIE_EN			(1 << 19)
#define DTO_EN			(1 << 20)
#define DCRC_EN			(1 << 21)
#define DEB_EN			(1 << 22)
128
#define ACE_EN			(1 << 24)
129 130 131
#define CERR_EN			(1 << 28)
#define BADA_EN			(1 << 29)

132
#define INT_EN_MASK (BADA_EN | CERR_EN | ACE_EN | DEB_EN | DCRC_EN |\
133 134 135
		DTO_EN | CIE_EN | CEB_EN | CCRC_EN | CTO_EN | \
		BRR_EN | BWR_EN | TC_EN | CC_EN)

136 137 138 139 140 141 142
#define CNI	(1 << 7)
#define ACIE	(1 << 4)
#define ACEB	(1 << 3)
#define ACCE	(1 << 2)
#define ACTO	(1 << 1)
#define ACNE	(1 << 0)

143
#define MMC_AUTOSUSPEND_DELAY	100
144 145
#define MMC_TIMEOUT_MS		20		/* 20 mSec */
#define MMC_TIMEOUT_US		20000		/* 20000 micro Sec */
146 147
#define OMAP_MMC_MIN_CLOCK	400000
#define OMAP_MMC_MAX_CLOCK	52000000
148
#define DRIVER_NAME		"omap_hsmmc"
149

150 151 152 153
#define VDD_1V8			1800000		/* 180000 uV */
#define VDD_3V0			3000000		/* 300000 uV */
#define VDD_165_195		(ffs(MMC_VDD_165_195) - 1)

154 155 156 157 158
/*
 * One controller can have multiple slots, like on some omap boards using
 * omap.c controller driver. Luckily this is not currently done on any known
 * omap_hsmmc.c device.
 */
159
#define mmc_pdata(host)		host->pdata
160 161 162 163 164 165 166 167 168 169

/*
 * MMC Host controller read/write API's
 */
#define OMAP_HSMMC_READ(base, reg)	\
	__raw_readl((base) + OMAP_HSMMC_##reg)

#define OMAP_HSMMC_WRITE(base, reg, val) \
	__raw_writel((val), (base) + OMAP_HSMMC_##reg)

170 171 172 173 174
struct omap_hsmmc_next {
	unsigned int	dma_len;
	s32		cookie;
};

D
Denis Karpov 已提交
175
struct omap_hsmmc_host {
176 177 178 179 180 181 182
	struct	device		*dev;
	struct	mmc_host	*mmc;
	struct	mmc_request	*mrq;
	struct	mmc_command	*cmd;
	struct	mmc_data	*data;
	struct	clk		*fclk;
	struct	clk		*dbclk;
183
	struct	regulator	*pbias;
184
	bool			pbias_enabled;
185
	void	__iomem		*base;
186
	int			vqmmc_enabled;
187
	resource_size_t		mapbase;
188
	spinlock_t		irq_lock; /* Prevent races with irq handler */
189
	unsigned int		dma_len;
190
	unsigned int		dma_sg_idx;
191
	unsigned char		bus_mode;
192
	unsigned char		power_mode;
193
	int			suspended;
194 195 196 197
	u32			con;
	u32			hctl;
	u32			sysctl;
	u32			capa;
198
	int			irq;
199
	int			wake_irq;
200
	int			use_dma, dma_ch;
201 202
	struct dma_chan		*tx_chan;
	struct dma_chan		*rx_chan;
203
	int			response_busy;
204
	int			context_loss;
205 206
	int			protect_card;
	int			reqs_blocked;
207
	int			req_in_progress;
208
	unsigned long		clk_rate;
209
	unsigned int		flags;
210 211
#define AUTO_CMD23		(1 << 0)        /* Auto CMD23 support */
#define HSMMC_SDIO_IRQ_ENABLED	(1 << 1)        /* SDIO irq enabled */
212
	struct omap_hsmmc_next	next_data;
213
	struct	omap_hsmmc_platform_data	*pdata;
214 215 216 217 218 219 220

	/* return MMC cover switch state, can be NULL if not supported.
	 *
	 * possible return values:
	 *   0 - closed
	 *   1 - open
	 */
221
	int (*get_cover_state)(struct device *dev);
222

223
	int (*card_detect)(struct device *dev);
224 225
};

226 227 228 229 230
struct omap_mmc_of_data {
	u32 reg_offset;
	u8 controller_flags;
};

B
Balaji T K 已提交
231 232
static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host);

233
static int omap_hsmmc_card_detect(struct device *dev)
234
{
235
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
236

237
	return mmc_gpio_get_cd(host->mmc);
238 239
}

240
static int omap_hsmmc_get_cover_state(struct device *dev)
241
{
242
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
243

244
	return mmc_gpio_get_cd(host->mmc);
245 246
}

247
static int omap_hsmmc_enable_supply(struct mmc_host *mmc)
248 249
{
	int ret;
250
	struct omap_hsmmc_host *host = mmc_priv(mmc);
251
	struct mmc_ios *ios = &mmc->ios;
252

253
	if (!IS_ERR(mmc->supply.vmmc)) {
254
		ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
255 256 257 258 259
		if (ret)
			return ret;
	}

	/* Enable interface voltage rail, if needed */
260
	if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
261 262 263 264 265
		ret = regulator_enable(mmc->supply.vqmmc);
		if (ret) {
			dev_err(mmc_dev(mmc), "vmmc_aux reg enable failed\n");
			goto err_vqmmc;
		}
266
		host->vqmmc_enabled = 1;
267 268 269 270 271
	}

	return 0;

err_vqmmc:
272
	if (!IS_ERR(mmc->supply.vmmc))
273 274 275 276 277 278 279 280 281
		mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);

	return ret;
}

static int omap_hsmmc_disable_supply(struct mmc_host *mmc)
{
	int ret;
	int status;
282
	struct omap_hsmmc_host *host = mmc_priv(mmc);
283

284
	if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
285 286 287 288 289
		ret = regulator_disable(mmc->supply.vqmmc);
		if (ret) {
			dev_err(mmc_dev(mmc), "vmmc_aux reg disable failed\n");
			return ret;
		}
290
		host->vqmmc_enabled = 0;
291 292
	}

293
	if (!IS_ERR(mmc->supply.vmmc)) {
294 295 296 297 298 299 300 301
		ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
		if (ret)
			goto err_set_ocr;
	}

	return 0;

err_set_ocr:
302
	if (!IS_ERR(mmc->supply.vqmmc)) {
303 304 305 306 307 308 309 310
		status = regulator_enable(mmc->supply.vqmmc);
		if (status)
			dev_err(mmc_dev(mmc), "vmmc_aux re-enable failed\n");
	}

	return ret;
}

311 312 313 314 315
static int omap_hsmmc_set_pbias(struct omap_hsmmc_host *host, bool power_on,
				int vdd)
{
	int ret;

316
	if (IS_ERR(host->pbias))
317 318 319 320 321 322 323 324 325 326 327 328 329 330
		return 0;

	if (power_on) {
		if (vdd <= VDD_165_195)
			ret = regulator_set_voltage(host->pbias, VDD_1V8,
						    VDD_1V8);
		else
			ret = regulator_set_voltage(host->pbias, VDD_3V0,
						    VDD_3V0);
		if (ret < 0) {
			dev_err(host->dev, "pbias set voltage fail\n");
			return ret;
		}

331
		if (host->pbias_enabled == 0) {
332 333 334 335 336
			ret = regulator_enable(host->pbias);
			if (ret) {
				dev_err(host->dev, "pbias reg enable fail\n");
				return ret;
			}
337
			host->pbias_enabled = 1;
338 339
		}
	} else {
340
		if (host->pbias_enabled == 1) {
341 342 343 344 345
			ret = regulator_disable(host->pbias);
			if (ret) {
				dev_err(host->dev, "pbias reg disable fail\n");
				return ret;
			}
346
			host->pbias_enabled = 0;
347 348 349 350 351 352
		}
	}

	return 0;
}

353 354
static int omap_hsmmc_set_power(struct omap_hsmmc_host *host, int power_on,
				int vdd)
355
{
356
	struct mmc_host *mmc = host->mmc;
357 358 359 360 361 362
	int ret = 0;

	/*
	 * If we don't see a Vcc regulator, assume it's a fixed
	 * voltage always-on regulator.
	 */
363
	if (IS_ERR(mmc->supply.vmmc))
364 365
		return 0;

366 367 368
	ret = omap_hsmmc_set_pbias(host, false, 0);
	if (ret)
		return ret;
369

370 371 372 373 374 375 376 377 378 379 380 381 382 383
	/*
	 * Assume Vcc regulator is used only to power the card ... OMAP
	 * VDDS is used to power the pins, optionally with a transceiver to
	 * support cards using voltages other than VDDS (1.8V nominal).  When a
	 * transceiver is used, DAT3..7 are muxed as transceiver control pins.
	 *
	 * In some cases this regulator won't support enable/disable;
	 * e.g. it's a fixed rail for a WLAN chip.
	 *
	 * In other cases vcc_aux switches interface power.  Example, for
	 * eMMC cards it represents VccQ.  Sometimes transceivers or SDIO
	 * chips/cards need an interface voltage rail too.
	 */
	if (power_on) {
384
		ret = omap_hsmmc_enable_supply(mmc);
385 386
		if (ret)
			return ret;
387 388 389 390

		ret = omap_hsmmc_set_pbias(host, true, vdd);
		if (ret)
			goto err_set_voltage;
391
	} else {
392 393 394
		ret = omap_hsmmc_disable_supply(mmc);
		if (ret)
			return ret;
395 396
	}

397 398 399
	return 0;

err_set_voltage:
400
	omap_hsmmc_disable_supply(mmc);
401

402 403 404
	return ret;
}

405 406 407 408
static int omap_hsmmc_disable_boot_regulator(struct regulator *reg)
{
	int ret;

409
	if (IS_ERR(reg))
410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457
		return 0;

	if (regulator_is_enabled(reg)) {
		ret = regulator_enable(reg);
		if (ret)
			return ret;

		ret = regulator_disable(reg);
		if (ret)
			return ret;
	}

	return 0;
}

static int omap_hsmmc_disable_boot_regulators(struct omap_hsmmc_host *host)
{
	struct mmc_host *mmc = host->mmc;
	int ret;

	/*
	 * disable regulators enabled during boot and get the usecount
	 * right so that regulators can be enabled/disabled by checking
	 * the return value of regulator_is_enabled
	 */
	ret = omap_hsmmc_disable_boot_regulator(mmc->supply.vmmc);
	if (ret) {
		dev_err(host->dev, "fail to disable boot enabled vmmc reg\n");
		return ret;
	}

	ret = omap_hsmmc_disable_boot_regulator(mmc->supply.vqmmc);
	if (ret) {
		dev_err(host->dev,
			"fail to disable boot enabled vmmc_aux reg\n");
		return ret;
	}

	ret = omap_hsmmc_disable_boot_regulator(host->pbias);
	if (ret) {
		dev_err(host->dev,
			"failed to disable boot enabled pbias reg\n");
		return ret;
	}

	return 0;
}

458 459
static int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
{
460
	int ret;
461
	struct mmc_host *mmc = host->mmc;
462

463

464 465 466
	ret = mmc_regulator_get_supply(mmc);
	if (ret == -EPROBE_DEFER)
		return ret;
467

468
	/* Allow an aux regulator */
469
	if (IS_ERR(mmc->supply.vqmmc)) {
470 471 472 473 474 475 476 477 478
		mmc->supply.vqmmc = devm_regulator_get_optional(host->dev,
								"vmmc_aux");
		if (IS_ERR(mmc->supply.vqmmc)) {
			ret = PTR_ERR(mmc->supply.vqmmc);
			if ((ret != -ENODEV) && host->dev->of_node)
				return ret;
			dev_dbg(host->dev, "unable to get vmmc_aux regulator %ld\n",
				PTR_ERR(mmc->supply.vqmmc));
		}
479
	}
480

481 482 483
	host->pbias = devm_regulator_get_optional(host->dev, "pbias");
	if (IS_ERR(host->pbias)) {
		ret = PTR_ERR(host->pbias);
484 485 486
		if ((ret != -ENODEV) && host->dev->of_node) {
			dev_err(host->dev,
			"SD card detect fail? enable CONFIG_REGULATOR_PBIAS\n");
487
			return ret;
488
		}
489
		dev_dbg(host->dev, "unable to get pbias regulator %ld\n",
490
			PTR_ERR(host->pbias));
491
	}
492

493
	/* For eMMC do not power off when not in sleep state */
494
	if (mmc_pdata(host)->no_regulator_off_init)
495 496
		return 0;

497 498 499
	ret = omap_hsmmc_disable_boot_regulators(host);
	if (ret)
		return ret;
500 501 502 503

	return 0;
}

504
static irqreturn_t omap_hsmmc_cover_irq(int irq, void *dev_id);
505 506 507

static int omap_hsmmc_gpio_init(struct mmc_host *mmc,
				struct omap_hsmmc_host *host,
508
				struct omap_hsmmc_platform_data *pdata)
509 510 511
{
	int ret;

512 513
	if (gpio_is_valid(pdata->gpio_cod)) {
		ret = mmc_gpio_request_cd(mmc, pdata->gpio_cod, 0);
514 515
		if (ret)
			return ret;
516 517 518

		host->get_cover_state = omap_hsmmc_get_cover_state;
		mmc_gpio_set_cd_isr(mmc, omap_hsmmc_cover_irq);
519 520
	} else if (gpio_is_valid(pdata->gpio_cd)) {
		ret = mmc_gpio_request_cd(mmc, pdata->gpio_cd, 0);
521 522 523 524
		if (ret)
			return ret;

		host->card_detect = omap_hsmmc_card_detect;
525
	}
526

527
	if (gpio_is_valid(pdata->gpio_wp)) {
528
		ret = mmc_gpio_request_ro(mmc, pdata->gpio_wp);
529
		if (ret)
530
			return ret;
531
	}
532 533 534 535

	return 0;
}

536 537 538 539 540 541 542 543 544
/*
 * Start clock to the card
 */
static void omap_hsmmc_start_clock(struct omap_hsmmc_host *host)
{
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | CEN);
}

545 546 547
/*
 * Stop clock to the card
 */
D
Denis Karpov 已提交
548
static void omap_hsmmc_stop_clock(struct omap_hsmmc_host *host)
549 550 551 552
{
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) & ~CEN);
	if ((OMAP_HSMMC_READ(host->base, SYSCTL) & CEN) != 0x0)
M
Masanari Iida 已提交
553
		dev_dbg(mmc_dev(host->mmc), "MMC Clock is not stopped\n");
554 555
}

A
Adrian Hunter 已提交
556 557
static void omap_hsmmc_enable_irq(struct omap_hsmmc_host *host,
				  struct mmc_command *cmd)
558
{
559 560
	u32 irq_mask = INT_EN_MASK;
	unsigned long flags;
561 562

	if (host->use_dma)
563
		irq_mask &= ~(BRR_EN | BWR_EN);
564

A
Adrian Hunter 已提交
565 566
	/* Disable timeout for erases */
	if (cmd->opcode == MMC_ERASE)
567
		irq_mask &= ~DTO_EN;
A
Adrian Hunter 已提交
568

569
	spin_lock_irqsave(&host->irq_lock, flags);
570 571
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
	OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
572 573 574 575

	/* latch pending CIRQ, but don't signal MMC core */
	if (host->flags & HSMMC_SDIO_IRQ_ENABLED)
		irq_mask |= CIRQ_EN;
576
	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
577
	spin_unlock_irqrestore(&host->irq_lock, flags);
578 579 580 581
}

static void omap_hsmmc_disable_irq(struct omap_hsmmc_host *host)
{
582 583 584 585 586 587 588 589 590
	u32 irq_mask = 0;
	unsigned long flags;

	spin_lock_irqsave(&host->irq_lock, flags);
	/* no transfer running but need to keep cirq if enabled */
	if (host->flags & HSMMC_SDIO_IRQ_ENABLED)
		irq_mask |= CIRQ_EN;
	OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
591
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
592
	spin_unlock_irqrestore(&host->irq_lock, flags);
593 594
}

595
/* Calculate divisor for the given clock frequency */
596
static u16 calc_divisor(struct omap_hsmmc_host *host, struct mmc_ios *ios)
597 598 599 600
{
	u16 dsor = 0;

	if (ios->clock) {
601
		dsor = DIV_ROUND_UP(clk_get_rate(host->fclk), ios->clock);
602 603
		if (dsor > CLKD_MAX)
			dsor = CLKD_MAX;
604 605 606 607 608
	}

	return dsor;
}

609 610 611 612 613
static void omap_hsmmc_set_clock(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	unsigned long regval;
	unsigned long timeout;
614
	unsigned long clkdiv;
615

616
	dev_vdbg(mmc_dev(host->mmc), "Set clock to %uHz\n", ios->clock);
617 618 619 620 621

	omap_hsmmc_stop_clock(host);

	regval = OMAP_HSMMC_READ(host->base, SYSCTL);
	regval = regval & ~(CLKD_MASK | DTO_MASK);
622 623
	clkdiv = calc_divisor(host, ios);
	regval = regval | (clkdiv << 6) | (DTO << 16);
624 625 626 627 628 629 630 631 632 633
	OMAP_HSMMC_WRITE(host->base, SYSCTL, regval);
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | ICE);

	/* Wait till the ICS bit is set */
	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & ICS) != ICS
		&& time_before(jiffies, timeout))
		cpu_relax();

634 635 636 637 638 639 640 641 642
	/*
	 * Enable High-Speed Support
	 * Pre-Requisites
	 *	- Controller should support High-Speed-Enable Bit
	 *	- Controller should not be using DDR Mode
	 *	- Controller should advertise that it supports High Speed
	 *	  in capabilities register
	 *	- MMC/SD clock coming out of controller > 25MHz
	 */
643
	if ((mmc_pdata(host)->features & HSMMC_HAS_HSPE_SUPPORT) &&
644
	    (ios->timing != MMC_TIMING_MMC_DDR52) &&
645
	    (ios->timing != MMC_TIMING_UHS_DDR50) &&
646 647 648 649 650 651 652 653 654 655
	    ((OMAP_HSMMC_READ(host->base, CAPA) & HSS) == HSS)) {
		regval = OMAP_HSMMC_READ(host->base, HCTL);
		if (clkdiv && (clk_get_rate(host->fclk)/clkdiv) > 25000000)
			regval |= HSPE;
		else
			regval &= ~HSPE;

		OMAP_HSMMC_WRITE(host->base, HCTL, regval);
	}

656 657 658
	omap_hsmmc_start_clock(host);
}

659 660 661 662 663 664
static void omap_hsmmc_set_bus_width(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	u32 con;

	con = OMAP_HSMMC_READ(host->base, CON);
665 666
	if (ios->timing == MMC_TIMING_MMC_DDR52 ||
	    ios->timing == MMC_TIMING_UHS_DDR50)
B
Balaji T K 已提交
667 668 669
		con |= DDR;	/* configure in DDR mode */
	else
		con &= ~DDR;
670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698
	switch (ios->bus_width) {
	case MMC_BUS_WIDTH_8:
		OMAP_HSMMC_WRITE(host->base, CON, con | DW8);
		break;
	case MMC_BUS_WIDTH_4:
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | FOUR_BIT);
		break;
	case MMC_BUS_WIDTH_1:
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) & ~FOUR_BIT);
		break;
	}
}

static void omap_hsmmc_set_bus_mode(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	u32 con;

	con = OMAP_HSMMC_READ(host->base, CON);
	if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN)
		OMAP_HSMMC_WRITE(host->base, CON, con | OD);
	else
		OMAP_HSMMC_WRITE(host->base, CON, con & ~OD);
}

699 700 701 702 703 704
#ifdef CONFIG_PM

/*
 * Restore the MMC host context, if it was lost as result of a
 * power state change.
 */
D
Denis Karpov 已提交
705
static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
706 707
{
	struct mmc_ios *ios = &host->mmc->ios;
708
	u32 hctl, capa;
709 710
	unsigned long timeout;

711 712 713 714 715 716 717 718
	if (host->con == OMAP_HSMMC_READ(host->base, CON) &&
	    host->hctl == OMAP_HSMMC_READ(host->base, HCTL) &&
	    host->sysctl == OMAP_HSMMC_READ(host->base, SYSCTL) &&
	    host->capa == OMAP_HSMMC_READ(host->base, CAPA))
		return 0;

	host->context_loss++;

719
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
720 721 722 723 724 725 726 727 728 729 730
		if (host->power_mode != MMC_POWER_OFF &&
		    (1 << ios->vdd) <= MMC_VDD_23_24)
			hctl = SDVS18;
		else
			hctl = SDVS30;
		capa = VS30 | VS18;
	} else {
		hctl = SDVS18;
		capa = VS18;
	}

731 732 733
	if (host->mmc->caps & MMC_CAP_SDIO_IRQ)
		hctl |= IWE;

734 735 736 737 738 739 740 741 742 743 744 745 746 747
	OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | hctl);

	OMAP_HSMMC_WRITE(host->base, CAPA,
			OMAP_HSMMC_READ(host->base, CAPA) | capa);

	OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | SDBP);

	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, HCTL) & SDBP) != SDBP
		&& time_before(jiffies, timeout))
		;

748 749 750
	OMAP_HSMMC_WRITE(host->base, ISE, 0);
	OMAP_HSMMC_WRITE(host->base, IE, 0);
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
751 752 753 754 755

	/* Do not initialize card-specific things if the power is off */
	if (host->power_mode == MMC_POWER_OFF)
		goto out;

756
	omap_hsmmc_set_bus_width(host);
757

758
	omap_hsmmc_set_clock(host);
759

760 761
	omap_hsmmc_set_bus_mode(host);

762
out:
763 764
	dev_dbg(mmc_dev(host->mmc), "context is restored: restore count %d\n",
		host->context_loss);
765 766 767 768 769 770
	return 0;
}

/*
 * Save the MMC host context (store the number of power state changes so far).
 */
D
Denis Karpov 已提交
771
static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
772
{
773 774 775 776
	host->con =  OMAP_HSMMC_READ(host->base, CON);
	host->hctl = OMAP_HSMMC_READ(host->base, HCTL);
	host->sysctl =  OMAP_HSMMC_READ(host->base, SYSCTL);
	host->capa = OMAP_HSMMC_READ(host->base, CAPA);
777 778 779 780
}

#else

D
Denis Karpov 已提交
781
static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
782 783 784 785
{
	return 0;
}

D
Denis Karpov 已提交
786
static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
787 788 789 790 791
{
}

#endif

792 793 794 795
/*
 * Send init stream sequence to card
 * before sending IDLE command
 */
D
Denis Karpov 已提交
796
static void send_init_stream(struct omap_hsmmc_host *host)
797 798 799 800
{
	int reg = 0;
	unsigned long timeout;

801 802 803
	if (host->protect_card)
		return;

804
	disable_irq(host->irq);
805 806

	OMAP_HSMMC_WRITE(host->base, IE, INT_EN_MASK);
807 808 809 810 811
	OMAP_HSMMC_WRITE(host->base, CON,
		OMAP_HSMMC_READ(host->base, CON) | INIT_STREAM);
	OMAP_HSMMC_WRITE(host->base, CMD, INIT_STREAM_CMD);

	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
812 813
	while ((reg != CC_EN) && time_before(jiffies, timeout))
		reg = OMAP_HSMMC_READ(host->base, STAT) & CC_EN;
814 815 816

	OMAP_HSMMC_WRITE(host->base, CON,
		OMAP_HSMMC_READ(host->base, CON) & ~INIT_STREAM);
817 818 819 820

	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
	OMAP_HSMMC_READ(host->base, STAT);

821 822 823 824
	enable_irq(host->irq);
}

static inline
D
Denis Karpov 已提交
825
int omap_hsmmc_cover_is_closed(struct omap_hsmmc_host *host)
826 827 828
{
	int r = 1;

829
	if (host->get_cover_state)
830
		r = host->get_cover_state(host->dev);
831 832 833 834
	return r;
}

static ssize_t
D
Denis Karpov 已提交
835
omap_hsmmc_show_cover_switch(struct device *dev, struct device_attribute *attr,
836 837 838
			   char *buf)
{
	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
D
Denis Karpov 已提交
839
	struct omap_hsmmc_host *host = mmc_priv(mmc);
840

D
Denis Karpov 已提交
841 842
	return sprintf(buf, "%s\n",
			omap_hsmmc_cover_is_closed(host) ? "closed" : "open");
843 844
}

D
Denis Karpov 已提交
845
static DEVICE_ATTR(cover_switch, S_IRUGO, omap_hsmmc_show_cover_switch, NULL);
846 847

static ssize_t
D
Denis Karpov 已提交
848
omap_hsmmc_show_slot_name(struct device *dev, struct device_attribute *attr,
849 850 851
			char *buf)
{
	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
D
Denis Karpov 已提交
852
	struct omap_hsmmc_host *host = mmc_priv(mmc);
853

854
	return sprintf(buf, "%s\n", mmc_pdata(host)->name);
855 856
}

D
Denis Karpov 已提交
857
static DEVICE_ATTR(slot_name, S_IRUGO, omap_hsmmc_show_slot_name, NULL);
858 859 860 861 862

/*
 * Configure the response type and send the cmd.
 */
static void
D
Denis Karpov 已提交
863
omap_hsmmc_start_command(struct omap_hsmmc_host *host, struct mmc_command *cmd,
864 865 866 867
	struct mmc_data *data)
{
	int cmdreg = 0, resptype = 0, cmdtype = 0;

868
	dev_vdbg(mmc_dev(host->mmc), "%s: CMD%d, argument 0x%08x\n",
869 870 871
		mmc_hostname(host->mmc), cmd->opcode, cmd->arg);
	host->cmd = cmd;

A
Adrian Hunter 已提交
872
	omap_hsmmc_enable_irq(host, cmd);
873

874
	host->response_busy = 0;
875 876 877
	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136)
			resptype = 1;
878 879 880 881
		else if (cmd->flags & MMC_RSP_BUSY) {
			resptype = 3;
			host->response_busy = 1;
		} else
882 883 884 885 886 887 888 889 890 891 892 893 894
			resptype = 2;
	}

	/*
	 * Unlike OMAP1 controller, the cmdtype does not seem to be based on
	 * ac, bc, adtc, bcr. Only commands ending an open ended transfer need
	 * a val of 0x3, rest 0x0.
	 */
	if (cmd == host->mrq->stop)
		cmdtype = 0x3;

	cmdreg = (cmd->opcode << 24) | (resptype << 16) | (cmdtype << 22);

895 896 897 898 899
	if ((host->flags & AUTO_CMD23) && mmc_op_multi(cmd->opcode) &&
	    host->mrq->sbc) {
		cmdreg |= ACEN_ACMD23;
		OMAP_HSMMC_WRITE(host->base, SDMASA, host->mrq->sbc->arg);
	}
900 901 902 903 904 905 906 907 908
	if (data) {
		cmdreg |= DP_SELECT | MSBS | BCE;
		if (data->flags & MMC_DATA_READ)
			cmdreg |= DDIR;
		else
			cmdreg &= ~(DDIR);
	}

	if (host->use_dma)
909
		cmdreg |= DMAE;
910

911
	host->req_in_progress = 1;
912

913 914 915 916
	OMAP_HSMMC_WRITE(host->base, ARG, cmd->arg);
	OMAP_HSMMC_WRITE(host->base, CMD, cmdreg);
}

917 918 919 920 921 922
static struct dma_chan *omap_hsmmc_get_dma_chan(struct omap_hsmmc_host *host,
	struct mmc_data *data)
{
	return data->flags & MMC_DATA_WRITE ? host->tx_chan : host->rx_chan;
}

923 924 925
static void omap_hsmmc_request_done(struct omap_hsmmc_host *host, struct mmc_request *mrq)
{
	int dma_ch;
926
	unsigned long flags;
927

928
	spin_lock_irqsave(&host->irq_lock, flags);
929 930
	host->req_in_progress = 0;
	dma_ch = host->dma_ch;
931
	spin_unlock_irqrestore(&host->irq_lock, flags);
932 933 934 935 936 937 938 939 940

	omap_hsmmc_disable_irq(host);
	/* Do not complete the request if DMA is still in progress */
	if (mrq->data && host->use_dma && dma_ch != -1)
		return;
	host->mrq = NULL;
	mmc_request_done(host->mmc, mrq);
}

941 942 943 944
/*
 * Notify the transfer complete to MMC core
 */
static void
D
Denis Karpov 已提交
945
omap_hsmmc_xfer_done(struct omap_hsmmc_host *host, struct mmc_data *data)
946
{
947 948 949
	if (!data) {
		struct mmc_request *mrq = host->mrq;

950 951 952 953 954 955 956
		/* TC before CC from CMD6 - don't know why, but it happens */
		if (host->cmd && host->cmd->opcode == 6 &&
		    host->response_busy) {
			host->response_busy = 0;
			return;
		}

957
		omap_hsmmc_request_done(host, mrq);
958 959 960
		return;
	}

961 962 963 964 965 966 967
	host->data = NULL;

	if (!data->error)
		data->bytes_xfered += data->blocks * (data->blksz);
	else
		data->bytes_xfered = 0;

B
Balaji T K 已提交
968 969 970
	if (data->stop && (data->error || !host->mrq->sbc))
		omap_hsmmc_start_command(host, data->stop, NULL);
	else
971
		omap_hsmmc_request_done(host, data->mrq);
972 973 974 975 976 977
}

/*
 * Notify the core about command completion
 */
static void
D
Denis Karpov 已提交
978
omap_hsmmc_cmd_done(struct omap_hsmmc_host *host, struct mmc_command *cmd)
979
{
B
Balaji T K 已提交
980
	if (host->mrq->sbc && (host->cmd == host->mrq->sbc) &&
981
	    !host->mrq->sbc->error && !(host->flags & AUTO_CMD23)) {
982
		host->cmd = NULL;
B
Balaji T K 已提交
983 984 985 986 987 988
		omap_hsmmc_start_dma_transfer(host);
		omap_hsmmc_start_command(host, host->mrq->cmd,
						host->mrq->data);
		return;
	}

989 990
	host->cmd = NULL;

991 992 993 994 995 996 997 998 999 1000 1001 1002
	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
			/* response type 2 */
			cmd->resp[3] = OMAP_HSMMC_READ(host->base, RSP10);
			cmd->resp[2] = OMAP_HSMMC_READ(host->base, RSP32);
			cmd->resp[1] = OMAP_HSMMC_READ(host->base, RSP54);
			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP76);
		} else {
			/* response types 1, 1b, 3, 4, 5, 6 */
			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP10);
		}
	}
1003
	if ((host->data == NULL && !host->response_busy) || cmd->error)
1004
		omap_hsmmc_request_done(host, host->mrq);
1005 1006 1007 1008 1009
}

/*
 * DMA clean up for command errors
 */
D
Denis Karpov 已提交
1010
static void omap_hsmmc_dma_cleanup(struct omap_hsmmc_host *host, int errno)
1011
{
1012
	int dma_ch;
1013
	unsigned long flags;
1014

1015
	host->data->error = errno;
1016

1017
	spin_lock_irqsave(&host->irq_lock, flags);
1018 1019
	dma_ch = host->dma_ch;
	host->dma_ch = -1;
1020
	spin_unlock_irqrestore(&host->irq_lock, flags);
1021 1022

	if (host->use_dma && dma_ch != -1) {
1023 1024 1025 1026 1027
		struct dma_chan *chan = omap_hsmmc_get_dma_chan(host, host->data);

		dmaengine_terminate_all(chan);
		dma_unmap_sg(chan->device->dev,
			host->data->sg, host->data->sg_len,
1028
			mmc_get_dma_dir(host->data));
1029

1030
		host->data->host_cookie = 0;
1031 1032 1033 1034 1035 1036 1037 1038
	}
	host->data = NULL;
}

/*
 * Readable error output
 */
#ifdef CONFIG_MMC_DEBUG
1039
static void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host, u32 status)
1040 1041
{
	/* --- means reserved bit without definition at documentation */
D
Denis Karpov 已提交
1042
	static const char *omap_hsmmc_status_bits[] = {
1043 1044 1045 1046
		"CC"  , "TC"  , "BGE", "---", "BWR" , "BRR" , "---" , "---" ,
		"CIRQ",	"OBI" , "---", "---", "---" , "---" , "---" , "ERRI",
		"CTO" , "CCRC", "CEB", "CIE", "DTO" , "DCRC", "DEB" , "---" ,
		"ACE" , "---" , "---", "---", "CERR", "BADA", "---" , "---"
1047 1048 1049 1050 1051 1052 1053 1054
	};
	char res[256];
	char *buf = res;
	int len, i;

	len = sprintf(buf, "MMC IRQ 0x%x :", status);
	buf += len;

D
Denis Karpov 已提交
1055
	for (i = 0; i < ARRAY_SIZE(omap_hsmmc_status_bits); i++)
1056
		if (status & (1 << i)) {
D
Denis Karpov 已提交
1057
			len = sprintf(buf, " %s", omap_hsmmc_status_bits[i]);
1058 1059 1060
			buf += len;
		}

1061
	dev_vdbg(mmc_dev(host->mmc), "%s\n", res);
1062
}
1063 1064 1065 1066 1067
#else
static inline void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host,
					     u32 status)
{
}
1068 1069
#endif  /* CONFIG_MMC_DEBUG */

1070 1071 1072 1073 1074 1075 1076
/*
 * MMC controller internal state machines reset
 *
 * Used to reset command or data internal state machines, using respectively
 *  SRC or SRD bit of SYSCTL register
 * Can be called from interrupt context
 */
D
Denis Karpov 已提交
1077 1078
static inline void omap_hsmmc_reset_controller_fsm(struct omap_hsmmc_host *host,
						   unsigned long bit)
1079 1080
{
	unsigned long i = 0;
1081
	unsigned long limit = MMC_TIMEOUT_US;
1082 1083 1084 1085

	OMAP_HSMMC_WRITE(host->base, SYSCTL,
			 OMAP_HSMMC_READ(host->base, SYSCTL) | bit);

1086 1087 1088 1089
	/*
	 * OMAP4 ES2 and greater has an updated reset logic.
	 * Monitor a 0->1 transition first
	 */
1090
	if (mmc_pdata(host)->features & HSMMC_HAS_UPDATED_RESET) {
1091
		while ((!(OMAP_HSMMC_READ(host->base, SYSCTL) & bit))
1092
					&& (i++ < limit))
1093
			udelay(1);
1094 1095 1096
	}
	i = 0;

1097 1098
	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & bit) &&
		(i++ < limit))
1099
		udelay(1);
1100 1101 1102 1103 1104 1105

	if (OMAP_HSMMC_READ(host->base, SYSCTL) & bit)
		dev_err(mmc_dev(host->mmc),
			"Timeout waiting on controller reset in %s\n",
			__func__);
}
1106

1107 1108
static void hsmmc_command_incomplete(struct omap_hsmmc_host *host,
					int err, int end_cmd)
1109
{
1110
	if (end_cmd) {
1111
		omap_hsmmc_reset_controller_fsm(host, SRC);
1112 1113 1114
		if (host->cmd)
			host->cmd->error = err;
	}
1115 1116 1117 1118

	if (host->data) {
		omap_hsmmc_reset_controller_fsm(host, SRD);
		omap_hsmmc_dma_cleanup(host, err);
1119 1120
	} else if (host->mrq && host->mrq->cmd)
		host->mrq->cmd->error = err;
1121 1122
}

1123
static void omap_hsmmc_do_irq(struct omap_hsmmc_host *host, int status)
1124 1125
{
	struct mmc_data *data;
1126
	int end_cmd = 0, end_trans = 0;
1127
	int error = 0;
1128

1129
	data = host->data;
1130
	dev_vdbg(mmc_dev(host->mmc), "IRQ Status is %x\n", status);
1131

1132
	if (status & ERR_EN) {
1133
		omap_hsmmc_dbg_report_irq(host, status);
1134

1135
		if (status & (CTO_EN | CCRC_EN | CEB_EN))
1136
			end_cmd = 1;
1137 1138 1139 1140
		if (host->data || host->response_busy) {
			end_trans = !end_cmd;
			host->response_busy = 0;
		}
1141
		if (status & (CTO_EN | DTO_EN))
1142
			hsmmc_command_incomplete(host, -ETIMEDOUT, end_cmd);
1143 1144
		else if (status & (CCRC_EN | DCRC_EN | DEB_EN | CEB_EN |
				   BADA_EN))
1145
			hsmmc_command_incomplete(host, -EILSEQ, end_cmd);
1146

1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
		if (status & ACE_EN) {
			u32 ac12;
			ac12 = OMAP_HSMMC_READ(host->base, AC12);
			if (!(ac12 & ACNE) && host->mrq->sbc) {
				end_cmd = 1;
				if (ac12 & ACTO)
					error =  -ETIMEDOUT;
				else if (ac12 & (ACCE | ACEB | ACIE))
					error = -EILSEQ;
				host->mrq->sbc->error = error;
				hsmmc_command_incomplete(host, error, end_cmd);
			}
			dev_dbg(mmc_dev(host->mmc), "AC12 err: 0x%x\n", ac12);
		}
1161 1162
	}

1163
	OMAP_HSMMC_WRITE(host->base, STAT, status);
1164
	if (end_cmd || ((status & CC_EN) && host->cmd))
D
Denis Karpov 已提交
1165
		omap_hsmmc_cmd_done(host, host->cmd);
1166
	if ((end_trans || (status & TC_EN)) && host->mrq)
D
Denis Karpov 已提交
1167
		omap_hsmmc_xfer_done(host, data);
1168
}
1169

1170 1171 1172 1173 1174 1175 1176 1177 1178
/*
 * MMC controller IRQ handler
 */
static irqreturn_t omap_hsmmc_irq(int irq, void *dev_id)
{
	struct omap_hsmmc_host *host = dev_id;
	int status;

	status = OMAP_HSMMC_READ(host->base, STAT);
1179 1180 1181 1182 1183 1184
	while (status & (INT_EN_MASK | CIRQ_EN)) {
		if (host->req_in_progress)
			omap_hsmmc_do_irq(host, status);

		if (status & CIRQ_EN)
			mmc_signal_sdio_irq(host->mmc);
1185

1186 1187
		/* Flush posted write */
		status = OMAP_HSMMC_READ(host->base, STAT);
1188
	}
1189

1190 1191 1192
	return IRQ_HANDLED;
}

D
Denis Karpov 已提交
1193
static void set_sd_bus_power(struct omap_hsmmc_host *host)
A
Adrian Hunter 已提交
1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205
{
	unsigned long i;

	OMAP_HSMMC_WRITE(host->base, HCTL,
			 OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
	for (i = 0; i < loops_per_jiffy; i++) {
		if (OMAP_HSMMC_READ(host->base, HCTL) & SDBP)
			break;
		cpu_relax();
	}
}

1206
/*
1207 1208 1209 1210 1211
 * Switch MMC interface voltage ... only relevant for MMC1.
 *
 * MMC2 and MMC3 use fixed 1.8V levels, and maybe a transceiver.
 * The MMC2 transceiver controls are used instead of DAT4..DAT7.
 * Some chips, like eMMC ones, use internal transceivers.
1212
 */
D
Denis Karpov 已提交
1213
static int omap_hsmmc_switch_opcond(struct omap_hsmmc_host *host, int vdd)
1214 1215 1216 1217 1218
{
	u32 reg_val = 0;
	int ret;

	/* Disable the clocks */
1219
	if (host->dbclk)
1220
		clk_disable_unprepare(host->dbclk);
1221 1222

	/* Turn the power off */
1223
	ret = omap_hsmmc_set_power(host, 0, 0);
1224 1225

	/* Turn the power ON with given VDD 1.8 or 3.0v */
1226
	if (!ret)
1227
		ret = omap_hsmmc_set_power(host, 1, vdd);
1228
	if (host->dbclk)
1229
		clk_prepare_enable(host->dbclk);
1230

1231 1232 1233 1234 1235 1236
	if (ret != 0)
		goto err;

	OMAP_HSMMC_WRITE(host->base, HCTL,
		OMAP_HSMMC_READ(host->base, HCTL) & SDVSCLR);
	reg_val = OMAP_HSMMC_READ(host->base, HCTL);
1237

1238 1239 1240
	/*
	 * If a MMC dual voltage card is detected, the set_ios fn calls
	 * this fn with VDD bit set for 1.8V. Upon card removal from the
D
Denis Karpov 已提交
1241
	 * slot, omap_hsmmc_set_ios sets the VDD back to 3V on MMC_POWER_OFF.
1242
	 *
1243 1244 1245 1246 1247 1248 1249 1250 1251
	 * Cope with a bit of slop in the range ... per data sheets:
	 *  - "1.8V" for vdds_mmc1/vdds_mmc1a can be up to 2.45V max,
	 *    but recommended values are 1.71V to 1.89V
	 *  - "3.0V" for vdds_mmc1/vdds_mmc1a can be up to 3.5V max,
	 *    but recommended values are 2.7V to 3.3V
	 *
	 * Board setup code shouldn't permit anything very out-of-range.
	 * TWL4030-family VMMC1 and VSIM regulators are fine (avoiding the
	 * middle range) but VSIM can't power DAT4..DAT7 at more than 3V.
1252
	 */
1253
	if ((1 << vdd) <= MMC_VDD_23_24)
1254
		reg_val |= SDVS18;
1255 1256
	else
		reg_val |= SDVS30;
1257 1258

	OMAP_HSMMC_WRITE(host->base, HCTL, reg_val);
A
Adrian Hunter 已提交
1259
	set_sd_bus_power(host);
1260 1261 1262

	return 0;
err:
1263
	dev_err(mmc_dev(host->mmc), "Unable to switch operating voltage\n");
1264 1265 1266
	return ret;
}

1267 1268 1269
/* Protect the card while the cover is open */
static void omap_hsmmc_protect_card(struct omap_hsmmc_host *host)
{
1270
	if (!host->get_cover_state)
1271 1272 1273
		return;

	host->reqs_blocked = 0;
1274
	if (host->get_cover_state(host->dev)) {
1275
		if (host->protect_card) {
1276
			dev_info(host->dev, "%s: cover is closed, "
1277 1278 1279 1280 1281 1282
					 "card is now accessible\n",
					 mmc_hostname(host->mmc));
			host->protect_card = 0;
		}
	} else {
		if (!host->protect_card) {
1283
			dev_info(host->dev, "%s: cover is open, "
1284 1285 1286 1287 1288 1289 1290
					 "card is now inaccessible\n",
					 mmc_hostname(host->mmc));
			host->protect_card = 1;
		}
	}
}

1291
/*
1292
 * irq handler when (cell-phone) cover is mounted/removed
1293
 */
1294
static irqreturn_t omap_hsmmc_cover_irq(int irq, void *dev_id)
1295
{
1296
	struct omap_hsmmc_host *host = dev_id;
1297 1298

	sysfs_notify(&host->mmc->class_dev.kobj, NULL, "cover_switch");
1299

1300 1301
	omap_hsmmc_protect_card(host);
	mmc_detect_change(host->mmc, (HZ * 200) / 1000);
1302 1303 1304
	return IRQ_HANDLED;
}

1305
static void omap_hsmmc_dma_callback(void *param)
1306
{
1307 1308
	struct omap_hsmmc_host *host = param;
	struct dma_chan *chan;
1309
	struct mmc_data *data;
1310
	int req_in_progress;
1311

1312
	spin_lock_irq(&host->irq_lock);
1313
	if (host->dma_ch < 0) {
1314
		spin_unlock_irq(&host->irq_lock);
1315
		return;
1316
	}
1317

1318
	data = host->mrq->data;
1319
	chan = omap_hsmmc_get_dma_chan(host, data);
1320
	if (!data->host_cookie)
1321 1322
		dma_unmap_sg(chan->device->dev,
			     data->sg, data->sg_len,
1323
			     mmc_get_dma_dir(data));
1324 1325

	req_in_progress = host->req_in_progress;
1326
	host->dma_ch = -1;
1327
	spin_unlock_irq(&host->irq_lock);
1328 1329 1330 1331 1332 1333 1334 1335

	/* If DMA has finished after TC, complete the request */
	if (!req_in_progress) {
		struct mmc_request *mrq = host->mrq;

		host->mrq = NULL;
		mmc_request_done(host->mmc, mrq);
	}
1336 1337
}

1338 1339
static int omap_hsmmc_pre_dma_transfer(struct omap_hsmmc_host *host,
				       struct mmc_data *data,
1340
				       struct omap_hsmmc_next *next,
1341
				       struct dma_chan *chan)
1342 1343 1344 1345 1346
{
	int dma_len;

	if (!next && data->host_cookie &&
	    data->host_cookie != host->next_data.cookie) {
1347
		dev_warn(host->dev, "[%s] invalid cookie: data->host_cookie %d"
1348 1349 1350 1351 1352 1353
		       " host->next_data.cookie %d\n",
		       __func__, data->host_cookie, host->next_data.cookie);
		data->host_cookie = 0;
	}

	/* Check if next job is already prepared */
1354
	if (next || data->host_cookie != host->next_data.cookie) {
1355
		dma_len = dma_map_sg(chan->device->dev, data->sg, data->sg_len,
1356
				     mmc_get_dma_dir(data));
1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375

	} else {
		dma_len = host->next_data.dma_len;
		host->next_data.dma_len = 0;
	}


	if (dma_len == 0)
		return -EINVAL;

	if (next) {
		next->dma_len = dma_len;
		data->host_cookie = ++next->cookie < 0 ? 1 : next->cookie;
	} else
		host->dma_len = dma_len;

	return 0;
}

1376 1377 1378
/*
 * Routine to configure and start DMA for the MMC card
 */
B
Balaji T K 已提交
1379
static int omap_hsmmc_setup_dma_transfer(struct omap_hsmmc_host *host,
D
Denis Karpov 已提交
1380
					struct mmc_request *req)
1381
{
1382 1383
	struct dma_async_tx_descriptor *tx;
	int ret = 0, i;
1384
	struct mmc_data *data = req->data;
1385
	struct dma_chan *chan;
1386 1387 1388 1389 1390 1391 1392 1393
	struct dma_slave_config cfg = {
		.src_addr = host->mapbase + OMAP_HSMMC_DATA,
		.dst_addr = host->mapbase + OMAP_HSMMC_DATA,
		.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
		.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
		.src_maxburst = data->blksz / 4,
		.dst_maxburst = data->blksz / 4,
	};
1394

1395
	/* Sanity check: all the SG entries must be aligned by block size. */
1396
	for (i = 0; i < data->sg_len; i++) {
1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408
		struct scatterlist *sgl;

		sgl = data->sg + i;
		if (sgl->length % data->blksz)
			return -EINVAL;
	}
	if ((data->blksz % 4) != 0)
		/* REVISIT: The MMC buffer increments only when MSB is written.
		 * Return error for blksz which is non multiple of four.
		 */
		return -EINVAL;

1409
	BUG_ON(host->dma_ch != -1);
1410

1411 1412
	chan = omap_hsmmc_get_dma_chan(host, data);

1413 1414
	ret = dmaengine_slave_config(chan, &cfg);
	if (ret)
1415
		return ret;
1416

1417
	ret = omap_hsmmc_pre_dma_transfer(host, data, NULL, chan);
1418 1419
	if (ret)
		return ret;
1420

1421 1422 1423 1424 1425 1426 1427 1428
	tx = dmaengine_prep_slave_sg(chan, data->sg, data->sg_len,
		data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
		DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!tx) {
		dev_err(mmc_dev(host->mmc), "prep_slave_sg() failed\n");
		/* FIXME: cleanup */
		return -1;
	}
1429

1430 1431
	tx->callback = omap_hsmmc_dma_callback;
	tx->callback_param = host;
1432

1433 1434
	/* Does not fail */
	dmaengine_submit(tx);
1435

1436
	host->dma_ch = 1;
1437

1438 1439 1440
	return 0;
}

D
Denis Karpov 已提交
1441
static void set_data_timeout(struct omap_hsmmc_host *host,
1442
			     unsigned long long timeout_ns,
1443
			     unsigned int timeout_clks)
1444
{
1445 1446
	unsigned long long timeout = timeout_ns;
	unsigned int cycle_ns;
1447 1448 1449 1450 1451 1452 1453
	uint32_t reg, clkd, dto = 0;

	reg = OMAP_HSMMC_READ(host->base, SYSCTL);
	clkd = (reg & CLKD_MASK) >> CLKD_SHIFT;
	if (clkd == 0)
		clkd = 1;

1454
	cycle_ns = 1000000000 / (host->clk_rate / clkd);
1455
	do_div(timeout, cycle_ns);
1456
	timeout += timeout_clks;
1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
	if (timeout) {
		while ((timeout & 0x80000000) == 0) {
			dto += 1;
			timeout <<= 1;
		}
		dto = 31 - dto;
		timeout <<= 1;
		if (timeout && dto)
			dto += 1;
		if (dto >= 13)
			dto -= 13;
		else
			dto = 0;
		if (dto > 14)
			dto = 14;
	}

	reg &= ~DTO_MASK;
	reg |= dto << DTO_SHIFT;
	OMAP_HSMMC_WRITE(host->base, SYSCTL, reg);
}

B
Balaji T K 已提交
1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host)
{
	struct mmc_request *req = host->mrq;
	struct dma_chan *chan;

	if (!req->data)
		return;
	OMAP_HSMMC_WRITE(host->base, BLK, (req->data->blksz)
				| (req->data->blocks << 16));
	set_data_timeout(host, req->data->timeout_ns,
				req->data->timeout_clks);
	chan = omap_hsmmc_get_dma_chan(host, req->data);
	dma_async_issue_pending(chan);
}

1494 1495 1496 1497
/*
 * Configure block length for MMC/SD cards and initiate the transfer.
 */
static int
D
Denis Karpov 已提交
1498
omap_hsmmc_prepare_data(struct omap_hsmmc_host *host, struct mmc_request *req)
1499 1500
{
	int ret;
1501
	unsigned long long timeout;
1502

1503 1504 1505 1506
	host->data = req->data;

	if (req->data == NULL) {
		OMAP_HSMMC_WRITE(host->base, BLK, 0);
1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518
		if (req->cmd->flags & MMC_RSP_BUSY) {
			timeout = req->cmd->busy_timeout * NSEC_PER_MSEC;

			/*
			 * Set an arbitrary 100ms data timeout for commands with
			 * busy signal and no indication of busy_timeout.
			 */
			if (!timeout)
				timeout = 100000000U;

			set_data_timeout(host, timeout, 0);
		}
1519 1520 1521 1522
		return 0;
	}

	if (host->use_dma) {
B
Balaji T K 已提交
1523
		ret = omap_hsmmc_setup_dma_transfer(host, req);
1524
		if (ret != 0) {
1525
			dev_err(mmc_dev(host->mmc), "MMC start dma failure\n");
1526 1527 1528 1529 1530 1531
			return ret;
		}
	}
	return 0;
}

1532 1533 1534 1535 1536 1537
static void omap_hsmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

1538
	if (host->use_dma && data->host_cookie) {
1539 1540
		struct dma_chan *c = omap_hsmmc_get_dma_chan(host, data);

1541
		dma_unmap_sg(c->device->dev, data->sg, data->sg_len,
1542
			     mmc_get_dma_dir(data));
1543 1544 1545 1546
		data->host_cookie = 0;
	}
}

1547
static void omap_hsmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
1548 1549 1550 1551 1552 1553 1554 1555
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);

	if (mrq->data->host_cookie) {
		mrq->data->host_cookie = 0;
		return ;
	}

1556 1557 1558
	if (host->use_dma) {
		struct dma_chan *c = omap_hsmmc_get_dma_chan(host, mrq->data);

1559
		if (omap_hsmmc_pre_dma_transfer(host, mrq->data,
1560
						&host->next_data, c))
1561
			mrq->data->host_cookie = 0;
1562
	}
1563 1564
}

1565 1566 1567
/*
 * Request function. for read/write operation
 */
D
Denis Karpov 已提交
1568
static void omap_hsmmc_request(struct mmc_host *mmc, struct mmc_request *req)
1569
{
D
Denis Karpov 已提交
1570
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1571
	int err;
1572

1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593
	BUG_ON(host->req_in_progress);
	BUG_ON(host->dma_ch != -1);
	if (host->protect_card) {
		if (host->reqs_blocked < 3) {
			/*
			 * Ensure the controller is left in a consistent
			 * state by resetting the command and data state
			 * machines.
			 */
			omap_hsmmc_reset_controller_fsm(host, SRD);
			omap_hsmmc_reset_controller_fsm(host, SRC);
			host->reqs_blocked += 1;
		}
		req->cmd->error = -EBADF;
		if (req->data)
			req->data->error = -EBADF;
		req->cmd->retries = 0;
		mmc_request_done(mmc, req);
		return;
	} else if (host->reqs_blocked)
		host->reqs_blocked = 0;
1594 1595
	WARN_ON(host->mrq != NULL);
	host->mrq = req;
1596
	host->clk_rate = clk_get_rate(host->fclk);
D
Denis Karpov 已提交
1597
	err = omap_hsmmc_prepare_data(host, req);
1598 1599 1600 1601 1602 1603 1604 1605
	if (err) {
		req->cmd->error = err;
		if (req->data)
			req->data->error = err;
		host->mrq = NULL;
		mmc_request_done(mmc, req);
		return;
	}
1606
	if (req->sbc && !(host->flags & AUTO_CMD23)) {
B
Balaji T K 已提交
1607 1608 1609
		omap_hsmmc_start_command(host, req->sbc, NULL);
		return;
	}
1610

B
Balaji T K 已提交
1611
	omap_hsmmc_start_dma_transfer(host);
D
Denis Karpov 已提交
1612
	omap_hsmmc_start_command(host, req->cmd, req->data);
1613 1614 1615
}

/* Routine to configure clock values. Exposed API to core */
D
Denis Karpov 已提交
1616
static void omap_hsmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1617
{
D
Denis Karpov 已提交
1618
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1619
	int do_send_init_stream = 0;
1620

1621 1622 1623
	if (ios->power_mode != host->power_mode) {
		switch (ios->power_mode) {
		case MMC_POWER_OFF:
1624
			omap_hsmmc_set_power(host, 0, 0);
1625 1626
			break;
		case MMC_POWER_UP:
1627
			omap_hsmmc_set_power(host, 1, ios->vdd);
1628 1629 1630 1631 1632 1633
			break;
		case MMC_POWER_ON:
			do_send_init_stream = 1;
			break;
		}
		host->power_mode = ios->power_mode;
1634 1635
	}

1636 1637
	/* FIXME: set registers based only on changes to ios */

1638
	omap_hsmmc_set_bus_width(host);
1639

1640
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1641 1642 1643
		/* Only MMC1 can interface at 3V without some flavor
		 * of external transceiver; but they all handle 1.8V.
		 */
1644
		if ((OMAP_HSMMC_READ(host->base, HCTL) & SDVSDET) &&
1645
			(ios->vdd == DUAL_VOLT_OCR_BIT)) {
1646 1647 1648 1649 1650 1651
				/*
				 * The mmc_select_voltage fn of the core does
				 * not seem to set the power_mode to
				 * MMC_POWER_UP upon recalculating the voltage.
				 * vdd 1.8v.
				 */
D
Denis Karpov 已提交
1652 1653
			if (omap_hsmmc_switch_opcond(host, ios->vdd) != 0)
				dev_dbg(mmc_dev(host->mmc),
1654 1655 1656 1657
						"Switch operation failed\n");
		}
	}

1658
	omap_hsmmc_set_clock(host);
1659

1660
	if (do_send_init_stream)
1661 1662
		send_init_stream(host);

1663
	omap_hsmmc_set_bus_mode(host);
1664 1665 1666 1667
}

static int omap_hsmmc_get_cd(struct mmc_host *mmc)
{
D
Denis Karpov 已提交
1668
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1669

1670
	if (!host->card_detect)
1671
		return -ENOSYS;
1672
	return host->card_detect(host->dev);
1673 1674
}

1675 1676 1677 1678
static void omap_hsmmc_init_card(struct mmc_host *mmc, struct mmc_card *card)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);

1679 1680
	if (mmc_pdata(host)->init_card)
		mmc_pdata(host)->init_card(card);
1681 1682
}

1683 1684 1685
static void omap_hsmmc_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1686
	u32 irq_mask, con;
1687 1688 1689 1690
	unsigned long flags;

	spin_lock_irqsave(&host->irq_lock, flags);

1691
	con = OMAP_HSMMC_READ(host->base, CON);
1692 1693 1694 1695
	irq_mask = OMAP_HSMMC_READ(host->base, ISE);
	if (enable) {
		host->flags |= HSMMC_SDIO_IRQ_ENABLED;
		irq_mask |= CIRQ_EN;
1696
		con |= CTPL | CLKEXTFREE;
1697 1698 1699
	} else {
		host->flags &= ~HSMMC_SDIO_IRQ_ENABLED;
		irq_mask &= ~CIRQ_EN;
1700
		con &= ~(CTPL | CLKEXTFREE);
1701
	}
1702
	OMAP_HSMMC_WRITE(host->base, CON, con);
1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730
	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);

	/*
	 * if enable, piggy back detection on current request
	 * but always disable immediately
	 */
	if (!host->req_in_progress || !enable)
		OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);

	/* flush posted write */
	OMAP_HSMMC_READ(host->base, IE);

	spin_unlock_irqrestore(&host->irq_lock, flags);
}

static int omap_hsmmc_configure_wake_irq(struct omap_hsmmc_host *host)
{
	int ret;

	/*
	 * For omaps with wake-up path, wakeirq will be irq from pinctrl and
	 * for other omaps, wakeirq will be from GPIO (dat line remuxed to
	 * gpio). wakeirq is needed to detect sdio irq in runtime suspend state
	 * with functional clock disabled.
	 */
	if (!host->dev->of_node || !host->wake_irq)
		return -ENODEV;

1731
	ret = dev_pm_set_dedicated_wake_irq(host->dev, host->wake_irq);
1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
	if (ret) {
		dev_err(mmc_dev(host->mmc), "Unable to request wake IRQ\n");
		goto err;
	}

	/*
	 * Some omaps don't have wake-up path from deeper idle states
	 * and need to remux SDIO DAT1 to GPIO for wake-up from idle.
	 */
	if (host->pdata->controller_flags & OMAP_HSMMC_SWAKEUP_MISSING) {
1742
		struct pinctrl *p = devm_pinctrl_get(host->dev);
1743 1744
		if (IS_ERR(p)) {
			ret = PTR_ERR(p);
1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760
			goto err_free_irq;
		}
		if (IS_ERR(pinctrl_lookup_state(p, PINCTRL_STATE_DEFAULT))) {
			dev_info(host->dev, "missing default pinctrl state\n");
			devm_pinctrl_put(p);
			ret = -EINVAL;
			goto err_free_irq;
		}

		if (IS_ERR(pinctrl_lookup_state(p, PINCTRL_STATE_IDLE))) {
			dev_info(host->dev, "missing idle pinctrl state\n");
			devm_pinctrl_put(p);
			ret = -EINVAL;
			goto err_free_irq;
		}
		devm_pinctrl_put(p);
1761 1762
	}

1763 1764
	OMAP_HSMMC_WRITE(host->base, HCTL,
			 OMAP_HSMMC_READ(host->base, HCTL) | IWE);
1765 1766
	return 0;

1767
err_free_irq:
1768
	dev_pm_clear_wake_irq(host->dev);
1769 1770 1771 1772 1773 1774
err:
	dev_warn(host->dev, "no SDIO IRQ support, falling back to polling\n");
	host->wake_irq = 0;
	return ret;
}

D
Denis Karpov 已提交
1775
static void omap_hsmmc_conf_bus_power(struct omap_hsmmc_host *host)
1776 1777 1778 1779
{
	u32 hctl, capa, value;

	/* Only MMC1 supports 3.0V */
1780
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794
		hctl = SDVS30;
		capa = VS30 | VS18;
	} else {
		hctl = SDVS18;
		capa = VS18;
	}

	value = OMAP_HSMMC_READ(host->base, HCTL) & ~SDVS_MASK;
	OMAP_HSMMC_WRITE(host->base, HCTL, value | hctl);

	value = OMAP_HSMMC_READ(host->base, CAPA);
	OMAP_HSMMC_WRITE(host->base, CAPA, value | capa);

	/* Set SD bus power bit */
A
Adrian Hunter 已提交
1795
	set_sd_bus_power(host);
1796 1797
}

1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808
static int omap_hsmmc_multi_io_quirk(struct mmc_card *card,
				     unsigned int direction, int blk_size)
{
	/* This controller can't do multiblock reads due to hw bugs */
	if (direction == MMC_DATA_READ)
		return 1;

	return blk_size;
}

static struct mmc_host_ops omap_hsmmc_ops = {
1809 1810
	.post_req = omap_hsmmc_post_req,
	.pre_req = omap_hsmmc_pre_req,
D
Denis Karpov 已提交
1811 1812
	.request = omap_hsmmc_request,
	.set_ios = omap_hsmmc_set_ios,
1813
	.get_cd = omap_hsmmc_get_cd,
1814
	.get_ro = mmc_gpio_get_ro,
1815
	.init_card = omap_hsmmc_init_card,
1816
	.enable_sdio_irq = omap_hsmmc_enable_sdio_irq,
1817 1818
};

1819 1820
#ifdef CONFIG_DEBUG_FS

D
Denis Karpov 已提交
1821
static int omap_hsmmc_regs_show(struct seq_file *s, void *data)
1822 1823
{
	struct mmc_host *mmc = s->private;
D
Denis Karpov 已提交
1824
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1825

1826 1827 1828
	seq_printf(s, "mmc%d:\n", mmc->index);
	seq_printf(s, "sdio irq mode\t%s\n",
		   (mmc->caps & MMC_CAP_SDIO_IRQ) ? "interrupt" : "polling");
1829

1830 1831 1832 1833 1834 1835
	if (mmc->caps & MMC_CAP_SDIO_IRQ) {
		seq_printf(s, "sdio irq \t%s\n",
			   (host->flags & HSMMC_SDIO_IRQ_ENABLED) ?  "enabled"
			   : "disabled");
	}
	seq_printf(s, "ctx_loss:\t%d\n", host->context_loss);
1836

1837 1838
	pm_runtime_get_sync(host->dev);
	seq_puts(s, "\nregs:\n");
1839 1840
	seq_printf(s, "CON:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, CON));
1841 1842
	seq_printf(s, "PSTATE:\t\t0x%08x\n",
		   OMAP_HSMMC_READ(host->base, PSTATE));
1843 1844 1845 1846 1847 1848 1849 1850 1851 1852
	seq_printf(s, "HCTL:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, HCTL));
	seq_printf(s, "SYSCTL:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, SYSCTL));
	seq_printf(s, "IE:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, IE));
	seq_printf(s, "ISE:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, ISE));
	seq_printf(s, "CAPA:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, CAPA));
1853

1854 1855
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
1856

1857 1858 1859
	return 0;
}

D
Denis Karpov 已提交
1860
static int omap_hsmmc_regs_open(struct inode *inode, struct file *file)
1861
{
D
Denis Karpov 已提交
1862
	return single_open(file, omap_hsmmc_regs_show, inode->i_private);
1863 1864 1865
}

static const struct file_operations mmc_regs_fops = {
D
Denis Karpov 已提交
1866
	.open           = omap_hsmmc_regs_open,
1867 1868 1869 1870 1871
	.read           = seq_read,
	.llseek         = seq_lseek,
	.release        = single_release,
};

D
Denis Karpov 已提交
1872
static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1873 1874 1875 1876 1877 1878 1879 1880
{
	if (mmc->debugfs_root)
		debugfs_create_file("regs", S_IRUSR, mmc->debugfs_root,
			mmc, &mmc_regs_fops);
}

#else

D
Denis Karpov 已提交
1881
static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1882 1883 1884 1885 1886
{
}

#endif

1887
#ifdef CONFIG_OF
1888 1889 1890 1891 1892 1893 1894 1895
static const struct omap_mmc_of_data omap3_pre_es3_mmc_of_data = {
	/* See 35xx errata 2.1.1.128 in SPRZ278F */
	.controller_flags = OMAP_HSMMC_BROKEN_MULTIBLOCK_READ,
};

static const struct omap_mmc_of_data omap4_mmc_of_data = {
	.reg_offset = 0x100,
};
1896 1897 1898 1899
static const struct omap_mmc_of_data am33xx_mmc_of_data = {
	.reg_offset = 0x100,
	.controller_flags = OMAP_HSMMC_SWAKEUP_MISSING,
};
1900 1901 1902 1903 1904

static const struct of_device_id omap_mmc_of_match[] = {
	{
		.compatible = "ti,omap2-hsmmc",
	},
1905 1906 1907 1908
	{
		.compatible = "ti,omap3-pre-es3-hsmmc",
		.data = &omap3_pre_es3_mmc_of_data,
	},
1909 1910 1911 1912 1913
	{
		.compatible = "ti,omap3-hsmmc",
	},
	{
		.compatible = "ti,omap4-hsmmc",
1914
		.data = &omap4_mmc_of_data,
1915
	},
1916 1917 1918 1919
	{
		.compatible = "ti,am33xx-hsmmc",
		.data = &am33xx_mmc_of_data,
	},
1920
	{},
1921
};
1922 1923
MODULE_DEVICE_TABLE(of, omap_mmc_of_match);

1924
static struct omap_hsmmc_platform_data *of_get_hsmmc_pdata(struct device *dev)
1925
{
1926
	struct omap_hsmmc_platform_data *pdata, *legacy;
1927 1928 1929 1930
	struct device_node *np = dev->of_node;

	pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
	if (!pdata)
1931
		return ERR_PTR(-ENOMEM); /* out of memory */
1932

1933 1934 1935 1936
	legacy = dev_get_platdata(dev);
	if (legacy && legacy->name)
		pdata->name = legacy->name;

1937 1938 1939
	if (of_find_property(np, "ti,dual-volt", NULL))
		pdata->controller_flags |= OMAP_HSMMC_SUPPORTS_DUAL_VOLT;

1940 1941
	pdata->gpio_cd = -EINVAL;
	pdata->gpio_cod = -EINVAL;
1942
	pdata->gpio_wp = -EINVAL;
1943 1944

	if (of_find_property(np, "ti,non-removable", NULL)) {
1945 1946
		pdata->nonremovable = true;
		pdata->no_regulator_off_init = true;
1947 1948 1949
	}

	if (of_find_property(np, "ti,needs-special-reset", NULL))
1950
		pdata->features |= HSMMC_HAS_UPDATED_RESET;
1951

1952
	if (of_find_property(np, "ti,needs-special-hs-handling", NULL))
1953
		pdata->features |= HSMMC_HAS_HSPE_SUPPORT;
1954

1955 1956 1957
	return pdata;
}
#else
1958
static inline struct omap_hsmmc_platform_data
1959 1960
			*of_get_hsmmc_pdata(struct device *dev)
{
1961
	return ERR_PTR(-EINVAL);
1962 1963 1964
}
#endif

B
Bill Pemberton 已提交
1965
static int omap_hsmmc_probe(struct platform_device *pdev)
1966
{
1967
	struct omap_hsmmc_platform_data *pdata = pdev->dev.platform_data;
1968
	struct mmc_host *mmc;
D
Denis Karpov 已提交
1969
	struct omap_hsmmc_host *host = NULL;
1970
	struct resource *res;
1971
	int ret, irq;
1972
	const struct of_device_id *match;
1973
	const struct omap_mmc_of_data *data;
1974
	void __iomem *base;
1975 1976 1977 1978

	match = of_match_device(of_match_ptr(omap_mmc_of_match), &pdev->dev);
	if (match) {
		pdata = of_get_hsmmc_pdata(&pdev->dev);
1979 1980 1981 1982

		if (IS_ERR(pdata))
			return PTR_ERR(pdata);

1983
		if (match->data) {
1984 1985 1986
			data = match->data;
			pdata->reg_offset = data->reg_offset;
			pdata->controller_flags |= data->controller_flags;
1987 1988
		}
	}
1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999

	if (pdata == NULL) {
		dev_err(&pdev->dev, "Platform Data is missing\n");
		return -ENXIO;
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	irq = platform_get_irq(pdev, 0);
	if (res == NULL || irq < 0)
		return -ENXIO;

2000 2001 2002
	base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(base))
		return PTR_ERR(base);
2003

D
Denis Karpov 已提交
2004
	mmc = mmc_alloc_host(sizeof(struct omap_hsmmc_host), &pdev->dev);
2005 2006
	if (!mmc) {
		ret = -ENOMEM;
2007
		goto err;
2008 2009
	}

2010 2011 2012 2013
	ret = mmc_of_parse(mmc);
	if (ret)
		goto err1;

2014 2015 2016 2017 2018 2019 2020
	host		= mmc_priv(mmc);
	host->mmc	= mmc;
	host->pdata	= pdata;
	host->dev	= &pdev->dev;
	host->use_dma	= 1;
	host->dma_ch	= -1;
	host->irq	= irq;
2021
	host->mapbase	= res->start + pdata->reg_offset;
2022
	host->base	= base + pdata->reg_offset;
2023
	host->power_mode = MMC_POWER_OFF;
2024
	host->next_data.cookie = 1;
2025
	host->pbias_enabled = 0;
2026
	host->vqmmc_enabled = 0;
2027

2028
	ret = omap_hsmmc_gpio_init(mmc, host, pdata);
2029 2030 2031
	if (ret)
		goto err_gpio;

2032 2033
	platform_set_drvdata(pdev, host);

2034 2035 2036
	if (pdev->dev.of_node)
		host->wake_irq = irq_of_parse_and_map(pdev->dev.of_node, 1);

2037
	mmc->ops	= &omap_hsmmc_ops;
2038

2039 2040 2041 2042
	mmc->f_min = OMAP_MMC_MIN_CLOCK;

	if (pdata->max_freq > 0)
		mmc->f_max = pdata->max_freq;
2043
	else if (mmc->f_max == 0)
2044
		mmc->f_max = OMAP_MMC_MAX_CLOCK;
2045

2046
	spin_lock_init(&host->irq_lock);
2047

B
Balaji T K 已提交
2048
	host->fclk = devm_clk_get(&pdev->dev, "fck");
2049 2050 2051 2052 2053 2054
	if (IS_ERR(host->fclk)) {
		ret = PTR_ERR(host->fclk);
		host->fclk = NULL;
		goto err1;
	}

2055 2056
	if (host->pdata->controller_flags & OMAP_HSMMC_BROKEN_MULTIBLOCK_READ) {
		dev_info(&pdev->dev, "multiblock reads disabled due to 35xx erratum 2.1.1.128; MMC read performance may suffer\n");
2057
		omap_hsmmc_ops.multi_io_quirk = omap_hsmmc_multi_io_quirk;
2058
	}
2059

2060
	device_init_wakeup(&pdev->dev, true);
2061 2062 2063 2064
	pm_runtime_enable(host->dev);
	pm_runtime_get_sync(host->dev);
	pm_runtime_set_autosuspend_delay(host->dev, MMC_AUTOSUSPEND_DELAY);
	pm_runtime_use_autosuspend(host->dev);
2065

2066 2067
	omap_hsmmc_context_save(host);

B
Balaji T K 已提交
2068
	host->dbclk = devm_clk_get(&pdev->dev, "mmchsdb_fck");
2069 2070 2071 2072 2073
	/*
	 * MMC can still work without debounce clock.
	 */
	if (IS_ERR(host->dbclk)) {
		host->dbclk = NULL;
2074
	} else if (clk_prepare_enable(host->dbclk) != 0) {
2075 2076
		dev_warn(mmc_dev(host->mmc), "Failed to enable debounce clk\n");
		host->dbclk = NULL;
2077
	}
2078

2079 2080
	/* Since we do only SG emulation, we can have as many segs
	 * as we want. */
2081
	mmc->max_segs = 1024;
2082

2083 2084 2085 2086 2087
	mmc->max_blk_size = 512;       /* Block Length at max can be 1024 */
	mmc->max_blk_count = 0xFFFF;    /* No. of Blocks is 16 bits */
	mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
	mmc->max_seg_size = mmc->max_req_size;

2088
	mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
2089
		     MMC_CAP_WAIT_WHILE_BUSY | MMC_CAP_ERASE | MMC_CAP_CMD23;
2090

2091
	mmc->caps |= mmc_pdata(host)->caps;
2092
	if (mmc->caps & MMC_CAP_8_BIT_DATA)
2093 2094
		mmc->caps |= MMC_CAP_4_BIT_DATA;

2095
	if (mmc_pdata(host)->nonremovable)
2096 2097
		mmc->caps |= MMC_CAP_NONREMOVABLE;

2098
	mmc->pm_caps |= mmc_pdata(host)->pm_caps;
E
Eliad Peller 已提交
2099

D
Denis Karpov 已提交
2100
	omap_hsmmc_conf_bus_power(host);
2101

2102 2103 2104 2105
	host->rx_chan = dma_request_chan(&pdev->dev, "rx");
	if (IS_ERR(host->rx_chan)) {
		dev_err(mmc_dev(host->mmc), "RX DMA channel request failed\n");
		ret = PTR_ERR(host->rx_chan);
2106 2107 2108
		goto err_irq;
	}

2109 2110 2111 2112
	host->tx_chan = dma_request_chan(&pdev->dev, "tx");
	if (IS_ERR(host->tx_chan)) {
		dev_err(mmc_dev(host->mmc), "TX DMA channel request failed\n");
		ret = PTR_ERR(host->tx_chan);
2113
		goto err_irq;
2114
	}
2115 2116

	/* Request IRQ for MMC operations */
2117
	ret = devm_request_irq(&pdev->dev, host->irq, omap_hsmmc_irq, 0,
2118 2119
			mmc_hostname(mmc), host);
	if (ret) {
2120
		dev_err(mmc_dev(host->mmc), "Unable to grab HSMMC IRQ\n");
2121 2122 2123
		goto err_irq;
	}

2124 2125 2126
	ret = omap_hsmmc_reg_get(host);
	if (ret)
		goto err_irq;
2127

2128 2129
	if (!mmc->ocr_avail)
		mmc->ocr_avail = mmc_pdata(host)->ocr_mask;
2130

2131
	omap_hsmmc_disable_irq(host);
2132

2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144
	/*
	 * For now, only support SDIO interrupt if we have a separate
	 * wake-up interrupt configured from device tree. This is because
	 * the wake-up interrupt is needed for idle state and some
	 * platforms need special quirks. And we don't want to add new
	 * legacy mux platform init code callbacks any longer as we
	 * are moving to DT based booting anyways.
	 */
	ret = omap_hsmmc_configure_wake_irq(host);
	if (!ret)
		mmc->caps |= MMC_CAP_SDIO_IRQ;

2145 2146
	omap_hsmmc_protect_card(host);

2147 2148
	mmc_add_host(mmc);

2149
	if (mmc_pdata(host)->name != NULL) {
2150 2151 2152 2153
		ret = device_create_file(&mmc->class_dev, &dev_attr_slot_name);
		if (ret < 0)
			goto err_slot_name;
	}
2154
	if (host->get_cover_state) {
2155
		ret = device_create_file(&mmc->class_dev,
2156
					 &dev_attr_cover_switch);
2157
		if (ret < 0)
2158
			goto err_slot_name;
2159 2160
	}

D
Denis Karpov 已提交
2161
	omap_hsmmc_debugfs(mmc);
2162 2163
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
2164

2165 2166 2167 2168 2169
	return 0;

err_slot_name:
	mmc_remove_host(mmc);
err_irq:
2170
	device_init_wakeup(&pdev->dev, false);
2171
	if (!IS_ERR_OR_NULL(host->tx_chan))
2172
		dma_release_channel(host->tx_chan);
2173
	if (!IS_ERR_OR_NULL(host->rx_chan))
2174
		dma_release_channel(host->rx_chan);
2175
	pm_runtime_dont_use_autosuspend(host->dev);
2176
	pm_runtime_put_sync(host->dev);
2177
	pm_runtime_disable(host->dev);
B
Balaji T K 已提交
2178
	if (host->dbclk)
2179
		clk_disable_unprepare(host->dbclk);
2180
err1:
2181
err_gpio:
2182
	mmc_free_host(mmc);
2183 2184 2185 2186
err:
	return ret;
}

B
Bill Pemberton 已提交
2187
static int omap_hsmmc_remove(struct platform_device *pdev)
2188
{
D
Denis Karpov 已提交
2189
	struct omap_hsmmc_host *host = platform_get_drvdata(pdev);
2190

F
Felipe Balbi 已提交
2191 2192
	pm_runtime_get_sync(host->dev);
	mmc_remove_host(host->mmc);
2193

2194 2195
	dma_release_channel(host->tx_chan);
	dma_release_channel(host->rx_chan);
2196

2197
	pm_runtime_dont_use_autosuspend(host->dev);
F
Felipe Balbi 已提交
2198 2199
	pm_runtime_put_sync(host->dev);
	pm_runtime_disable(host->dev);
2200
	device_init_wakeup(&pdev->dev, false);
B
Balaji T K 已提交
2201
	if (host->dbclk)
2202
		clk_disable_unprepare(host->dbclk);
2203

2204
	mmc_free_host(host->mmc);
F
Felipe Balbi 已提交
2205

2206 2207 2208
	return 0;
}

2209
#ifdef CONFIG_PM_SLEEP
2210
static int omap_hsmmc_suspend(struct device *dev)
2211
{
F
Felipe Balbi 已提交
2212
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2213

F
Felipe Balbi 已提交
2214
	if (!host)
2215 2216
		return 0;

F
Felipe Balbi 已提交
2217
	pm_runtime_get_sync(host->dev);
2218

F
Felipe Balbi 已提交
2219
	if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER)) {
2220 2221 2222
		OMAP_HSMMC_WRITE(host->base, ISE, 0);
		OMAP_HSMMC_WRITE(host->base, IE, 0);
		OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
F
Felipe Balbi 已提交
2223 2224
		OMAP_HSMMC_WRITE(host->base, HCTL,
				OMAP_HSMMC_READ(host->base, HCTL) & ~SDBP);
2225
	}
F
Felipe Balbi 已提交
2226

2227
	if (host->dbclk)
2228
		clk_disable_unprepare(host->dbclk);
2229

2230
	pm_runtime_put_sync(host->dev);
2231
	return 0;
2232 2233 2234
}

/* Routine to resume the MMC device */
2235
static int omap_hsmmc_resume(struct device *dev)
2236
{
F
Felipe Balbi 已提交
2237 2238 2239 2240
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);

	if (!host)
		return 0;
2241

F
Felipe Balbi 已提交
2242
	pm_runtime_get_sync(host->dev);
2243

2244
	if (host->dbclk)
2245
		clk_prepare_enable(host->dbclk);
2246

F
Felipe Balbi 已提交
2247 2248
	if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER))
		omap_hsmmc_conf_bus_power(host);
2249

F
Felipe Balbi 已提交
2250 2251 2252
	omap_hsmmc_protect_card(host);
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
2253
	return 0;
2254 2255 2256
}
#endif

2257 2258 2259
static int omap_hsmmc_runtime_suspend(struct device *dev)
{
	struct omap_hsmmc_host *host;
2260
	unsigned long flags;
2261
	int ret = 0;
2262 2263 2264

	host = platform_get_drvdata(to_platform_device(dev));
	omap_hsmmc_context_save(host);
F
Felipe Balbi 已提交
2265
	dev_dbg(dev, "disabled\n");
2266

2267 2268 2269 2270 2271 2272
	spin_lock_irqsave(&host->irq_lock, flags);
	if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
	    (host->flags & HSMMC_SDIO_IRQ_ENABLED)) {
		/* disable sdio irq handling to prevent race */
		OMAP_HSMMC_WRITE(host->base, ISE, 0);
		OMAP_HSMMC_WRITE(host->base, IE, 0);
2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287

		if (!(OMAP_HSMMC_READ(host->base, PSTATE) & DLEV_DAT(1))) {
			/*
			 * dat1 line low, pending sdio irq
			 * race condition: possible irq handler running on
			 * multi-core, abort
			 */
			dev_dbg(dev, "pending sdio irq, abort suspend\n");
			OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
			OMAP_HSMMC_WRITE(host->base, ISE, CIRQ_EN);
			OMAP_HSMMC_WRITE(host->base, IE, CIRQ_EN);
			pm_runtime_mark_last_busy(dev);
			ret = -EBUSY;
			goto abort;
		}
2288

2289 2290 2291
		pinctrl_pm_select_idle_state(dev);
	} else {
		pinctrl_pm_select_idle_state(dev);
2292
	}
2293

2294
abort:
2295
	spin_unlock_irqrestore(&host->irq_lock, flags);
2296
	return ret;
2297 2298 2299 2300 2301
}

static int omap_hsmmc_runtime_resume(struct device *dev)
{
	struct omap_hsmmc_host *host;
2302
	unsigned long flags;
2303 2304 2305

	host = platform_get_drvdata(to_platform_device(dev));
	omap_hsmmc_context_restore(host);
F
Felipe Balbi 已提交
2306
	dev_dbg(dev, "enabled\n");
2307

2308 2309 2310 2311
	spin_lock_irqsave(&host->irq_lock, flags);
	if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
	    (host->flags & HSMMC_SDIO_IRQ_ENABLED)) {

2312 2313 2314
		pinctrl_pm_select_default_state(host->dev);

		/* irq lost, if pinmux incorrect */
2315 2316 2317
		OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
		OMAP_HSMMC_WRITE(host->base, ISE, CIRQ_EN);
		OMAP_HSMMC_WRITE(host->base, IE, CIRQ_EN);
2318 2319
	} else {
		pinctrl_pm_select_default_state(host->dev);
2320 2321
	}
	spin_unlock_irqrestore(&host->irq_lock, flags);
2322 2323 2324
	return 0;
}

2325
static struct dev_pm_ops omap_hsmmc_dev_pm_ops = {
2326
	SET_SYSTEM_SLEEP_PM_OPS(omap_hsmmc_suspend, omap_hsmmc_resume)
2327 2328
	.runtime_suspend = omap_hsmmc_runtime_suspend,
	.runtime_resume = omap_hsmmc_runtime_resume,
2329 2330 2331
};

static struct platform_driver omap_hsmmc_driver = {
2332
	.probe		= omap_hsmmc_probe,
B
Bill Pemberton 已提交
2333
	.remove		= omap_hsmmc_remove,
2334 2335
	.driver		= {
		.name = DRIVER_NAME,
2336
		.pm = &omap_hsmmc_dev_pm_ops,
2337
		.of_match_table = of_match_ptr(omap_mmc_of_match),
2338 2339 2340
	},
};

2341
module_platform_driver(omap_hsmmc_driver);
2342 2343 2344 2345
MODULE_DESCRIPTION("OMAP High Speed Multimedia Card driver");
MODULE_LICENSE("GPL");
MODULE_ALIAS("platform:" DRIVER_NAME);
MODULE_AUTHOR("Texas Instruments Inc");