io_apic_32.c 78.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
 *	Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar, Hajnalka Szabo
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
L
Linus Torvalds 已提交
33
#include <linux/sysdev.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38 39 40 41 42 43
#include <linux/jiffies.h>      /* time_after() */
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
44

45
#include <asm/idle.h>
L
Linus Torvalds 已提交
46 47 48
#include <asm/io.h>
#include <asm/smp.h>
#include <asm/desc.h>
49 50 51
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
52
#include <asm/timer.h>
53
#include <asm/i8259.h>
54
#include <asm/nmi.h>
55
#include <asm/msidef.h>
56
#include <asm/hypertransport.h>
57
#include <asm/setup.h>
58
#include <asm/irq_remapping.h>
L
Linus Torvalds 已提交
59

60
#include <mach_ipi.h>
L
Linus Torvalds 已提交
61
#include <mach_apic.h>
62
#include <mach_apicdef.h>
L
Linus Torvalds 已提交
63

64 65
#define __apicdebuginit(type) static type __init

L
Linus Torvalds 已提交
66 67 68 69 70 71
/*
 *	Is the SiS APIC rmw bug present ?
 *	-1 = don't know, 0 = no, 1 = yes
 */
int sis_apic_bug = -1;

Y
Yinghai Lu 已提交
72 73 74
static DEFINE_SPINLOCK(ioapic_lock);
static DEFINE_SPINLOCK(vector_lock);

Y
Yinghai Lu 已提交
75
int first_free_entry;
Y
Yinghai Lu 已提交
76 77 78 79 80 81
/*
 * Rough estimation of how many shared IRQs there are, can
 * be changed anytime.
 */
int pin_map_size;

L
Linus Torvalds 已提交
82 83 84 85 86
/*
 * # of IRQ routing registers
 */
int nr_ioapic_registers[MAX_IO_APICS];

87
/* I/O APIC entries */
88
struct mp_config_ioapic mp_ioapics[MAX_IO_APICS];
89 90
int nr_ioapics;

91
/* MP IRQ source entries */
92
struct mp_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
93 94 95 96

/* # of MP IRQ source entries */
int mp_irq_entries;

97 98 99 100 101 102
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
103 104 105 106 107 108 109 110 111
int skip_ioapic_setup;

static int __init parse_noapic(char *arg)
{
	/* disable IO-APIC */
	disable_ioapic_setup();
	return 0;
}
early_param("noapic", parse_noapic);
112

113
struct irq_cfg;
114
struct irq_pin_list;
Y
Yinghai Lu 已提交
115
struct irq_cfg {
116 117
	unsigned int irq;
	struct irq_cfg *next;
118
	struct irq_pin_list *irq_2_pin;
119 120 121
	cpumask_t domain;
	cpumask_t old_domain;
	unsigned move_cleanup_count;
Y
Yinghai Lu 已提交
122
	u8 vector;
123
	u8 move_in_progress : 1;
Y
Yinghai Lu 已提交
124 125 126 127
};

/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
static struct irq_cfg irq_cfg_legacy[] __initdata = {
128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143
	[0]  = { .irq =  0, .domain = CPU_MASK_ALL, .vector = IRQ0_VECTOR,  },
	[1]  = { .irq =  1, .domain = CPU_MASK_ALL, .vector = IRQ1_VECTOR,  },
	[2]  = { .irq =  2, .domain = CPU_MASK_ALL, .vector = IRQ2_VECTOR,  },
	[3]  = { .irq =  3, .domain = CPU_MASK_ALL, .vector = IRQ3_VECTOR,  },
	[4]  = { .irq =  4, .domain = CPU_MASK_ALL, .vector = IRQ4_VECTOR,  },
	[5]  = { .irq =  5, .domain = CPU_MASK_ALL, .vector = IRQ5_VECTOR,  },
	[6]  = { .irq =  6, .domain = CPU_MASK_ALL, .vector = IRQ6_VECTOR,  },
	[7]  = { .irq =  7, .domain = CPU_MASK_ALL, .vector = IRQ7_VECTOR,  },
	[8]  = { .irq =  8, .domain = CPU_MASK_ALL, .vector = IRQ8_VECTOR,  },
	[9]  = { .irq =  9, .domain = CPU_MASK_ALL, .vector = IRQ9_VECTOR,  },
	[10] = { .irq = 10, .domain = CPU_MASK_ALL, .vector = IRQ10_VECTOR, },
	[11] = { .irq = 11, .domain = CPU_MASK_ALL, .vector = IRQ11_VECTOR, },
	[12] = { .irq = 12, .domain = CPU_MASK_ALL, .vector = IRQ12_VECTOR, },
	[13] = { .irq = 13, .domain = CPU_MASK_ALL, .vector = IRQ13_VECTOR, },
	[14] = { .irq = 14, .domain = CPU_MASK_ALL, .vector = IRQ14_VECTOR, },
	[15] = { .irq = 15, .domain = CPU_MASK_ALL, .vector = IRQ15_VECTOR, },
Y
Yinghai Lu 已提交
144 145
};

146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
static struct irq_cfg irq_cfg_init = { .irq =  -1U, };
/* need to be biger than size of irq_cfg_legacy */
static int nr_irq_cfg = 32;

static int __init parse_nr_irq_cfg(char *arg)
{
	if (arg) {
		nr_irq_cfg = simple_strtoul(arg, NULL, 0);
		if (nr_irq_cfg < 32)
			nr_irq_cfg = 32;
	}
	return 0;
}

early_param("nr_irq_cfg", parse_nr_irq_cfg);

static void init_one_irq_cfg(struct irq_cfg *cfg)
{
	memcpy(cfg, &irq_cfg_init, sizeof(struct irq_cfg));
}

static struct irq_cfg *irq_cfgx;
static struct irq_cfg *irq_cfgx_free;
Y
Yinghai Lu 已提交
169 170
static void __init init_work(void *data)
{
171 172 173 174 175 176
	struct dyn_array *da = data;
	struct irq_cfg *cfg;
	int legacy_count;
	int i;

	cfg = *da->name;
Y
Yinghai Lu 已提交
177

178
	memcpy(cfg, irq_cfg_legacy, sizeof(irq_cfg_legacy));
Y
Yinghai Lu 已提交
179

180 181 182
	legacy_count = sizeof(irq_cfg_legacy)/sizeof(irq_cfg_legacy[0]);
	for (i = legacy_count; i < *da->nr; i++)
		init_one_irq_cfg(&cfg[i]);
Y
Yinghai Lu 已提交
183

184 185
	for (i = 1; i < *da->nr; i++)
		cfg[i-1].next = &cfg[i];
Y
Yinghai Lu 已提交
186

187 188
	irq_cfgx_free = &irq_cfgx[legacy_count];
	irq_cfgx[legacy_count - 1].next = NULL;
Y
Yinghai Lu 已提交
189 190
}

191 192 193 194
#define for_each_irq_cfg(cfg)           \
	for (cfg = irq_cfgx; cfg; cfg = cfg->next)

DEFINE_DYN_ARRAY(irq_cfgx, sizeof(struct irq_cfg), nr_irq_cfg, PAGE_SIZE, init_work);
Y
Yinghai Lu 已提交
195 196 197

static struct irq_cfg *irq_cfg(unsigned int irq)
{
198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239
	struct irq_cfg *cfg;

	cfg = irq_cfgx;
	while (cfg) {
		if (cfg->irq == irq)
			return cfg;

		cfg = cfg->next;
	}

	return NULL;
}

static struct irq_cfg *irq_cfg_alloc(unsigned int irq)
{
	struct irq_cfg *cfg, *cfg_pri;
	int i;
	int count = 0;

	cfg_pri = cfg = irq_cfgx;
	while (cfg) {
		if (cfg->irq == irq)
			return cfg;

		cfg_pri = cfg;
		cfg = cfg->next;
		count++;
	}

	if (!irq_cfgx_free) {
		unsigned long phys;
		unsigned long total_bytes;
		/*
		 *  we run out of pre-allocate ones, allocate more
		 */
		printk(KERN_DEBUG "try to get more irq_cfg %d\n", nr_irq_cfg);

		total_bytes = sizeof(struct irq_cfg) * nr_irq_cfg;
		if (after_bootmem)
			cfg = kzalloc(total_bytes, GFP_ATOMIC);
		else
			cfg = __alloc_bootmem_nopanic(total_bytes, PAGE_SIZE, 0);
Y
Yinghai Lu 已提交
240

241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
		if (!cfg)
			panic("please boot with nr_irq_cfg= %d\n", count * 2);

		phys = __pa(cfg);
		printk(KERN_DEBUG "irq_irq ==> [%#lx - %#lx]\n", phys, phys + total_bytes);

		for (i = 0; i < nr_irq_cfg; i++)
			init_one_irq_cfg(&cfg[i]);

		for (i = 1; i < nr_irq_cfg; i++)
			cfg[i-1].next = &cfg[i];

		irq_cfgx_free = cfg;
	}

	cfg = irq_cfgx_free;
	irq_cfgx_free = irq_cfgx_free->next;
	cfg->next = NULL;
	if (cfg_pri)
		cfg_pri->next = cfg;
	else
		irq_cfgx = cfg;
	cfg->irq = irq;
	printk(KERN_DEBUG "found new irq_cfg for irq %d\n", cfg->irq);

#ifdef CONFIG_HAVE_SPARSE_IRQ_DEBUG
	{
		/* dump the results */
		struct irq_cfg *cfg;
		unsigned long phys;
		unsigned long bytes = sizeof(struct irq_cfg);

		printk(KERN_DEBUG "=========================== %d\n", irq);
		printk(KERN_DEBUG "irq_cfg dump after get that for %d\n", irq);
		for_each_irq_cfg(cfg) {
			phys = __pa(cfg);
			printk(KERN_DEBUG "irq_cfg %d ==> [%#lx - %#lx]\n", cfg->irq, phys, phys + bytes);
		}
		printk(KERN_DEBUG "===========================\n");
	}
#endif
	return cfg;
Y
Yinghai Lu 已提交
283 284
}

L
Linus Torvalds 已提交
285 286 287 288 289 290 291
/*
 * This is performance-critical, we want to do it O(1)
 *
 * the indexing order of this array favors 1:1 mappings
 * between pins and IRQs.
 */

292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

static struct irq_pin_list *irq_2_pin_head;
/* fill one page ? */
static int nr_irq_2_pin = 0x100;
static struct irq_pin_list *irq_2_pin_ptr;
static void __init irq_2_pin_init_work(void *data)
{
	struct dyn_array *da = data;
	struct irq_pin_list *pin;
	int i;

	pin = *da->name;

	for (i = 1; i < *da->nr; i++)
		pin[i-1].next = &pin[i];

	irq_2_pin_ptr = &pin[0];
}
DEFINE_DYN_ARRAY(irq_2_pin_head, sizeof(struct irq_pin_list), nr_irq_2_pin, PAGE_SIZE, irq_2_pin_init_work);

static struct irq_pin_list *get_one_free_irq_2_pin(void)
{
	struct irq_pin_list *pin;
	int i;

	pin = irq_2_pin_ptr;

	if (pin) {
		irq_2_pin_ptr = pin->next;
		pin->next = NULL;
		return pin;
	}

	/*
	 *  we run out of pre-allocate ones, allocate more
	 */
	printk(KERN_DEBUG "try to get more irq_2_pin %d\n", nr_irq_2_pin);

	if (after_bootmem)
		pin = kzalloc(sizeof(struct irq_pin_list)*nr_irq_2_pin,
				 GFP_ATOMIC);
	else
		pin = __alloc_bootmem_nopanic(sizeof(struct irq_pin_list) *
				nr_irq_2_pin, PAGE_SIZE, 0);

	if (!pin)
		panic("can not get more irq_2_pin\n");
Y
Yinghai Lu 已提交
343

344 345 346 347 348 349 350 351
	for (i = 1; i < nr_irq_2_pin; i++)
		pin[i-1].next = &pin[i];

	irq_2_pin_ptr = pin->next;
	pin->next = NULL;

	return pin;
}
L
Linus Torvalds 已提交
352

L
Linus Torvalds 已提交
353 354 355 356 357 358 359 360 361
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
362
		+ (mp_ioapics[idx].mp_apicaddr & ~PAGE_MASK);
L
Linus Torvalds 已提交
363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386
}

static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
387
	volatile struct io_apic __iomem *io_apic = io_apic_base(apic);
L
Linus Torvalds 已提交
388 389 390 391 392
	if (sis_apic_bug)
		writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424
#ifdef CONFIG_X86_64
static bool io_apic_level_ack_pending(unsigned int irq)
{
	struct irq_pin_list *entry;
	unsigned long flags;
	struct irq_cfg *cfg = irq_cfg(irq);

	spin_lock_irqsave(&ioapic_lock, flags);
	entry = cfg->irq_2_pin;
	for (;;) {
		unsigned int reg;
		int pin;

		if (!entry)
			break;
		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
			spin_unlock_irqrestore(&ioapic_lock, flags);
			return true;
		}
		if (!entry->next)
			break;
		entry = entry->next;
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return false;
}
#endif

425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
	spin_unlock_irqrestore(&ioapic_lock, flags);
	return eu.entry;
}

441 442 443 444 445 446
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
447 448
static void
__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
449 450 451
{
	union entry_union eu;
	eu.entry = e;
452 453
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
454 455 456 457 458 459 460
}

static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
{
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	__ioapic_write_entry(apic, pin, e);
461 462 463 464 465 466 467 468 469 470 471 472 473
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

474 475 476 477 478 479
	spin_lock_irqsave(&ioapic_lock, flags);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506
#ifdef CONFIG_SMP
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, u8 vector)
{
	int apic, pin;
	struct irq_cfg *cfg;
	struct irq_pin_list *entry;

	cfg = irq_cfg(irq);
	entry = cfg->irq_2_pin;
	for (;;) {
		unsigned int reg;

		if (!entry)
			break;

		apic = entry->apic;
		pin = entry->pin;
		io_apic_write(apic, 0x11 + pin*2, dest);
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin *2, reg);
		if (!entry->next)
			break;
		entry = entry->next;
	}
}
Y
Yinghai Lu 已提交
507 508 509

static int assign_irq_vector(int irq, cpumask_t mask);

510 511 512 513 514 515 516 517 518 519 520
static void set_ioapic_affinity_irq(unsigned int irq, cpumask_t mask)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int dest;
	cpumask_t tmp;

	cpus_and(tmp, mask, cpu_online_map);
	if (cpus_empty(tmp))
		return;

521
	cfg = irq_cfg(irq);
522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539
	if (assign_irq_vector(irq, mask))
		return;

	cpus_and(tmp, cfg->domain, mask);
	dest = cpu_mask_to_apicid(tmp);
	/*
	 * Only the high 8 bits are valid.
	 */
	dest = SET_APIC_LOGICAL_ID(dest);

	spin_lock_irqsave(&ioapic_lock, flags);
	__target_IO_APIC_irq(irq, dest, cfg->vector);
	irq_to_desc(irq)->affinity = mask;
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

#endif /* CONFIG_SMP */

L
Linus Torvalds 已提交
540 541 542 543 544 545 546
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
static void add_pin_to_irq(unsigned int irq, int apic, int pin)
{
547 548 549 550 551 552 553 554 555 556 557 558 559 560
	struct irq_cfg *cfg;
	struct irq_pin_list *entry;

	/* first time to refer irq_cfg, so with new */
	cfg = irq_cfg_alloc(irq);
	entry = cfg->irq_2_pin;
	if (!entry) {
		entry = get_one_free_irq_2_pin();
		cfg->irq_2_pin = entry;
		entry->apic = apic;
		entry->pin = pin;
		printk(KERN_DEBUG " 0 add_pin_to_irq: irq %d --> apic %d pin %d\n", irq, apic, pin);
		return;
	}
L
Linus Torvalds 已提交
561

562 563 564 565
	while (entry->next) {
		/* not again, please */
		if (entry->apic == apic && entry->pin == pin)
			return;
L
Linus Torvalds 已提交
566

567
		entry = entry->next;
L
Linus Torvalds 已提交
568
	}
569 570 571

	entry->next = get_one_free_irq_2_pin();
	entry = entry->next;
L
Linus Torvalds 已提交
572 573
	entry->apic = apic;
	entry->pin = pin;
574
	printk(KERN_DEBUG " x add_pin_to_irq: irq %d --> apic %d pin %d\n", irq, apic, pin);
L
Linus Torvalds 已提交
575 576 577 578 579 580 581 582 583
}

/*
 * Reroute an IRQ to a different pin.
 */
static void __init replace_pin_at_irq(unsigned int irq,
				      int oldapic, int oldpin,
				      int newapic, int newpin)
{
584 585 586
	struct irq_cfg *cfg = irq_cfg(irq);
	struct irq_pin_list *entry = cfg->irq_2_pin;
	int replaced = 0;
L
Linus Torvalds 已提交
587

588
	while (entry) {
L
Linus Torvalds 已提交
589 590 591
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
592 593
			replaced = 1;
			/* every one is different, right? */
L
Linus Torvalds 已提交
594
			break;
595 596
		}
		entry = entry->next;
L
Linus Torvalds 已提交
597
	}
598 599 600 601

	/* why? call replace before add? */
	if (!replaced)
		add_pin_to_irq(irq, newapic, newpin);
L
Linus Torvalds 已提交
602 603
}

604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651
#ifdef CONFIG_X86_64
/*
 * Synchronize the IO-APIC and the CPU by doing
 * a dummy read from the IO-APIC
 */
static inline void io_apic_sync(unsigned int apic)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	readl(&io_apic->data);
}

#define __DO_ACTION(R, ACTION, FINAL)					\
									\
{									\
	int pin;							\
	struct irq_cfg *cfg;						\
	struct irq_pin_list *entry;					\
									\
	cfg = irq_cfg(irq);						\
	entry = cfg->irq_2_pin;						\
	for (;;) {							\
		unsigned int reg;					\
		if (!entry)						\
			break;						\
		pin = entry->pin;					\
		reg = io_apic_read(entry->apic, 0x10 + R + pin*2);	\
		reg ACTION;						\
		io_apic_modify(entry->apic, 0x10 + R + pin*2, reg);	\
		FINAL;							\
		if (!entry->next)					\
			break;						\
		entry = entry->next;					\
	}								\
}

#define DO_ACTION(name,R,ACTION, FINAL)					\
									\
	static void name##_IO_APIC_irq (unsigned int irq)		\
	__DO_ACTION(R, ACTION, FINAL)

/* mask = 1 */
DO_ACTION(__mask,	0, |= IO_APIC_REDIR_MASKED, io_apic_sync(entry->apic))

/* mask = 0 */
DO_ACTION(__unmask,	0, &= ~IO_APIC_REDIR_MASKED, )

#else

652
static void __modify_IO_APIC_irq(unsigned int irq, unsigned long enable, unsigned long disable)
L
Linus Torvalds 已提交
653
{
654 655
	struct irq_cfg *cfg;
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
656 657
	unsigned int pin, reg;

658 659
	cfg = irq_cfg(irq);
	entry = cfg->irq_2_pin;
L
Linus Torvalds 已提交
660
	for (;;) {
661
		if (!entry)
L
Linus Torvalds 已提交
662
			break;
663
		pin = entry->pin;
L
Linus Torvalds 已提交
664 665 666 667 668 669
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		reg &= ~disable;
		reg |= enable;
		io_apic_modify(entry->apic, 0x10 + pin*2, reg);
		if (!entry->next)
			break;
670
		entry = entry->next;
L
Linus Torvalds 已提交
671 672 673 674
	}
}

/* mask = 1 */
675
static void __mask_IO_APIC_irq(unsigned int irq)
L
Linus Torvalds 已提交
676
{
677
	__modify_IO_APIC_irq(irq, IO_APIC_REDIR_MASKED, 0);
L
Linus Torvalds 已提交
678 679 680
}

/* mask = 0 */
681
static void __unmask_IO_APIC_irq(unsigned int irq)
L
Linus Torvalds 已提交
682
{
683
	__modify_IO_APIC_irq(irq, 0, IO_APIC_REDIR_MASKED);
L
Linus Torvalds 已提交
684 685 686
}

/* mask = 1, trigger = 0 */
687
static void __mask_and_edge_IO_APIC_irq(unsigned int irq)
L
Linus Torvalds 已提交
688
{
689 690
	__modify_IO_APIC_irq(irq, IO_APIC_REDIR_MASKED,
				IO_APIC_REDIR_LEVEL_TRIGGER);
L
Linus Torvalds 已提交
691 692 693
}

/* mask = 0, trigger = 1 */
694
static void __unmask_and_level_IO_APIC_irq(unsigned int irq)
L
Linus Torvalds 已提交
695
{
696 697
	__modify_IO_APIC_irq(irq, IO_APIC_REDIR_LEVEL_TRIGGER,
				IO_APIC_REDIR_MASKED);
L
Linus Torvalds 已提交
698 699
}

700 701
#endif

702
static void mask_IO_APIC_irq(unsigned int irq)
L
Linus Torvalds 已提交
703 704 705 706 707 708 709 710
{
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	__mask_IO_APIC_irq(irq);
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

711
static void unmask_IO_APIC_irq(unsigned int irq)
L
Linus Torvalds 已提交
712 713 714 715 716 717 718 719 720 721 722
{
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	__unmask_IO_APIC_irq(irq);
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
723

L
Linus Torvalds 已提交
724
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
725
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
726 727 728 729 730 731
	if (entry.delivery_mode == dest_SMI)
		return;

	/*
	 * Disable it in the IO-APIC irq-routing table:
	 */
732
	ioapic_mask_entry(apic, pin);
L
Linus Torvalds 已提交
733 734
}

735
static void clear_IO_APIC(void)
L
Linus Torvalds 已提交
736 737 738 739 740 741 742 743 744
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			clear_IO_APIC_pin(apic, pin);
}

#ifndef CONFIG_SMP
745
void send_IPI_self(int vector)
L
Linus Torvalds 已提交
746 747 748 749 750 751 752 753 754 755 756
{
	unsigned int cfg;

	/*
	 * Wait for idle.
	 */
	apic_wait_icr_idle();
	cfg = APIC_DM_FIXED | APIC_DEST_SELF | vector | APIC_DEST_LOGICAL;
	/*
	 * Send the IPI. The write to APIC_ICR fires this off.
	 */
757
	apic_write(APIC_ICR, cfg);
L
Linus Torvalds 已提交
758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808
}
#endif /* !CONFIG_SMP */


/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
static int pirq_entries [MAX_PIRQS];
static int pirqs_enabled;

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	for (i = 0; i < MAX_PIRQS; i++)
		pirq_entries[i] = -1;

	pirqs_enabled = 1;
	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);

/*
 * Find the IRQ entry number of a certain pin.
 */
static int find_irq_entry(int apic, int pin, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
809 810 811 812
		if (mp_irqs[i].mp_irqtype == type &&
		    (mp_irqs[i].mp_dstapic == mp_ioapics[apic].mp_apicid ||
		     mp_irqs[i].mp_dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].mp_dstirq == pin)
L
Linus Torvalds 已提交
813 814 815 816 817 818 819 820
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
821
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
822 823 824 825
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
826
		int lbus = mp_irqs[i].mp_srcbus;
L
Linus Torvalds 已提交
827

A
Alexey Starikovskiy 已提交
828
		if (test_bit(lbus, mp_bus_not_pci) &&
829 830
		    (mp_irqs[i].mp_irqtype == type) &&
		    (mp_irqs[i].mp_srcbusirq == irq))
L
Linus Torvalds 已提交
831

832
			return mp_irqs[i].mp_dstirq;
L
Linus Torvalds 已提交
833 834 835 836
	}
	return -1;
}

837 838 839 840 841
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
842
		int lbus = mp_irqs[i].mp_srcbus;
843

A
Alexey Starikovskiy 已提交
844
		if (test_bit(lbus, mp_bus_not_pci) &&
845 846
		    (mp_irqs[i].mp_irqtype == type) &&
		    (mp_irqs[i].mp_srcbusirq == irq))
847 848 849 850
			break;
	}
	if (i < mp_irq_entries) {
		int apic;
851
		for (apic = 0; apic < nr_ioapics; apic++) {
852
			if (mp_ioapics[apic].mp_apicid == mp_irqs[i].mp_dstapic)
853 854 855 856 857 858 859
				return apic;
		}
	}

	return -1;
}

L
Linus Torvalds 已提交
860 861 862 863 864 865 866 867 868 869 870 871
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
static int pin_2_irq(int idx, int apic, int pin);

int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
{
	int apic, i, best_guess = -1;

	apic_printk(APIC_DEBUG, "querying PCI -> IRQ mapping bus:%d, "
		"slot:%d, pin:%d.\n", bus, slot, pin);
872
	if (test_bit(bus, mp_bus_not_pci)) {
L
Linus Torvalds 已提交
873 874 875 876
		printk(KERN_WARNING "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
877
		int lbus = mp_irqs[i].mp_srcbus;
L
Linus Torvalds 已提交
878 879

		for (apic = 0; apic < nr_ioapics; apic++)
880 881
			if (mp_ioapics[apic].mp_apicid == mp_irqs[i].mp_dstapic ||
			    mp_irqs[i].mp_dstapic == MP_APIC_ALL)
L
Linus Torvalds 已提交
882 883
				break;

A
Alexey Starikovskiy 已提交
884
		if (!test_bit(lbus, mp_bus_not_pci) &&
885
		    !mp_irqs[i].mp_irqtype &&
L
Linus Torvalds 已提交
886
		    (bus == lbus) &&
887
		    (slot == ((mp_irqs[i].mp_srcbusirq >> 2) & 0x1f))) {
888
			int irq = pin_2_irq(i, apic, mp_irqs[i].mp_dstirq);
L
Linus Torvalds 已提交
889 890 891 892

			if (!(apic || IO_APIC_IRQ(irq)))
				continue;

893
			if (pin == (mp_irqs[i].mp_srcbusirq & 3))
L
Linus Torvalds 已提交
894 895 896 897 898 899 900 901 902 903 904
				return irq;
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0)
				best_guess = irq;
		}
	}
	return best_guess;
}
905
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
L
Linus Torvalds 已提交
906

907
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
908 909 910 911 912 913 914 915 916 917 918 919 920
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
	if (irq < 16) {
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
921
#endif
L
Linus Torvalds 已提交
922

A
Alexey Starikovskiy 已提交
923 924 925 926 927 928
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
929 930 931 932 933
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

934
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].mp_srcbusirq))
A
Alexey Starikovskiy 已提交
935
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
936 937 938 939 940 941 942 943 944 945 946

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
947
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
948

949
static int MPBIOS_polarity(int idx)
L
Linus Torvalds 已提交
950
{
951
	int bus = mp_irqs[idx].mp_srcbus;
L
Linus Torvalds 已提交
952 953 954 955 956
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
957
	switch (mp_irqs[idx].mp_irqflag & 3) {
958
	case 0: /* conforms, ie. bus-type dependent polarity */
L
Linus Torvalds 已提交
959
	{
960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986
		polarity = test_bit(bus, mp_bus_not_pci)?
			default_ISA_polarity(idx):
			default_PCI_polarity(idx);
		break;
	}
	case 1: /* high active */
	{
		polarity = 0;
		break;
	}
	case 2: /* reserved */
	{
		printk(KERN_WARNING "broken BIOS!!\n");
		polarity = 1;
		break;
	}
	case 3: /* low active */
	{
		polarity = 1;
		break;
	}
	default: /* invalid */
	{
		printk(KERN_WARNING "broken BIOS!!\n");
		polarity = 1;
		break;
	}
L
Linus Torvalds 已提交
987 988 989 990 991 992
	}
	return polarity;
}

static int MPBIOS_trigger(int idx)
{
993
	int bus = mp_irqs[idx].mp_srcbus;
L
Linus Torvalds 已提交
994 995 996 997 998
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
999
	switch ((mp_irqs[idx].mp_irqflag>>2) & 3) {
1000
	case 0: /* conforms, ie. bus-type dependent */
L
Linus Torvalds 已提交
1001
	{
1002 1003 1004
		trigger = test_bit(bus, mp_bus_not_pci)?
				default_ISA_trigger(idx):
				default_PCI_trigger(idx);
1005
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
1006 1007 1008 1009
		switch (mp_bus_id_to_type[bus]) {
		case MP_BUS_ISA: /* ISA pin */
		{
			/* set before the switch */
L
Linus Torvalds 已提交
1010 1011
			break;
		}
1012
		case MP_BUS_EISA: /* EISA pin */
L
Linus Torvalds 已提交
1013
		{
1014
			trigger = default_EISA_trigger(idx);
L
Linus Torvalds 已提交
1015 1016
			break;
		}
1017
		case MP_BUS_PCI: /* PCI pin */
L
Linus Torvalds 已提交
1018
		{
1019
			/* set before the switch */
L
Linus Torvalds 已提交
1020 1021
			break;
		}
1022
		case MP_BUS_MCA: /* MCA pin */
L
Linus Torvalds 已提交
1023
		{
1024
			trigger = default_MCA_trigger(idx);
L
Linus Torvalds 已提交
1025 1026
			break;
		}
1027
		default:
L
Linus Torvalds 已提交
1028 1029
		{
			printk(KERN_WARNING "broken BIOS!!\n");
1030
			trigger = 1;
L
Linus Torvalds 已提交
1031 1032 1033
			break;
		}
	}
1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
#endif
		break;
	}
	case 1: /* edge */
	{
		trigger = 0;
		break;
	}
	case 2: /* reserved */
	{
		printk(KERN_WARNING "broken BIOS!!\n");
		trigger = 1;
		break;
	}
	case 3: /* level */
	{
		trigger = 1;
		break;
	}
	default: /* invalid */
	{
		printk(KERN_WARNING "broken BIOS!!\n");
		trigger = 0;
		break;
	}
	}
L
Linus Torvalds 已提交
1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072
	return trigger;
}

static inline int irq_polarity(int idx)
{
	return MPBIOS_polarity(idx);
}

static inline int irq_trigger(int idx)
{
	return MPBIOS_trigger(idx);
}

Y
Yinghai Lu 已提交
1073
int (*ioapic_renumber_irq)(int ioapic, int irq);
L
Linus Torvalds 已提交
1074 1075 1076
static int pin_2_irq(int idx, int apic, int pin)
{
	int irq, i;
1077
	int bus = mp_irqs[idx].mp_srcbus;
L
Linus Torvalds 已提交
1078 1079 1080 1081

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1082
	if (mp_irqs[idx].mp_dstirq != pin)
L
Linus Torvalds 已提交
1083 1084
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

A
Alexey Starikovskiy 已提交
1085
	if (test_bit(bus, mp_bus_not_pci))
1086
		irq = mp_irqs[idx].mp_srcbusirq;
A
Alexey Starikovskiy 已提交
1087 1088 1089 1090 1091 1092 1093 1094
	else {
		/*
		 * PCI IRQs are mapped in order
		 */
		i = irq = 0;
		while (i < apic)
			irq += nr_ioapic_registers[i++];
		irq += pin;
L
Linus Torvalds 已提交
1095

A
Alexey Starikovskiy 已提交
1096 1097 1098 1099 1100
		/*
		 * For MPS mode, so far only needed by ES7000 platform
		 */
		if (ioapic_renumber_irq)
			irq = ioapic_renumber_irq(apic, irq);
L
Linus Torvalds 已提交
1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
	}

	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
	return irq;
}

1122 1123 1124 1125 1126 1127 1128
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
	spin_lock(&vector_lock);
}
L
Linus Torvalds 已提交
1129

1130
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1131
{
1132 1133
	spin_unlock(&vector_lock);
}
L
Linus Torvalds 已提交
1134

1135 1136
static int __assign_irq_vector(int irq, cpumask_t mask)
{
1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1148 1149 1150 1151
        static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
        unsigned int old_vector;
        int cpu;
        struct irq_cfg *cfg;
1152

1153
        cfg = irq_cfg(irq);
1154

1155 1156
        /* Only try and allocate irqs on cpus that are present */
        cpus_and(mask, mask, cpu_online_map);
1157

1158 1159
        if ((cfg->move_in_progress) || cfg->move_cleanup_count)
                return -EBUSY;
1160

1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
        old_vector = cfg->vector;
        if (old_vector) {
                cpumask_t tmp;
                cpus_and(tmp, cfg->domain, mask);
                if (!cpus_empty(tmp))
                        return 0;
        }

        for_each_cpu_mask_nr(cpu, mask) {
                cpumask_t domain, new_mask;
                int new_cpu;
                int vector, offset;

                domain = vector_allocation_domain(cpu);
                cpus_and(new_mask, domain, cpu_online_map);

                vector = current_vector;
                offset = current_offset;
next:
                vector += 8;
                if (vector >= first_system_vector) {
                        /* If we run out of vectors on large boxen, must share them. */
                        offset = (offset + 1) % 8;
                        vector = FIRST_DEVICE_VECTOR + offset;
                }
                if (unlikely(current_vector == vector))
                        continue;
1188 1189
#ifdef CONFIG_X86_64
                if (vector == IA32_SYSCALL_VECTOR)
1190
                        goto next;
1191 1192 1193 1194
#else
                if (vector == SYSCALL_VECTOR)
                        goto next;
#endif
1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
                for_each_cpu_mask_nr(new_cpu, new_mask)
                        if (per_cpu(vector_irq, new_cpu)[vector] != -1)
                                goto next;
                /* Found one! */
                current_vector = vector;
                current_offset = offset;
                if (old_vector) {
                        cfg->move_in_progress = 1;
                        cfg->old_domain = cfg->domain;
                }
1205 1206 1207 1208 1209 1210
		printk(KERN_DEBUG "assign_irq_vector: irq %d vector %#x cpu ", irq, vector);
		for_each_cpu_mask_nr(new_cpu, new_mask) {
			per_cpu(vector_irq, new_cpu)[vector] = irq;
			printk(KERN_CONT " %d ", new_cpu);
		}
		printk(KERN_CONT "\n");
1211 1212 1213 1214 1215 1216 1217 1218 1219 1220
                cfg->vector = vector;
                cfg->domain = domain;
                return 0;
        }
        return -ENOSPC;
}

static int assign_irq_vector(int irq, cpumask_t mask)
{
	int err;
1221 1222 1223
	unsigned long flags;

	spin_lock_irqsave(&vector_lock, flags);
1224
	err = __assign_irq_vector(irq, mask);
1225
	spin_unlock_irqrestore(&vector_lock, flags);
L
Linus Torvalds 已提交
1226

1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272
	return err;
}

static void __clear_irq_vector(int irq)
{
	struct irq_cfg *cfg;
	cpumask_t mask;
	int cpu, vector;

	cfg = irq_cfg(irq);
	BUG_ON(!cfg->vector);

	vector = cfg->vector;
	cpus_and(mask, cfg->domain, cpu_online_map);
	for_each_cpu_mask_nr(cpu, mask)
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
	cpus_clear(cfg->domain);
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	/* This function must be called with vector_lock held */
	int irq, vector;
	struct irq_cfg *cfg;

	/* Mark the inuse vectors */
	for_each_irq_cfg(cfg) {
		if (!cpu_isset(cpu, cfg->domain))
			continue;
		vector = cfg->vector;
		irq = cfg->irq;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
		if (!cpu_isset(cpu, cfg->domain))
			per_cpu(vector_irq, cpu)[vector] = -1;
        }
L
Linus Torvalds 已提交
1273
}
1274

1275
static struct irq_chip ioapic_chip;
L
Linus Torvalds 已提交
1276 1277 1278 1279 1280

#define IOAPIC_AUTO	-1
#define IOAPIC_EDGE	0
#define IOAPIC_LEVEL	1

1281
#ifdef CONFIG_X86_32
1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297
static inline int IO_APIC_irq_trigger(int irq)
{
	int apic, idx, pin;

	for (apic = 0; apic < nr_ioapics; apic++) {
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
	 * nonexistent IRQs are edge default
	 */
	return 0;
}
1298 1299 1300 1301 1302 1303
#else
static inline int IO_APIC_irq_trigger(int irq)
{
        return 1;
}
#endif
1304

1305
static void ioapic_register_intr(int irq, unsigned long trigger)
L
Linus Torvalds 已提交
1306
{
1307 1308
	struct irq_desc *desc;

Y
Yinghai Lu 已提交
1309 1310 1311 1312 1313 1314
	/* first time to use this irq_desc */
	if (irq < 16)
		desc = irq_to_desc(irq);
	else
		desc = irq_to_desc_alloc(irq);

1315
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1316
	    trigger == IOAPIC_LEVEL)
1317
		desc->status |= IRQ_LEVEL;
1318 1319 1320 1321 1322
	else
		desc->status &= ~IRQ_LEVEL;

	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
	    trigger == IOAPIC_LEVEL)
1323 1324
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
					 handle_fasteoi_irq, "fasteoi");
1325
	else
1326 1327
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
					 handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1328 1329
}

1330 1331 1332 1333
static int setup_ioapic_entry(int apic, int irq,
			      struct IO_APIC_route_entry *entry,
			      unsigned int destination, int trigger,
			      int polarity, int vector)
L
Linus Torvalds 已提交
1334
{
1335 1336 1337 1338 1339 1340 1341
	/*
	 * add it to the IO-APIC irq-routing table:
	 */
	memset(entry,0,sizeof(*entry));

	entry->delivery_mode = INT_DELIVERY_MODE;
	entry->dest_mode = INT_DEST_MODE;
1342
	entry->dest = destination;
1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361

	entry->mask = 0;                                /* enable IRQ */
	entry->trigger = trigger;
	entry->polarity = polarity;
	entry->vector = vector;

	/* Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
	if (trigger)
		entry->mask = 1;

	return 0;
}

static void setup_IO_APIC_irq(int apic, int pin, unsigned int irq,
                              int trigger, int polarity)
{
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
1362
	struct IO_APIC_route_entry entry;
1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401
	cpumask_t mask;

	if (!IO_APIC_IRQ(irq))
		return;

	cfg = irq_cfg(irq);

	mask = TARGET_CPUS;
	if (assign_irq_vector(irq, mask))
		return;

	cpus_and(mask, cfg->domain, mask);

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
		    "IRQ %d Mode:%i Active:%i)\n",
		    apic, mp_ioapics[apic].mp_apicid, pin, cfg->vector,
		    irq, trigger, polarity);


	if (setup_ioapic_entry(mp_ioapics[apic].mp_apicid, irq, &entry,
			       cpu_mask_to_apicid(mask), trigger, polarity,
			       cfg->vector)) {
		printk("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
		       mp_ioapics[apic].mp_apicid, pin);
		__clear_irq_vector(irq);
		return;
	}

	ioapic_register_intr(irq, trigger);
	if (irq < 16)
		disable_8259A_irq(irq);

	ioapic_write_entry(apic, pin, entry);
}

static void __init setup_IO_APIC_irqs(void)
{
	int apic, pin, idx, irq, first_notcon = 1;
L
Linus Torvalds 已提交
1402 1403 1404 1405 1406 1407

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

	for (apic = 0; apic < nr_ioapics; apic++) {
	for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {

1408
		idx = find_irq_entry(apic,pin,mp_INT);
L
Linus Torvalds 已提交
1409 1410
		if (idx == -1) {
			if (first_notcon) {
1411
				apic_printk(APIC_VERBOSE, KERN_DEBUG " IO-APIC (apicid-pin) %d-%d", mp_ioapics[apic].mp_apicid, pin);
L
Linus Torvalds 已提交
1412 1413
				first_notcon = 0;
			} else
1414
				apic_printk(APIC_VERBOSE, ", %d-%d", mp_ioapics[apic].mp_apicid, pin);
L
Linus Torvalds 已提交
1415 1416
			continue;
		}
1417 1418 1419 1420 1421
		if (!first_notcon) {
			apic_printk(APIC_VERBOSE, " not connected.\n");
			first_notcon = 1;
		}

L
Linus Torvalds 已提交
1422 1423
		irq = pin_2_irq(idx, apic, pin);

1424 1425
                if (multi_timer_check(apic, irq))
                        continue;
L
Linus Torvalds 已提交
1426

1427
		add_pin_to_irq(irq, apic, pin);
1428

1429 1430
		setup_IO_APIC_irq(apic, pin, irq,
				  irq_trigger(idx), irq_polarity(idx));
L
Linus Torvalds 已提交
1431 1432 1433 1434 1435 1436 1437 1438
	}
	}

	if (!first_notcon)
		apic_printk(APIC_VERBOSE, " not connected.\n");
}

/*
1439
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1440
 */
1441 1442
static void __init setup_timer_IRQ0_pin(unsigned int apic, unsigned int pin,
					int vector)
L
Linus Torvalds 已提交
1443 1444 1445
{
	struct IO_APIC_route_entry entry;

1446
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1447 1448 1449 1450 1451 1452

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
	entry.dest_mode = INT_DEST_MODE;
1453
	entry.mask = 1;					/* mask IRQ now */
1454
	entry.dest = cpu_mask_to_apicid(TARGET_CPUS);
L
Linus Torvalds 已提交
1455 1456 1457 1458 1459 1460 1461
	entry.delivery_mode = INT_DELIVERY_MODE;
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1462
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1463
	 */
1464
	ioapic_register_intr(0, IOAPIC_EDGE);
L
Linus Torvalds 已提交
1465 1466 1467 1468

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
1469
	ioapic_write_entry(apic, pin, entry);
L
Linus Torvalds 已提交
1470 1471
}

1472 1473

__apicdebuginit(void) print_IO_APIC(void)
L
Linus Torvalds 已提交
1474 1475 1476 1477 1478 1479 1480
{
	int apic, i;
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;
1481
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
1482 1483 1484 1485

	if (apic_verbosity == APIC_QUIET)
		return;

1486
	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
L
Linus Torvalds 已提交
1487 1488
	for (i = 0; i < nr_ioapics; i++)
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1489
		       mp_ioapics[i].mp_apicid, nr_ioapic_registers[i]);
L
Linus Torvalds 已提交
1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

	for (apic = 0; apic < nr_ioapics; apic++) {

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(apic, 0);
	reg_01.raw = io_apic_read(apic, 1);
	if (reg_01.bits.version >= 0x10)
		reg_02.raw = io_apic_read(apic, 2);
	if (reg_01.bits.version >= 0x20)
		reg_03.raw = io_apic_read(apic, 3);
	spin_unlock_irqrestore(&ioapic_lock, flags);

1508
	printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

	printk(KERN_DEBUG ".... register #01: %08X\n", reg_01.raw);
	printk(KERN_DEBUG ".......     : max redirection entries: %04X\n", reg_01.bits.entries);

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
	printk(KERN_DEBUG ".......     : IO APIC version: %04X\n", reg_01.bits.version);

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1543 1544
	printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
			  " Stat Dmod Deli Vect:   \n");
L
Linus Torvalds 已提交
1545 1546 1547 1548

	for (i = 0; i <= reg_01.bits.entries; i++) {
		struct IO_APIC_route_entry entry;

1549
		entry = ioapic_read_entry(apic, i);
L
Linus Torvalds 已提交
1550

1551
		printk(KERN_DEBUG " %02x %02X  ", i, entry.dest);
L
Linus Torvalds 已提交
1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565

		printk("%1d    %1d    %1d   %1d   %1d    %1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector
		);
	}
	}
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
1566 1567 1568
	for_each_irq_cfg(cfg) {
		struct irq_pin_list *entry = cfg->irq_2_pin;
		if (!entry)
L
Linus Torvalds 已提交
1569
			continue;
1570
		printk(KERN_DEBUG "IRQ%d ", i);
L
Linus Torvalds 已提交
1571 1572 1573 1574
		for (;;) {
			printk("-> %d:%d", entry->apic, entry->pin);
			if (!entry->next)
				break;
1575
			entry = entry->next;
L
Linus Torvalds 已提交
1576 1577 1578 1579 1580 1581 1582 1583 1584
		}
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");

	return;
}

1585
__apicdebuginit(void) print_APIC_bitfield(int base)
L
Linus Torvalds 已提交
1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605
{
	unsigned int v;
	int i, j;

	if (apic_verbosity == APIC_QUIET)
		return;

	printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
	for (i = 0; i < 8; i++) {
		v = apic_read(base + i*0x10);
		for (j = 0; j < 32; j++) {
			if (v & (1<<j))
				printk("1");
			else
				printk("0");
		}
		printk("\n");
	}
}

1606
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1607 1608
{
	unsigned int v, ver, maxlvt;
1609
	u64 icr;
L
Linus Torvalds 已提交
1610 1611 1612 1613 1614 1615

	if (apic_verbosity == APIC_QUIET)
		return;

	printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
		smp_processor_id(), hard_smp_processor_id());
1616
	v = apic_read(APIC_ID);
1617
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v,
1618
			GET_APIC_ID(v));
L
Linus Torvalds 已提交
1619 1620 1621
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1622
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

	if (APIC_INTEGRATED(ver)) {			/* !82489DX */
		v = apic_read(APIC_ARBPRI);
		printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			v & APIC_ARBPRI_MASK);
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

	v = apic_read(APIC_EOI);
	printk(KERN_DEBUG "... APIC EOI: %08x\n", v);
	v = apic_read(APIC_RRR);
	printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
	v = apic_read(APIC_DFR);
	printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
	print_APIC_bitfield(APIC_ISR);
	printk(KERN_DEBUG "... APIC TMR field:\n");
	print_APIC_bitfield(APIC_TMR);
	printk(KERN_DEBUG "... APIC IRR field:\n");
	print_APIC_bitfield(APIC_IRR);

	if (APIC_INTEGRATED(ver)) {		/* !82489DX */
		if (maxlvt > 3)		/* Due to the Pentium erratum 3AP. */
			apic_write(APIC_ESR, 0);
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1660 1661 1662
	icr = apic_icr_read();
	printk(KERN_DEBUG "... APIC ICR: %08x\n", icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", icr >> 32);
L
Linus Torvalds 已提交
1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
	printk("\n");
}

1690
__apicdebuginit(void) print_all_local_APICs(void)
L
Linus Torvalds 已提交
1691
{
1692
	on_each_cpu(print_local_APIC, NULL, 1);
L
Linus Torvalds 已提交
1693 1694
}

1695
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712
{
	unsigned int v;
	unsigned long flags;

	if (apic_verbosity == APIC_QUIET)
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

	spin_lock_irqsave(&i8259A_lock, flags);

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1713 1714
	outb(0x0b, 0xa0);
	outb(0x0b, 0x20);
L
Linus Torvalds 已提交
1715
	v = inb(0xa0) << 8 | inb(0x20);
1716 1717
	outb(0x0a, 0xa0);
	outb(0x0a, 0x20);
L
Linus Torvalds 已提交
1718 1719 1720 1721 1722 1723 1724 1725 1726

	spin_unlock_irqrestore(&i8259A_lock, flags);

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737
__apicdebuginit(int) print_all_ICs(void)
{
	print_PIC();
	print_all_local_APICs();
	print_IO_APIC();

	return 0;
}

fs_initcall(print_all_ICs);

L
Linus Torvalds 已提交
1738

Y
Yinghai Lu 已提交
1739 1740 1741
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

L
Linus Torvalds 已提交
1742 1743 1744
static void __init enable_IO_APIC(void)
{
	union IO_APIC_reg_01 reg_01;
1745 1746
	int i8259_apic, i8259_pin;
	int i, apic;
L
Linus Torvalds 已提交
1747 1748 1749 1750 1751 1752 1753 1754 1755
	unsigned long flags;

	if (!pirqs_enabled)
		for (i = 0; i < MAX_PIRQS; i++)
			pirq_entries[i] = -1;

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
1756
	for (apic = 0; apic < nr_ioapics; apic++) {
L
Linus Torvalds 已提交
1757
		spin_lock_irqsave(&ioapic_lock, flags);
1758
		reg_01.raw = io_apic_read(apic, 1);
L
Linus Torvalds 已提交
1759
		spin_unlock_irqrestore(&ioapic_lock, flags);
1760 1761
		nr_ioapic_registers[apic] = reg_01.bits.entries+1;
	}
1762
	for (apic = 0; apic < nr_ioapics; apic++) {
1763 1764
		int pin;
		/* See if any of the pins is in ExtINT mode */
1765
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1766
			struct IO_APIC_route_entry entry;
1767
			entry = ioapic_read_entry(apic, pin);
1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

1816
	/*
1817
	 * If the i8259 is routed through an IOAPIC
1818
	 * Put that IOAPIC in virtual wire mode
1819
	 * so legacy interrupts can be delivered.
1820
	 */
1821
	if (ioapic_i8259.pin != -1) {
1822 1823 1824 1825 1826 1827 1828 1829 1830
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
1831
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
1832
		entry.vector          = 0;
1833
		entry.dest	      = read_apic_id();
1834 1835 1836 1837

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
1838
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1839
	}
1840
	disconnect_bsp_APIC(ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858
}

/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */

static void __init setup_ioapic_ids_from_mpc(void)
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
	int apic;
	int i;
	unsigned char old_id;
	unsigned long flags;

1859
	if (x86_quirks->setup_ioapic_ids && x86_quirks->setup_ioapic_ids())
1860 1861
		return;

1862 1863 1864 1865
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
1866 1867
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
1868
		return;
L
Linus Torvalds 已提交
1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883
	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
	phys_id_present_map = ioapic_phys_id_map(phys_cpu_present_map);

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
	for (apic = 0; apic < nr_ioapics; apic++) {

		/* Read the register 0 value */
		spin_lock_irqsave(&ioapic_lock, flags);
		reg_00.raw = io_apic_read(apic, 0);
		spin_unlock_irqrestore(&ioapic_lock, flags);
1884

1885
		old_id = mp_ioapics[apic].mp_apicid;
L
Linus Torvalds 已提交
1886

1887
		if (mp_ioapics[apic].mp_apicid >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
1888
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
1889
				apic, mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
1890 1891
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
1892
			mp_ioapics[apic].mp_apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
1893 1894 1895 1896 1897 1898 1899 1900
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
		if (check_apicid_used(phys_id_present_map,
1901
					mp_ioapics[apic].mp_apicid)) {
L
Linus Torvalds 已提交
1902
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
1903
				apic, mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
1904 1905 1906 1907 1908 1909 1910 1911
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
1912
			mp_ioapics[apic].mp_apicid = i;
L
Linus Torvalds 已提交
1913 1914
		} else {
			physid_mask_t tmp;
1915
			tmp = apicid_to_cpu_present(mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
1916 1917
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
1918
					mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
1919 1920 1921 1922 1923 1924 1925 1926
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}


		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
1927
		if (old_id != mp_ioapics[apic].mp_apicid)
L
Linus Torvalds 已提交
1928
			for (i = 0; i < mp_irq_entries; i++)
1929 1930
				if (mp_irqs[i].mp_dstapic == old_id)
					mp_irqs[i].mp_dstapic
1931
						= mp_ioapics[apic].mp_apicid;
L
Linus Torvalds 已提交
1932 1933 1934 1935

		/*
		 * Read the right value from the MPC table and
		 * write it into the ID register.
1936
		 */
L
Linus Torvalds 已提交
1937 1938
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
1939
			mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
1940

1941
		reg_00.bits.ID = mp_ioapics[apic].mp_apicid;
L
Linus Torvalds 已提交
1942 1943 1944 1945 1946 1947 1948 1949 1950 1951
		spin_lock_irqsave(&ioapic_lock, flags);
		io_apic_write(apic, 0, reg_00.raw);
		spin_unlock_irqrestore(&ioapic_lock, flags);

		/*
		 * Sanity check
		 */
		spin_lock_irqsave(&ioapic_lock, flags);
		reg_00.raw = io_apic_read(apic, 0);
		spin_unlock_irqrestore(&ioapic_lock, flags);
1952
		if (reg_00.bits.ID != mp_ioapics[apic].mp_apicid)
L
Linus Torvalds 已提交
1953 1954 1955 1956 1957 1958
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}

1959
int no_timer_check __initdata;
1960 1961 1962 1963 1964 1965 1966 1967

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
1968 1969 1970 1971 1972 1973 1974 1975
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
1976
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
1977 1978
{
	unsigned long t1 = jiffies;
1979
	unsigned long flags;
L
Linus Torvalds 已提交
1980

1981 1982 1983
	if (no_timer_check)
		return 1;

1984
	local_save_flags(flags);
L
Linus Torvalds 已提交
1985 1986 1987
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
1988
	local_irq_restore(flags);
L
Linus Torvalds 已提交
1989 1990 1991 1992 1993 1994 1995 1996

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
1997
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016
		return 1;

	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
2017 2018
 * Startup quirk:
 *
L
Linus Torvalds 已提交
2019 2020 2021 2022 2023 2024 2025
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
2026 2027
 *
 * (We do this for level-triggered IRQs too - it cannot hurt.)
L
Linus Torvalds 已提交
2028
 */
2029
static unsigned int startup_ioapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045
{
	int was_pending = 0;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	if (irq < 16) {
		disable_8259A_irq(irq);
		if (i8259A_irq_pending(irq))
			was_pending = 1;
	}
	__unmask_IO_APIC_irq(irq);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return was_pending;
}

2046
static int ioapic_retrigger_irq(unsigned int irq)
L
Linus Torvalds 已提交
2047
{
Y
Yinghai Lu 已提交
2048
	send_IPI_self(irq_cfg(irq)->vector);
2049 2050 2051 2052

	return 1;
}

2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110
#ifdef CONFIG_SMP
asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
	ack_APIC_irq();
	irq_enter();

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
		struct irq_desc *desc;
		struct irq_cfg *cfg;
		irq = __get_cpu_var(vector_irq)[vector];

		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
		spin_lock(&desc->lock);
		if (!cfg->move_cleanup_count)
			goto unlock;

		if ((vector == cfg->vector) && cpu_isset(me, cfg->domain))
			goto unlock;

		__get_cpu_var(vector_irq)[vector] = -1;
		cfg->move_cleanup_count--;
unlock:
		spin_unlock(&desc->lock);
	}

	irq_exit();
}

static void irq_complete_move(unsigned int irq)
{
	struct irq_cfg *cfg = irq_cfg(irq);
	unsigned vector, me;

	if (likely(!cfg->move_in_progress))
		return;

	vector = ~get_irq_regs()->orig_ax;
	me = smp_processor_id();
	if ((vector == cfg->vector) && cpu_isset(me, cfg->domain)) {
		cpumask_t cleanup_mask;

		cpus_and(cleanup_mask, cfg->old_domain, cpu_online_map);
		cfg->move_cleanup_count = cpus_weight(cleanup_mask);
		send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		cfg->move_in_progress = 0;
	}
}
#else
static inline void irq_complete_move(unsigned int irq) {}
#endif

2111 2112 2113 2114 2115 2116 2117
static void ack_apic_edge(unsigned int irq)
{
	irq_complete_move(irq);
	move_native_irq(irq);
	ack_APIC_irq();
}

2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171
#ifdef CONFIG_X86_64
static void ack_apic_level(unsigned int irq)
{
        int do_unmask_irq = 0;

        irq_complete_move(irq);
#ifdef CONFIG_GENERIC_PENDING_IRQ
        /* If we are moving the irq we need to mask it */
        if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
                do_unmask_irq = 1;
                mask_IO_APIC_irq(irq);
        }
#endif

        /*
         * We must acknowledge the irq before we move it or the acknowledge will
         * not propagate properly.
         */
        ack_APIC_irq();

        /* Now we can move and renable the irq */
        if (unlikely(do_unmask_irq)) {
                /* Only migrate the irq if the ack has been received.
                 *
                 * On rare occasions the broadcast level triggered ack gets
                 * delayed going to ioapics, and if we reprogram the
                 * vector while Remote IRR is still set the irq will never
                 * fire again.
                 *
                 * To prevent this scenario we read the Remote IRR bit
                 * of the ioapic.  This has two effects.
                 * - On any sane system the read of the ioapic will
                 *   flush writes (and acks) going to the ioapic from
                 *   this cpu.
                 * - We get to see if the ACK has actually been delivered.
                 *
                 * Based on failed experiments of reprogramming the
                 * ioapic entry from outside of irq context starting
                 * with masking the ioapic entry and then polling until
                 * Remote IRR was clear before reprogramming the
                 * ioapic I don't trust the Remote IRR bit to be
                 * completey accurate.
                 *
                 * However there appears to be no other way to plug
                 * this race, so if the Remote IRR bit is not
                 * accurate and is causing problems then it is a hardware bug
                 * and you can go talk to the chipset vendor about it.
                 */
                if (!io_apic_level_ack_pending(irq))
                        move_masked_irq(irq, desc);
                unmask_IO_APIC_irq(irq);
        }
}
#else
Y
Yinghai Lu 已提交
2172
atomic_t irq_mis_count;
2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212
static void ack_apic_level(unsigned int irq)
{
	unsigned long v;
	int i;

	irq_complete_move(irq);
	move_native_irq(irq);
/*
 * It appears there is an erratum which affects at least version 0x11
 * of I/O APIC (that's the 82093AA and cores integrated into various
 * chipsets).  Under certain conditions a level-triggered interrupt is
 * erroneously delivered as edge-triggered one but the respective IRR
 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
 * message but it will never arrive and further interrupts are blocked
 * from the source.  The exact reason is so far unknown, but the
 * phenomenon was observed when two consecutive interrupt requests
 * from a given source get delivered to the same CPU and the source is
 * temporarily disabled in between.
 *
 * A workaround is to simulate an EOI message manually.  We achieve it
 * by setting the trigger mode to edge and then to level when the edge
 * trigger mode gets detected in the TMR of a local APIC for a
 * level-triggered interrupt.  We mask the source for the time of the
 * operation to prevent an edge-triggered interrupt escaping meanwhile.
 * The idea is from Manfred Spraul.  --macro
 */
	i = irq_cfg(irq)->vector;

	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

	ack_APIC_irq();

	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);
		spin_lock(&ioapic_lock);
		__mask_and_edge_IO_APIC_irq(irq);
		__unmask_and_level_IO_APIC_irq(irq);
		spin_unlock(&ioapic_lock);
	}
}
2213
#endif
2214

2215 2216
static struct irq_chip ioapic_chip __read_mostly = {
	.name 		= "IO-APIC",
2217 2218 2219
	.startup 	= startup_ioapic_irq,
	.mask	 	= mask_IO_APIC_irq,
	.unmask	 	= unmask_IO_APIC_irq,
2220 2221
	.ack 		= ack_apic_edge,
	.eoi 		= ack_apic_level,
2222
#ifdef CONFIG_SMP
2223
	.set_affinity 	= set_ioapic_affinity_irq,
2224
#endif
2225
	.retrigger	= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2226 2227 2228 2229 2230 2231
};


static inline void init_IO_APIC_traps(void)
{
	int irq;
2232
	struct irq_desc *desc;
2233
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
2246 2247 2248
	for_each_irq_cfg(cfg) {
		irq = cfg->irq;
		if (IO_APIC_IRQ(irq) && !cfg->vector) {
L
Linus Torvalds 已提交
2249 2250 2251 2252 2253 2254 2255
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
			if (irq < 16)
				make_8259A_irq(irq);
2256 2257
			else {
				desc = irq_to_desc(irq);
L
Linus Torvalds 已提交
2258
				/* Strange. Oh, well.. */
2259 2260
				desc->chip = &no_irq_chip;
			}
L
Linus Torvalds 已提交
2261 2262 2263 2264
		}
	}
}

2265 2266 2267
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2268

2269
static void mask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2270 2271 2272 2273
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2274
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2275 2276
}

2277
static void unmask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2278
{
2279
	unsigned long v;
L
Linus Torvalds 已提交
2280

2281
	v = apic_read(APIC_LVT0);
2282
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2283
}
L
Linus Torvalds 已提交
2284

2285 2286 2287 2288 2289
static void ack_lapic_irq(unsigned int irq)
{
	ack_APIC_irq();
}

2290
static struct irq_chip lapic_chip __read_mostly = {
2291
	.name		= "local-APIC",
2292 2293
	.mask		= mask_lapic_irq,
	.unmask		= unmask_lapic_irq,
2294
	.ack		= ack_lapic_irq,
L
Linus Torvalds 已提交
2295 2296
};

2297
static void lapic_register_intr(int irq)
2298
{
2299 2300 2301 2302
	struct irq_desc *desc;

	desc = irq_to_desc(irq);
	desc->status &= ~IRQ_LEVEL;
2303 2304 2305 2306
	set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
				      "edge");
}

2307
static void __init setup_nmi(void)
L
Linus Torvalds 已提交
2308 2309
{
	/*
2310
	 * Dirty trick to enable the NMI watchdog ...
L
Linus Torvalds 已提交
2311 2312 2313 2314 2315 2316
	 * We put the 8259A master into AEOI mode and
	 * unmask on all local APICs LVT0 as NMI.
	 *
	 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
	 * is from Maciej W. Rozycki - so we do not have to EOI from
	 * the NMI handler or the timer interrupt.
2317
	 */
L
Linus Torvalds 已提交
2318 2319
	apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");

2320
	enable_NMI_through_LVT0();
L
Linus Torvalds 已提交
2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331

	apic_printk(APIC_VERBOSE, " done.\n");
}

/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2332
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2333
{
2334
	int apic, pin, i;
L
Linus Torvalds 已提交
2335 2336 2337
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2338
	pin  = find_isa_irq_pin(8, mp_INT);
2339 2340 2341 2342
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2343
	apic = find_isa_irq_apic(8, mp_INT);
2344 2345
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2346
		return;
2347
	}
L
Linus Torvalds 已提交
2348

2349
	entry0 = ioapic_read_entry(apic, pin);
2350
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2351 2352 2353 2354 2355

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2356
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2357 2358 2359 2360 2361
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2362
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2379
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2380

2381
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2382 2383
}

Y
Yinghai Lu 已提交
2384
static int disable_timer_pin_1 __initdata;
2385
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
Y
Yinghai Lu 已提交
2386 2387 2388 2389 2390 2391 2392 2393 2394
static int __init parse_disable_timer_pin_1(char *arg)
{
	disable_timer_pin_1 = 1;
	return 0;
}
early_param("disable_timer_pin_1", parse_disable_timer_pin_1);

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2395 2396 2397 2398 2399 2400
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
 */
2401
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2402
{
2403
	struct irq_cfg *cfg = irq_cfg(0);
2404
	int apic1, pin1, apic2, pin2;
2405
	unsigned long flags;
2406 2407
	unsigned int ver;
	int no_pin1 = 0;
2408 2409

	local_irq_save(flags);
2410

I
Ingo Molnar 已提交
2411 2412 2413
	ver = apic_read(APIC_LVR);
	ver = GET_APIC_VERSION(ver);

L
Linus Torvalds 已提交
2414 2415 2416 2417
	/*
	 * get/set the timer IRQ vector:
	 */
	disable_8259A_irq(0);
2418
	assign_irq_vector(0, TARGET_CPUS);
L
Linus Torvalds 已提交
2419 2420

	/*
2421 2422 2423 2424 2425 2426 2427
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2428
	 */
2429
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2430
	init_8259A(1);
2431
	timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
L
Linus Torvalds 已提交
2432

2433 2434 2435 2436
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2437

2438 2439
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2440
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2441

2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2458 2459 2460 2461
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2462 2463
		if (no_pin1) {
			add_pin_to_irq(0, apic1, pin1);
2464
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
2465
		}
L
Linus Torvalds 已提交
2466 2467 2468 2469 2470 2471
		unmask_IO_APIC_irq(0);
		if (timer_irq_works()) {
			if (nmi_watchdog == NMI_IO_APIC) {
				setup_nmi();
				enable_8259A_irq(0);
			}
2472 2473
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2474
			goto out;
L
Linus Torvalds 已提交
2475
		}
2476
		clear_IO_APIC_pin(apic1, pin1);
2477
		if (!no_pin1)
2478 2479
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2480

2481 2482 2483 2484
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2485 2486 2487
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2488
		replace_pin_at_irq(0, apic1, pin1, apic2, pin2);
2489
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2490
		unmask_IO_APIC_irq(0);
2491
		enable_8259A_irq(0);
L
Linus Torvalds 已提交
2492
		if (timer_irq_works()) {
2493
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2494
			timer_through_8259 = 1;
L
Linus Torvalds 已提交
2495
			if (nmi_watchdog == NMI_IO_APIC) {
2496
				disable_8259A_irq(0);
L
Linus Torvalds 已提交
2497
				setup_nmi();
2498
				enable_8259A_irq(0);
L
Linus Torvalds 已提交
2499
			}
2500
			goto out;
L
Linus Torvalds 已提交
2501 2502 2503 2504
		}
		/*
		 * Cleanup, just in case ...
		 */
2505
		disable_8259A_irq(0);
2506
		clear_IO_APIC_pin(apic2, pin2);
2507
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2508 2509 2510
	}

	if (nmi_watchdog == NMI_IO_APIC) {
2511 2512
		apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
			    "through the IO-APIC - disabling NMI Watchdog!\n");
2513
		nmi_watchdog = NMI_NONE;
L
Linus Torvalds 已提交
2514
	}
2515
	timer_ack = 0;
L
Linus Torvalds 已提交
2516

2517 2518
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2519

2520 2521
	lapic_register_intr(0);
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
L
Linus Torvalds 已提交
2522 2523 2524
	enable_8259A_irq(0);

	if (timer_irq_works()) {
2525
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2526
		goto out;
L
Linus Torvalds 已提交
2527
	}
2528
	disable_8259A_irq(0);
2529
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2530
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2531

2532 2533
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2534 2535 2536

	init_8259A(0);
	make_8259A_irq(0);
2537
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2538 2539 2540 2541

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2542
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2543
		goto out;
L
Linus Torvalds 已提交
2544
	}
2545
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
L
Linus Torvalds 已提交
2546
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2547
		"report.  Then try booting with the 'noapic' option.\n");
2548 2549
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2550 2551 2552
}

/*
2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
2568 2569 2570 2571 2572 2573 2574
 */
#define PIC_IRQS	(1 << PIC_CASCADE_IR)

void __init setup_IO_APIC(void)
{
	enable_IO_APIC();

2575
	io_apic_irqs = ~PIC_IRQS;
L
Linus Torvalds 已提交
2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586

	printk("ENABLING IO-APIC IRQs\n");

	/*
	 * Set up IO-APIC IRQ routing.
	 */
	if (!acpi_ioapic)
		setup_ioapic_ids_from_mpc();
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
2587
	check_timer();
L
Linus Torvalds 已提交
2588 2589 2590 2591 2592 2593
}

/*
 *	Called after all the initialization is done. If we didnt find any
 *	APIC bugs then we can allow the modify fast path
 */
2594

L
Linus Torvalds 已提交
2595 2596
static int __init io_apic_bug_finalize(void)
{
2597
	if (sis_apic_bug == -1)
L
Linus Torvalds 已提交
2598 2599 2600 2601 2602 2603 2604 2605 2606 2607
		sis_apic_bug = 0;
	return 0;
}

late_initcall(io_apic_bug_finalize);

struct sysfs_ioapic_data {
	struct sys_device dev;
	struct IO_APIC_route_entry entry[0];
};
2608
static struct sysfs_ioapic_data *mp_ioapic_data[MAX_IO_APICS];
L
Linus Torvalds 已提交
2609

2610
static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
L
Linus Torvalds 已提交
2611 2612 2613 2614
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	int i;
2615

L
Linus Torvalds 已提交
2616 2617
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;
2618
	for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
2619
		entry[i] = ioapic_read_entry(dev->id, i);
L
Linus Torvalds 已提交
2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630

	return 0;
}

static int ioapic_resume(struct sys_device *dev)
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
	int i;
2631

L
Linus Torvalds 已提交
2632 2633 2634 2635 2636
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(dev->id, 0);
2637 2638
	if (reg_00.bits.ID != mp_ioapics[dev->id].mp_apicid) {
		reg_00.bits.ID = mp_ioapics[dev->id].mp_apicid;
L
Linus Torvalds 已提交
2639 2640 2641
		io_apic_write(dev->id, 0, reg_00.raw);
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);
2642
	for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
2643
		ioapic_write_entry(dev->id, i, entry[i]);
L
Linus Torvalds 已提交
2644 2645 2646 2647 2648

	return 0;
}

static struct sysdev_class ioapic_sysdev_class = {
2649
	.name = "ioapic",
L
Linus Torvalds 已提交
2650 2651 2652 2653 2654 2655
	.suspend = ioapic_suspend,
	.resume = ioapic_resume,
};

static int __init ioapic_init_sysfs(void)
{
2656
	struct sys_device *dev;
L
Linus Torvalds 已提交
2657 2658 2659 2660 2661 2662
	int i, size, error = 0;

	error = sysdev_class_register(&ioapic_sysdev_class);
	if (error)
		return error;

2663 2664
	for (i = 0; i < nr_ioapics; i++) {
		size = sizeof(struct sys_device) + nr_ioapic_registers[i]
L
Linus Torvalds 已提交
2665
			* sizeof(struct IO_APIC_route_entry);
2666
		mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
L
Linus Torvalds 已提交
2667 2668 2669 2670 2671
		if (!mp_ioapic_data[i]) {
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
		dev = &mp_ioapic_data[i]->dev;
2672
		dev->id = i;
L
Linus Torvalds 已提交
2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687
		dev->cls = &ioapic_sysdev_class;
		error = sysdev_register(dev);
		if (error) {
			kfree(mp_ioapic_data[i]);
			mp_ioapic_data[i] = NULL;
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
	}

	return 0;
}

device_initcall(ioapic_init_sysfs);

2688
/*
2689
 * Dynamic irq allocate and deallocation
2690
 */
Y
Yinghai Lu 已提交
2691
unsigned int create_irq_nr(unsigned int irq_want)
2692
{
2693
	/* Allocate an unused irq */
2694
	unsigned int irq, new;
2695
	unsigned long flags;
2696
	struct irq_cfg *cfg_new;
2697

2698
#ifndef CONFIG_HAVE_SPARSE_IRQ
Y
Yinghai Lu 已提交
2699 2700
	/* only can use bus/dev/fn.. when per_cpu vector is used */
	irq_want = nr_irqs - 1;
2701
#endif
Y
Yinghai Lu 已提交
2702 2703

	irq = 0;
2704
	spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
2705
	for (new = (nr_irqs - 1); new > 0; new--) {
2706 2707
		if (platform_legacy_irq(new))
			continue;
2708 2709
		cfg_new = irq_cfg(new);
		if (cfg_new && cfg_new->vector != 0)
2710
			continue;
2711
		/* check if need to create one */
2712 2713
		if (!cfg_new)
			cfg_new = irq_cfg_alloc(new);
2714
		if (__assign_irq_vector(new, TARGET_CPUS) == 0)
2715 2716 2717 2718
			irq = new;
		break;
	}
	spin_unlock_irqrestore(&vector_lock, flags);
2719

Y
Yinghai Lu 已提交
2720
	if (irq > 0) {
2721 2722 2723 2724 2725
		dynamic_irq_init(irq);
	}
	return irq;
}

Y
Yinghai Lu 已提交
2726 2727 2728 2729 2730
int create_irq(void)
{
	return create_irq_nr(nr_irqs - 1);
}

2731 2732 2733 2734 2735 2736 2737
void destroy_irq(unsigned int irq)
{
	unsigned long flags;

	dynamic_irq_cleanup(irq);

	spin_lock_irqsave(&vector_lock, flags);
2738
	__clear_irq_vector(irq);
2739 2740 2741
	spin_unlock_irqrestore(&vector_lock, flags);
}

2742
/*
S
Simon Arlott 已提交
2743
 * MSI message composition
2744 2745
 */
#ifdef CONFIG_PCI_MSI
2746
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
2747
{
2748 2749
	struct irq_cfg *cfg;
	int err;
2750
	unsigned dest;
2751
	cpumask_t tmp;
2752

2753 2754 2755 2756
	tmp = TARGET_CPUS;
	err = assign_irq_vector(irq, tmp);
	if (err)
		return err;
2757

2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781
	cfg = irq_cfg(irq);
	cpus_and(tmp, cfg->domain, tmp);
	dest = cpu_mask_to_apicid(tmp);

	msg->address_hi = MSI_ADDR_BASE_HI;
	msg->address_lo =
		MSI_ADDR_BASE_LO |
		((INT_DEST_MODE == 0) ?
			MSI_ADDR_DEST_MODE_PHYSICAL:
			MSI_ADDR_DEST_MODE_LOGICAL) |
		((INT_DELIVERY_MODE != dest_LowestPrio) ?
			MSI_ADDR_REDIRECTION_CPU:
			MSI_ADDR_REDIRECTION_LOWPRI) |
		MSI_ADDR_DEST_ID(dest);

	msg->data =
		MSI_DATA_TRIGGER_EDGE |
		MSI_DATA_LEVEL_ASSERT |
		((INT_DELIVERY_MODE != dest_LowestPrio) ?
			MSI_DATA_DELIVERY_FIXED:
			MSI_DATA_DELIVERY_LOWPRI) |
		MSI_DATA_VECTOR(cfg->vector);

	return err;
2782 2783
}

2784 2785
#ifdef CONFIG_SMP
static void set_msi_irq_affinity(unsigned int irq, cpumask_t mask)
2786
{
2787
	struct irq_cfg *cfg;
2788 2789 2790 2791 2792 2793
	struct msi_msg msg;
	unsigned int dest;
	cpumask_t tmp;

	cpus_and(tmp, mask, cpu_online_map);
	if (cpus_empty(tmp))
2794
		return;
2795

2796
	if (assign_irq_vector(irq, mask))
2797
		return;
2798

2799 2800 2801
	cfg = irq_cfg(irq);
	cpus_and(tmp, cfg->domain, mask);
	dest = cpu_mask_to_apicid(tmp);
2802 2803 2804 2805

	read_msi_msg(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
2806
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
2807 2808 2809 2810
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	write_msi_msg(irq, &msg);
Y
Yinghai Lu 已提交
2811
	irq_to_desc(irq)->affinity = mask;
2812
}
2813
#endif /* CONFIG_SMP */
2814

2815 2816 2817 2818 2819 2820 2821 2822
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
	.name		= "PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
2823
	.ack		= ack_apic_edge,
2824 2825 2826 2827
#ifdef CONFIG_SMP
	.set_affinity	= set_msi_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
2828 2829
};

2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847

static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc, int irq)
{
	int ret;
	struct msi_msg msg;

	ret = msi_compose_msg(dev, irq, &msg);
	if (ret < 0)
		return ret;

	set_irq_msi(irq, desc);
	write_msi_msg(irq, &msg);

	set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");

	return 0;
}

Y
Yinghai Lu 已提交
2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859
static unsigned int build_irq_for_pci_dev(struct pci_dev *dev)
{
	unsigned int irq;

	irq = dev->bus->number;
	irq <<= 8;
	irq |= dev->devfn;
	irq <<= 12;

	return irq;
}

2860
int arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
2861
{
2862
	int irq, ret;
Y
Yinghai Lu 已提交
2863 2864 2865 2866 2867 2868 2869 2870 2871

	unsigned int irq_want;

	irq_want = build_irq_for_pci_dev(dev) + 0x100;

	irq = create_irq_nr(irq_want);

	if (irq == 0)
		return -1;
2872

2873
	ret = setup_msi_irq(dev, desc, irq);
2874 2875
	if (ret < 0) {
		destroy_irq(irq);
2876
		return ret;
2877
        }
2878

2879
	return 0;
2880 2881
}

2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907
int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
{
        unsigned int irq;
        int ret, sub_handle;
        struct msi_desc *desc;
        unsigned int irq_want;

        irq_want = build_irq_for_pci_dev(dev) + 0x100;
        sub_handle = 0;
        list_for_each_entry(desc, &dev->msi_list, list) {
                irq = create_irq_nr(irq_want--);
                if (irq == 0)
                        return -1;
                ret = setup_msi_irq(dev, desc, irq);
                if (ret < 0)
                        goto error;
                sub_handle++;
        }
        return 0;

error:
        destroy_irq(irq);
        return ret;
}


2908 2909
void arch_teardown_msi_irq(unsigned int irq)
{
2910
	destroy_irq(irq);
2911 2912
}

2913 2914
#endif /* CONFIG_PCI_MSI */

2915 2916 2917 2918 2919 2920 2921
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

2922
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
2923
{
2924 2925
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
2926

2927
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
2928
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
2929

2930
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
2931
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
2932

2933
	write_ht_irq_msg(irq, &msg);
2934 2935 2936 2937
}

static void set_ht_irq_affinity(unsigned int irq, cpumask_t mask)
{
2938
	struct irq_cfg *cfg;
2939 2940 2941 2942 2943
	unsigned int dest;
	cpumask_t tmp;

	cpus_and(tmp, mask, cpu_online_map);
	if (cpus_empty(tmp))
2944
		return;
2945

2946 2947
	if (assign_irq_vector(irq, mask))
		return;
2948

2949 2950 2951
	cfg = irq_cfg(irq);
	cpus_and(tmp, cfg->domain, mask);
	dest = cpu_mask_to_apicid(tmp);
2952

2953
	target_ht_irq(irq, dest, cfg->vector);
Y
Yinghai Lu 已提交
2954
	irq_to_desc(irq)->affinity = mask;
2955 2956 2957
}
#endif

2958
static struct irq_chip ht_irq_chip = {
2959 2960 2961
	.name		= "PCI-HT",
	.mask		= mask_ht_irq,
	.unmask		= unmask_ht_irq,
2962
	.ack		= ack_apic_edge,
2963 2964 2965 2966 2967 2968 2969 2970
#ifdef CONFIG_SMP
	.set_affinity	= set_ht_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
2971 2972 2973
	struct irq_cfg *cfg;
	int err;
	cpumask_t tmp;
2974

2975 2976 2977
	tmp = TARGET_CPUS;
	err = assign_irq_vector(irq, tmp);
	if ( !err) {
2978
		struct ht_irq_msg msg;
2979 2980
		unsigned dest;

2981 2982
		cfg = irq_cfg(irq);
		cpus_and(tmp, cfg->domain, tmp);
2983 2984
		dest = cpu_mask_to_apicid(tmp);

2985
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
2986

2987 2988
		msg.address_lo =
			HT_IRQ_LOW_BASE |
2989
			HT_IRQ_LOW_DEST_ID(dest) |
2990
			HT_IRQ_LOW_VECTOR(cfg->vector) |
2991 2992 2993 2994 2995 2996 2997 2998 2999
			((INT_DEST_MODE == 0) ?
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
			((INT_DELIVERY_MODE != dest_LowestPrio) ?
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

3000
		write_ht_irq_msg(irq, &msg);
3001

3002 3003
		set_irq_chip_and_handler_name(irq, &ht_irq_chip,
					      handle_edge_irq, "edge");
3004
	}
3005
	return err;
3006 3007 3008
}
#endif /* CONFIG_HT_IRQ */

L
Linus Torvalds 已提交
3009
/* --------------------------------------------------------------------------
3010
			ACPI-based IOAPIC Configuration
L
Linus Torvalds 已提交
3011 3012
   -------------------------------------------------------------------------- */

L
Len Brown 已提交
3013
#ifdef CONFIG_ACPI
L
Linus Torvalds 已提交
3014

3015
int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3016 3017 3018 3019 3020 3021 3022 3023
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3024 3025
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3026
	 * supports up to 16 on one shared APIC bus.
3027
	 *
L
Linus Torvalds 已提交
3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
		apic_id_map = ioapic_phys_id_map(phys_cpu_present_map);

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(ioapic, 0);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3046
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
	if (check_apicid_used(apic_id_map, apic_id)) {

		for (i = 0; i < get_physical_broadcast(); i++) {
			if (!check_apicid_used(apic_id_map, i))
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3063
	}
L
Linus Torvalds 已提交
3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076

	tmp = apicid_to_cpu_present(apic_id);
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

		spin_lock_irqsave(&ioapic_lock, flags);
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
		spin_unlock_irqrestore(&ioapic_lock, flags);

		/* Sanity check */
3077 3078 3079 3080
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
3081 3082 3083 3084 3085 3086 3087 3088 3089
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}


3090
int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.version;
}


3103
int __init io_apic_get_redir_entries(int ioapic)
L
Linus Torvalds 已提交
3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.entries;
}


3116
int io_apic_set_pci_routing(int ioapic, int pin, int irq, int triggering, int polarity)
L
Linus Torvalds 已提交
3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129
{
	if (!IO_APIC_IRQ(irq)) {
		printk(KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
			ioapic);
		return -EINVAL;
	}

	/*
	 * IRQs < 16 are already in the irq_2_pin[] map
	 */
	if (irq >= 16)
		add_pin_to_irq(irq, ioapic, pin);

3130
	setup_IO_APIC_irq(ioapic, pin, irq, triggering, polarity);
L
Linus Torvalds 已提交
3131 3132 3133 3134

	return 0;
}

3135 3136 3137 3138 3139 3140 3141 3142
int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
{
	int i;

	if (skip_ioapic_setup)
		return -1;

	for (i = 0; i < mp_irq_entries; i++)
3143 3144
		if (mp_irqs[i].mp_irqtype == mp_INT &&
		    mp_irqs[i].mp_srcbusirq == bus_irq)
3145 3146 3147 3148 3149 3150 3151 3152 3153
			break;
	if (i >= mp_irq_entries)
		return -1;

	*trigger = irq_trigger(i);
	*polarity = irq_polarity(i);
	return 0;
}

L
Len Brown 已提交
3154
#endif /* CONFIG_ACPI */
3155

3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
 * so mask in all cases should simply be TARGET_CPUS
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
	int pin, ioapic, irq, irq_entry;
	struct irq_cfg *cfg;
	struct irq_desc *desc;

	if (skip_ioapic_setup == 1)
		return;

	for (ioapic = 0; ioapic < nr_ioapics; ioapic++) {
		for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
			irq_entry = find_irq_entry(ioapic, pin, mp_INT);
			if (irq_entry == -1)
				continue;
			irq = pin_2_irq(irq_entry, ioapic, pin);

			/* setup_IO_APIC_irqs could fail to get vector for some device
			 * when you have too many devices, because at that time only boot
			 * cpu is online.
			 */
			cfg = irq_cfg(irq);
			if (!cfg->vector)
				setup_IO_APIC_irq(ioapic, pin, irq,
						  irq_trigger(irq_entry),
						  irq_polarity(irq_entry));
			else {
				desc = irq_to_desc(irq);
				set_ioapic_affinity_irq(irq, TARGET_CPUS);
			}
		}

	}
}
#endif

3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226
void __init ioapic_init_mappings(void)
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
	int i;

	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
			ioapic_phys = mp_ioapics[i].mp_apicaddr;
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
		} else {
fake_ioapic_page:
			ioapic_phys = (unsigned long)
				      alloc_bootmem_pages(PAGE_SIZE);
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
		printk(KERN_DEBUG "mapped IOAPIC to %08lx (%08lx)\n",
		       __fix_to_virt(idx), ioapic_phys);
		idx++;
	}
}