igb.h 14.6 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel(R) Gigabit Ethernet Linux driver
4
  Copyright(c) 2007-2012 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/


/* Linux PRO/1000 Ethernet Driver main header file */

#ifndef _IGB_H_
#define _IGB_H_

#include "e1000_mac.h"
#include "e1000_82575.h"

P
Patrick Ohly 已提交
37
#include <linux/clocksource.h>
38
#include <linux/net_tstamp.h>
39
#include <linux/ptp_clock_kernel.h>
J
Jiri Pirko 已提交
40 41
#include <linux/bitops.h>
#include <linux/if_vlan.h>
P
Patrick Ohly 已提交
42

43 44
struct igb_adapter;

45 46 47 48 49
/* Interrupt defines */
#define IGB_START_ITR                    648 /* ~6000 ints/sec */
#define IGB_4K_ITR                       980
#define IGB_20K_ITR                      196
#define IGB_70K_ITR                       56
50 51 52

/* TX/RX descriptor defines */
#define IGB_DEFAULT_TXD                  256
53
#define IGB_DEFAULT_TX_WORK		 128
54 55 56 57 58 59 60 61 62 63
#define IGB_MIN_TXD                       80
#define IGB_MAX_TXD                     4096

#define IGB_DEFAULT_RXD                  256
#define IGB_MIN_RXD                       80
#define IGB_MAX_RXD                     4096

#define IGB_DEFAULT_ITR                    3 /* dynamic */
#define IGB_MAX_ITR_USECS              10000
#define IGB_MIN_ITR_USECS                 10
64 65
#define NON_Q_VECTORS                      1
#define MAX_Q_VECTORS                      8
66 67

/* Transmit and receive queues */
68 69
#define IGB_MAX_RX_QUEUES                  8
#define IGB_MAX_RX_QUEUES_82575            4
70
#define IGB_MAX_RX_QUEUES_I211             2
71
#define IGB_MAX_TX_QUEUES                  8
72 73 74
#define IGB_MAX_VF_MC_ENTRIES              30
#define IGB_MAX_VF_FUNCTIONS               8
#define IGB_MAX_VFTA_ENTRIES               128
75 76
#define IGB_82576_VF_DEV_ID                0x10CA
#define IGB_I350_VF_DEV_ID                 0x1520
77

78 79 80 81 82 83 84 85 86 87 88 89 90 91
/* NVM version defines */
#define IGB_MAJOR_MASK			0xF000
#define IGB_MINOR_MASK			0x0FF0
#define IGB_BUILD_MASK			0x000F
#define IGB_COMB_VER_MASK		0x00FF
#define IGB_MAJOR_SHIFT			12
#define IGB_MINOR_SHIFT			4
#define IGB_COMB_VER_SHFT		8
#define IGB_NVM_VER_INVALID		0xFFFF
#define IGB_ETRACK_SHIFT		16
#define NVM_ETRACK_WORD			0x0042
#define NVM_COMB_VER_OFF		0x0083
#define NVM_COMB_VER_PTR		0x003d

92 93 94 95
struct vf_data_storage {
	unsigned char vf_mac_addresses[ETH_ALEN];
	u16 vf_mc_hashes[IGB_MAX_VF_MC_ENTRIES];
	u16 num_vf_mc_hashes;
96
	u16 vlans_enabled;
97 98
	u32 flags;
	unsigned long last_nack;
99 100
	u16 pf_vlan; /* When set, guest VLAN config not allowed. */
	u16 pf_qos;
101
	u16 tx_rate;
102 103
};

104
#define IGB_VF_FLAG_CTS            0x00000001 /* VF is clear to send data */
105 106
#define IGB_VF_FLAG_UNI_PROMISC    0x00000002 /* VF has unicast promisc */
#define IGB_VF_FLAG_MULTI_PROMISC  0x00000004 /* VF has multicast promisc */
107
#define IGB_VF_FLAG_PF_SET_MAC     0x00000008 /* PF has set MAC address */
108

109 110 111 112 113 114 115 116 117 118 119
/* RX descriptor control thresholds.
 * PTHRESH - MAC will consider prefetch if it has fewer than this number of
 *           descriptors available in its onboard memory.
 *           Setting this to 0 disables RX descriptor prefetch.
 * HTHRESH - MAC will only prefetch if there are at least this many descriptors
 *           available in host memory.
 *           If PTHRESH is 0, this should also be 0.
 * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
 *           descriptors until either it has this many to write back, or the
 *           ITR timer expires.
 */
120
#define IGB_RX_PTHRESH                     8
121
#define IGB_RX_HTHRESH                     8
122 123
#define IGB_TX_PTHRESH                     8
#define IGB_TX_HTHRESH                     1
124 125
#define IGB_RX_WTHRESH                     ((hw->mac.type == e1000_82576 && \
					     adapter->msix_entries) ? 1 : 4)
126
#define IGB_TX_WTHRESH                     ((hw->mac.type == e1000_82576 && \
127
					     adapter->msix_entries) ? 1 : 16)
128 129 130 131 132

/* this is the size past which hardware will drop packets when setting LPE=0 */
#define MAXIMUM_ETHERNET_VLAN_SIZE 1522

/* Supported Rx Buffer Sizes */
133 134 135 136
#define IGB_RXBUFFER_256	256
#define IGB_RXBUFFER_2048	2048
#define IGB_RX_HDR_LEN		IGB_RXBUFFER_256
#define IGB_RX_BUFSZ		IGB_RXBUFFER_2048
137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152

/* How many Tx Descriptors do we need to call netif_wake_queue ? */
#define IGB_TX_QUEUE_WAKE	16
/* How many Rx Buffers do we bundle into one write to the hardware ? */
#define IGB_RX_BUFFER_WRITE	16	/* Must be power of 2 */

#define AUTO_ALL_MODES            0
#define IGB_EEPROM_APME         0x0400

#ifndef IGB_MASTER_SLAVE
/* Switch to override PHY master/slave setting */
#define IGB_MASTER_SLAVE	e1000_ms_hw_default
#endif

#define IGB_MNG_VLAN_NONE -1

153 154 155 156 157 158 159 160
#define IGB_TX_FLAGS_CSUM		0x00000001
#define IGB_TX_FLAGS_VLAN		0x00000002
#define IGB_TX_FLAGS_TSO		0x00000004
#define IGB_TX_FLAGS_IPV4		0x00000008
#define IGB_TX_FLAGS_TSTAMP		0x00000010
#define IGB_TX_FLAGS_VLAN_MASK		0xffff0000
#define IGB_TX_FLAGS_VLAN_SHIFT	16

161 162
/* wrapper around a pointer to a socket buffer,
 * so a DMA handle can be stored along with the buffer */
163
struct igb_tx_buffer {
164
	union e1000_adv_tx_desc *next_to_watch;
165 166 167 168
	unsigned long time_stamp;
	struct sk_buff *skb;
	unsigned int bytecount;
	u16 gso_segs;
169
	__be16 protocol;
170 171
	DEFINE_DMA_UNMAP_ADDR(dma);
	DEFINE_DMA_UNMAP_LEN(len);
172
	u32 tx_flags;
173 174 175
};

struct igb_rx_buffer {
176
	dma_addr_t dma;
177
	struct page *page;
178
	unsigned int page_offset;
179 180
};

181
struct igb_tx_queue_stats {
182 183
	u64 packets;
	u64 bytes;
184
	u64 restart_queue;
E
Eric Dumazet 已提交
185
	u64 restart_queue2;
186 187
};

188 189 190 191
struct igb_rx_queue_stats {
	u64 packets;
	u64 bytes;
	u64 drops;
192 193
	u64 csum_err;
	u64 alloc_failed;
194 195
};

196 197 198 199 200 201 202 203 204
struct igb_ring_container {
	struct igb_ring *ring;		/* pointer to linked list of rings */
	unsigned int total_bytes;	/* total bytes processed this int */
	unsigned int total_packets;	/* total packets processed this int */
	u16 work_limit;			/* total work allowed per interrupt */
	u8 count;			/* total number of rings in vector */
	u8 itr;				/* current ITR setting for ring */
};

205
struct igb_ring {
206 207 208
	struct igb_q_vector *q_vector;	/* backlink to q_vector */
	struct net_device *netdev;	/* back pointer to net_device */
	struct device *dev;		/* device pointer for dma mapping */
209 210 211 212
	union {				/* array of buffer info structs */
		struct igb_tx_buffer *tx_buffer_info;
		struct igb_rx_buffer *rx_buffer_info;
	};
213 214 215
	void *desc;			/* descriptor ring memory */
	unsigned long flags;		/* ring specific flags */
	void __iomem *tail;		/* pointer to ring tail register */
216 217
	dma_addr_t dma;			/* phys address of the ring */
	unsigned int  size;		/* length of desc. ring in bytes */
218 219 220 221 222 223

	u16 count;			/* number of desc. in the ring */
	u8 queue_index;			/* logical index of the ring*/
	u8 reg_idx;			/* physical index of the ring */

	/* everything past this point are written often */
224
	u16 next_to_clean;
225
	u16 next_to_use;
226
	u16 next_to_alloc;
227 228 229 230

	union {
		/* TX */
		struct {
231
			struct igb_tx_queue_stats tx_stats;
E
Eric Dumazet 已提交
232 233
			struct u64_stats_sync tx_syncp;
			struct u64_stats_sync tx_syncp2;
234 235 236
		};
		/* RX */
		struct {
237
			struct sk_buff *skb;
238
			struct igb_rx_queue_stats rx_stats;
E
Eric Dumazet 已提交
239
			struct u64_stats_sync rx_syncp;
240 241
		};
	};
242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260
} ____cacheline_internodealigned_in_smp;

struct igb_q_vector {
	struct igb_adapter *adapter;	/* backlink */
	int cpu;			/* CPU for DCA */
	u32 eims_value;			/* EIMS mask value */

	u16 itr_val;
	u8 set_itr;
	void __iomem *itr_register;

	struct igb_ring_container rx, tx;

	struct napi_struct napi;
	struct rcu_head rcu;	/* to avoid race with update stats on free */
	char name[IFNAMSIZ + 9];

	/* for dynamic allocation of rings associated with this q_vector */
	struct igb_ring ring[0] ____cacheline_internodealigned_in_smp;
261 262
};

263 264
enum e1000_ring_flags_t {
	IGB_RING_FLAG_RX_SCTP_CSUM,
265
	IGB_RING_FLAG_RX_LB_VLAN_BSWAP,
266 267 268
	IGB_RING_FLAG_TX_CTX_IDX,
	IGB_RING_FLAG_TX_DETECT_HANG
};
269

270
#define IGB_TXD_DCMD (E1000_ADVTXD_DCMD_EOP | E1000_ADVTXD_DCMD_RS)
271

272 273 274 275 276 277
#define IGB_RX_DESC(R, i)	    \
	(&(((union e1000_adv_rx_desc *)((R)->desc))[i]))
#define IGB_TX_DESC(R, i)	    \
	(&(((union e1000_adv_tx_desc *)((R)->desc))[i]))
#define IGB_TX_CTXTDESC(R, i)	    \
	(&(((struct e1000_adv_tx_context_desc *)((R)->desc))[i]))
278

279 280 281 282 283 284 285
/* igb_test_staterr - tests bits within Rx descriptor status and error fields */
static inline __le32 igb_test_staterr(union e1000_adv_rx_desc *rx_desc,
				      const u32 stat_err_bits)
{
	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
}

286 287 288 289 290 291 292 293 294
/* igb_desc_unused - calculate if we have unused descriptors */
static inline int igb_desc_unused(struct igb_ring *ring)
{
	if (ring->next_to_clean > ring->next_to_use)
		return ring->next_to_clean - ring->next_to_use - 1;

	return ring->count + ring->next_to_clean - ring->next_to_use - 1;
}

295 296
/* board specific private data structure */
struct igb_adapter {
J
Jiri Pirko 已提交
297
	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
298 299 300 301 302 303 304 305

	struct net_device *netdev;

	unsigned long state;
	unsigned int flags;

	unsigned int num_q_vectors;
	struct msix_entry *msix_entries;
306

307
	/* Interrupt Throttle Rate */
308 309
	u32 rx_itr_setting;
	u32 tx_itr_setting;
310 311 312 313
	u16 tx_itr;
	u16 rx_itr;

	/* TX */
314
	u16 tx_work_limit;
315
	u32 tx_timeout_count;
316 317
	int num_tx_queues;
	struct igb_ring *tx_ring[16];
318 319 320

	/* RX */
	int num_rx_queues;
321
	struct igb_ring *rx_ring[16];
322 323 324 325

	u32 max_frame_size;
	u32 min_frame_size;

326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342
	struct timer_list watchdog_timer;
	struct timer_list phy_info_timer;

	u16 mng_vlan_id;
	u32 bd_number;
	u32 wol;
	u32 en_mng_pt;
	u16 link_speed;
	u16 link_duplex;

	struct work_struct reset_task;
	struct work_struct watchdog_task;
	bool fc_autoneg;
	u8  tx_timeout_factor;
	struct timer_list blink_timer;
	unsigned long led_status;

343 344 345
	/* OS defined structs */
	struct pci_dev *pdev;

E
Eric Dumazet 已提交
346 347 348
	spinlock_t stats64_lock;
	struct rtnl_link_stats64 stats64;

349 350 351 352 353 354 355 356 357 358 359
	/* structs defined in e1000_hw.h */
	struct e1000_hw hw;
	struct e1000_hw_stats stats;
	struct e1000_phy_info phy_info;
	struct e1000_phy_stats phy_stats;

	u32 test_icr;
	struct igb_ring test_tx_ring;
	struct igb_ring test_rx_ring;

	int msg_enable;
360 361

	struct igb_q_vector *q_vector[MAX_Q_VECTORS];
362
	u32 eims_enable_mask;
P
PJ Waskiewicz 已提交
363
	u32 eims_other;
364 365 366

	/* to not mess up cache alignment, always add to the bottom */
	u32 eeprom_wol;
T
Taku Izumi 已提交
367

368 369
	u16 tx_ring_count;
	u16 rx_ring_count;
370
	unsigned int vfs_allocated_count;
371
	struct vf_data_storage *vf_data;
372
	int vf_rate_link_speed;
373
	u32 rss_queues;
G
Greg Rose 已提交
374
	u32 wvbr;
375
	u32 *shadow_vfta;
376 377

	struct ptp_clock *ptp_clock;
378 379
	struct ptp_clock_info ptp_caps;
	struct delayed_work ptp_overflow_work;
380 381
	struct work_struct ptp_tx_work;
	struct sk_buff *ptp_tx_skb;
382 383 384
	spinlock_t tmreg_lock;
	struct cyclecounter cc;
	struct timecounter tc;
385

386
	char fw_version[32];
387 388
};

389
#define IGB_FLAG_HAS_MSI           (1 << 0)
A
Alexander Duyck 已提交
390 391
#define IGB_FLAG_DCA_ENABLED       (1 << 1)
#define IGB_FLAG_QUAD_PORT_A       (1 << 2)
392
#define IGB_FLAG_QUEUE_PAIRS       (1 << 3)
393
#define IGB_FLAG_DMAC              (1 << 4)
394
#define IGB_FLAG_PTP               (1 << 5)
395 396 397 398 399

/* DMA Coalescing defines */
#define IGB_MIN_TXPBSIZE           20408
#define IGB_TX_BUF_4096            4096
#define IGB_DMCTLX_DCFLUSH_DIS     0x80000000  /* Disable DMA Coal Flush */
400

401
#define IGB_82576_TSYNC_SHIFT 19
N
Nick Nunley 已提交
402
#define IGB_TS_HDR_LEN        16
403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419
enum e1000_state_t {
	__IGB_TESTING,
	__IGB_RESETTING,
	__IGB_DOWN
};

enum igb_boards {
	board_82575,
};

extern char igb_driver_name[];
extern char igb_driver_version[];

extern int igb_up(struct igb_adapter *);
extern void igb_down(struct igb_adapter *);
extern void igb_reinit_locked(struct igb_adapter *);
extern void igb_reset(struct igb_adapter *);
420
extern int igb_set_spd_dplx(struct igb_adapter *, u32, u8);
421 422
extern int igb_setup_tx_resources(struct igb_ring *);
extern int igb_setup_rx_resources(struct igb_ring *);
423 424
extern void igb_free_tx_resources(struct igb_ring *);
extern void igb_free_rx_resources(struct igb_ring *);
425 426 427 428
extern void igb_configure_tx_ring(struct igb_adapter *, struct igb_ring *);
extern void igb_configure_rx_ring(struct igb_adapter *, struct igb_ring *);
extern void igb_setup_tctl(struct igb_adapter *);
extern void igb_setup_rctl(struct igb_adapter *);
429
extern netdev_tx_t igb_xmit_frame_ring(struct sk_buff *, struct igb_ring *);
430
extern void igb_unmap_and_free_tx_resource(struct igb_ring *,
431
					   struct igb_tx_buffer *);
432
extern void igb_alloc_rx_buffers(struct igb_ring *, u16);
E
Eric Dumazet 已提交
433
extern void igb_update_stats(struct igb_adapter *, struct rtnl_link_stats64 *);
434
extern bool igb_has_link(struct igb_adapter *adapter);
435
extern void igb_set_ethtool_ops(struct net_device *);
436
extern void igb_power_up_link(struct igb_adapter *);
437
extern void igb_set_fw_version(struct igb_adapter *);
438
extern void igb_ptp_init(struct igb_adapter *adapter);
439
extern void igb_ptp_stop(struct igb_adapter *adapter);
440 441 442
extern void igb_ptp_reset(struct igb_adapter *adapter);
extern void igb_ptp_tx_work(struct work_struct *work);
extern void igb_ptp_tx_hwtstamp(struct igb_adapter *adapter);
443
extern void igb_ptp_rx_rgtstamp(struct igb_q_vector *q_vector,
444
				struct sk_buff *skb);
445 446 447 448 449 450 451
extern void igb_ptp_rx_pktstamp(struct igb_q_vector *q_vector,
				unsigned char *va,
				struct sk_buff *skb);
static inline void igb_ptp_rx_hwtstamp(struct igb_q_vector *q_vector,
				       union e1000_adv_rx_desc *rx_desc,
				       struct sk_buff *skb)
{
452 453
	if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TS) &&
	    !igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP))
454 455
		igb_ptp_rx_rgtstamp(q_vector, skb);
}
456

457 458
extern int igb_ptp_hwtstamp_ioctl(struct net_device *netdev,
				  struct ifreq *ifr, int cmd);
459

460 461
static inline s32 igb_reset_phy(struct e1000_hw *hw)
{
A
Alexander Duyck 已提交
462 463
	if (hw->phy.ops.reset)
		return hw->phy.ops.reset(hw);
464 465 466 467 468 469

	return 0;
}

static inline s32 igb_read_phy_reg(struct e1000_hw *hw, u32 offset, u16 *data)
{
A
Alexander Duyck 已提交
470 471
	if (hw->phy.ops.read_reg)
		return hw->phy.ops.read_reg(hw, offset, data);
472 473 474 475 476 477

	return 0;
}

static inline s32 igb_write_phy_reg(struct e1000_hw *hw, u32 offset, u16 data)
{
A
Alexander Duyck 已提交
478 479
	if (hw->phy.ops.write_reg)
		return hw->phy.ops.write_reg(hw, offset, data);
480 481 482 483 484 485 486 487 488 489 490 491

	return 0;
}

static inline s32 igb_get_phy_info(struct e1000_hw *hw)
{
	if (hw->phy.ops.get_phy_info)
		return hw->phy.ops.get_phy_info(hw);

	return 0;
}

492 493 494 495 496
static inline struct netdev_queue *txring_txq(const struct igb_ring *tx_ring)
{
	return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
}

497
#endif /* _IGB_H_ */