cpu.c 45.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * QEMU ARM CPU
 *
 * Copyright (c) 2012 SUSE LINUX Products GmbH
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, see
 * <http://www.gnu.org/licenses/gpl-2.0.html>
 */

21
#include "cpu.h"
22
#include "internals.h"
23
#include "qemu-common.h"
24
#include "hw/qdev-properties.h"
25 26 27
#if !defined(CONFIG_USER_ONLY)
#include "hw/loader.h"
#endif
28
#include "hw/arm/arm.h"
29
#include "sysemu/sysemu.h"
30
#include "sysemu/kvm.h"
31
#include "kvm_arm.h"
32

33 34 35 36 37 38 39
static void arm_cpu_set_pc(CPUState *cs, vaddr value)
{
    ARMCPU *cpu = ARM_CPU(cs);

    cpu->env.regs[15] = value;
}

40 41
static bool arm_cpu_has_work(CPUState *cs)
{
42 43 44 45
    ARMCPU *cpu = ARM_CPU(cs);

    return !cpu->powered_off
        && cs->interrupt_request &
46 47 48
        (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD
         | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ
         | CPU_INTERRUPT_EXITTB);
49 50
}

51 52 53 54 55 56
static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque)
{
    /* Reset a single ARMCPRegInfo register */
    ARMCPRegInfo *ri = value;
    ARMCPU *cpu = opaque;

57
    if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) {
58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74
        return;
    }

    if (ri->resetfn) {
        ri->resetfn(&cpu->env, ri);
        return;
    }

    /* A zero offset is never possible as it would be regs[0]
     * so we use it to indicate that reset is being handled elsewhere.
     * This is basically only used for fields in non-core coprocessors
     * (like the pxa2xx ones).
     */
    if (!ri->fieldoffset) {
        return;
    }

75
    if (cpreg_field_is_64bit(ri)) {
76 77 78 79 80 81
        CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue;
    } else {
        CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue;
    }
}

82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102
static void cp_reg_check_reset(gpointer key, gpointer value,  gpointer opaque)
{
    /* Purely an assertion check: we've already done reset once,
     * so now check that running the reset for the cpreg doesn't
     * change its value. This traps bugs where two different cpregs
     * both try to reset the same state field but to different values.
     */
    ARMCPRegInfo *ri = value;
    ARMCPU *cpu = opaque;
    uint64_t oldvalue, newvalue;

    if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) {
        return;
    }

    oldvalue = read_raw_cp_reg(&cpu->env, ri);
    cp_reg_reset(key, value, opaque);
    newvalue = read_raw_cp_reg(&cpu->env, ri);
    assert(oldvalue == newvalue);
}

103 104 105 106 107
/* CPUClass::reset() */
static void arm_cpu_reset(CPUState *s)
{
    ARMCPU *cpu = ARM_CPU(s);
    ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu);
108 109
    CPUARMState *env = &cpu->env;

110 111
    acc->parent_reset(s);

112
    memset(env, 0, offsetof(CPUARMState, features));
113
    g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu);
114 115
    g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu);

116 117 118
    env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid;
    env->vfp.xregs[ARM_VFP_MVFR0] = cpu->mvfr0;
    env->vfp.xregs[ARM_VFP_MVFR1] = cpu->mvfr1;
119
    env->vfp.xregs[ARM_VFP_MVFR2] = cpu->mvfr2;
120

121 122 123
    cpu->powered_off = cpu->start_powered_off;
    s->halted = cpu->start_powered_off;

124 125 126 127
    if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
        env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q';
    }

128 129 130
    if (arm_feature(env, ARM_FEATURE_AARCH64)) {
        /* 64 bit CPUs always start in 64 bit mode */
        env->aarch64 = 1;
131 132
#if defined(CONFIG_USER_ONLY)
        env->pstate = PSTATE_MODE_EL0t;
133
        /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */
134
        env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE;
135
        /* and to the FP/Neon instructions */
136
        env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3);
137
#else
138 139 140 141 142 143 144 145
        /* Reset into the highest available EL */
        if (arm_feature(env, ARM_FEATURE_EL3)) {
            env->pstate = PSTATE_MODE_EL3h;
        } else if (arm_feature(env, ARM_FEATURE_EL2)) {
            env->pstate = PSTATE_MODE_EL2h;
        } else {
            env->pstate = PSTATE_MODE_EL1h;
        }
146
        env->pc = cpu->rvbar;
147 148 149 150
#endif
    } else {
#if defined(CONFIG_USER_ONLY)
        /* Userspace expects access to cp10 and cp11 for FP/Neon */
151
        env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf);
152
#endif
153 154
    }

155 156 157 158 159 160 161 162 163 164 165
#if defined(CONFIG_USER_ONLY)
    env->uncached_cpsr = ARM_CPU_MODE_USR;
    /* For user mode we must enable access to coprocessors */
    env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30;
    if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
        env->cp15.c15_cpar = 3;
    } else if (arm_feature(env, ARM_FEATURE_XSCALE)) {
        env->cp15.c15_cpar = 1;
    }
#else
    /* SVC mode with interrupts disabled.  */
166 167
    env->uncached_cpsr = ARM_CPU_MODE_SVC;
    env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F;
168
    /* On ARMv7-M the CPSR_I is the value of the PRIMASK register, and is
169 170
     * clear at reset. Initial SP and PC are loaded from ROM.
     */
171
    if (IS_M(env)) {
172 173
        uint32_t initial_msp; /* Loaded from 0x0 */
        uint32_t initial_pc; /* Loaded from 0x4 */
174
        uint8_t *rom;
175

176
        env->daif &= ~PSTATE_I;
177 178
        rom = rom_ptr(0);
        if (rom) {
179 180 181 182 183 184 185 186 187 188 189 190 191
            /* Address zero is covered by ROM which hasn't yet been
             * copied into physical memory.
             */
            initial_msp = ldl_p(rom);
            initial_pc = ldl_p(rom + 4);
        } else {
            /* Address zero not covered by a ROM blob, or the ROM blob
             * is in non-modifiable memory and this is a second reset after
             * it got copied into memory. In the latter case, rom_ptr
             * will return a NULL pointer and we should use ldl_phys instead.
             */
            initial_msp = ldl_phys(s->as, 0);
            initial_pc = ldl_phys(s->as, 4);
192
        }
193 194 195 196

        env->regs[13] = initial_msp & 0xFFFFFFFC;
        env->regs[15] = initial_pc & ~1;
        env->thumb = initial_pc & 1;
197
    }
198

199 200 201 202 203
    /* AArch32 has a hard highvec setting of 0xFFFF0000.  If we are currently
     * executing as AArch32 then check if highvecs are enabled and
     * adjust the PC accordingly.
     */
    if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) {
204
        env->regs[15] = 0xFFFF0000;
205 206
    }

207 208 209 210 211 212 213 214 215
    env->vfp.xregs[ARM_VFP_FPEXC] = 0;
#endif
    set_flush_to_zero(1, &env->vfp.standard_fp_status);
    set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status);
    set_default_nan_mode(1, &env->vfp.standard_fp_status);
    set_float_detect_tininess(float_tininess_before_rounding,
                              &env->vfp.fp_status);
    set_float_detect_tininess(float_tininess_before_rounding,
                              &env->vfp.standard_fp_status);
216
    tlb_flush(s, 1);
217 218 219 220 221 222

#ifndef CONFIG_USER_ONLY
    if (kvm_enabled()) {
        kvm_arm_reset_vcpu(cpu);
    }
#endif
223

224
    hw_breakpoint_update_all(cpu);
225
    hw_watchpoint_update_all(cpu);
226 227
}

228 229 230
bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
{
    CPUClass *cc = CPU_GET_CLASS(cs);
231 232 233 234 235
    CPUARMState *env = cs->env_ptr;
    uint32_t cur_el = arm_current_el(env);
    bool secure = arm_is_secure(env);
    uint32_t target_el;
    uint32_t excp_idx;
236 237
    bool ret = false;

238 239 240 241 242 243 244 245 246
    if (interrupt_request & CPU_INTERRUPT_FIQ) {
        excp_idx = EXCP_FIQ;
        target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
247
    }
248 249 250 251 252 253 254 255 256
    if (interrupt_request & CPU_INTERRUPT_HARD) {
        excp_idx = EXCP_IRQ;
        target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
257
    }
258 259 260 261 262 263 264 265 266
    if (interrupt_request & CPU_INTERRUPT_VIRQ) {
        excp_idx = EXCP_VIRQ;
        target_el = 1;
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
267
    }
268 269 270 271 272 273 274 275 276
    if (interrupt_request & CPU_INTERRUPT_VFIQ) {
        excp_idx = EXCP_VFIQ;
        target_el = 1;
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
277
    }
278 279 280 281

    return ret;
}

282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317
#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
{
    CPUClass *cc = CPU_GET_CLASS(cs);
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;
    bool ret = false;


    if (interrupt_request & CPU_INTERRUPT_FIQ
        && !(env->daif & PSTATE_F)) {
        cs->exception_index = EXCP_FIQ;
        cc->do_interrupt(cs);
        ret = true;
    }
    /* ARMv7-M interrupt return works by loading a magic value
     * into the PC.  On real hardware the load causes the
     * return to occur.  The qemu implementation performs the
     * jump normally, then does the exception return when the
     * CPU tries to execute code at the magic address.
     * This will cause the magic PC value to be pushed to
     * the stack if an interrupt occurred at the wrong time.
     * We avoid this by disabling interrupts when
     * pc contains a magic address.
     */
    if (interrupt_request & CPU_INTERRUPT_HARD
        && !(env->daif & PSTATE_I)
        && (env->regs[15] < 0xfffffff0)) {
        cs->exception_index = EXCP_IRQ;
        cc->do_interrupt(cs);
        ret = true;
    }
    return ret;
}
#endif

318 319 320 321
#ifndef CONFIG_USER_ONLY
static void arm_cpu_set_irq(void *opaque, int irq, int level)
{
    ARMCPU *cpu = opaque;
322
    CPUARMState *env = &cpu->env;
323
    CPUState *cs = CPU(cpu);
324 325 326 327 328 329
    static const int mask[] = {
        [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD,
        [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ,
        [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ,
        [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ
    };
330 331

    switch (irq) {
332 333
    case ARM_CPU_VIRQ:
    case ARM_CPU_VFIQ:
334
        assert(arm_feature(env, ARM_FEATURE_EL2));
335 336
        /* fall through */
    case ARM_CPU_IRQ:
337 338
    case ARM_CPU_FIQ:
        if (level) {
339
            cpu_interrupt(cs, mask[irq]);
340
        } else {
341
            cpu_reset_interrupt(cs, mask[irq]);
342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369
        }
        break;
    default:
        hw_error("arm_cpu_set_irq: Bad interrupt line %d\n", irq);
    }
}

static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level)
{
#ifdef CONFIG_KVM
    ARMCPU *cpu = opaque;
    CPUState *cs = CPU(cpu);
    int kvm_irq = KVM_ARM_IRQ_TYPE_CPU << KVM_ARM_IRQ_TYPE_SHIFT;

    switch (irq) {
    case ARM_CPU_IRQ:
        kvm_irq |= KVM_ARM_IRQ_CPU_IRQ;
        break;
    case ARM_CPU_FIQ:
        kvm_irq |= KVM_ARM_IRQ_CPU_FIQ;
        break;
    default:
        hw_error("arm_cpu_kvm_set_irq: Bad interrupt line %d\n", irq);
    }
    kvm_irq |= cs->cpu_index << KVM_ARM_IRQ_VCPU_SHIFT;
    kvm_set_irq(kvm_state, kvm_irq, level ? 1 : 0);
#endif
}
370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392

static bool arm_cpu_is_big_endian(CPUState *cs)
{
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;
    int cur_el;

    cpu_synchronize_state(cs);

    /* In 32bit guest endianness is determined by looking at CPSR's E bit */
    if (!is_a64(env)) {
        return (env->uncached_cpsr & CPSR_E) ? 1 : 0;
    }

    cur_el = arm_current_el(env);

    if (cur_el == 0) {
        return (env->cp15.sctlr_el[1] & SCTLR_E0E) != 0;
    }

    return (env->cp15.sctlr_el[cur_el] & SCTLR_EE) != 0;
}

393 394
#endif

395 396
static inline void set_feature(CPUARMState *env, int feature)
{
397
    env->features |= 1ULL << feature;
398 399
}

400 401 402 403 404
static inline void unset_feature(CPUARMState *env, int feature)
{
    env->features &= ~(1ULL << feature);
}

405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437
static int
print_insn_thumb1(bfd_vma pc, disassemble_info *info)
{
  return print_insn_arm(pc | 1, info);
}

static void arm_disas_set_info(CPUState *cpu, disassemble_info *info)
{
    ARMCPU *ac = ARM_CPU(cpu);
    CPUARMState *env = &ac->env;

    if (is_a64(env)) {
        /* We might not be compiled with the A64 disassembler
         * because it needs a C++ compiler. Leave print_insn
         * unset in this case to use the caller default behaviour.
         */
#if defined(CONFIG_ARM_A64_DIS)
        info->print_insn = print_insn_arm_a64;
#endif
    } else if (env->thumb) {
        info->print_insn = print_insn_thumb1;
    } else {
        info->print_insn = print_insn_arm;
    }
    if (env->bswap_code) {
#ifdef TARGET_WORDS_BIGENDIAN
        info->endian = BFD_ENDIAN_LITTLE;
#else
        info->endian = BFD_ENDIAN_BIG;
#endif
    }
}

438 439
#define ARM_CPUS_PER_CLUSTER 8

440 441
static void arm_cpu_initfn(Object *obj)
{
442
    CPUState *cs = CPU(obj);
443
    ARMCPU *cpu = ARM_CPU(obj);
444
    static bool inited;
445
    uint32_t Aff1, Aff0;
446

447
    cs->env_ptr = &cpu->env;
448
    cpu_exec_init(cs, &error_abort);
449 450
    cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal,
                                         g_free, g_free);
451

452 453 454 455 456 457 458 459 460
    /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it.
     * We don't support setting cluster ID ([16..23]) (known as Aff2
     * in later ARM ARM versions), or any of the higher affinity level fields,
     * so these bits always RAZ.
     */
    Aff1 = cs->cpu_index / ARM_CPUS_PER_CLUSTER;
    Aff0 = cs->cpu_index % ARM_CPUS_PER_CLUSTER;
    cpu->mp_affinity = (Aff1 << 8) | Aff0;

461 462 463
#ifndef CONFIG_USER_ONLY
    /* Our inbound IRQ and FIQ lines */
    if (kvm_enabled()) {
464 465 466 467
        /* VIRQ and VFIQ are unused with KVM but we add them to maintain
         * the same interface as non-KVM CPUs.
         */
        qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4);
468
    } else {
469
        qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4);
470
    }
471

472
    cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
473
                                                arm_gt_ptimer_cb, cpu);
474
    cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
475
                                                arm_gt_vtimer_cb, cpu);
476 477
    cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
                                                arm_gt_htimer_cb, cpu);
478 479
    cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
                                                arm_gt_stimer_cb, cpu);
480 481
    qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs,
                       ARRAY_SIZE(cpu->gt_timer_outputs));
482 483
#endif

484 485 486 487 488
    /* DTB consumers generally don't in fact care what the 'compatible'
     * string is, so always provide some string and trust that a hypothetical
     * picky DTB consumer will also provide a helpful error message.
     */
    cpu->dtb_compatible = "qemu,unknown";
489
    cpu->psci_version = 1; /* By default assume PSCI v0.1 */
490
    cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE;
491

492 493 494 495 496 497
    if (tcg_enabled()) {
        cpu->psci_version = 2; /* TCG implements PSCI 0.2 */
        if (!inited) {
            inited = true;
            arm_translate_init();
        }
498
    }
499 500
}

501
static Property arm_cpu_reset_cbar_property =
502
            DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0);
503

504 505 506
static Property arm_cpu_reset_hivecs_property =
            DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false);

507 508 509
static Property arm_cpu_rvbar_property =
            DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0);

510 511 512
static Property arm_cpu_has_el3_property =
            DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true);

P
Peter Crosthwaite 已提交
513 514 515
static Property arm_cpu_has_mpu_property =
            DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true);

516 517 518
static Property arm_cpu_pmsav7_dregion_property =
            DEFINE_PROP_UINT32("pmsav7-dregion", ARMCPU, pmsav7_dregion, 16);

519 520 521 522
static void arm_cpu_post_init(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

523 524
    if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) ||
        arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) {
525
        qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property,
526
                                 &error_abort);
527
    }
528 529 530

    if (!arm_feature(&cpu->env, ARM_FEATURE_M)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property,
531
                                 &error_abort);
532
    }
533 534 535 536 537

    if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property,
                                 &error_abort);
    }
538 539 540 541 542 543 544 545

    if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
        /* Add the has_el3 state CPU property only if EL3 is allowed.  This will
         * prevent "has_el3" from existing on CPUs which cannot support EL3.
         */
        qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property,
                                 &error_abort);
    }
P
Peter Crosthwaite 已提交
546 547 548 549

    if (arm_feature(&cpu->env, ARM_FEATURE_MPU)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property,
                                 &error_abort);
550 551 552 553 554
        if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
            qdev_property_add_static(DEVICE(obj),
                                     &arm_cpu_pmsav7_dregion_property,
                                     &error_abort);
        }
P
Peter Crosthwaite 已提交
555 556
    }

557 558
}

559 560 561 562
static void arm_cpu_finalizefn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
    g_hash_table_destroy(cpu->cp_regs);
563 564
}

565
static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
566
{
567
    CPUState *cs = CPU(dev);
568 569
    ARMCPU *cpu = ARM_CPU(dev);
    ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev);
570
    CPUARMState *env = &cpu->env;
571

572
    /* Some features automatically imply others: */
573 574 575 576 577
    if (arm_feature(env, ARM_FEATURE_V8)) {
        set_feature(env, ARM_FEATURE_V7);
        set_feature(env, ARM_FEATURE_ARM_DIV);
        set_feature(env, ARM_FEATURE_LPAE);
    }
578 579 580
    if (arm_feature(env, ARM_FEATURE_V7)) {
        set_feature(env, ARM_FEATURE_VAPA);
        set_feature(env, ARM_FEATURE_THUMB2);
P
Peter Maydell 已提交
581
        set_feature(env, ARM_FEATURE_MPIDR);
582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608
        if (!arm_feature(env, ARM_FEATURE_M)) {
            set_feature(env, ARM_FEATURE_V6K);
        } else {
            set_feature(env, ARM_FEATURE_V6);
        }
    }
    if (arm_feature(env, ARM_FEATURE_V6K)) {
        set_feature(env, ARM_FEATURE_V6);
        set_feature(env, ARM_FEATURE_MVFR);
    }
    if (arm_feature(env, ARM_FEATURE_V6)) {
        set_feature(env, ARM_FEATURE_V5);
        if (!arm_feature(env, ARM_FEATURE_M)) {
            set_feature(env, ARM_FEATURE_AUXCR);
        }
    }
    if (arm_feature(env, ARM_FEATURE_V5)) {
        set_feature(env, ARM_FEATURE_V4T);
    }
    if (arm_feature(env, ARM_FEATURE_M)) {
        set_feature(env, ARM_FEATURE_THUMB_DIV);
    }
    if (arm_feature(env, ARM_FEATURE_ARM_DIV)) {
        set_feature(env, ARM_FEATURE_THUMB_DIV);
    }
    if (arm_feature(env, ARM_FEATURE_VFP4)) {
        set_feature(env, ARM_FEATURE_VFP3);
609
        set_feature(env, ARM_FEATURE_VFP_FP16);
610 611 612 613
    }
    if (arm_feature(env, ARM_FEATURE_VFP3)) {
        set_feature(env, ARM_FEATURE_VFP);
    }
614
    if (arm_feature(env, ARM_FEATURE_LPAE)) {
615
        set_feature(env, ARM_FEATURE_V7MP);
616 617
        set_feature(env, ARM_FEATURE_PXN);
    }
618 619 620
    if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
        set_feature(env, ARM_FEATURE_CBAR);
    }
621 622 623 624
    if (arm_feature(env, ARM_FEATURE_THUMB2) &&
        !arm_feature(env, ARM_FEATURE_M)) {
        set_feature(env, ARM_FEATURE_THUMB_DSP);
    }
625

626 627 628 629
    if (cpu->reset_hivecs) {
            cpu->reset_sctlr |= (1 << 13);
    }

630 631 632 633 634 635 636
    if (!cpu->has_el3) {
        /* If the has_el3 CPU property is disabled then we need to disable the
         * feature.
         */
        unset_feature(env, ARM_FEATURE_EL3);

        /* Disable the security extension feature bits in the processor feature
637
         * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12].
638 639
         */
        cpu->id_pfr1 &= ~0xf0;
640
        cpu->id_aa64pfr0 &= ~0xf000;
641 642
    }

P
Peter Crosthwaite 已提交
643 644 645 646
    if (!cpu->has_mpu) {
        unset_feature(env, ARM_FEATURE_MPU);
    }

647 648 649 650 651 652 653 654
    if (arm_feature(env, ARM_FEATURE_MPU) &&
        arm_feature(env, ARM_FEATURE_V7)) {
        uint32_t nr = cpu->pmsav7_dregion;

        if (nr > 0xff) {
            error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32 "\n", nr);
            return;
        }
655 656 657 658 659 660

        if (nr) {
            env->pmsav7.drbar = g_new0(uint32_t, nr);
            env->pmsav7.drsr = g_new0(uint32_t, nr);
            env->pmsav7.dracr = g_new0(uint32_t, nr);
        }
661 662
    }

663
    register_cp_regs_for_features(cpu);
664 665
    arm_cpu_register_gdb_regs_for_features(cpu);

666 667
    init_cpreg_list(cpu);

668
    qemu_init_vcpu(cs);
669
    cpu_reset(cs);
670 671

    acc->parent_realize(dev, errp);
672 673
}

674 675 676
static ObjectClass *arm_cpu_class_by_name(const char *cpu_model)
{
    ObjectClass *oc;
A
Andreas Färber 已提交
677
    char *typename;
678
    char **cpuname;
679 680 681 682 683

    if (!cpu_model) {
        return NULL;
    }

684 685
    cpuname = g_strsplit(cpu_model, ",", 1);
    typename = g_strdup_printf("%s-" TYPE_ARM_CPU, cpuname[0]);
A
Andreas Färber 已提交
686
    oc = object_class_by_name(typename);
687
    g_strfreev(cpuname);
A
Andreas Färber 已提交
688
    g_free(typename);
689 690
    if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) ||
        object_class_is_abstract(oc)) {
691 692 693 694 695
        return NULL;
    }
    return oc;
}

696 697 698
/* CPU models. These are not needed for the AArch64 linux-user build. */
#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)

699 700 701
static void arm926_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
702 703

    cpu->dtb_compatible = "arm,arm926";
704 705
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
706 707
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
708
    cpu->midr = 0x41069265;
709
    cpu->reset_fpsid = 0x41011090;
710
    cpu->ctr = 0x1dd20d2;
711
    cpu->reset_sctlr = 0x00090078;
712 713 714 715 716
}

static void arm946_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
717 718

    cpu->dtb_compatible = "arm,arm946";
719 720
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_MPU);
721
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
722
    cpu->midr = 0x41059461;
723
    cpu->ctr = 0x0f004006;
724
    cpu->reset_sctlr = 0x00000078;
725 726 727 728 729
}

static void arm1026_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
730 731

    cpu->dtb_compatible = "arm,arm1026";
732 733 734
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
    set_feature(&cpu->env, ARM_FEATURE_AUXCR);
735 736
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
737
    cpu->midr = 0x4106a262;
738
    cpu->reset_fpsid = 0x410110a0;
739
    cpu->ctr = 0x1dd20d2;
740
    cpu->reset_sctlr = 0x00090078;
741
    cpu->reset_auxcr = 1;
742 743 744 745 746
    {
        /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */
        ARMCPRegInfo ifar = {
            .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1,
            .access = PL1_RW,
F
Fabian Aggeler 已提交
747
            .fieldoffset = offsetof(CPUARMState, cp15.ifar_ns),
748 749 750 751
            .resetvalue = 0
        };
        define_one_arm_cp_reg(cpu, &ifar);
    }
752 753 754 755 756
}

static void arm1136_r2_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
757 758 759 760 761 762 763
    /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an
     * older core than plain "arm1136". In particular this does not
     * have the v6K features.
     * These ID register values are correct for 1136 but may be wrong
     * for 1136_r2 (in particular r0p2 does not actually implement most
     * of the ID registers).
     */
764 765

    cpu->dtb_compatible = "arm,arm1136";
766 767
    set_feature(&cpu->env, ARM_FEATURE_V6);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
768 769 770
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
771
    cpu->midr = 0x4107b362;
772
    cpu->reset_fpsid = 0x410120b4;
773 774
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
775
    cpu->ctr = 0x1dd20d2;
776
    cpu->reset_sctlr = 0x00050078;
777 778 779 780 781 782 783 784 785 786 787 788
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x1;
    cpu->id_dfr0 = 0x2;
    cpu->id_afr0 = 0x3;
    cpu->id_mmfr0 = 0x01130003;
    cpu->id_mmfr1 = 0x10030302;
    cpu->id_mmfr2 = 0x01222110;
    cpu->id_isar0 = 0x00140011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11231111;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x141;
789
    cpu->reset_auxcr = 7;
790 791 792 793 794
}

static void arm1136_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
795 796

    cpu->dtb_compatible = "arm,arm1136";
797 798 799
    set_feature(&cpu->env, ARM_FEATURE_V6K);
    set_feature(&cpu->env, ARM_FEATURE_V6);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
800 801 802
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
803
    cpu->midr = 0x4117b363;
804
    cpu->reset_fpsid = 0x410120b4;
805 806
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
807
    cpu->ctr = 0x1dd20d2;
808
    cpu->reset_sctlr = 0x00050078;
809 810 811 812 813 814 815 816 817 818 819 820
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x1;
    cpu->id_dfr0 = 0x2;
    cpu->id_afr0 = 0x3;
    cpu->id_mmfr0 = 0x01130003;
    cpu->id_mmfr1 = 0x10030302;
    cpu->id_mmfr2 = 0x01222110;
    cpu->id_isar0 = 0x00140011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11231111;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x141;
821
    cpu->reset_auxcr = 7;
822 823 824 825 826
}

static void arm1176_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
827 828

    cpu->dtb_compatible = "arm,arm1176";
829 830 831
    set_feature(&cpu->env, ARM_FEATURE_V6K);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
    set_feature(&cpu->env, ARM_FEATURE_VAPA);
832 833 834
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
835
    set_feature(&cpu->env, ARM_FEATURE_EL3);
836
    cpu->midr = 0x410fb767;
837
    cpu->reset_fpsid = 0x410120b5;
838 839
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
840
    cpu->ctr = 0x1dd20d2;
841
    cpu->reset_sctlr = 0x00050078;
842 843 844 845 846 847 848 849 850 851 852 853
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x11;
    cpu->id_dfr0 = 0x33;
    cpu->id_afr0 = 0;
    cpu->id_mmfr0 = 0x01130003;
    cpu->id_mmfr1 = 0x10030302;
    cpu->id_mmfr2 = 0x01222100;
    cpu->id_isar0 = 0x0140011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11231121;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x01141;
854
    cpu->reset_auxcr = 7;
855 856 857 858 859
}

static void arm11mpcore_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
860 861

    cpu->dtb_compatible = "arm,arm11mpcore";
862 863 864
    set_feature(&cpu->env, ARM_FEATURE_V6K);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
    set_feature(&cpu->env, ARM_FEATURE_VAPA);
P
Peter Maydell 已提交
865
    set_feature(&cpu->env, ARM_FEATURE_MPIDR);
866
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
867
    cpu->midr = 0x410fb022;
868
    cpu->reset_fpsid = 0x410120b4;
869 870
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
871
    cpu->ctr = 0x1d192992; /* 32K icache 32K dcache */
872 873 874 875 876 877 878 879 880 881 882 883
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x1;
    cpu->id_dfr0 = 0;
    cpu->id_afr0 = 0x2;
    cpu->id_mmfr0 = 0x01100103;
    cpu->id_mmfr1 = 0x10020302;
    cpu->id_mmfr2 = 0x01222000;
    cpu->id_isar0 = 0x00100011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11221011;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x141;
884
    cpu->reset_auxcr = 1;
885 886 887 888 889
}

static void cortex_m3_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
890 891
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_M);
892
    cpu->midr = 0x410fc231;
893 894
}

895 896 897 898 899 900 901 902 903
static void cortex_m4_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_M);
    set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
    cpu->midr = 0x410fc240; /* r0p0 */
}
904 905 906 907
static void arm_v7m_class_init(ObjectClass *oc, void *data)
{
    CPUClass *cc = CPU_CLASS(oc);

908
#ifndef CONFIG_USER_ONLY
909 910
    cc->do_interrupt = arm_v7m_cpu_do_interrupt;
#endif
911 912

    cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt;
913 914
}

915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951
static const ARMCPRegInfo cortexr5_cp_reginfo[] = {
    /* Dummy the TCM region regs for the moment */
    { .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0,
      .access = PL1_RW, .type = ARM_CP_CONST },
    { .name = "BTCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1,
      .access = PL1_RW, .type = ARM_CP_CONST },
    REGINFO_SENTINEL
};

static void cortex_r5_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_THUMB_DIV);
    set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
    set_feature(&cpu->env, ARM_FEATURE_V7MP);
    set_feature(&cpu->env, ARM_FEATURE_MPU);
    cpu->midr = 0x411fc153; /* r1p3 */
    cpu->id_pfr0 = 0x0131;
    cpu->id_pfr1 = 0x001;
    cpu->id_dfr0 = 0x010400;
    cpu->id_afr0 = 0x0;
    cpu->id_mmfr0 = 0x0210030;
    cpu->id_mmfr1 = 0x00000000;
    cpu->id_mmfr2 = 0x01200000;
    cpu->id_mmfr3 = 0x0211;
    cpu->id_isar0 = 0x2101111;
    cpu->id_isar1 = 0x13112111;
    cpu->id_isar2 = 0x21232141;
    cpu->id_isar3 = 0x01112131;
    cpu->id_isar4 = 0x0010142;
    cpu->id_isar5 = 0x0;
    cpu->mp_is_up = true;
    define_arm_cp_regs(cpu, cortexr5_cp_reginfo);
}

952 953 954 955 956 957 958 959
static const ARMCPRegInfo cortexa8_cp_reginfo[] = {
    { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    REGINFO_SENTINEL
};

960 961 962
static void cortex_a8_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
963 964

    cpu->dtb_compatible = "arm,cortex-a8";
965 966 967 968
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP3);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
969
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
970
    set_feature(&cpu->env, ARM_FEATURE_EL3);
971
    cpu->midr = 0x410fc080;
972
    cpu->reset_fpsid = 0x410330c0;
973 974
    cpu->mvfr0 = 0x11110222;
    cpu->mvfr1 = 0x00011100;
975
    cpu->ctr = 0x82048004;
976
    cpu->reset_sctlr = 0x00c50078;
977 978 979 980 981 982 983 984 985 986 987 988 989
    cpu->id_pfr0 = 0x1031;
    cpu->id_pfr1 = 0x11;
    cpu->id_dfr0 = 0x400;
    cpu->id_afr0 = 0;
    cpu->id_mmfr0 = 0x31100003;
    cpu->id_mmfr1 = 0x20000000;
    cpu->id_mmfr2 = 0x01202000;
    cpu->id_mmfr3 = 0x11;
    cpu->id_isar0 = 0x00101111;
    cpu->id_isar1 = 0x12112111;
    cpu->id_isar2 = 0x21232031;
    cpu->id_isar3 = 0x11112131;
    cpu->id_isar4 = 0x00111142;
990
    cpu->dbgdidr = 0x15141000;
991 992 993 994
    cpu->clidr = (1 << 27) | (2 << 24) | 3;
    cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */
    cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */
    cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */
995
    cpu->reset_auxcr = 2;
996
    define_arm_cp_regs(cpu, cortexa8_cp_reginfo);
997 998
}

999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027
static const ARMCPRegInfo cortexa9_cp_reginfo[] = {
    /* power_control should be set to maximum latency. Again,
     * default to 0 and set by private hook
     */
    { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW, .resetvalue = 0,
      .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) },
    { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1,
      .access = PL1_RW, .resetvalue = 0,
      .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) },
    { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0,
      .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) },
    { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    /* TLB lockdown control */
    { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2,
      .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
    { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4,
      .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
    { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    REGINFO_SENTINEL
};

1028 1029 1030
static void cortex_a9_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1031 1032

    cpu->dtb_compatible = "arm,cortex-a9";
1033 1034 1035 1036 1037
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP3);
    set_feature(&cpu->env, ARM_FEATURE_VFP_FP16);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1038
    set_feature(&cpu->env, ARM_FEATURE_EL3);
1039 1040 1041 1042 1043
    /* Note that A9 supports the MP extensions even for
     * A9UP and single-core A9MP (which are both different
     * and valid configurations; we don't model A9UP).
     */
    set_feature(&cpu->env, ARM_FEATURE_V7MP);
1044
    set_feature(&cpu->env, ARM_FEATURE_CBAR);
1045
    cpu->midr = 0x410fc090;
1046
    cpu->reset_fpsid = 0x41033090;
1047 1048
    cpu->mvfr0 = 0x11110222;
    cpu->mvfr1 = 0x01111111;
1049
    cpu->ctr = 0x80038003;
1050
    cpu->reset_sctlr = 0x00c50078;
1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
    cpu->id_pfr0 = 0x1031;
    cpu->id_pfr1 = 0x11;
    cpu->id_dfr0 = 0x000;
    cpu->id_afr0 = 0;
    cpu->id_mmfr0 = 0x00100103;
    cpu->id_mmfr1 = 0x20000000;
    cpu->id_mmfr2 = 0x01230000;
    cpu->id_mmfr3 = 0x00002111;
    cpu->id_isar0 = 0x00101111;
    cpu->id_isar1 = 0x13112111;
    cpu->id_isar2 = 0x21232041;
    cpu->id_isar3 = 0x11112131;
    cpu->id_isar4 = 0x00111142;
1064
    cpu->dbgdidr = 0x35141000;
1065
    cpu->clidr = (1 << 27) | (1 << 24) | 3;
1066 1067
    cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */
    cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */
1068
    define_arm_cp_regs(cpu, cortexa9_cp_reginfo);
1069 1070
}

1071
#ifndef CONFIG_USER_ONLY
1072
static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri)
1073 1074 1075 1076
{
    /* Linux wants the number of processors from here.
     * Might as well set the interrupt-controller bit too.
     */
1077
    return ((smp_cpus - 1) << 24) | (1 << 23);
1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
}
#endif

static const ARMCPRegInfo cortexa15_cp_reginfo[] = {
#ifndef CONFIG_USER_ONLY
    { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read,
      .writefn = arm_cp_write_ignore, },
#endif
    { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    REGINFO_SENTINEL
};

1092 1093 1094
static void cortex_a15_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1095 1096

    cpu->dtb_compatible = "arm,cortex-a15";
1097 1098 1099 1100 1101 1102
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP4);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
    set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
    set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
1103
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1104
    set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
1105
    set_feature(&cpu->env, ARM_FEATURE_LPAE);
1106
    set_feature(&cpu->env, ARM_FEATURE_EL3);
1107
    cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15;
1108
    cpu->midr = 0x412fc0f1;
1109
    cpu->reset_fpsid = 0x410430f0;
1110 1111
    cpu->mvfr0 = 0x10110222;
    cpu->mvfr1 = 0x11111111;
1112
    cpu->ctr = 0x8444c004;
1113
    cpu->reset_sctlr = 0x00c50078;
1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
    cpu->id_pfr0 = 0x00001131;
    cpu->id_pfr1 = 0x00011011;
    cpu->id_dfr0 = 0x02010555;
    cpu->id_afr0 = 0x00000000;
    cpu->id_mmfr0 = 0x10201105;
    cpu->id_mmfr1 = 0x20000000;
    cpu->id_mmfr2 = 0x01240000;
    cpu->id_mmfr3 = 0x02102211;
    cpu->id_isar0 = 0x02101110;
    cpu->id_isar1 = 0x13112111;
    cpu->id_isar2 = 0x21232041;
    cpu->id_isar3 = 0x11112131;
    cpu->id_isar4 = 0x10011142;
1127
    cpu->dbgdidr = 0x3515f021;
1128 1129 1130 1131
    cpu->clidr = 0x0a200023;
    cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
    cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
    cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
1132
    define_arm_cp_regs(cpu, cortexa15_cp_reginfo);
1133 1134 1135 1136 1137
}

static void ti925t_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1138 1139
    set_feature(&cpu->env, ARM_FEATURE_V4T);
    set_feature(&cpu->env, ARM_FEATURE_OMAPCP);
1140
    cpu->midr = ARM_CPUID_TI925T;
1141
    cpu->ctr = 0x5109149;
1142
    cpu->reset_sctlr = 0x00000070;
1143 1144 1145 1146 1147
}

static void sa1100_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1148 1149

    cpu->dtb_compatible = "intel,sa1100";
1150
    set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1151
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1152
    cpu->midr = 0x4401A11B;
1153
    cpu->reset_sctlr = 0x00000070;
1154 1155 1156 1157 1158
}

static void sa1110_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1159
    set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1160
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1161
    cpu->midr = 0x6901B119;
1162
    cpu->reset_sctlr = 0x00000070;
1163 1164 1165 1166 1167
}

static void pxa250_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1168 1169

    cpu->dtb_compatible = "marvell,xscale";
1170 1171
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1172
    cpu->midr = 0x69052100;
1173
    cpu->ctr = 0xd172172;
1174
    cpu->reset_sctlr = 0x00000078;
1175 1176 1177 1178 1179
}

static void pxa255_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1180 1181

    cpu->dtb_compatible = "marvell,xscale";
1182 1183
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1184
    cpu->midr = 0x69052d00;
1185
    cpu->ctr = 0xd172172;
1186
    cpu->reset_sctlr = 0x00000078;
1187 1188 1189 1190 1191
}

static void pxa260_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1192 1193

    cpu->dtb_compatible = "marvell,xscale";
1194 1195
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1196
    cpu->midr = 0x69052903;
1197
    cpu->ctr = 0xd172172;
1198
    cpu->reset_sctlr = 0x00000078;
1199 1200 1201 1202 1203
}

static void pxa261_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1204 1205

    cpu->dtb_compatible = "marvell,xscale";
1206 1207
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1208
    cpu->midr = 0x69052d05;
1209
    cpu->ctr = 0xd172172;
1210
    cpu->reset_sctlr = 0x00000078;
1211 1212 1213 1214 1215
}

static void pxa262_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1216 1217

    cpu->dtb_compatible = "marvell,xscale";
1218 1219
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1220
    cpu->midr = 0x69052d06;
1221
    cpu->ctr = 0xd172172;
1222
    cpu->reset_sctlr = 0x00000078;
1223 1224 1225 1226 1227
}

static void pxa270a0_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1228 1229

    cpu->dtb_compatible = "marvell,xscale";
1230 1231 1232
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1233
    cpu->midr = 0x69054110;
1234
    cpu->ctr = 0xd172172;
1235
    cpu->reset_sctlr = 0x00000078;
1236 1237 1238 1239 1240
}

static void pxa270a1_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1241 1242

    cpu->dtb_compatible = "marvell,xscale";
1243 1244 1245
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1246
    cpu->midr = 0x69054111;
1247
    cpu->ctr = 0xd172172;
1248
    cpu->reset_sctlr = 0x00000078;
1249 1250 1251 1252 1253
}

static void pxa270b0_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1254 1255

    cpu->dtb_compatible = "marvell,xscale";
1256 1257 1258
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1259
    cpu->midr = 0x69054112;
1260
    cpu->ctr = 0xd172172;
1261
    cpu->reset_sctlr = 0x00000078;
1262 1263 1264 1265 1266
}

static void pxa270b1_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1267 1268

    cpu->dtb_compatible = "marvell,xscale";
1269 1270 1271
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1272
    cpu->midr = 0x69054113;
1273
    cpu->ctr = 0xd172172;
1274
    cpu->reset_sctlr = 0x00000078;
1275 1276 1277 1278 1279
}

static void pxa270c0_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1280 1281

    cpu->dtb_compatible = "marvell,xscale";
1282 1283 1284
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1285
    cpu->midr = 0x69054114;
1286
    cpu->ctr = 0xd172172;
1287
    cpu->reset_sctlr = 0x00000078;
1288 1289 1290 1291 1292
}

static void pxa270c5_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1293 1294

    cpu->dtb_compatible = "marvell,xscale";
1295 1296 1297
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1298
    cpu->midr = 0x69054117;
1299
    cpu->ctr = 0xd172172;
1300
    cpu->reset_sctlr = 0x00000078;
1301 1302
}

1303
#ifdef CONFIG_USER_ONLY
1304 1305 1306
static void arm_any_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1307
    set_feature(&cpu->env, ARM_FEATURE_V8);
1308 1309 1310
    set_feature(&cpu->env, ARM_FEATURE_VFP4);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1311 1312 1313 1314
    set_feature(&cpu->env, ARM_FEATURE_V8_AES);
    set_feature(&cpu->env, ARM_FEATURE_V8_SHA1);
    set_feature(&cpu->env, ARM_FEATURE_V8_SHA256);
    set_feature(&cpu->env, ARM_FEATURE_V8_PMULL);
1315
    set_feature(&cpu->env, ARM_FEATURE_CRC);
1316
    cpu->midr = 0xffffffff;
1317
}
1318
#endif
1319

1320 1321
#endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */

1322 1323 1324
typedef struct ARMCPUInfo {
    const char *name;
    void (*initfn)(Object *obj);
1325
    void (*class_init)(ObjectClass *oc, void *data);
1326 1327 1328
} ARMCPUInfo;

static const ARMCPUInfo arm_cpus[] = {
1329
#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
    { .name = "arm926",      .initfn = arm926_initfn },
    { .name = "arm946",      .initfn = arm946_initfn },
    { .name = "arm1026",     .initfn = arm1026_initfn },
    /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an
     * older core than plain "arm1136". In particular this does not
     * have the v6K features.
     */
    { .name = "arm1136-r2",  .initfn = arm1136_r2_initfn },
    { .name = "arm1136",     .initfn = arm1136_initfn },
    { .name = "arm1176",     .initfn = arm1176_initfn },
    { .name = "arm11mpcore", .initfn = arm11mpcore_initfn },
1341 1342
    { .name = "cortex-m3",   .initfn = cortex_m3_initfn,
                             .class_init = arm_v7m_class_init },
1343 1344
    { .name = "cortex-m4",   .initfn = cortex_m4_initfn,
                             .class_init = arm_v7m_class_init },
1345
    { .name = "cortex-r5",   .initfn = cortex_r5_initfn },
1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
    { .name = "cortex-a8",   .initfn = cortex_a8_initfn },
    { .name = "cortex-a9",   .initfn = cortex_a9_initfn },
    { .name = "cortex-a15",  .initfn = cortex_a15_initfn },
    { .name = "ti925t",      .initfn = ti925t_initfn },
    { .name = "sa1100",      .initfn = sa1100_initfn },
    { .name = "sa1110",      .initfn = sa1110_initfn },
    { .name = "pxa250",      .initfn = pxa250_initfn },
    { .name = "pxa255",      .initfn = pxa255_initfn },
    { .name = "pxa260",      .initfn = pxa260_initfn },
    { .name = "pxa261",      .initfn = pxa261_initfn },
    { .name = "pxa262",      .initfn = pxa262_initfn },
    /* "pxa270" is an alias for "pxa270-a0" */
    { .name = "pxa270",      .initfn = pxa270a0_initfn },
    { .name = "pxa270-a0",   .initfn = pxa270a0_initfn },
    { .name = "pxa270-a1",   .initfn = pxa270a1_initfn },
    { .name = "pxa270-b0",   .initfn = pxa270b0_initfn },
    { .name = "pxa270-b1",   .initfn = pxa270b1_initfn },
    { .name = "pxa270-c0",   .initfn = pxa270c0_initfn },
    { .name = "pxa270-c5",   .initfn = pxa270c5_initfn },
1365
#ifdef CONFIG_USER_ONLY
1366
    { .name = "any",         .initfn = arm_any_initfn },
1367
#endif
1368
#endif
1369
    { .name = NULL }
1370 1371
};

1372 1373
static Property arm_cpu_properties[] = {
    DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false),
1374
    DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0),
1375
    DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0),
1376 1377 1378
    DEFINE_PROP_END_OF_LIST()
};

1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395
#ifdef CONFIG_USER_ONLY
static int arm_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int rw,
                                    int mmu_idx)
{
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;

    env->exception.vaddress = address;
    if (rw == 2) {
        cs->exception_index = EXCP_PREFETCH_ABORT;
    } else {
        cs->exception_index = EXCP_DATA_ABORT;
    }
    return 1;
}
#endif

1396 1397 1398 1399
static void arm_cpu_class_init(ObjectClass *oc, void *data)
{
    ARMCPUClass *acc = ARM_CPU_CLASS(oc);
    CPUClass *cc = CPU_CLASS(acc);
1400 1401 1402 1403
    DeviceClass *dc = DEVICE_CLASS(oc);

    acc->parent_realize = dc->realize;
    dc->realize = arm_cpu_realizefn;
1404
    dc->props = arm_cpu_properties;
1405 1406 1407

    acc->parent_reset = cc->reset;
    cc->reset = arm_cpu_reset;
1408 1409

    cc->class_by_name = arm_cpu_class_by_name;
1410
    cc->has_work = arm_cpu_has_work;
1411
    cc->cpu_exec_interrupt = arm_cpu_exec_interrupt;
1412
    cc->dump_state = arm_cpu_dump_state;
1413
    cc->set_pc = arm_cpu_set_pc;
1414 1415
    cc->gdb_read_register = arm_cpu_gdb_read_register;
    cc->gdb_write_register = arm_cpu_gdb_write_register;
1416 1417 1418
#ifdef CONFIG_USER_ONLY
    cc->handle_mmu_fault = arm_cpu_handle_mmu_fault;
#else
1419
    cc->do_interrupt = arm_cpu_do_interrupt;
1420 1421
    cc->get_phys_page_debug = arm_cpu_get_phys_page_debug;
    cc->vmsd = &vmstate_arm_cpu;
1422
    cc->virtio_is_big_endian = arm_cpu_is_big_endian;
1423
#endif
1424
    cc->gdb_num_core_regs = 26;
1425
    cc->gdb_core_xml_file = "arm-core.xml";
1426
    cc->gdb_stop_before_watchpoint = true;
1427
    cc->debug_excp_handler = arm_debug_excp_handler;
1428 1429

    cc->disas_set_info = arm_disas_set_info;
1430 1431
}

1432 1433 1434 1435 1436 1437 1438
static void cpu_register(const ARMCPUInfo *info)
{
    TypeInfo type_info = {
        .parent = TYPE_ARM_CPU,
        .instance_size = sizeof(ARMCPU),
        .instance_init = info->initfn,
        .class_size = sizeof(ARMCPUClass),
1439
        .class_init = info->class_init,
1440 1441
    };

A
Andreas Färber 已提交
1442
    type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name);
1443
    type_register(&type_info);
A
Andreas Färber 已提交
1444
    g_free((void *)type_info.name);
1445 1446
}

1447 1448 1449 1450
static const TypeInfo arm_cpu_type_info = {
    .name = TYPE_ARM_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(ARMCPU),
1451
    .instance_init = arm_cpu_initfn,
1452
    .instance_post_init = arm_cpu_post_init,
1453
    .instance_finalize = arm_cpu_finalizefn,
1454
    .abstract = true,
1455 1456 1457 1458 1459 1460
    .class_size = sizeof(ARMCPUClass),
    .class_init = arm_cpu_class_init,
};

static void arm_cpu_register_types(void)
{
1461
    const ARMCPUInfo *info = arm_cpus;
1462

1463
    type_register_static(&arm_cpu_type_info);
1464 1465 1466 1467

    while (info->name) {
        cpu_register(info);
        info++;
1468
    }
1469 1470 1471
}

type_init(arm_cpu_register_types)