cpu.c 42.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * QEMU ARM CPU
 *
 * Copyright (c) 2012 SUSE LINUX Products GmbH
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, see
 * <http://www.gnu.org/licenses/gpl-2.0.html>
 */

21
#include "cpu.h"
22
#include "internals.h"
23
#include "qemu-common.h"
24
#include "hw/qdev-properties.h"
25
#include "qapi/qmp/qerror.h"
26 27 28
#if !defined(CONFIG_USER_ONLY)
#include "hw/loader.h"
#endif
29
#include "hw/arm/arm.h"
30
#include "sysemu/sysemu.h"
31
#include "sysemu/kvm.h"
32
#include "kvm_arm.h"
33

34 35 36 37 38 39 40
static void arm_cpu_set_pc(CPUState *cs, vaddr value)
{
    ARMCPU *cpu = ARM_CPU(cs);

    cpu->env.regs[15] = value;
}

41 42
static bool arm_cpu_has_work(CPUState *cs)
{
43 44 45 46
    ARMCPU *cpu = ARM_CPU(cs);

    return !cpu->powered_off
        && cs->interrupt_request &
47 48 49
        (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD
         | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ
         | CPU_INTERRUPT_EXITTB);
50 51
}

52 53 54 55 56 57
static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque)
{
    /* Reset a single ARMCPRegInfo register */
    ARMCPRegInfo *ri = value;
    ARMCPU *cpu = opaque;

58
    if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) {
59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
        return;
    }

    if (ri->resetfn) {
        ri->resetfn(&cpu->env, ri);
        return;
    }

    /* A zero offset is never possible as it would be regs[0]
     * so we use it to indicate that reset is being handled elsewhere.
     * This is basically only used for fields in non-core coprocessors
     * (like the pxa2xx ones).
     */
    if (!ri->fieldoffset) {
        return;
    }

76
    if (cpreg_field_is_64bit(ri)) {
77 78 79 80 81 82
        CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue;
    } else {
        CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue;
    }
}

83 84 85 86 87
/* CPUClass::reset() */
static void arm_cpu_reset(CPUState *s)
{
    ARMCPU *cpu = ARM_CPU(s);
    ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu);
88 89
    CPUARMState *env = &cpu->env;

90 91
    acc->parent_reset(s);

92
    memset(env, 0, offsetof(CPUARMState, features));
93
    g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu);
94 95 96
    env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid;
    env->vfp.xregs[ARM_VFP_MVFR0] = cpu->mvfr0;
    env->vfp.xregs[ARM_VFP_MVFR1] = cpu->mvfr1;
97
    env->vfp.xregs[ARM_VFP_MVFR2] = cpu->mvfr2;
98

99 100 101
    cpu->powered_off = cpu->start_powered_off;
    s->halted = cpu->start_powered_off;

102 103 104 105
    if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
        env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q';
    }

106 107 108
    if (arm_feature(env, ARM_FEATURE_AARCH64)) {
        /* 64 bit CPUs always start in 64 bit mode */
        env->aarch64 = 1;
109 110
#if defined(CONFIG_USER_ONLY)
        env->pstate = PSTATE_MODE_EL0t;
111
        /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */
112
        env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE;
113
        /* and to the FP/Neon instructions */
114
        env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3);
115
#else
116 117 118 119 120 121 122 123
        /* Reset into the highest available EL */
        if (arm_feature(env, ARM_FEATURE_EL3)) {
            env->pstate = PSTATE_MODE_EL3h;
        } else if (arm_feature(env, ARM_FEATURE_EL2)) {
            env->pstate = PSTATE_MODE_EL2h;
        } else {
            env->pstate = PSTATE_MODE_EL1h;
        }
124
        env->pc = cpu->rvbar;
125 126 127 128
#endif
    } else {
#if defined(CONFIG_USER_ONLY)
        /* Userspace expects access to cp10 and cp11 for FP/Neon */
129
        env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf);
130
#endif
131 132
    }

133 134 135 136 137 138 139 140 141 142 143
#if defined(CONFIG_USER_ONLY)
    env->uncached_cpsr = ARM_CPU_MODE_USR;
    /* For user mode we must enable access to coprocessors */
    env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30;
    if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
        env->cp15.c15_cpar = 3;
    } else if (arm_feature(env, ARM_FEATURE_XSCALE)) {
        env->cp15.c15_cpar = 1;
    }
#else
    /* SVC mode with interrupts disabled.  */
144 145
    env->uncached_cpsr = ARM_CPU_MODE_SVC;
    env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F;
146
    /* On ARMv7-M the CPSR_I is the value of the PRIMASK register, and is
147 148
     * clear at reset. Initial SP and PC are loaded from ROM.
     */
149
    if (IS_M(env)) {
150 151
        uint32_t initial_msp; /* Loaded from 0x0 */
        uint32_t initial_pc; /* Loaded from 0x4 */
152
        uint8_t *rom;
153

154
        env->daif &= ~PSTATE_I;
155 156
        rom = rom_ptr(0);
        if (rom) {
157 158 159 160 161 162 163 164 165 166 167 168 169
            /* Address zero is covered by ROM which hasn't yet been
             * copied into physical memory.
             */
            initial_msp = ldl_p(rom);
            initial_pc = ldl_p(rom + 4);
        } else {
            /* Address zero not covered by a ROM blob, or the ROM blob
             * is in non-modifiable memory and this is a second reset after
             * it got copied into memory. In the latter case, rom_ptr
             * will return a NULL pointer and we should use ldl_phys instead.
             */
            initial_msp = ldl_phys(s->as, 0);
            initial_pc = ldl_phys(s->as, 4);
170
        }
171 172 173 174

        env->regs[13] = initial_msp & 0xFFFFFFFC;
        env->regs[15] = initial_pc & ~1;
        env->thumb = initial_pc & 1;
175
    }
176

177 178 179 180 181
    /* AArch32 has a hard highvec setting of 0xFFFF0000.  If we are currently
     * executing as AArch32 then check if highvecs are enabled and
     * adjust the PC accordingly.
     */
    if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) {
182
        env->regs[15] = 0xFFFF0000;
183 184
    }

185 186 187 188 189 190 191 192 193
    env->vfp.xregs[ARM_VFP_FPEXC] = 0;
#endif
    set_flush_to_zero(1, &env->vfp.standard_fp_status);
    set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status);
    set_default_nan_mode(1, &env->vfp.standard_fp_status);
    set_float_detect_tininess(float_tininess_before_rounding,
                              &env->vfp.fp_status);
    set_float_detect_tininess(float_tininess_before_rounding,
                              &env->vfp.standard_fp_status);
194
    tlb_flush(s, 1);
195 196 197 198 199 200

#ifndef CONFIG_USER_ONLY
    if (kvm_enabled()) {
        kvm_arm_reset_vcpu(cpu);
    }
#endif
201

202
    hw_breakpoint_update_all(cpu);
203
    hw_watchpoint_update_all(cpu);
204 205
}

206 207 208
bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
{
    CPUClass *cc = CPU_GET_CLASS(cs);
209 210 211 212 213
    CPUARMState *env = cs->env_ptr;
    uint32_t cur_el = arm_current_el(env);
    bool secure = arm_is_secure(env);
    uint32_t target_el;
    uint32_t excp_idx;
214 215
    bool ret = false;

216 217 218 219 220 221 222 223 224
    if (interrupt_request & CPU_INTERRUPT_FIQ) {
        excp_idx = EXCP_FIQ;
        target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
225
    }
226 227 228 229 230 231 232 233 234
    if (interrupt_request & CPU_INTERRUPT_HARD) {
        excp_idx = EXCP_IRQ;
        target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
235
    }
236 237 238 239 240 241 242 243 244
    if (interrupt_request & CPU_INTERRUPT_VIRQ) {
        excp_idx = EXCP_VIRQ;
        target_el = 1;
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
245
    }
246 247 248 249 250 251 252 253 254
    if (interrupt_request & CPU_INTERRUPT_VFIQ) {
        excp_idx = EXCP_VFIQ;
        target_el = 1;
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
255
    }
256 257 258 259

    return ret;
}

260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
{
    CPUClass *cc = CPU_GET_CLASS(cs);
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;
    bool ret = false;


    if (interrupt_request & CPU_INTERRUPT_FIQ
        && !(env->daif & PSTATE_F)) {
        cs->exception_index = EXCP_FIQ;
        cc->do_interrupt(cs);
        ret = true;
    }
    /* ARMv7-M interrupt return works by loading a magic value
     * into the PC.  On real hardware the load causes the
     * return to occur.  The qemu implementation performs the
     * jump normally, then does the exception return when the
     * CPU tries to execute code at the magic address.
     * This will cause the magic PC value to be pushed to
     * the stack if an interrupt occurred at the wrong time.
     * We avoid this by disabling interrupts when
     * pc contains a magic address.
     */
    if (interrupt_request & CPU_INTERRUPT_HARD
        && !(env->daif & PSTATE_I)
        && (env->regs[15] < 0xfffffff0)) {
        cs->exception_index = EXCP_IRQ;
        cc->do_interrupt(cs);
        ret = true;
    }
    return ret;
}
#endif

296 297 298 299
#ifndef CONFIG_USER_ONLY
static void arm_cpu_set_irq(void *opaque, int irq, int level)
{
    ARMCPU *cpu = opaque;
300
    CPUARMState *env = &cpu->env;
301
    CPUState *cs = CPU(cpu);
302 303 304 305 306 307
    static const int mask[] = {
        [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD,
        [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ,
        [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ,
        [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ
    };
308 309

    switch (irq) {
310 311 312 313 314
    case ARM_CPU_VIRQ:
    case ARM_CPU_VFIQ:
        if (!arm_feature(env, ARM_FEATURE_EL2)) {
            hw_error("%s: Virtual interrupt line %d with no EL2 support\n",
                     __func__, irq);
315
        }
316 317
        /* fall through */
    case ARM_CPU_IRQ:
318 319
    case ARM_CPU_FIQ:
        if (level) {
320
            cpu_interrupt(cs, mask[irq]);
321
        } else {
322
            cpu_reset_interrupt(cs, mask[irq]);
323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
        }
        break;
    default:
        hw_error("arm_cpu_set_irq: Bad interrupt line %d\n", irq);
    }
}

static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level)
{
#ifdef CONFIG_KVM
    ARMCPU *cpu = opaque;
    CPUState *cs = CPU(cpu);
    int kvm_irq = KVM_ARM_IRQ_TYPE_CPU << KVM_ARM_IRQ_TYPE_SHIFT;

    switch (irq) {
    case ARM_CPU_IRQ:
        kvm_irq |= KVM_ARM_IRQ_CPU_IRQ;
        break;
    case ARM_CPU_FIQ:
        kvm_irq |= KVM_ARM_IRQ_CPU_FIQ;
        break;
    default:
        hw_error("arm_cpu_kvm_set_irq: Bad interrupt line %d\n", irq);
    }
    kvm_irq |= cs->cpu_index << KVM_ARM_IRQ_VCPU_SHIFT;
    kvm_set_irq(kvm_state, kvm_irq, level ? 1 : 0);
#endif
}
351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373

static bool arm_cpu_is_big_endian(CPUState *cs)
{
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;
    int cur_el;

    cpu_synchronize_state(cs);

    /* In 32bit guest endianness is determined by looking at CPSR's E bit */
    if (!is_a64(env)) {
        return (env->uncached_cpsr & CPSR_E) ? 1 : 0;
    }

    cur_el = arm_current_el(env);

    if (cur_el == 0) {
        return (env->cp15.sctlr_el[1] & SCTLR_E0E) != 0;
    }

    return (env->cp15.sctlr_el[cur_el] & SCTLR_EE) != 0;
}

374 375
#endif

376 377
static inline void set_feature(CPUARMState *env, int feature)
{
378
    env->features |= 1ULL << feature;
379 380
}

381 382 383 384 385
static inline void unset_feature(CPUARMState *env, int feature)
{
    env->features &= ~(1ULL << feature);
}

386 387
#define ARM_CPUS_PER_CLUSTER 8

388 389
static void arm_cpu_initfn(Object *obj)
{
390
    CPUState *cs = CPU(obj);
391
    ARMCPU *cpu = ARM_CPU(obj);
392
    static bool inited;
393
    uint32_t Aff1, Aff0;
394

395
    cs->env_ptr = &cpu->env;
396
    cpu_exec_init(&cpu->env);
397 398
    cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal,
                                         g_free, g_free);
399

400 401 402 403 404 405 406 407 408
    /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it.
     * We don't support setting cluster ID ([16..23]) (known as Aff2
     * in later ARM ARM versions), or any of the higher affinity level fields,
     * so these bits always RAZ.
     */
    Aff1 = cs->cpu_index / ARM_CPUS_PER_CLUSTER;
    Aff0 = cs->cpu_index % ARM_CPUS_PER_CLUSTER;
    cpu->mp_affinity = (Aff1 << 8) | Aff0;

409 410 411
#ifndef CONFIG_USER_ONLY
    /* Our inbound IRQ and FIQ lines */
    if (kvm_enabled()) {
412 413 414 415
        /* VIRQ and VFIQ are unused with KVM but we add them to maintain
         * the same interface as non-KVM CPUs.
         */
        qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4);
416
    } else {
417
        qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4);
418
    }
419

420
    cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
421
                                                arm_gt_ptimer_cb, cpu);
422
    cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
423 424 425
                                                arm_gt_vtimer_cb, cpu);
    qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs,
                       ARRAY_SIZE(cpu->gt_timer_outputs));
426 427
#endif

428 429 430 431 432
    /* DTB consumers generally don't in fact care what the 'compatible'
     * string is, so always provide some string and trust that a hypothetical
     * picky DTB consumer will also provide a helpful error message.
     */
    cpu->dtb_compatible = "qemu,unknown";
433
    cpu->psci_version = 1; /* By default assume PSCI v0.1 */
434
    cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE;
435

436 437 438 439 440 441
    if (tcg_enabled()) {
        cpu->psci_version = 2; /* TCG implements PSCI 0.2 */
        if (!inited) {
            inited = true;
            arm_translate_init();
        }
442
    }
443 444
}

445
static Property arm_cpu_reset_cbar_property =
446
            DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0);
447

448 449 450
static Property arm_cpu_reset_hivecs_property =
            DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false);

451 452 453
static Property arm_cpu_rvbar_property =
            DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0);

454 455 456
static Property arm_cpu_has_el3_property =
            DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true);

P
Peter Crosthwaite 已提交
457 458 459
static Property arm_cpu_has_mpu_property =
            DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true);

460 461 462 463
static void arm_cpu_post_init(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

464 465
    if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) ||
        arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) {
466
        qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property,
467
                                 &error_abort);
468
    }
469 470 471

    if (!arm_feature(&cpu->env, ARM_FEATURE_M)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property,
472
                                 &error_abort);
473
    }
474 475 476 477 478

    if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property,
                                 &error_abort);
    }
479 480 481 482 483 484 485 486

    if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
        /* Add the has_el3 state CPU property only if EL3 is allowed.  This will
         * prevent "has_el3" from existing on CPUs which cannot support EL3.
         */
        qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property,
                                 &error_abort);
    }
P
Peter Crosthwaite 已提交
487 488 489 490 491 492

    if (arm_feature(&cpu->env, ARM_FEATURE_MPU)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property,
                                 &error_abort);
    }

493 494
}

495 496 497 498
static void arm_cpu_finalizefn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
    g_hash_table_destroy(cpu->cp_regs);
499 500
}

501
static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
502
{
503
    CPUState *cs = CPU(dev);
504 505
    ARMCPU *cpu = ARM_CPU(dev);
    ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev);
506
    CPUARMState *env = &cpu->env;
507

508
    /* Some features automatically imply others: */
509 510 511 512 513
    if (arm_feature(env, ARM_FEATURE_V8)) {
        set_feature(env, ARM_FEATURE_V7);
        set_feature(env, ARM_FEATURE_ARM_DIV);
        set_feature(env, ARM_FEATURE_LPAE);
    }
514 515 516
    if (arm_feature(env, ARM_FEATURE_V7)) {
        set_feature(env, ARM_FEATURE_VAPA);
        set_feature(env, ARM_FEATURE_THUMB2);
P
Peter Maydell 已提交
517
        set_feature(env, ARM_FEATURE_MPIDR);
518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544
        if (!arm_feature(env, ARM_FEATURE_M)) {
            set_feature(env, ARM_FEATURE_V6K);
        } else {
            set_feature(env, ARM_FEATURE_V6);
        }
    }
    if (arm_feature(env, ARM_FEATURE_V6K)) {
        set_feature(env, ARM_FEATURE_V6);
        set_feature(env, ARM_FEATURE_MVFR);
    }
    if (arm_feature(env, ARM_FEATURE_V6)) {
        set_feature(env, ARM_FEATURE_V5);
        if (!arm_feature(env, ARM_FEATURE_M)) {
            set_feature(env, ARM_FEATURE_AUXCR);
        }
    }
    if (arm_feature(env, ARM_FEATURE_V5)) {
        set_feature(env, ARM_FEATURE_V4T);
    }
    if (arm_feature(env, ARM_FEATURE_M)) {
        set_feature(env, ARM_FEATURE_THUMB_DIV);
    }
    if (arm_feature(env, ARM_FEATURE_ARM_DIV)) {
        set_feature(env, ARM_FEATURE_THUMB_DIV);
    }
    if (arm_feature(env, ARM_FEATURE_VFP4)) {
        set_feature(env, ARM_FEATURE_VFP3);
545
        set_feature(env, ARM_FEATURE_VFP_FP16);
546 547 548 549
    }
    if (arm_feature(env, ARM_FEATURE_VFP3)) {
        set_feature(env, ARM_FEATURE_VFP);
    }
550
    if (arm_feature(env, ARM_FEATURE_LPAE)) {
551
        set_feature(env, ARM_FEATURE_V7MP);
552 553
        set_feature(env, ARM_FEATURE_PXN);
    }
554 555 556
    if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
        set_feature(env, ARM_FEATURE_CBAR);
    }
557 558 559 560
    if (arm_feature(env, ARM_FEATURE_THUMB2) &&
        !arm_feature(env, ARM_FEATURE_M)) {
        set_feature(env, ARM_FEATURE_THUMB_DSP);
    }
561

562 563 564 565
    if (cpu->reset_hivecs) {
            cpu->reset_sctlr |= (1 << 13);
    }

566 567 568 569 570 571 572
    if (!cpu->has_el3) {
        /* If the has_el3 CPU property is disabled then we need to disable the
         * feature.
         */
        unset_feature(env, ARM_FEATURE_EL3);

        /* Disable the security extension feature bits in the processor feature
573
         * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12].
574 575
         */
        cpu->id_pfr1 &= ~0xf0;
576
        cpu->id_aa64pfr0 &= ~0xf000;
577 578
    }

P
Peter Crosthwaite 已提交
579 580 581 582
    if (!cpu->has_mpu) {
        unset_feature(env, ARM_FEATURE_MPU);
    }

583
    register_cp_regs_for_features(cpu);
584 585
    arm_cpu_register_gdb_regs_for_features(cpu);

586 587
    init_cpreg_list(cpu);

588
    qemu_init_vcpu(cs);
589
    cpu_reset(cs);
590 591

    acc->parent_realize(dev, errp);
592 593
}

594 595 596
static ObjectClass *arm_cpu_class_by_name(const char *cpu_model)
{
    ObjectClass *oc;
A
Andreas Färber 已提交
597
    char *typename;
598
    char **cpuname;
599 600 601 602 603

    if (!cpu_model) {
        return NULL;
    }

604 605
    cpuname = g_strsplit(cpu_model, ",", 1);
    typename = g_strdup_printf("%s-" TYPE_ARM_CPU, cpuname[0]);
A
Andreas Färber 已提交
606
    oc = object_class_by_name(typename);
607
    g_strfreev(cpuname);
A
Andreas Färber 已提交
608
    g_free(typename);
609 610
    if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) ||
        object_class_is_abstract(oc)) {
611 612 613 614 615
        return NULL;
    }
    return oc;
}

616 617 618
/* CPU models. These are not needed for the AArch64 linux-user build. */
#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)

619 620 621
static void arm926_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
622 623

    cpu->dtb_compatible = "arm,arm926";
624 625
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
626 627
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
628
    cpu->midr = 0x41069265;
629
    cpu->reset_fpsid = 0x41011090;
630
    cpu->ctr = 0x1dd20d2;
631
    cpu->reset_sctlr = 0x00090078;
632 633 634 635 636
}

static void arm946_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
637 638

    cpu->dtb_compatible = "arm,arm946";
639 640
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_MPU);
641
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
642
    cpu->midr = 0x41059461;
643
    cpu->ctr = 0x0f004006;
644
    cpu->reset_sctlr = 0x00000078;
645 646 647 648 649
}

static void arm1026_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
650 651

    cpu->dtb_compatible = "arm,arm1026";
652 653 654
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
    set_feature(&cpu->env, ARM_FEATURE_AUXCR);
655 656
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
657
    cpu->midr = 0x4106a262;
658
    cpu->reset_fpsid = 0x410110a0;
659
    cpu->ctr = 0x1dd20d2;
660
    cpu->reset_sctlr = 0x00090078;
661
    cpu->reset_auxcr = 1;
662 663 664 665 666
    {
        /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */
        ARMCPRegInfo ifar = {
            .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1,
            .access = PL1_RW,
F
Fabian Aggeler 已提交
667
            .fieldoffset = offsetof(CPUARMState, cp15.ifar_ns),
668 669 670 671
            .resetvalue = 0
        };
        define_one_arm_cp_reg(cpu, &ifar);
    }
672 673 674 675 676
}

static void arm1136_r2_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
677 678 679 680 681 682 683
    /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an
     * older core than plain "arm1136". In particular this does not
     * have the v6K features.
     * These ID register values are correct for 1136 but may be wrong
     * for 1136_r2 (in particular r0p2 does not actually implement most
     * of the ID registers).
     */
684 685

    cpu->dtb_compatible = "arm,arm1136";
686 687
    set_feature(&cpu->env, ARM_FEATURE_V6);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
688 689 690
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
691
    cpu->midr = 0x4107b362;
692
    cpu->reset_fpsid = 0x410120b4;
693 694
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
695
    cpu->ctr = 0x1dd20d2;
696
    cpu->reset_sctlr = 0x00050078;
697 698 699 700 701 702 703 704 705 706 707 708
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x1;
    cpu->id_dfr0 = 0x2;
    cpu->id_afr0 = 0x3;
    cpu->id_mmfr0 = 0x01130003;
    cpu->id_mmfr1 = 0x10030302;
    cpu->id_mmfr2 = 0x01222110;
    cpu->id_isar0 = 0x00140011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11231111;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x141;
709
    cpu->reset_auxcr = 7;
710 711 712 713 714
}

static void arm1136_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
715 716

    cpu->dtb_compatible = "arm,arm1136";
717 718 719
    set_feature(&cpu->env, ARM_FEATURE_V6K);
    set_feature(&cpu->env, ARM_FEATURE_V6);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
720 721 722
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
723
    cpu->midr = 0x4117b363;
724
    cpu->reset_fpsid = 0x410120b4;
725 726
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
727
    cpu->ctr = 0x1dd20d2;
728
    cpu->reset_sctlr = 0x00050078;
729 730 731 732 733 734 735 736 737 738 739 740
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x1;
    cpu->id_dfr0 = 0x2;
    cpu->id_afr0 = 0x3;
    cpu->id_mmfr0 = 0x01130003;
    cpu->id_mmfr1 = 0x10030302;
    cpu->id_mmfr2 = 0x01222110;
    cpu->id_isar0 = 0x00140011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11231111;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x141;
741
    cpu->reset_auxcr = 7;
742 743 744 745 746
}

static void arm1176_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
747 748

    cpu->dtb_compatible = "arm,arm1176";
749 750 751
    set_feature(&cpu->env, ARM_FEATURE_V6K);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
    set_feature(&cpu->env, ARM_FEATURE_VAPA);
752 753 754
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
755
    set_feature(&cpu->env, ARM_FEATURE_EL3);
756
    cpu->midr = 0x410fb767;
757
    cpu->reset_fpsid = 0x410120b5;
758 759
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
760
    cpu->ctr = 0x1dd20d2;
761
    cpu->reset_sctlr = 0x00050078;
762 763 764 765 766 767 768 769 770 771 772 773
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x11;
    cpu->id_dfr0 = 0x33;
    cpu->id_afr0 = 0;
    cpu->id_mmfr0 = 0x01130003;
    cpu->id_mmfr1 = 0x10030302;
    cpu->id_mmfr2 = 0x01222100;
    cpu->id_isar0 = 0x0140011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11231121;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x01141;
774
    cpu->reset_auxcr = 7;
775 776 777 778 779
}

static void arm11mpcore_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
780 781

    cpu->dtb_compatible = "arm,arm11mpcore";
782 783 784
    set_feature(&cpu->env, ARM_FEATURE_V6K);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
    set_feature(&cpu->env, ARM_FEATURE_VAPA);
P
Peter Maydell 已提交
785
    set_feature(&cpu->env, ARM_FEATURE_MPIDR);
786
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
787
    cpu->midr = 0x410fb022;
788
    cpu->reset_fpsid = 0x410120b4;
789 790
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
791
    cpu->ctr = 0x1d192992; /* 32K icache 32K dcache */
792 793 794 795 796 797 798 799 800 801 802 803
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x1;
    cpu->id_dfr0 = 0;
    cpu->id_afr0 = 0x2;
    cpu->id_mmfr0 = 0x01100103;
    cpu->id_mmfr1 = 0x10020302;
    cpu->id_mmfr2 = 0x01222000;
    cpu->id_isar0 = 0x00100011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11221011;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x141;
804
    cpu->reset_auxcr = 1;
805 806 807 808 809
}

static void cortex_m3_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
810 811
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_M);
812
    cpu->midr = 0x410fc231;
813 814
}

815 816 817 818 819 820 821 822 823
static void cortex_m4_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_M);
    set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
    cpu->midr = 0x410fc240; /* r0p0 */
}
824 825 826 827
static void arm_v7m_class_init(ObjectClass *oc, void *data)
{
    CPUClass *cc = CPU_CLASS(oc);

828
#ifndef CONFIG_USER_ONLY
829 830
    cc->do_interrupt = arm_v7m_cpu_do_interrupt;
#endif
831 832

    cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt;
833 834
}

835 836 837 838 839 840 841 842
static const ARMCPRegInfo cortexa8_cp_reginfo[] = {
    { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    REGINFO_SENTINEL
};

843 844 845
static void cortex_a8_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
846 847

    cpu->dtb_compatible = "arm,cortex-a8";
848 849 850 851
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP3);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
852
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
853
    set_feature(&cpu->env, ARM_FEATURE_EL3);
854
    cpu->midr = 0x410fc080;
855
    cpu->reset_fpsid = 0x410330c0;
856 857
    cpu->mvfr0 = 0x11110222;
    cpu->mvfr1 = 0x00011100;
858
    cpu->ctr = 0x82048004;
859
    cpu->reset_sctlr = 0x00c50078;
860 861 862 863 864 865 866 867 868 869 870 871 872
    cpu->id_pfr0 = 0x1031;
    cpu->id_pfr1 = 0x11;
    cpu->id_dfr0 = 0x400;
    cpu->id_afr0 = 0;
    cpu->id_mmfr0 = 0x31100003;
    cpu->id_mmfr1 = 0x20000000;
    cpu->id_mmfr2 = 0x01202000;
    cpu->id_mmfr3 = 0x11;
    cpu->id_isar0 = 0x00101111;
    cpu->id_isar1 = 0x12112111;
    cpu->id_isar2 = 0x21232031;
    cpu->id_isar3 = 0x11112131;
    cpu->id_isar4 = 0x00111142;
873
    cpu->dbgdidr = 0x15141000;
874 875 876 877
    cpu->clidr = (1 << 27) | (2 << 24) | 3;
    cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */
    cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */
    cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */
878
    cpu->reset_auxcr = 2;
879
    define_arm_cp_regs(cpu, cortexa8_cp_reginfo);
880 881
}

882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910
static const ARMCPRegInfo cortexa9_cp_reginfo[] = {
    /* power_control should be set to maximum latency. Again,
     * default to 0 and set by private hook
     */
    { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW, .resetvalue = 0,
      .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) },
    { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1,
      .access = PL1_RW, .resetvalue = 0,
      .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) },
    { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0,
      .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) },
    { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    /* TLB lockdown control */
    { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2,
      .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
    { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4,
      .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
    { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    REGINFO_SENTINEL
};

911 912 913
static void cortex_a9_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
914 915

    cpu->dtb_compatible = "arm,cortex-a9";
916 917 918 919 920
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP3);
    set_feature(&cpu->env, ARM_FEATURE_VFP_FP16);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
921
    set_feature(&cpu->env, ARM_FEATURE_EL3);
922 923 924 925 926
    /* Note that A9 supports the MP extensions even for
     * A9UP and single-core A9MP (which are both different
     * and valid configurations; we don't model A9UP).
     */
    set_feature(&cpu->env, ARM_FEATURE_V7MP);
927
    set_feature(&cpu->env, ARM_FEATURE_CBAR);
928
    cpu->midr = 0x410fc090;
929
    cpu->reset_fpsid = 0x41033090;
930 931
    cpu->mvfr0 = 0x11110222;
    cpu->mvfr1 = 0x01111111;
932
    cpu->ctr = 0x80038003;
933
    cpu->reset_sctlr = 0x00c50078;
934 935 936 937 938 939 940 941 942 943 944 945 946
    cpu->id_pfr0 = 0x1031;
    cpu->id_pfr1 = 0x11;
    cpu->id_dfr0 = 0x000;
    cpu->id_afr0 = 0;
    cpu->id_mmfr0 = 0x00100103;
    cpu->id_mmfr1 = 0x20000000;
    cpu->id_mmfr2 = 0x01230000;
    cpu->id_mmfr3 = 0x00002111;
    cpu->id_isar0 = 0x00101111;
    cpu->id_isar1 = 0x13112111;
    cpu->id_isar2 = 0x21232041;
    cpu->id_isar3 = 0x11112131;
    cpu->id_isar4 = 0x00111142;
947
    cpu->dbgdidr = 0x35141000;
948
    cpu->clidr = (1 << 27) | (1 << 24) | 3;
949 950
    cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */
    cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */
951
    define_arm_cp_regs(cpu, cortexa9_cp_reginfo);
952 953
}

954
#ifndef CONFIG_USER_ONLY
955
static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri)
956 957 958 959
{
    /* Linux wants the number of processors from here.
     * Might as well set the interrupt-controller bit too.
     */
960
    return ((smp_cpus - 1) << 24) | (1 << 23);
961 962 963 964 965 966 967 968 969 970 971 972 973 974
}
#endif

static const ARMCPRegInfo cortexa15_cp_reginfo[] = {
#ifndef CONFIG_USER_ONLY
    { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read,
      .writefn = arm_cp_write_ignore, },
#endif
    { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    REGINFO_SENTINEL
};

975 976 977
static void cortex_a15_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
978 979

    cpu->dtb_compatible = "arm,cortex-a15";
980 981 982 983 984 985
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP4);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
    set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
    set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
986
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
987
    set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
988
    set_feature(&cpu->env, ARM_FEATURE_LPAE);
989
    set_feature(&cpu->env, ARM_FEATURE_EL3);
990
    cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15;
991
    cpu->midr = 0x412fc0f1;
992
    cpu->reset_fpsid = 0x410430f0;
993 994
    cpu->mvfr0 = 0x10110222;
    cpu->mvfr1 = 0x11111111;
995
    cpu->ctr = 0x8444c004;
996
    cpu->reset_sctlr = 0x00c50078;
997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
    cpu->id_pfr0 = 0x00001131;
    cpu->id_pfr1 = 0x00011011;
    cpu->id_dfr0 = 0x02010555;
    cpu->id_afr0 = 0x00000000;
    cpu->id_mmfr0 = 0x10201105;
    cpu->id_mmfr1 = 0x20000000;
    cpu->id_mmfr2 = 0x01240000;
    cpu->id_mmfr3 = 0x02102211;
    cpu->id_isar0 = 0x02101110;
    cpu->id_isar1 = 0x13112111;
    cpu->id_isar2 = 0x21232041;
    cpu->id_isar3 = 0x11112131;
    cpu->id_isar4 = 0x10011142;
1010
    cpu->dbgdidr = 0x3515f021;
1011 1012 1013 1014
    cpu->clidr = 0x0a200023;
    cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
    cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
    cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
1015
    define_arm_cp_regs(cpu, cortexa15_cp_reginfo);
1016 1017 1018 1019 1020
}

static void ti925t_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1021 1022
    set_feature(&cpu->env, ARM_FEATURE_V4T);
    set_feature(&cpu->env, ARM_FEATURE_OMAPCP);
1023
    cpu->midr = ARM_CPUID_TI925T;
1024
    cpu->ctr = 0x5109149;
1025
    cpu->reset_sctlr = 0x00000070;
1026 1027 1028 1029 1030
}

static void sa1100_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1031 1032

    cpu->dtb_compatible = "intel,sa1100";
1033
    set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1034
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1035
    cpu->midr = 0x4401A11B;
1036
    cpu->reset_sctlr = 0x00000070;
1037 1038 1039 1040 1041
}

static void sa1110_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1042
    set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1043
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1044
    cpu->midr = 0x6901B119;
1045
    cpu->reset_sctlr = 0x00000070;
1046 1047 1048 1049 1050
}

static void pxa250_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1051 1052

    cpu->dtb_compatible = "marvell,xscale";
1053 1054
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1055
    cpu->midr = 0x69052100;
1056
    cpu->ctr = 0xd172172;
1057
    cpu->reset_sctlr = 0x00000078;
1058 1059 1060 1061 1062
}

static void pxa255_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1063 1064

    cpu->dtb_compatible = "marvell,xscale";
1065 1066
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1067
    cpu->midr = 0x69052d00;
1068
    cpu->ctr = 0xd172172;
1069
    cpu->reset_sctlr = 0x00000078;
1070 1071 1072 1073 1074
}

static void pxa260_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1075 1076

    cpu->dtb_compatible = "marvell,xscale";
1077 1078
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1079
    cpu->midr = 0x69052903;
1080
    cpu->ctr = 0xd172172;
1081
    cpu->reset_sctlr = 0x00000078;
1082 1083 1084 1085 1086
}

static void pxa261_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1087 1088

    cpu->dtb_compatible = "marvell,xscale";
1089 1090
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1091
    cpu->midr = 0x69052d05;
1092
    cpu->ctr = 0xd172172;
1093
    cpu->reset_sctlr = 0x00000078;
1094 1095 1096 1097 1098
}

static void pxa262_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1099 1100

    cpu->dtb_compatible = "marvell,xscale";
1101 1102
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1103
    cpu->midr = 0x69052d06;
1104
    cpu->ctr = 0xd172172;
1105
    cpu->reset_sctlr = 0x00000078;
1106 1107 1108 1109 1110
}

static void pxa270a0_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1111 1112

    cpu->dtb_compatible = "marvell,xscale";
1113 1114 1115
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1116
    cpu->midr = 0x69054110;
1117
    cpu->ctr = 0xd172172;
1118
    cpu->reset_sctlr = 0x00000078;
1119 1120 1121 1122 1123
}

static void pxa270a1_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1124 1125

    cpu->dtb_compatible = "marvell,xscale";
1126 1127 1128
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1129
    cpu->midr = 0x69054111;
1130
    cpu->ctr = 0xd172172;
1131
    cpu->reset_sctlr = 0x00000078;
1132 1133 1134 1135 1136
}

static void pxa270b0_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1137 1138

    cpu->dtb_compatible = "marvell,xscale";
1139 1140 1141
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1142
    cpu->midr = 0x69054112;
1143
    cpu->ctr = 0xd172172;
1144
    cpu->reset_sctlr = 0x00000078;
1145 1146 1147 1148 1149
}

static void pxa270b1_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1150 1151

    cpu->dtb_compatible = "marvell,xscale";
1152 1153 1154
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1155
    cpu->midr = 0x69054113;
1156
    cpu->ctr = 0xd172172;
1157
    cpu->reset_sctlr = 0x00000078;
1158 1159 1160 1161 1162
}

static void pxa270c0_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1163 1164

    cpu->dtb_compatible = "marvell,xscale";
1165 1166 1167
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1168
    cpu->midr = 0x69054114;
1169
    cpu->ctr = 0xd172172;
1170
    cpu->reset_sctlr = 0x00000078;
1171 1172 1173 1174 1175
}

static void pxa270c5_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1176 1177

    cpu->dtb_compatible = "marvell,xscale";
1178 1179 1180
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1181
    cpu->midr = 0x69054117;
1182
    cpu->ctr = 0xd172172;
1183
    cpu->reset_sctlr = 0x00000078;
1184 1185
}

1186
#ifdef CONFIG_USER_ONLY
1187 1188 1189
static void arm_any_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1190
    set_feature(&cpu->env, ARM_FEATURE_V8);
1191 1192 1193
    set_feature(&cpu->env, ARM_FEATURE_VFP4);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1194 1195 1196 1197
    set_feature(&cpu->env, ARM_FEATURE_V8_AES);
    set_feature(&cpu->env, ARM_FEATURE_V8_SHA1);
    set_feature(&cpu->env, ARM_FEATURE_V8_SHA256);
    set_feature(&cpu->env, ARM_FEATURE_V8_PMULL);
1198
    set_feature(&cpu->env, ARM_FEATURE_CRC);
1199
    cpu->midr = 0xffffffff;
1200
}
1201
#endif
1202

1203 1204
#endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */

1205 1206 1207
typedef struct ARMCPUInfo {
    const char *name;
    void (*initfn)(Object *obj);
1208
    void (*class_init)(ObjectClass *oc, void *data);
1209 1210 1211
} ARMCPUInfo;

static const ARMCPUInfo arm_cpus[] = {
1212
#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223
    { .name = "arm926",      .initfn = arm926_initfn },
    { .name = "arm946",      .initfn = arm946_initfn },
    { .name = "arm1026",     .initfn = arm1026_initfn },
    /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an
     * older core than plain "arm1136". In particular this does not
     * have the v6K features.
     */
    { .name = "arm1136-r2",  .initfn = arm1136_r2_initfn },
    { .name = "arm1136",     .initfn = arm1136_initfn },
    { .name = "arm1176",     .initfn = arm1176_initfn },
    { .name = "arm11mpcore", .initfn = arm11mpcore_initfn },
1224 1225
    { .name = "cortex-m3",   .initfn = cortex_m3_initfn,
                             .class_init = arm_v7m_class_init },
1226 1227
    { .name = "cortex-m4",   .initfn = cortex_m4_initfn,
                             .class_init = arm_v7m_class_init },
1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
    { .name = "cortex-a8",   .initfn = cortex_a8_initfn },
    { .name = "cortex-a9",   .initfn = cortex_a9_initfn },
    { .name = "cortex-a15",  .initfn = cortex_a15_initfn },
    { .name = "ti925t",      .initfn = ti925t_initfn },
    { .name = "sa1100",      .initfn = sa1100_initfn },
    { .name = "sa1110",      .initfn = sa1110_initfn },
    { .name = "pxa250",      .initfn = pxa250_initfn },
    { .name = "pxa255",      .initfn = pxa255_initfn },
    { .name = "pxa260",      .initfn = pxa260_initfn },
    { .name = "pxa261",      .initfn = pxa261_initfn },
    { .name = "pxa262",      .initfn = pxa262_initfn },
    /* "pxa270" is an alias for "pxa270-a0" */
    { .name = "pxa270",      .initfn = pxa270a0_initfn },
    { .name = "pxa270-a0",   .initfn = pxa270a0_initfn },
    { .name = "pxa270-a1",   .initfn = pxa270a1_initfn },
    { .name = "pxa270-b0",   .initfn = pxa270b0_initfn },
    { .name = "pxa270-b1",   .initfn = pxa270b1_initfn },
    { .name = "pxa270-c0",   .initfn = pxa270c0_initfn },
    { .name = "pxa270-c5",   .initfn = pxa270c5_initfn },
1247
#ifdef CONFIG_USER_ONLY
1248
    { .name = "any",         .initfn = arm_any_initfn },
1249
#endif
1250
#endif
1251
    { .name = NULL }
1252 1253
};

1254 1255
static Property arm_cpu_properties[] = {
    DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false),
1256
    DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0),
1257
    DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0),
1258 1259 1260
    DEFINE_PROP_END_OF_LIST()
};

1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277
#ifdef CONFIG_USER_ONLY
static int arm_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int rw,
                                    int mmu_idx)
{
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;

    env->exception.vaddress = address;
    if (rw == 2) {
        cs->exception_index = EXCP_PREFETCH_ABORT;
    } else {
        cs->exception_index = EXCP_DATA_ABORT;
    }
    return 1;
}
#endif

1278 1279 1280 1281
static void arm_cpu_class_init(ObjectClass *oc, void *data)
{
    ARMCPUClass *acc = ARM_CPU_CLASS(oc);
    CPUClass *cc = CPU_CLASS(acc);
1282 1283 1284 1285
    DeviceClass *dc = DEVICE_CLASS(oc);

    acc->parent_realize = dc->realize;
    dc->realize = arm_cpu_realizefn;
1286
    dc->props = arm_cpu_properties;
1287 1288 1289

    acc->parent_reset = cc->reset;
    cc->reset = arm_cpu_reset;
1290 1291

    cc->class_by_name = arm_cpu_class_by_name;
1292
    cc->has_work = arm_cpu_has_work;
1293
    cc->cpu_exec_interrupt = arm_cpu_exec_interrupt;
1294
    cc->dump_state = arm_cpu_dump_state;
1295
    cc->set_pc = arm_cpu_set_pc;
1296 1297
    cc->gdb_read_register = arm_cpu_gdb_read_register;
    cc->gdb_write_register = arm_cpu_gdb_write_register;
1298 1299 1300
#ifdef CONFIG_USER_ONLY
    cc->handle_mmu_fault = arm_cpu_handle_mmu_fault;
#else
1301
    cc->do_interrupt = arm_cpu_do_interrupt;
1302 1303
    cc->get_phys_page_debug = arm_cpu_get_phys_page_debug;
    cc->vmsd = &vmstate_arm_cpu;
1304
    cc->virtio_is_big_endian = arm_cpu_is_big_endian;
1305
#endif
1306
    cc->gdb_num_core_regs = 26;
1307
    cc->gdb_core_xml_file = "arm-core.xml";
1308
    cc->gdb_stop_before_watchpoint = true;
1309
    cc->debug_excp_handler = arm_debug_excp_handler;
1310 1311
}

1312 1313 1314 1315 1316 1317 1318
static void cpu_register(const ARMCPUInfo *info)
{
    TypeInfo type_info = {
        .parent = TYPE_ARM_CPU,
        .instance_size = sizeof(ARMCPU),
        .instance_init = info->initfn,
        .class_size = sizeof(ARMCPUClass),
1319
        .class_init = info->class_init,
1320 1321
    };

A
Andreas Färber 已提交
1322
    type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name);
1323
    type_register(&type_info);
A
Andreas Färber 已提交
1324
    g_free((void *)type_info.name);
1325 1326
}

1327 1328 1329 1330
static const TypeInfo arm_cpu_type_info = {
    .name = TYPE_ARM_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(ARMCPU),
1331
    .instance_init = arm_cpu_initfn,
1332
    .instance_post_init = arm_cpu_post_init,
1333
    .instance_finalize = arm_cpu_finalizefn,
1334
    .abstract = true,
1335 1336 1337 1338 1339 1340
    .class_size = sizeof(ARMCPUClass),
    .class_init = arm_cpu_class_init,
};

static void arm_cpu_register_types(void)
{
1341
    const ARMCPUInfo *info = arm_cpus;
1342

1343
    type_register_static(&arm_cpu_type_info);
1344 1345 1346 1347

    while (info->name) {
        cpu_register(info);
        info++;
1348
    }
1349 1350 1351
}

type_init(arm_cpu_register_types)