op_helper.c 43.0 KB
Newer Older
B
bellard 已提交
1 2
/*
 *  MIPS emulation helpers for qemu.
3
 *
B
bellard 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *  Copyright (c) 2004-2005 Jocelyn Mayer
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */
20
#include <stdlib.h>
B
bellard 已提交
21 22
#include "exec.h"

23 24
#include "host-utils.h"

25 26 27 28 29
#ifdef __s390__
# define GETPC() ((void*)((unsigned long)__builtin_return_address(0) & 0x7fffffffUL))
#else
# define GETPC() (__builtin_return_address(0))
#endif
B
bellard 已提交
30

B
bellard 已提交
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
/*****************************************************************************/
/* Exceptions processing helpers */

void do_raise_exception_err (uint32_t exception, int error_code)
{
#if 1
    if (logfile && exception < 0x100)
        fprintf(logfile, "%s: %d %d\n", __func__, exception, error_code);
#endif
    env->exception_index = exception;
    env->error_code = error_code;
    T0 = 0;
    cpu_loop_exit();
}

void do_raise_exception (uint32_t exception)
{
    do_raise_exception_err(exception, 0);
}

B
bellard 已提交
51 52 53 54 55 56 57 58 59
void do_restore_state (void *pc_ptr)
{
  TranslationBlock *tb;
  unsigned long pc = (unsigned long) pc_ptr;

  tb = tb_find_pc (pc);
  cpu_restore_state (tb, env, pc, NULL);
}

60
void do_raise_exception_direct_err (uint32_t exception, int error_code)
B
bellard 已提交
61 62
{
    do_restore_state (GETPC ());
63 64 65 66 67 68
    do_raise_exception_err (exception, error_code);
}

void do_raise_exception_direct (uint32_t exception)
{
    do_raise_exception_direct_err (exception, 0);
B
bellard 已提交
69 70
}

71
#if defined(TARGET_MIPS64)
72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110
#if TARGET_LONG_BITS > HOST_LONG_BITS
/* Those might call libgcc functions.  */
void do_dsll (void)
{
    T0 = T0 << T1;
}

void do_dsll32 (void)
{
    T0 = T0 << (T1 + 32);
}

void do_dsra (void)
{
    T0 = (int64_t)T0 >> T1;
}

void do_dsra32 (void)
{
    T0 = (int64_t)T0 >> (T1 + 32);
}

void do_dsrl (void)
{
    T0 = T0 >> T1;
}

void do_dsrl32 (void)
{
    T0 = T0 >> (T1 + 32);
}

void do_drotr (void)
{
    target_ulong tmp;

    if (T1) {
       tmp = T0 << (0x40 - T1);
       T0 = (T0 >> T1) | tmp;
111
    }
112 113 114 115 116 117 118 119 120
}

void do_drotr32 (void)
{
    target_ulong tmp;

    if (T1) {
       tmp = T0 << (0x40 - (32 + T1));
       T0 = (T0 >> (32 + T1)) | tmp;
121
    }
122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149
}

void do_dsllv (void)
{
    T0 = T1 << (T0 & 0x3F);
}

void do_dsrav (void)
{
    T0 = (int64_t)T1 >> (T0 & 0x3F);
}

void do_dsrlv (void)
{
    T0 = T1 >> (T0 & 0x3F);
}

void do_drotrv (void)
{
    target_ulong tmp;

    T0 &= 0x3F;
    if (T0) {
       tmp = T1 << (0x40 - T0);
       T0 = (T1 >> T0) | tmp;
    } else
       T0 = T1;
}
150 151 152 153 154 155 156 157 158 159 160

void do_dclo (void)
{
    T0 = clo64(T0);
}

void do_dclz (void)
{
    T0 = clz64(T0);
}

161
#endif /* TARGET_LONG_BITS > HOST_LONG_BITS */
162
#endif /* TARGET_MIPS64 */
163

B
bellard 已提交
164
/* 64 bits arithmetic for 32 bits hosts */
165
#if TARGET_LONG_BITS > HOST_LONG_BITS
166
static always_inline uint64_t get_HILO (void)
B
bellard 已提交
167
{
168
    return (env->HI[0][env->current_tc] << 32) | (uint32_t)env->LO[0][env->current_tc];
B
bellard 已提交
169 170
}

171
static always_inline void set_HILO (uint64_t HILO)
B
bellard 已提交
172
{
173 174
    env->LO[0][env->current_tc] = (int32_t)HILO;
    env->HI[0][env->current_tc] = (int32_t)(HILO >> 32);
B
bellard 已提交
175 176 177 178
}

void do_mult (void)
{
B
bellard 已提交
179
    set_HILO((int64_t)(int32_t)T0 * (int64_t)(int32_t)T1);
B
bellard 已提交
180 181 182 183
}

void do_multu (void)
{
184
    set_HILO((uint64_t)(uint32_t)T0 * (uint64_t)(uint32_t)T1);
B
bellard 已提交
185 186 187 188 189 190
}

void do_madd (void)
{
    int64_t tmp;

B
bellard 已提交
191
    tmp = ((int64_t)(int32_t)T0 * (int64_t)(int32_t)T1);
B
bellard 已提交
192 193 194 195 196 197 198
    set_HILO((int64_t)get_HILO() + tmp);
}

void do_maddu (void)
{
    uint64_t tmp;

199
    tmp = ((uint64_t)(uint32_t)T0 * (uint64_t)(uint32_t)T1);
B
bellard 已提交
200 201 202 203 204 205 206
    set_HILO(get_HILO() + tmp);
}

void do_msub (void)
{
    int64_t tmp;

B
bellard 已提交
207
    tmp = ((int64_t)(int32_t)T0 * (int64_t)(int32_t)T1);
B
bellard 已提交
208 209 210 211 212 213 214
    set_HILO((int64_t)get_HILO() - tmp);
}

void do_msubu (void)
{
    uint64_t tmp;

215
    tmp = ((uint64_t)(uint32_t)T0 * (uint64_t)(uint32_t)T1);
B
bellard 已提交
216 217 218 219
    set_HILO(get_HILO() - tmp);
}
#endif

220 221 222 223 224
#if HOST_LONG_BITS < 64
void do_div (void)
{
    /* 64bit datatypes because we may see overflow/underflow. */
    if (T1 != 0) {
225 226
        env->LO[0][env->current_tc] = (int32_t)((int64_t)(int32_t)T0 / (int32_t)T1);
        env->HI[0][env->current_tc] = (int32_t)((int64_t)(int32_t)T0 % (int32_t)T1);
227 228 229 230
    }
}
#endif

231
#if defined(TARGET_MIPS64)
232 233 234
void do_ddiv (void)
{
    if (T1 != 0) {
235
        lldiv_t res = lldiv((int64_t)T0, (int64_t)T1);
236 237
        env->LO[0][env->current_tc] = res.quot;
        env->HI[0][env->current_tc] = res.rem;
238 239 240
    }
}

241
#if TARGET_LONG_BITS > HOST_LONG_BITS
242 243 244
void do_ddivu (void)
{
    if (T1 != 0) {
245 246
        env->LO[0][env->current_tc] = T0 / T1;
        env->HI[0][env->current_tc] = T0 % T1;
247 248 249
    }
}
#endif
250
#endif /* TARGET_MIPS64 */
251

252
#if defined(CONFIG_USER_ONLY)
253
void do_mfc0_random (void)
B
bellard 已提交
254
{
255
    cpu_abort(env, "mfc0 random\n");
B
bellard 已提交
256
}
257 258 259 260 261 262

void do_mfc0_count (void)
{
    cpu_abort(env, "mfc0 count\n");
}

263
void cpu_mips_store_count(CPUState *env, uint32_t value)
B
bellard 已提交
264
{
265 266 267 268 269 270 271 272
    cpu_abort(env, "mtc0 count\n");
}

void cpu_mips_store_compare(CPUState *env, uint32_t value)
{
    cpu_abort(env, "mtc0 compare\n");
}

273 274 275 276 277 278 279 280 281 282
void cpu_mips_start_count(CPUState *env)
{
    cpu_abort(env, "start count\n");
}

void cpu_mips_stop_count(CPUState *env)
{
    cpu_abort(env, "stop count\n");
}

283 284 285 286 287
void cpu_mips_update_irq(CPUState *env)
{
    cpu_abort(env, "mtc0 status / mtc0 cause\n");
}

288 289
void do_mtc0_status_debug(uint32_t old, uint32_t val)
{
290
    cpu_abort(env, "mtc0 status debug\n");
291 292
}

293
void do_mtc0_status_irqraise_debug (void)
294
{
295
    cpu_abort(env, "mtc0 status irqraise debug\n");
B
bellard 已提交
296 297
}

298 299 300 301 302
void cpu_mips_tlb_flush (CPUState *env, int flush_global)
{
    cpu_abort(env, "mips_tlb_flush\n");
}

B
bellard 已提交
303 304
#else

B
bellard 已提交
305
/* CP0 helpers */
306
void do_mfc0_random (void)
B
bellard 已提交
307
{
T
ths 已提交
308
    T0 = (int32_t)cpu_mips_get_random(env);
309
}
B
bellard 已提交
310

311 312
void do_mfc0_count (void)
{
T
ths 已提交
313
    T0 = (int32_t)cpu_mips_get_count(env);
B
bellard 已提交
314 315
}

316
void do_mtc0_status_debug(uint32_t old, uint32_t val)
B
bellard 已提交
317
{
318 319 320 321
    fprintf(logfile, "Status %08x (%08x) => %08x (%08x) Cause %08x",
            old, old & env->CP0_Cause & CP0Ca_IP_mask,
            val, val & env->CP0_Cause & CP0Ca_IP_mask,
            env->CP0_Cause);
T
ths 已提交
322 323 324 325 326 327
    switch (env->hflags & MIPS_HFLAG_KSU) {
    case MIPS_HFLAG_UM: fputs(", UM\n", logfile); break;
    case MIPS_HFLAG_SM: fputs(", SM\n", logfile); break;
    case MIPS_HFLAG_KM: fputs("\n", logfile); break;
    default: cpu_abort(env, "Invalid MMU mode!\n"); break;
    }
328 329 330 331 332
}

void do_mtc0_status_irqraise_debug(void)
{
    fprintf(logfile, "Raise pending IRQs\n");
B
bellard 已提交
333 334
}

B
bellard 已提交
335 336 337
void fpu_handle_exception(void)
{
#ifdef CONFIG_SOFTFLOAT
338
    int flags = get_float_exception_flags(&env->fpu->fp_status);
B
bellard 已提交
339 340
    unsigned int cpuflags = 0, enable, cause = 0;

341
    enable = GET_FP_ENABLE(env->fpu->fcr31);
B
bellard 已提交
342

343
    /* determine current flags */
B
bellard 已提交
344 345 346 347 348
    if (flags & float_flag_invalid) {
        cpuflags |= FP_INVALID;
        cause |= FP_INVALID & enable;
    }
    if (flags & float_flag_divbyzero) {
349
        cpuflags |= FP_DIV0;
B
bellard 已提交
350 351 352
        cause |= FP_DIV0 & enable;
    }
    if (flags & float_flag_overflow) {
353
        cpuflags |= FP_OVERFLOW;
B
bellard 已提交
354 355 356
        cause |= FP_OVERFLOW & enable;
    }
    if (flags & float_flag_underflow) {
357
        cpuflags |= FP_UNDERFLOW;
B
bellard 已提交
358 359 360
        cause |= FP_UNDERFLOW & enable;
    }
    if (flags & float_flag_inexact) {
361
        cpuflags |= FP_INEXACT;
B
bellard 已提交
362 363
        cause |= FP_INEXACT & enable;
    }
364 365
    SET_FP_FLAGS(env->fpu->fcr31, cpuflags);
    SET_FP_CAUSE(env->fpu->fcr31, cause);
B
bellard 已提交
366
#else
367 368
    SET_FP_FLAGS(env->fpu->fcr31, 0);
    SET_FP_CAUSE(env->fpu->fcr31, 0);
B
bellard 已提交
369 370 371
#endif
}

B
bellard 已提交
372
/* TLB management */
373 374 375 376
void cpu_mips_tlb_flush (CPUState *env, int flush_global)
{
    /* Flush qemu's TLB and discard all shadowed entries.  */
    tlb_flush (env, flush_global);
377
    env->tlb->tlb_in_use = env->tlb->nb_tlb;
378 379
}

380
static void r4k_mips_tlb_flush_extra (CPUState *env, int first)
381 382
{
    /* Discard entries from env->tlb[first] onwards.  */
383 384
    while (env->tlb->tlb_in_use > first) {
        r4k_invalidate_tlb(env, --env->tlb->tlb_in_use, 0);
385 386 387
    }
}

388
static void r4k_fill_tlb (int idx)
B
bellard 已提交
389
{
390
    r4k_tlb_t *tlb;
B
bellard 已提交
391 392

    /* XXX: detect conflicting TLBs and raise a MCHECK exception when needed */
393
    tlb = &env->tlb->mmu.r4k.tlb[idx];
T
ths 已提交
394
    tlb->VPN = env->CP0_EntryHi & (TARGET_PAGE_MASK << 1);
395
#if defined(TARGET_MIPS64)
T
ths 已提交
396
    tlb->VPN &= env->SEGMask;
397
#endif
398
    tlb->ASID = env->CP0_EntryHi & 0xFF;
T
ths 已提交
399
    tlb->PageMask = env->CP0_PageMask;
B
bellard 已提交
400
    tlb->G = env->CP0_EntryLo0 & env->CP0_EntryLo1 & 1;
401 402 403
    tlb->V0 = (env->CP0_EntryLo0 & 2) != 0;
    tlb->D0 = (env->CP0_EntryLo0 & 4) != 0;
    tlb->C0 = (env->CP0_EntryLo0 >> 3) & 0x7;
B
bellard 已提交
404
    tlb->PFN[0] = (env->CP0_EntryLo0 >> 6) << 12;
405 406 407
    tlb->V1 = (env->CP0_EntryLo1 & 2) != 0;
    tlb->D1 = (env->CP0_EntryLo1 & 4) != 0;
    tlb->C1 = (env->CP0_EntryLo1 >> 3) & 0x7;
B
bellard 已提交
408 409 410
    tlb->PFN[1] = (env->CP0_EntryLo1 >> 6) << 12;
}

411
void r4k_do_tlbwi (void)
B
bellard 已提交
412
{
413 414 415
    /* Discard cached TLB entries.  We could avoid doing this if the
       tlbwi is just upgrading access permissions on the current entry;
       that might be a further win.  */
416
    r4k_mips_tlb_flush_extra (env, env->tlb->nb_tlb);
417

418 419
    r4k_invalidate_tlb(env, env->CP0_Index % env->tlb->nb_tlb, 0);
    r4k_fill_tlb(env->CP0_Index % env->tlb->nb_tlb);
B
bellard 已提交
420 421
}

422
void r4k_do_tlbwr (void)
B
bellard 已提交
423 424 425
{
    int r = cpu_mips_get_random(env);

426 427
    r4k_invalidate_tlb(env, r, 1);
    r4k_fill_tlb(r);
B
bellard 已提交
428 429
}

430
void r4k_do_tlbp (void)
B
bellard 已提交
431
{
432
    r4k_tlb_t *tlb;
T
ths 已提交
433
    target_ulong mask;
B
bellard 已提交
434
    target_ulong tag;
T
ths 已提交
435
    target_ulong VPN;
B
bellard 已提交
436 437 438
    uint8_t ASID;
    int i;

B
bellard 已提交
439
    ASID = env->CP0_EntryHi & 0xFF;
440 441
    for (i = 0; i < env->tlb->nb_tlb; i++) {
        tlb = &env->tlb->mmu.r4k.tlb[i];
T
ths 已提交
442 443 444 445
        /* 1k pages are not supported. */
        mask = tlb->PageMask | ~(TARGET_PAGE_MASK << 1);
        tag = env->CP0_EntryHi & ~mask;
        VPN = tlb->VPN & ~mask;
B
bellard 已提交
446
        /* Check ASID, virtual page number & size */
T
ths 已提交
447
        if ((tlb->G == 1 || tlb->ASID == ASID) && VPN == tag) {
B
bellard 已提交
448
            /* TLB match */
T
ths 已提交
449
            env->CP0_Index = i;
B
bellard 已提交
450 451 452
            break;
        }
    }
453
    if (i == env->tlb->nb_tlb) {
454
        /* No match.  Discard any shadow entries, if any of them match.  */
455 456
        for (i = env->tlb->nb_tlb; i < env->tlb->tlb_in_use; i++) {
	    tlb = &env->tlb->mmu.r4k.tlb[i];
T
ths 已提交
457 458 459 460
	    /* 1k pages are not supported. */
	    mask = tlb->PageMask | ~(TARGET_PAGE_MASK << 1);
	    tag = env->CP0_EntryHi & ~mask;
	    VPN = tlb->VPN & ~mask;
461
	    /* Check ASID, virtual page number & size */
T
ths 已提交
462
	    if ((tlb->G == 1 || tlb->ASID == ASID) && VPN == tag) {
463
                r4k_mips_tlb_flush_extra (env, i);
464 465 466 467
	        break;
	    }
	}

T
ths 已提交
468
        env->CP0_Index |= 0x80000000;
B
bellard 已提交
469 470 471
    }
}

472
void r4k_do_tlbr (void)
B
bellard 已提交
473
{
474
    r4k_tlb_t *tlb;
475
    uint8_t ASID;
B
bellard 已提交
476

477
    ASID = env->CP0_EntryHi & 0xFF;
478
    tlb = &env->tlb->mmu.r4k.tlb[env->CP0_Index % env->tlb->nb_tlb];
B
bellard 已提交
479 480

    /* If this will change the current ASID, flush qemu's TLB.  */
481 482 483
    if (ASID != tlb->ASID)
        cpu_mips_tlb_flush (env, 1);

484
    r4k_mips_tlb_flush_extra(env, env->tlb->nb_tlb);
B
bellard 已提交
485

B
bellard 已提交
486
    env->CP0_EntryHi = tlb->VPN | tlb->ASID;
T
ths 已提交
487
    env->CP0_PageMask = tlb->PageMask;
T
ths 已提交
488 489 490 491
    env->CP0_EntryLo0 = tlb->G | (tlb->V0 << 1) | (tlb->D0 << 2) |
                        (tlb->C0 << 3) | (tlb->PFN[0] >> 6);
    env->CP0_EntryLo1 = tlb->G | (tlb->V1 << 1) | (tlb->D1 << 2) |
                        (tlb->C1 << 3) | (tlb->PFN[1] >> 6);
B
bellard 已提交
492 493
}

B
bellard 已提交
494 495
#endif /* !CONFIG_USER_ONLY */

496
void dump_ldst (const unsigned char *func)
B
bellard 已提交
497 498
{
    if (loglevel)
T
ths 已提交
499
        fprintf(logfile, "%s => " TARGET_FMT_lx " " TARGET_FMT_lx "\n", __func__, T0, T1);
B
bellard 已提交
500 501 502 503 504
}

void dump_sc (void)
{
    if (loglevel) {
T
ths 已提交
505
        fprintf(logfile, "%s " TARGET_FMT_lx " at " TARGET_FMT_lx " (" TARGET_FMT_lx ")\n", __func__,
B
bellard 已提交
506 507 508 509
                T1, T0, env->CP0_LLAddr);
    }
}

510
void debug_pre_eret (void)
B
bellard 已提交
511
{
512
    fprintf(logfile, "ERET: PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx,
513
            env->PC[env->current_tc], env->CP0_EPC);
514 515 516 517 518 519 520 521 522
    if (env->CP0_Status & (1 << CP0St_ERL))
        fprintf(logfile, " ErrorEPC " TARGET_FMT_lx, env->CP0_ErrorEPC);
    if (env->hflags & MIPS_HFLAG_DM)
        fprintf(logfile, " DEPC " TARGET_FMT_lx, env->CP0_DEPC);
    fputs("\n", logfile);
}

void debug_post_eret (void)
{
T
ths 已提交
523
    fprintf(logfile, "  =>  PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx,
524
            env->PC[env->current_tc], env->CP0_EPC);
525 526 527 528
    if (env->CP0_Status & (1 << CP0St_ERL))
        fprintf(logfile, " ErrorEPC " TARGET_FMT_lx, env->CP0_ErrorEPC);
    if (env->hflags & MIPS_HFLAG_DM)
        fprintf(logfile, " DEPC " TARGET_FMT_lx, env->CP0_DEPC);
T
ths 已提交
529 530 531 532 533 534
    switch (env->hflags & MIPS_HFLAG_KSU) {
    case MIPS_HFLAG_UM: fputs(", UM\n", logfile); break;
    case MIPS_HFLAG_SM: fputs(", SM\n", logfile); break;
    case MIPS_HFLAG_KM: fputs("\n", logfile); break;
    default: cpu_abort(env, "Invalid MMU mode!\n"); break;
    }
B
bellard 已提交
535 536 537 538 539 540 541
}

void do_pmon (int function)
{
    function /= 2;
    switch (function) {
    case 2: /* TODO: char inbyte(int waitflag); */
542 543
        if (env->gpr[4][env->current_tc] == 0)
            env->gpr[2][env->current_tc] = -1;
B
bellard 已提交
544 545
        /* Fall through */
    case 11: /* TODO: char inbyte (void); */
546
        env->gpr[2][env->current_tc] = -1;
B
bellard 已提交
547 548 549
        break;
    case 3:
    case 12:
550
        printf("%c", (char)(env->gpr[4][env->current_tc] & 0xFF));
B
bellard 已提交
551 552 553 554 555
        break;
    case 17:
        break;
    case 158:
        {
556
            unsigned char *fmt = (void *)(unsigned long)env->gpr[4][env->current_tc];
B
bellard 已提交
557 558 559 560 561
            printf("%s", fmt);
        }
        break;
    }
}
562

563
#if !defined(CONFIG_USER_ONLY)
564

B
bellard 已提交
565 566
static void do_unaligned_access (target_ulong addr, int is_write, int is_user, void *retaddr);

567
#define MMUSUFFIX _mmu
B
bellard 已提交
568
#define ALIGNED_ONLY
569 570 571 572 573 574 575 576 577 578 579 580 581

#define SHIFT 0
#include "softmmu_template.h"

#define SHIFT 1
#include "softmmu_template.h"

#define SHIFT 2
#include "softmmu_template.h"

#define SHIFT 3
#include "softmmu_template.h"

B
bellard 已提交
582 583 584 585 586 587 588
static void do_unaligned_access (target_ulong addr, int is_write, int is_user, void *retaddr)
{
    env->CP0_BadVAddr = addr;
    do_restore_state (retaddr);
    do_raise_exception ((is_write == 1) ? EXCP_AdES : EXCP_AdEL);
}

589
void tlb_fill (target_ulong addr, int is_write, int mmu_idx, void *retaddr)
590 591 592 593 594 595 596 597 598 599
{
    TranslationBlock *tb;
    CPUState *saved_env;
    unsigned long pc;
    int ret;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;
600
    ret = cpu_mips_handle_mmu_fault(env, addr, is_write, mmu_idx, 1);
601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616
    if (ret) {
        if (retaddr) {
            /* now we have a real cpu fault */
            pc = (unsigned long)retaddr;
            tb = tb_find_pc(pc);
            if (tb) {
                /* the PC is inside the translated code. It means that we have
                   a virtual CPU fault */
                cpu_restore_state(tb, env, pc, NULL);
            }
        }
        do_raise_exception_err(env->exception_index, env->error_code);
    }
    env = saved_env;
}

T
ths 已提交
617 618 619 620 621 622 623 624
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
                          int unused)
{
    if (is_exec)
        do_raise_exception(EXCP_IBE);
    else
        do_raise_exception(EXCP_DBE);
}
625
#endif
626 627 628

/* Complex FPU operations which may need stack space. */

T
ths 已提交
629 630 631 632 633 634
#define FLOAT_SIGN32 (1 << 31)
#define FLOAT_SIGN64 (1ULL << 63)
#define FLOAT_ONE32 (0x3f8 << 20)
#define FLOAT_ONE64 (0x3ffULL << 52)
#define FLOAT_TWO32 (1 << 30)
#define FLOAT_TWO64 (1ULL << 62)
T
ths 已提交
635 636 637 638
#define FLOAT_QNAN32 0x7fbfffff
#define FLOAT_QNAN64 0x7ff7ffffffffffffULL
#define FLOAT_SNAN32 0x7fffffff
#define FLOAT_SNAN64 0x7fffffffffffffffULL
T
ths 已提交
639

640 641 642 643 644 645 646 647 648
/* convert MIPS rounding mode in FCR31 to IEEE library */
unsigned int ieee_rm[] = {
    float_round_nearest_even,
    float_round_to_zero,
    float_round_up,
    float_round_down
};

#define RESTORE_ROUNDING_MODE \
649
    set_float_rounding_mode(ieee_rm[env->fpu->fcr31 & 3], &env->fpu->fp_status)
650

651
void do_cfc1 (int reg)
652
{
653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674
    switch (reg) {
    case 0:
        T0 = (int32_t)env->fpu->fcr0;
        break;
    case 25:
        T0 = ((env->fpu->fcr31 >> 24) & 0xfe) | ((env->fpu->fcr31 >> 23) & 0x1);
        break;
    case 26:
        T0 = env->fpu->fcr31 & 0x0003f07c;
        break;
    case 28:
        T0 = (env->fpu->fcr31 & 0x00000f83) | ((env->fpu->fcr31 >> 22) & 0x4);
        break;
    default:
        T0 = (int32_t)env->fpu->fcr31;
        break;
    }
}

void do_ctc1 (int reg)
{
    switch(reg) {
675 676 677
    case 25:
        if (T0 & 0xffffff00)
            return;
678
        env->fpu->fcr31 = (env->fpu->fcr31 & 0x017fffff) | ((T0 & 0xfe) << 24) |
679 680 681 682 683
                     ((T0 & 0x1) << 23);
        break;
    case 26:
        if (T0 & 0x007c0000)
            return;
684
        env->fpu->fcr31 = (env->fpu->fcr31 & 0xfffc0f83) | (T0 & 0x0003f07c);
685 686 687 688
        break;
    case 28:
        if (T0 & 0x007c0000)
            return;
689
        env->fpu->fcr31 = (env->fpu->fcr31 & 0xfefff07c) | (T0 & 0x00000f83) |
690 691 692 693 694
                     ((T0 & 0x4) << 22);
        break;
    case 31:
        if (T0 & 0x007c0000)
            return;
695
        env->fpu->fcr31 = T0;
696 697 698 699 700 701
        break;
    default:
        return;
    }
    /* set rounding mode */
    RESTORE_ROUNDING_MODE;
702 703
    set_float_exception_flags(0, &env->fpu->fp_status);
    if ((GET_FP_ENABLE(env->fpu->fcr31) | 0x20) & GET_FP_CAUSE(env->fpu->fcr31))
704 705 706
        do_raise_exception(EXCP_FPE);
}

707
static always_inline char ieee_ex_to_mips(char xcpt)
708 709 710 711 712 713 714 715
{
    return (xcpt & float_flag_inexact) >> 5 |
           (xcpt & float_flag_underflow) >> 3 |
           (xcpt & float_flag_overflow) >> 1 |
           (xcpt & float_flag_divbyzero) << 1 |
           (xcpt & float_flag_invalid) << 4;
}

716
static always_inline char mips_ex_to_ieee(char xcpt)
717 718 719 720 721 722 723 724
{
    return (xcpt & FP_INEXACT) << 5 |
           (xcpt & FP_UNDERFLOW) << 3 |
           (xcpt & FP_OVERFLOW) << 1 |
           (xcpt & FP_DIV0) >> 1 |
           (xcpt & FP_INVALID) >> 4;
}

725
static always_inline void update_fcr31(void)
726
{
727
    int tmp = ieee_ex_to_mips(get_float_exception_flags(&env->fpu->fp_status));
728

729 730
    SET_FP_CAUSE(env->fpu->fcr31, tmp);
    if (GET_FP_ENABLE(env->fpu->fcr31) & tmp)
731 732
        do_raise_exception(EXCP_FPE);
    else
733
        UPDATE_FP_FLAGS(env->fpu->fcr31, tmp);
734 735 736 737 738 739
}

#define FLOAT_OP(name, p) void do_float_##name##_##p(void)

FLOAT_OP(cvtd, s)
{
740 741
    set_float_exception_flags(0, &env->fpu->fp_status);
    FDT2 = float32_to_float64(FST0, &env->fpu->fp_status);
742 743 744 745
    update_fcr31();
}
FLOAT_OP(cvtd, w)
{
746 747
    set_float_exception_flags(0, &env->fpu->fp_status);
    FDT2 = int32_to_float64(WT0, &env->fpu->fp_status);
748 749 750 751
    update_fcr31();
}
FLOAT_OP(cvtd, l)
{
752 753
    set_float_exception_flags(0, &env->fpu->fp_status);
    FDT2 = int64_to_float64(DT0, &env->fpu->fp_status);
754 755 756 757
    update_fcr31();
}
FLOAT_OP(cvtl, d)
{
758 759
    set_float_exception_flags(0, &env->fpu->fp_status);
    DT2 = float64_to_int64(FDT0, &env->fpu->fp_status);
760
    update_fcr31();
761
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
762
        DT2 = FLOAT_SNAN64;
763 764 765
}
FLOAT_OP(cvtl, s)
{
766 767
    set_float_exception_flags(0, &env->fpu->fp_status);
    DT2 = float32_to_int64(FST0, &env->fpu->fp_status);
768
    update_fcr31();
769
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
770
        DT2 = FLOAT_SNAN64;
771 772 773 774
}

FLOAT_OP(cvtps, pw)
{
775 776 777
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = int32_to_float32(WT0, &env->fpu->fp_status);
    FSTH2 = int32_to_float32(WTH0, &env->fpu->fp_status);
778 779 780 781
    update_fcr31();
}
FLOAT_OP(cvtpw, ps)
{
782 783 784
    set_float_exception_flags(0, &env->fpu->fp_status);
    WT2 = float32_to_int32(FST0, &env->fpu->fp_status);
    WTH2 = float32_to_int32(FSTH0, &env->fpu->fp_status);
785
    update_fcr31();
786
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
787
        WT2 = FLOAT_SNAN32;
788 789 790
}
FLOAT_OP(cvts, d)
{
791 792
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = float64_to_float32(FDT0, &env->fpu->fp_status);
793 794 795 796
    update_fcr31();
}
FLOAT_OP(cvts, w)
{
797 798
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = int32_to_float32(WT0, &env->fpu->fp_status);
799 800 801 802
    update_fcr31();
}
FLOAT_OP(cvts, l)
{
803 804
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = int64_to_float32(DT0, &env->fpu->fp_status);
805 806 807 808
    update_fcr31();
}
FLOAT_OP(cvts, pl)
{
809
    set_float_exception_flags(0, &env->fpu->fp_status);
810 811 812 813 814
    WT2 = WT0;
    update_fcr31();
}
FLOAT_OP(cvts, pu)
{
815
    set_float_exception_flags(0, &env->fpu->fp_status);
816 817 818 819 820
    WT2 = WTH0;
    update_fcr31();
}
FLOAT_OP(cvtw, s)
{
821 822
    set_float_exception_flags(0, &env->fpu->fp_status);
    WT2 = float32_to_int32(FST0, &env->fpu->fp_status);
823
    update_fcr31();
824
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
825
        WT2 = FLOAT_SNAN32;
826 827 828
}
FLOAT_OP(cvtw, d)
{
829 830
    set_float_exception_flags(0, &env->fpu->fp_status);
    WT2 = float64_to_int32(FDT0, &env->fpu->fp_status);
831
    update_fcr31();
832
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
833
        WT2 = FLOAT_SNAN32;
834 835 836 837
}

FLOAT_OP(roundl, d)
{
838 839
    set_float_rounding_mode(float_round_nearest_even, &env->fpu->fp_status);
    DT2 = float64_to_int64(FDT0, &env->fpu->fp_status);
840 841
    RESTORE_ROUNDING_MODE;
    update_fcr31();
842
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
843
        DT2 = FLOAT_SNAN64;
844 845 846
}
FLOAT_OP(roundl, s)
{
847 848
    set_float_rounding_mode(float_round_nearest_even, &env->fpu->fp_status);
    DT2 = float32_to_int64(FST0, &env->fpu->fp_status);
849 850
    RESTORE_ROUNDING_MODE;
    update_fcr31();
851
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
852
        DT2 = FLOAT_SNAN64;
853 854 855
}
FLOAT_OP(roundw, d)
{
856 857
    set_float_rounding_mode(float_round_nearest_even, &env->fpu->fp_status);
    WT2 = float64_to_int32(FDT0, &env->fpu->fp_status);
858 859
    RESTORE_ROUNDING_MODE;
    update_fcr31();
860
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
861
        WT2 = FLOAT_SNAN32;
862 863 864
}
FLOAT_OP(roundw, s)
{
865 866
    set_float_rounding_mode(float_round_nearest_even, &env->fpu->fp_status);
    WT2 = float32_to_int32(FST0, &env->fpu->fp_status);
867 868
    RESTORE_ROUNDING_MODE;
    update_fcr31();
869
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
870
        WT2 = FLOAT_SNAN32;
871 872 873 874
}

FLOAT_OP(truncl, d)
{
875
    DT2 = float64_to_int64_round_to_zero(FDT0, &env->fpu->fp_status);
876
    update_fcr31();
877
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
878
        DT2 = FLOAT_SNAN64;
879 880 881
}
FLOAT_OP(truncl, s)
{
882
    DT2 = float32_to_int64_round_to_zero(FST0, &env->fpu->fp_status);
883
    update_fcr31();
884
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
885
        DT2 = FLOAT_SNAN64;
886 887 888
}
FLOAT_OP(truncw, d)
{
889
    WT2 = float64_to_int32_round_to_zero(FDT0, &env->fpu->fp_status);
890
    update_fcr31();
891
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
892
        WT2 = FLOAT_SNAN32;
893 894 895
}
FLOAT_OP(truncw, s)
{
896
    WT2 = float32_to_int32_round_to_zero(FST0, &env->fpu->fp_status);
897
    update_fcr31();
898
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
899
        WT2 = FLOAT_SNAN32;
900 901 902 903
}

FLOAT_OP(ceill, d)
{
904 905
    set_float_rounding_mode(float_round_up, &env->fpu->fp_status);
    DT2 = float64_to_int64(FDT0, &env->fpu->fp_status);
906 907
    RESTORE_ROUNDING_MODE;
    update_fcr31();
908
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
909
        DT2 = FLOAT_SNAN64;
910 911 912
}
FLOAT_OP(ceill, s)
{
913 914
    set_float_rounding_mode(float_round_up, &env->fpu->fp_status);
    DT2 = float32_to_int64(FST0, &env->fpu->fp_status);
915 916
    RESTORE_ROUNDING_MODE;
    update_fcr31();
917
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
918
        DT2 = FLOAT_SNAN64;
919 920 921
}
FLOAT_OP(ceilw, d)
{
922 923
    set_float_rounding_mode(float_round_up, &env->fpu->fp_status);
    WT2 = float64_to_int32(FDT0, &env->fpu->fp_status);
924 925
    RESTORE_ROUNDING_MODE;
    update_fcr31();
926
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
927
        WT2 = FLOAT_SNAN32;
928 929 930
}
FLOAT_OP(ceilw, s)
{
931 932
    set_float_rounding_mode(float_round_up, &env->fpu->fp_status);
    WT2 = float32_to_int32(FST0, &env->fpu->fp_status);
933 934
    RESTORE_ROUNDING_MODE;
    update_fcr31();
935
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
936
        WT2 = FLOAT_SNAN32;
937 938 939 940
}

FLOAT_OP(floorl, d)
{
941 942
    set_float_rounding_mode(float_round_down, &env->fpu->fp_status);
    DT2 = float64_to_int64(FDT0, &env->fpu->fp_status);
943 944
    RESTORE_ROUNDING_MODE;
    update_fcr31();
945
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
946
        DT2 = FLOAT_SNAN64;
947 948 949
}
FLOAT_OP(floorl, s)
{
950 951
    set_float_rounding_mode(float_round_down, &env->fpu->fp_status);
    DT2 = float32_to_int64(FST0, &env->fpu->fp_status);
952 953
    RESTORE_ROUNDING_MODE;
    update_fcr31();
954
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
955
        DT2 = FLOAT_SNAN64;
956 957 958
}
FLOAT_OP(floorw, d)
{
959 960
    set_float_rounding_mode(float_round_down, &env->fpu->fp_status);
    WT2 = float64_to_int32(FDT0, &env->fpu->fp_status);
961 962
    RESTORE_ROUNDING_MODE;
    update_fcr31();
963
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
964
        WT2 = FLOAT_SNAN32;
965 966 967
}
FLOAT_OP(floorw, s)
{
968 969
    set_float_rounding_mode(float_round_down, &env->fpu->fp_status);
    WT2 = float32_to_int32(FST0, &env->fpu->fp_status);
970 971
    RESTORE_ROUNDING_MODE;
    update_fcr31();
972
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
973
        WT2 = FLOAT_SNAN32;
974 975
}

T
ths 已提交
976 977 978
/* MIPS specific unary operations */
FLOAT_OP(recip, d)
{
979 980
    set_float_exception_flags(0, &env->fpu->fp_status);
    FDT2 = float64_div(FLOAT_ONE64, FDT0, &env->fpu->fp_status);
T
ths 已提交
981 982 983 984
    update_fcr31();
}
FLOAT_OP(recip, s)
{
985 986
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = float32_div(FLOAT_ONE32, FST0, &env->fpu->fp_status);
T
ths 已提交
987
    update_fcr31();
T
ths 已提交
988 989
}

T
ths 已提交
990 991
FLOAT_OP(rsqrt, d)
{
992 993 994
    set_float_exception_flags(0, &env->fpu->fp_status);
    FDT2 = float64_sqrt(FDT0, &env->fpu->fp_status);
    FDT2 = float64_div(FLOAT_ONE64, FDT2, &env->fpu->fp_status);
T
ths 已提交
995 996 997 998
    update_fcr31();
}
FLOAT_OP(rsqrt, s)
{
999 1000 1001
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = float32_sqrt(FST0, &env->fpu->fp_status);
    FST2 = float32_div(FLOAT_ONE32, FST2, &env->fpu->fp_status);
T
ths 已提交
1002 1003 1004 1005 1006
    update_fcr31();
}

FLOAT_OP(recip1, d)
{
1007 1008
    set_float_exception_flags(0, &env->fpu->fp_status);
    FDT2 = float64_div(FLOAT_ONE64, FDT0, &env->fpu->fp_status);
T
ths 已提交
1009 1010 1011 1012
    update_fcr31();
}
FLOAT_OP(recip1, s)
{
1013 1014
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = float32_div(FLOAT_ONE32, FST0, &env->fpu->fp_status);
T
ths 已提交
1015 1016 1017 1018
    update_fcr31();
}
FLOAT_OP(recip1, ps)
{
1019 1020 1021
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = float32_div(FLOAT_ONE32, FST0, &env->fpu->fp_status);
    FSTH2 = float32_div(FLOAT_ONE32, FSTH0, &env->fpu->fp_status);
T
ths 已提交
1022 1023 1024 1025 1026
    update_fcr31();
}

FLOAT_OP(rsqrt1, d)
{
1027 1028 1029
    set_float_exception_flags(0, &env->fpu->fp_status);
    FDT2 = float64_sqrt(FDT0, &env->fpu->fp_status);
    FDT2 = float64_div(FLOAT_ONE64, FDT2, &env->fpu->fp_status);
T
ths 已提交
1030 1031 1032 1033
    update_fcr31();
}
FLOAT_OP(rsqrt1, s)
{
1034 1035 1036
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = float32_sqrt(FST0, &env->fpu->fp_status);
    FST2 = float32_div(FLOAT_ONE32, FST2, &env->fpu->fp_status);
T
ths 已提交
1037 1038 1039 1040
    update_fcr31();
}
FLOAT_OP(rsqrt1, ps)
{
1041 1042 1043 1044 1045
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = float32_sqrt(FST0, &env->fpu->fp_status);
    FSTH2 = float32_sqrt(FSTH0, &env->fpu->fp_status);
    FST2 = float32_div(FLOAT_ONE32, FST2, &env->fpu->fp_status);
    FSTH2 = float32_div(FLOAT_ONE32, FSTH2, &env->fpu->fp_status);
T
ths 已提交
1046
    update_fcr31();
T
ths 已提交
1047 1048
}

1049 1050 1051 1052
/* binary operations */
#define FLOAT_BINOP(name) \
FLOAT_OP(name, d)         \
{                         \
1053 1054 1055 1056
    set_float_exception_flags(0, &env->fpu->fp_status);            \
    FDT2 = float64_ ## name (FDT0, FDT1, &env->fpu->fp_status);    \
    update_fcr31();                                                \
    if (GET_FP_CAUSE(env->fpu->fcr31) & FP_INVALID)                \
T
ths 已提交
1057
        FDT2 = FLOAT_QNAN64;                                       \
1058 1059 1060
}                         \
FLOAT_OP(name, s)         \
{                         \
1061 1062 1063 1064
    set_float_exception_flags(0, &env->fpu->fp_status);            \
    FST2 = float32_ ## name (FST0, FST1, &env->fpu->fp_status);    \
    update_fcr31();                                                \
    if (GET_FP_CAUSE(env->fpu->fcr31) & FP_INVALID)                \
T
ths 已提交
1065
        FST2 = FLOAT_QNAN32;                                       \
1066 1067 1068
}                         \
FLOAT_OP(name, ps)        \
{                         \
1069 1070 1071
    set_float_exception_flags(0, &env->fpu->fp_status);            \
    FST2 = float32_ ## name (FST0, FST1, &env->fpu->fp_status);    \
    FSTH2 = float32_ ## name (FSTH0, FSTH1, &env->fpu->fp_status); \
1072
    update_fcr31();       \
1073
    if (GET_FP_CAUSE(env->fpu->fcr31) & FP_INVALID) {              \
T
ths 已提交
1074 1075
        FST2 = FLOAT_QNAN32;                                       \
        FSTH2 = FLOAT_QNAN32;                                      \
1076
    }                     \
1077 1078 1079 1080 1081 1082 1083
}
FLOAT_BINOP(add)
FLOAT_BINOP(sub)
FLOAT_BINOP(mul)
FLOAT_BINOP(div)
#undef FLOAT_BINOP

T
ths 已提交
1084 1085 1086
/* MIPS specific binary operations */
FLOAT_OP(recip2, d)
{
1087 1088 1089
    set_float_exception_flags(0, &env->fpu->fp_status);
    FDT2 = float64_mul(FDT0, FDT2, &env->fpu->fp_status);
    FDT2 = float64_sub(FDT2, FLOAT_ONE64, &env->fpu->fp_status) ^ FLOAT_SIGN64;
T
ths 已提交
1090 1091 1092 1093
    update_fcr31();
}
FLOAT_OP(recip2, s)
{
1094 1095 1096
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = float32_mul(FST0, FST2, &env->fpu->fp_status);
    FST2 = float32_sub(FST2, FLOAT_ONE32, &env->fpu->fp_status) ^ FLOAT_SIGN32;
T
ths 已提交
1097 1098 1099 1100
    update_fcr31();
}
FLOAT_OP(recip2, ps)
{
1101 1102 1103 1104 1105
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = float32_mul(FST0, FST2, &env->fpu->fp_status);
    FSTH2 = float32_mul(FSTH0, FSTH2, &env->fpu->fp_status);
    FST2 = float32_sub(FST2, FLOAT_ONE32, &env->fpu->fp_status) ^ FLOAT_SIGN32;
    FSTH2 = float32_sub(FSTH2, FLOAT_ONE32, &env->fpu->fp_status) ^ FLOAT_SIGN32;
T
ths 已提交
1106 1107 1108 1109 1110
    update_fcr31();
}

FLOAT_OP(rsqrt2, d)
{
1111 1112 1113 1114
    set_float_exception_flags(0, &env->fpu->fp_status);
    FDT2 = float64_mul(FDT0, FDT2, &env->fpu->fp_status);
    FDT2 = float64_sub(FDT2, FLOAT_ONE64, &env->fpu->fp_status);
    FDT2 = float64_div(FDT2, FLOAT_TWO64, &env->fpu->fp_status) ^ FLOAT_SIGN64;
T
ths 已提交
1115 1116 1117 1118
    update_fcr31();
}
FLOAT_OP(rsqrt2, s)
{
1119 1120 1121 1122
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = float32_mul(FST0, FST2, &env->fpu->fp_status);
    FST2 = float32_sub(FST2, FLOAT_ONE32, &env->fpu->fp_status);
    FST2 = float32_div(FST2, FLOAT_TWO32, &env->fpu->fp_status) ^ FLOAT_SIGN32;
T
ths 已提交
1123 1124 1125 1126
    update_fcr31();
}
FLOAT_OP(rsqrt2, ps)
{
1127 1128 1129 1130 1131 1132 1133
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = float32_mul(FST0, FST2, &env->fpu->fp_status);
    FSTH2 = float32_mul(FSTH0, FSTH2, &env->fpu->fp_status);
    FST2 = float32_sub(FST2, FLOAT_ONE32, &env->fpu->fp_status);
    FSTH2 = float32_sub(FSTH2, FLOAT_ONE32, &env->fpu->fp_status);
    FST2 = float32_div(FST2, FLOAT_TWO32, &env->fpu->fp_status) ^ FLOAT_SIGN32;
    FSTH2 = float32_div(FSTH2, FLOAT_TWO32, &env->fpu->fp_status) ^ FLOAT_SIGN32;
T
ths 已提交
1134
    update_fcr31();
T
ths 已提交
1135 1136
}

1137 1138
FLOAT_OP(addr, ps)
{
1139 1140 1141
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = float32_add (FST0, FSTH0, &env->fpu->fp_status);
    FSTH2 = float32_add (FST1, FSTH1, &env->fpu->fp_status);
1142 1143 1144
    update_fcr31();
}

T
ths 已提交
1145 1146
FLOAT_OP(mulr, ps)
{
1147 1148 1149
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = float32_mul (FST0, FSTH0, &env->fpu->fp_status);
    FSTH2 = float32_mul (FST1, FSTH1, &env->fpu->fp_status);
T
ths 已提交
1150 1151 1152
    update_fcr31();
}

T
ths 已提交
1153
/* compare operations */
1154 1155 1156 1157 1158 1159
#define FOP_COND_D(op, cond)                   \
void do_cmp_d_ ## op (long cc)                 \
{                                              \
    int c = cond;                              \
    update_fcr31();                            \
    if (c)                                     \
1160
        SET_FP_COND(cc, env->fpu);             \
1161
    else                                       \
1162
        CLEAR_FP_COND(cc, env->fpu);           \
1163 1164 1165 1166
}                                              \
void do_cmpabs_d_ ## op (long cc)              \
{                                              \
    int c;                                     \
T
ths 已提交
1167 1168
    FDT0 &= ~FLOAT_SIGN64;                     \
    FDT1 &= ~FLOAT_SIGN64;                     \
1169 1170 1171
    c = cond;                                  \
    update_fcr31();                            \
    if (c)                                     \
1172
        SET_FP_COND(cc, env->fpu);             \
1173
    else                                       \
1174
        CLEAR_FP_COND(cc, env->fpu);           \
1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192
}

int float64_is_unordered(int sig, float64 a, float64 b STATUS_PARAM)
{
    if (float64_is_signaling_nan(a) ||
        float64_is_signaling_nan(b) ||
        (sig && (float64_is_nan(a) || float64_is_nan(b)))) {
        float_raise(float_flag_invalid, status);
        return 1;
    } else if (float64_is_nan(a) || float64_is_nan(b)) {
        return 1;
    } else {
        return 0;
    }
}

/* NOTE: the comma operator will make "cond" to eval to false,
 * but float*_is_unordered() is still called. */
1193 1194 1195 1196 1197 1198 1199 1200
FOP_COND_D(f,   (float64_is_unordered(0, FDT1, FDT0, &env->fpu->fp_status), 0))
FOP_COND_D(un,  float64_is_unordered(0, FDT1, FDT0, &env->fpu->fp_status))
FOP_COND_D(eq,  !float64_is_unordered(0, FDT1, FDT0, &env->fpu->fp_status) && float64_eq(FDT0, FDT1, &env->fpu->fp_status))
FOP_COND_D(ueq, float64_is_unordered(0, FDT1, FDT0, &env->fpu->fp_status)  || float64_eq(FDT0, FDT1, &env->fpu->fp_status))
FOP_COND_D(olt, !float64_is_unordered(0, FDT1, FDT0, &env->fpu->fp_status) && float64_lt(FDT0, FDT1, &env->fpu->fp_status))
FOP_COND_D(ult, float64_is_unordered(0, FDT1, FDT0, &env->fpu->fp_status)  || float64_lt(FDT0, FDT1, &env->fpu->fp_status))
FOP_COND_D(ole, !float64_is_unordered(0, FDT1, FDT0, &env->fpu->fp_status) && float64_le(FDT0, FDT1, &env->fpu->fp_status))
FOP_COND_D(ule, float64_is_unordered(0, FDT1, FDT0, &env->fpu->fp_status)  || float64_le(FDT0, FDT1, &env->fpu->fp_status))
1201 1202
/* NOTE: the comma operator will make "cond" to eval to false,
 * but float*_is_unordered() is still called. */
1203 1204 1205 1206 1207 1208 1209 1210
FOP_COND_D(sf,  (float64_is_unordered(1, FDT1, FDT0, &env->fpu->fp_status), 0))
FOP_COND_D(ngle,float64_is_unordered(1, FDT1, FDT0, &env->fpu->fp_status))
FOP_COND_D(seq, !float64_is_unordered(1, FDT1, FDT0, &env->fpu->fp_status) && float64_eq(FDT0, FDT1, &env->fpu->fp_status))
FOP_COND_D(ngl, float64_is_unordered(1, FDT1, FDT0, &env->fpu->fp_status)  || float64_eq(FDT0, FDT1, &env->fpu->fp_status))
FOP_COND_D(lt,  !float64_is_unordered(1, FDT1, FDT0, &env->fpu->fp_status) && float64_lt(FDT0, FDT1, &env->fpu->fp_status))
FOP_COND_D(nge, float64_is_unordered(1, FDT1, FDT0, &env->fpu->fp_status)  || float64_lt(FDT0, FDT1, &env->fpu->fp_status))
FOP_COND_D(le,  !float64_is_unordered(1, FDT1, FDT0, &env->fpu->fp_status) && float64_le(FDT0, FDT1, &env->fpu->fp_status))
FOP_COND_D(ngt, float64_is_unordered(1, FDT1, FDT0, &env->fpu->fp_status)  || float64_le(FDT0, FDT1, &env->fpu->fp_status))
1211 1212 1213 1214 1215 1216 1217

#define FOP_COND_S(op, cond)                   \
void do_cmp_s_ ## op (long cc)                 \
{                                              \
    int c = cond;                              \
    update_fcr31();                            \
    if (c)                                     \
1218
        SET_FP_COND(cc, env->fpu);             \
1219
    else                                       \
1220
        CLEAR_FP_COND(cc, env->fpu);           \
1221 1222 1223 1224
}                                              \
void do_cmpabs_s_ ## op (long cc)              \
{                                              \
    int c;                                     \
T
ths 已提交
1225 1226
    FST0 &= ~FLOAT_SIGN32;                     \
    FST1 &= ~FLOAT_SIGN32;                     \
1227 1228 1229
    c = cond;                                  \
    update_fcr31();                            \
    if (c)                                     \
1230
        SET_FP_COND(cc, env->fpu);             \
1231
    else                                       \
1232
        CLEAR_FP_COND(cc, env->fpu);           \
1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
}

flag float32_is_unordered(int sig, float32 a, float32 b STATUS_PARAM)
{
    if (float32_is_signaling_nan(a) ||
        float32_is_signaling_nan(b) ||
        (sig && (float32_is_nan(a) || float32_is_nan(b)))) {
        float_raise(float_flag_invalid, status);
        return 1;
    } else if (float32_is_nan(a) || float32_is_nan(b)) {
        return 1;
    } else {
        return 0;
    }
}

/* NOTE: the comma operator will make "cond" to eval to false,
 * but float*_is_unordered() is still called. */
1251 1252 1253 1254 1255 1256 1257 1258
FOP_COND_S(f,   (float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status), 0))
FOP_COND_S(un,  float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status))
FOP_COND_S(eq,  !float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status) && float32_eq(FST0, FST1, &env->fpu->fp_status))
FOP_COND_S(ueq, float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status)  || float32_eq(FST0, FST1, &env->fpu->fp_status))
FOP_COND_S(olt, !float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status) && float32_lt(FST0, FST1, &env->fpu->fp_status))
FOP_COND_S(ult, float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status)  || float32_lt(FST0, FST1, &env->fpu->fp_status))
FOP_COND_S(ole, !float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status) && float32_le(FST0, FST1, &env->fpu->fp_status))
FOP_COND_S(ule, float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status)  || float32_le(FST0, FST1, &env->fpu->fp_status))
1259 1260
/* NOTE: the comma operator will make "cond" to eval to false,
 * but float*_is_unordered() is still called. */
1261 1262 1263 1264 1265 1266 1267 1268
FOP_COND_S(sf,  (float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status), 0))
FOP_COND_S(ngle,float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status))
FOP_COND_S(seq, !float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status) && float32_eq(FST0, FST1, &env->fpu->fp_status))
FOP_COND_S(ngl, float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status)  || float32_eq(FST0, FST1, &env->fpu->fp_status))
FOP_COND_S(lt,  !float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status) && float32_lt(FST0, FST1, &env->fpu->fp_status))
FOP_COND_S(nge, float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status)  || float32_lt(FST0, FST1, &env->fpu->fp_status))
FOP_COND_S(le,  !float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status) && float32_le(FST0, FST1, &env->fpu->fp_status))
FOP_COND_S(ngt, float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status)  || float32_le(FST0, FST1, &env->fpu->fp_status))
1269 1270 1271 1272 1273 1274 1275 1276

#define FOP_COND_PS(op, condl, condh)          \
void do_cmp_ps_ ## op (long cc)                \
{                                              \
    int cl = condl;                            \
    int ch = condh;                            \
    update_fcr31();                            \
    if (cl)                                    \
1277
        SET_FP_COND(cc, env->fpu);             \
1278
    else                                       \
1279
        CLEAR_FP_COND(cc, env->fpu);           \
1280
    if (ch)                                    \
1281
        SET_FP_COND(cc + 1, env->fpu);         \
1282
    else                                       \
1283
        CLEAR_FP_COND(cc + 1, env->fpu);       \
1284 1285 1286 1287
}                                              \
void do_cmpabs_ps_ ## op (long cc)             \
{                                              \
    int cl, ch;                                \
T
ths 已提交
1288 1289 1290 1291
    FST0 &= ~FLOAT_SIGN32;                     \
    FSTH0 &= ~FLOAT_SIGN32;                    \
    FST1 &= ~FLOAT_SIGN32;                     \
    FSTH1 &= ~FLOAT_SIGN32;                    \
1292 1293 1294 1295
    cl = condl;                                \
    ch = condh;                                \
    update_fcr31();                            \
    if (cl)                                    \
1296
        SET_FP_COND(cc, env->fpu);             \
1297
    else                                       \
1298
        CLEAR_FP_COND(cc, env->fpu);           \
1299
    if (ch)                                    \
1300
        SET_FP_COND(cc + 1, env->fpu);         \
1301
    else                                       \
1302
        CLEAR_FP_COND(cc + 1, env->fpu);       \
1303 1304 1305 1306
}

/* NOTE: the comma operator will make "cond" to eval to false,
 * but float*_is_unordered() is still called. */
1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322
FOP_COND_PS(f,   (float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status), 0),
                 (float32_is_unordered(0, FSTH1, FSTH0, &env->fpu->fp_status), 0))
FOP_COND_PS(un,  float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status),
                 float32_is_unordered(0, FSTH1, FSTH0, &env->fpu->fp_status))
FOP_COND_PS(eq,  !float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status)   && float32_eq(FST0, FST1, &env->fpu->fp_status),
                 !float32_is_unordered(0, FSTH1, FSTH0, &env->fpu->fp_status) && float32_eq(FSTH0, FSTH1, &env->fpu->fp_status))
FOP_COND_PS(ueq, float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status)    || float32_eq(FST0, FST1, &env->fpu->fp_status),
                 float32_is_unordered(0, FSTH1, FSTH0, &env->fpu->fp_status)  || float32_eq(FSTH0, FSTH1, &env->fpu->fp_status))
FOP_COND_PS(olt, !float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status)   && float32_lt(FST0, FST1, &env->fpu->fp_status),
                 !float32_is_unordered(0, FSTH1, FSTH0, &env->fpu->fp_status) && float32_lt(FSTH0, FSTH1, &env->fpu->fp_status))
FOP_COND_PS(ult, float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status)    || float32_lt(FST0, FST1, &env->fpu->fp_status),
                 float32_is_unordered(0, FSTH1, FSTH0, &env->fpu->fp_status)  || float32_lt(FSTH0, FSTH1, &env->fpu->fp_status))
FOP_COND_PS(ole, !float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status)   && float32_le(FST0, FST1, &env->fpu->fp_status),
                 !float32_is_unordered(0, FSTH1, FSTH0, &env->fpu->fp_status) && float32_le(FSTH0, FSTH1, &env->fpu->fp_status))
FOP_COND_PS(ule, float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status)    || float32_le(FST0, FST1, &env->fpu->fp_status),
                 float32_is_unordered(0, FSTH1, FSTH0, &env->fpu->fp_status)  || float32_le(FSTH0, FSTH1, &env->fpu->fp_status))
1323 1324
/* NOTE: the comma operator will make "cond" to eval to false,
 * but float*_is_unordered() is still called. */
1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
FOP_COND_PS(sf,  (float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status), 0),
                 (float32_is_unordered(1, FSTH1, FSTH0, &env->fpu->fp_status), 0))
FOP_COND_PS(ngle,float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status),
                 float32_is_unordered(1, FSTH1, FSTH0, &env->fpu->fp_status))
FOP_COND_PS(seq, !float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status)   && float32_eq(FST0, FST1, &env->fpu->fp_status),
                 !float32_is_unordered(1, FSTH1, FSTH0, &env->fpu->fp_status) && float32_eq(FSTH0, FSTH1, &env->fpu->fp_status))
FOP_COND_PS(ngl, float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status)    || float32_eq(FST0, FST1, &env->fpu->fp_status),
                 float32_is_unordered(1, FSTH1, FSTH0, &env->fpu->fp_status)  || float32_eq(FSTH0, FSTH1, &env->fpu->fp_status))
FOP_COND_PS(lt,  !float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status)   && float32_lt(FST0, FST1, &env->fpu->fp_status),
                 !float32_is_unordered(1, FSTH1, FSTH0, &env->fpu->fp_status) && float32_lt(FSTH0, FSTH1, &env->fpu->fp_status))
FOP_COND_PS(nge, float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status)    || float32_lt(FST0, FST1, &env->fpu->fp_status),
                 float32_is_unordered(1, FSTH1, FSTH0, &env->fpu->fp_status)  || float32_lt(FSTH0, FSTH1, &env->fpu->fp_status))
FOP_COND_PS(le,  !float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status)   && float32_le(FST0, FST1, &env->fpu->fp_status),
                 !float32_is_unordered(1, FSTH1, FSTH0, &env->fpu->fp_status) && float32_le(FSTH0, FSTH1, &env->fpu->fp_status))
FOP_COND_PS(ngt, float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status)    || float32_le(FST0, FST1, &env->fpu->fp_status),
                 float32_is_unordered(1, FSTH1, FSTH0, &env->fpu->fp_status)  || float32_le(FSTH0, FSTH1, &env->fpu->fp_status))