openpic.c 46.1 KB
Newer Older
B
bellard 已提交
1 2
/*
 * OpenPIC emulation
3
 *
B
bellard 已提交
4
 * Copyright (c) 2004 Jocelyn Mayer
5
 *
B
bellard 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
/*
 *
 * Based on OpenPic implementations:
27
 * - Intel GW80314 I/O companion chip developer's manual
B
bellard 已提交
28 29 30 31 32
 * - Motorola MPC8245 & MPC8540 user manuals.
 * - Motorola MCP750 (aka Raven) programmer manual.
 * - Motorola Harrier programmer manuel
 *
 * Serial interrupts, as implemented in Raven chipset are not supported yet.
33
 *
B
bellard 已提交
34
 */
P
pbrook 已提交
35 36 37
#include "hw.h"
#include "ppc_mac.h"
#include "pci.h"
38
#include "openpic.h"
B
bellard 已提交
39

B
bellard 已提交
40
//#define DEBUG_OPENPIC
B
bellard 已提交
41 42

#ifdef DEBUG_OPENPIC
43
#define DPRINTF(fmt, ...) do { printf(fmt , ## __VA_ARGS__); } while (0)
B
bellard 已提交
44
#else
45
#define DPRINTF(fmt, ...) do { } while (0)
B
bellard 已提交
46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65
#endif

#define USE_MPCxxx /* Intel model is broken, for now */

#if defined (USE_INTEL_GW80314)
/* Intel GW80314 I/O Companion chip */

#define MAX_CPU     4
#define MAX_IRQ    32
#define MAX_DBL     4
#define MAX_MBX     4
#define MAX_TMR     4
#define VECTOR_BITS 8
#define MAX_IPI     0

#define VID (0x00000000)

#elif defined(USE_MPCxxx)

#define MAX_CPU     2
66
#define MAX_IRQ   128
B
bellard 已提交
67 68 69 70 71 72 73 74 75 76 77 78 79
#define MAX_DBL     0
#define MAX_MBX     0
#define MAX_TMR     4
#define VECTOR_BITS 8
#define MAX_IPI     4
#define VID         0x03 /* MPIC version ID */
#define VENI        0x00000000 /* Vendor ID */

enum {
    IRQ_IPVP = 0,
    IRQ_IDE,
};

80 81 82 83 84 85
/* OpenPIC */
#define OPENPIC_MAX_CPU      2
#define OPENPIC_MAX_IRQ     64
#define OPENPIC_EXT_IRQ     48
#define OPENPIC_MAX_TMR      MAX_TMR
#define OPENPIC_MAX_IPI      MAX_IPI
B
bellard 已提交
86

87 88 89 90 91 92 93
/* Interrupt definitions */
#define OPENPIC_IRQ_FE     (OPENPIC_EXT_IRQ)     /* Internal functional IRQ */
#define OPENPIC_IRQ_ERR    (OPENPIC_EXT_IRQ + 1) /* Error IRQ */
#define OPENPIC_IRQ_TIM0   (OPENPIC_EXT_IRQ + 2) /* First timer IRQ */
#if OPENPIC_MAX_IPI > 0
#define OPENPIC_IRQ_IPI0   (OPENPIC_IRQ_TIM0 + OPENPIC_MAX_TMR) /* First IPI IRQ */
#define OPENPIC_IRQ_DBL0   (OPENPIC_IRQ_IPI0 + (OPENPIC_MAX_CPU * OPENPIC_MAX_IPI)) /* First doorbell IRQ */
B
bellard 已提交
94
#else
95 96
#define OPENPIC_IRQ_DBL0   (OPENPIC_IRQ_TIM0 + OPENPIC_MAX_TMR) /* First doorbell IRQ */
#define OPENPIC_IRQ_MBX0   (OPENPIC_IRQ_DBL0 + OPENPIC_MAX_DBL) /* First mailbox IRQ */
B
bellard 已提交
97 98
#endif

99 100 101 102 103 104 105 106 107
/* MPIC */
#define MPIC_MAX_CPU      1
#define MPIC_MAX_EXT     12
#define MPIC_MAX_INT     64
#define MPIC_MAX_MSG      4
#define MPIC_MAX_MSI      8
#define MPIC_MAX_TMR      MAX_TMR
#define MPIC_MAX_IPI      MAX_IPI
#define MPIC_MAX_IRQ     (MPIC_MAX_EXT + MPIC_MAX_INT + MPIC_MAX_TMR + MPIC_MAX_MSG + MPIC_MAX_MSI + (MPIC_MAX_IPI * MPIC_MAX_CPU))
B
bellard 已提交
108 109

/* Interrupt definitions */
110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139
#define MPIC_EXT_IRQ      0
#define MPIC_INT_IRQ      (MPIC_EXT_IRQ + MPIC_MAX_EXT)
#define MPIC_TMR_IRQ      (MPIC_INT_IRQ + MPIC_MAX_INT)
#define MPIC_MSG_IRQ      (MPIC_TMR_IRQ + MPIC_MAX_TMR)
#define MPIC_MSI_IRQ      (MPIC_MSG_IRQ + MPIC_MAX_MSG)
#define MPIC_IPI_IRQ      (MPIC_MSI_IRQ + MPIC_MAX_MSI)

#define MPIC_GLB_REG_START        0x0
#define MPIC_GLB_REG_SIZE         0x10F0
#define MPIC_TMR_REG_START        0x10F0
#define MPIC_TMR_REG_SIZE         0x220
#define MPIC_EXT_REG_START        0x10000
#define MPIC_EXT_REG_SIZE         0x180
#define MPIC_INT_REG_START        0x10200
#define MPIC_INT_REG_SIZE         0x800
#define MPIC_MSG_REG_START        0x11600
#define MPIC_MSG_REG_SIZE         0x100
#define MPIC_MSI_REG_START        0x11C00
#define MPIC_MSI_REG_SIZE         0x100
#define MPIC_CPU_REG_START        0x20000
#define MPIC_CPU_REG_SIZE         0x100

enum mpic_ide_bits {
    IDR_EP     = 0,
    IDR_CI0     = 1,
    IDR_CI1     = 2,
    IDR_P1     = 30,
    IDR_P0     = 31,
};

B
bellard 已提交
140
#else
141
#error "Please select which OpenPic implementation is to be emulated"
B
bellard 已提交
142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166
#endif

#define BF_WIDTH(_bits_) \
(((_bits_) + (sizeof(uint32_t) * 8) - 1) / (sizeof(uint32_t) * 8))

static inline void set_bit (uint32_t *field, int bit)
{
    field[bit >> 5] |= 1 << (bit & 0x1F);
}

static inline void reset_bit (uint32_t *field, int bit)
{
    field[bit >> 5] &= ~(1 << (bit & 0x1F));
}

static inline int test_bit (uint32_t *field, int bit)
{
    return (field[bit >> 5] & 1 << (bit & 0x1F)) != 0;
}

enum {
    IRQ_EXTERNAL = 0x01,
    IRQ_INTERNAL = 0x02,
    IRQ_TIMER    = 0x04,
    IRQ_SPECIAL  = 0x08,
167
};
B
bellard 已提交
168

A
Anthony Liguori 已提交
169
typedef struct IRQ_queue_t {
B
bellard 已提交
170 171 172
    uint32_t queue[BF_WIDTH(MAX_IRQ)];
    int next;
    int priority;
A
Anthony Liguori 已提交
173
} IRQ_queue_t;
B
bellard 已提交
174

A
Anthony Liguori 已提交
175
typedef struct IRQ_src_t {
B
bellard 已提交
176 177 178 179
    uint32_t ipvp;  /* IRQ vector/priority register */
    uint32_t ide;   /* IRQ destination register */
    int type;
    int last_cpu;
B
bellard 已提交
180
    int pending;    /* TRUE if IRQ is pending */
A
Anthony Liguori 已提交
181
} IRQ_src_t;
B
bellard 已提交
182 183 184 185 186 187 188 189 190

enum IPVP_bits {
    IPVP_MASK     = 31,
    IPVP_ACTIVITY = 30,
    IPVP_MODE     = 29,
    IPVP_POLARITY = 23,
    IPVP_SENSE    = 22,
};
#define IPVP_PRIORITY_MASK     (0x1F << 16)
B
bellard 已提交
191
#define IPVP_PRIORITY(_ipvpr_) ((int)(((_ipvpr_) & IPVP_PRIORITY_MASK) >> 16))
B
bellard 已提交
192 193 194
#define IPVP_VECTOR_MASK       ((1 << VECTOR_BITS) - 1)
#define IPVP_VECTOR(_ipvpr_)   ((_ipvpr_) & IPVP_VECTOR_MASK)

A
Anthony Liguori 已提交
195
typedef struct IRQ_dst_t {
196
    uint32_t tfrr;
B
bellard 已提交
197 198
    uint32_t pctp; /* CPU current task priority */
    uint32_t pcsr; /* CPU sensitivity register */
A
Anthony Liguori 已提交
199 200
    IRQ_queue_t raised;
    IRQ_queue_t servicing;
201
    qemu_irq *irqs;
A
Anthony Liguori 已提交
202
} IRQ_dst_t;
B
bellard 已提交
203

A
Anthony Liguori 已提交
204
typedef struct openpic_t {
B
bellard 已提交
205
    PCIDevice pci_dev;
B
bellard 已提交
206
    int mem_index;
B
bellard 已提交
207 208 209 210 211
    /* Global registers */
    uint32_t frep; /* Feature reporting register */
    uint32_t glbc; /* Global configuration register  */
    uint32_t micr; /* MPIC interrupt configuration register */
    uint32_t veni; /* Vendor identification register */
212
    uint32_t pint; /* Processor initialization register */
B
bellard 已提交
213 214 215
    uint32_t spve; /* Spurious vector register */
    uint32_t tifr; /* Timer frequency reporting register */
    /* Source registers */
A
Anthony Liguori 已提交
216
    IRQ_src_t src[MAX_IRQ];
B
bellard 已提交
217
    /* Local registers per output pin */
A
Anthony Liguori 已提交
218
    IRQ_dst_t dst[MAX_CPU];
B
bellard 已提交
219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237
    int nb_cpus;
    /* Timer registers */
    struct {
	uint32_t ticc;  /* Global timer current count register */
	uint32_t tibc;  /* Global timer base count register */
    } timers[MAX_TMR];
#if MAX_DBL > 0
    /* Doorbell registers */
    uint32_t dar;        /* Doorbell activate register */
    struct {
	uint32_t dmr;    /* Doorbell messaging register */
    } doorbells[MAX_DBL];
#endif
#if MAX_MBX > 0
    /* Mailbox registers */
    struct {
	uint32_t mbr;    /* Mailbox register */
    } mailboxes[MAX_MAILBOXES];
#endif
238 239
    /* IRQ out is used when in bypass mode (not implemented) */
    qemu_irq irq_out;
240 241 242 243 244
    int max_irq;
    int irq_ipi0;
    int irq_tim0;
    int need_swap;
    void (*reset) (void *);
A
Anthony Liguori 已提交
245 246
    void (*irq_raise) (struct openpic_t *, int, IRQ_src_t *);
} openpic_t;
B
bellard 已提交
247

A
Anthony Liguori 已提交
248
static inline uint32_t openpic_swap32(openpic_t *opp, uint32_t val)
249 250 251 252 253 254 255
{
    if (opp->need_swap)
        return bswap32(val);

    return val;
}

A
Anthony Liguori 已提交
256
static inline void IRQ_setbit (IRQ_queue_t *q, int n_IRQ)
B
bellard 已提交
257 258 259 260
{
    set_bit(q->queue, n_IRQ);
}

A
Anthony Liguori 已提交
261
static inline void IRQ_resetbit (IRQ_queue_t *q, int n_IRQ)
B
bellard 已提交
262 263 264 265
{
    reset_bit(q->queue, n_IRQ);
}

A
Anthony Liguori 已提交
266
static inline int IRQ_testbit (IRQ_queue_t *q, int n_IRQ)
B
bellard 已提交
267 268 269 270
{
    return test_bit(q->queue, n_IRQ);
}

A
Anthony Liguori 已提交
271
static void IRQ_check (openpic_t *opp, IRQ_queue_t *q)
B
bellard 已提交
272 273 274 275 276 277
{
    int next, i;
    int priority;

    next = -1;
    priority = -1;
278
    for (i = 0; i < opp->max_irq; i++) {
B
bellard 已提交
279
	if (IRQ_testbit(q, i)) {
280
            DPRINTF("IRQ_check: irq %d set ipvp_pr=%d pr=%d\n",
B
bellard 已提交
281
                    i, IPVP_PRIORITY(opp->src[i].ipvp), priority);
B
bellard 已提交
282 283 284 285 286 287 288 289 290 291
	    if (IPVP_PRIORITY(opp->src[i].ipvp) > priority) {
		next = i;
		priority = IPVP_PRIORITY(opp->src[i].ipvp);
	    }
	}
    }
    q->next = next;
    q->priority = priority;
}

A
Anthony Liguori 已提交
292
static int IRQ_get_next (openpic_t *opp, IRQ_queue_t *q)
B
bellard 已提交
293 294
{
    if (q->next == -1) {
B
bellard 已提交
295
        /* XXX: optimize */
B
bellard 已提交
296 297 298 299 300 301
	IRQ_check(opp, q);
    }

    return q->next;
}

A
Anthony Liguori 已提交
302
static void IRQ_local_pipe (openpic_t *opp, int n_CPU, int n_IRQ)
B
bellard 已提交
303
{
A
Anthony Liguori 已提交
304 305
    IRQ_dst_t *dst;
    IRQ_src_t *src;
B
bellard 已提交
306 307 308 309 310 311 312
    int priority;

    dst = &opp->dst[n_CPU];
    src = &opp->src[n_IRQ];
    priority = IPVP_PRIORITY(src->ipvp);
    if (priority <= dst->pctp) {
	/* Too low priority */
313 314
        DPRINTF("%s: IRQ %d has too low priority on CPU %d\n",
                __func__, n_IRQ, n_CPU);
B
bellard 已提交
315 316 317 318
	return;
    }
    if (IRQ_testbit(&dst->raised, n_IRQ)) {
	/* Interrupt miss */
319 320
        DPRINTF("%s: IRQ %d was missed on CPU %d\n",
                __func__, n_IRQ, n_CPU);
B
bellard 已提交
321 322 323 324
	return;
    }
    set_bit(&src->ipvp, IPVP_ACTIVITY);
    IRQ_setbit(&dst->raised, n_IRQ);
325 326 327 328 329 330 331 332
    if (priority < dst->raised.priority) {
        /* An higher priority IRQ is already raised */
        DPRINTF("%s: IRQ %d is hidden by raised IRQ %d on CPU %d\n",
                __func__, n_IRQ, dst->raised.next, n_CPU);
        return;
    }
    IRQ_get_next(opp, &dst->raised);
    if (IRQ_get_next(opp, &dst->servicing) != -1 &&
333
        priority <= dst->servicing.priority) {
334 335 336 337
        DPRINTF("%s: IRQ %d is hidden by servicing IRQ %d on CPU %d\n",
                __func__, n_IRQ, dst->servicing.next, n_CPU);
        /* Already servicing a higher priority IRQ */
        return;
B
bellard 已提交
338
    }
339
    DPRINTF("Raise OpenPIC INT output cpu %d irq %d\n", n_CPU, n_IRQ);
340
    opp->irq_raise(opp, n_CPU, src);
B
bellard 已提交
341 342
}

B
bellard 已提交
343
/* update pic state because registers for n_IRQ have changed value */
A
Anthony Liguori 已提交
344
static void openpic_update_irq(openpic_t *opp, int n_IRQ)
B
bellard 已提交
345
{
A
Anthony Liguori 已提交
346
    IRQ_src_t *src;
B
bellard 已提交
347 348 349
    int i;

    src = &opp->src[n_IRQ];
B
bellard 已提交
350 351 352

    if (!src->pending) {
        /* no irq pending */
353
        DPRINTF("%s: IRQ %d is not pending\n", __func__, n_IRQ);
B
bellard 已提交
354 355 356
        return;
    }
    if (test_bit(&src->ipvp, IPVP_MASK)) {
B
bellard 已提交
357
	/* Interrupt source is disabled */
358
        DPRINTF("%s: IRQ %d is disabled\n", __func__, n_IRQ);
B
bellard 已提交
359 360 361 362
	return;
    }
    if (IPVP_PRIORITY(src->ipvp) == 0) {
	/* Priority set to zero */
363
        DPRINTF("%s: IRQ %d has 0 priority\n", __func__, n_IRQ);
B
bellard 已提交
364 365
	return;
    }
B
bellard 已提交
366 367
    if (test_bit(&src->ipvp, IPVP_ACTIVITY)) {
        /* IRQ already active */
368
        DPRINTF("%s: IRQ %d is already active\n", __func__, n_IRQ);
B
bellard 已提交
369 370
        return;
    }
B
bellard 已提交
371 372
    if (src->ide == 0x00000000) {
	/* No target */
373
        DPRINTF("%s: IRQ %d has no target\n", __func__, n_IRQ);
B
bellard 已提交
374 375
	return;
    }
B
bellard 已提交
376

377 378 379 380
    if (src->ide == (1 << src->last_cpu)) {
        /* Only one CPU is allowed to receive this IRQ */
        IRQ_local_pipe(opp, src->last_cpu, n_IRQ);
    } else if (!test_bit(&src->ipvp, IPVP_MODE)) {
B
bellard 已提交
381 382 383 384 385
        /* Directed delivery mode */
        for (i = 0; i < opp->nb_cpus; i++) {
            if (test_bit(&src->ide, i))
                IRQ_local_pipe(opp, i, n_IRQ);
        }
B
bellard 已提交
386
    } else {
B
bellard 已提交
387
        /* Distributed delivery mode */
388 389
        for (i = src->last_cpu + 1; i != src->last_cpu; i++) {
            if (i == opp->nb_cpus)
B
bellard 已提交
390 391 392 393 394 395 396 397 398 399
                i = 0;
            if (test_bit(&src->ide, i)) {
                IRQ_local_pipe(opp, i, n_IRQ);
                src->last_cpu = i;
                break;
            }
        }
    }
}

P
pbrook 已提交
400
static void openpic_set_irq(void *opaque, int n_IRQ, int level)
B
bellard 已提交
401
{
A
Anthony Liguori 已提交
402 403
    openpic_t *opp = opaque;
    IRQ_src_t *src;
B
bellard 已提交
404 405

    src = &opp->src[n_IRQ];
406
    DPRINTF("openpic: set irq %d = %d ipvp=%08x\n",
B
bellard 已提交
407 408 409 410 411 412 413 414 415 416
            n_IRQ, level, src->ipvp);
    if (test_bit(&src->ipvp, IPVP_SENSE)) {
        /* level-sensitive irq */
        src->pending = level;
        if (!level)
            reset_bit(&src->ipvp, IPVP_ACTIVITY);
    } else {
        /* edge-sensitive irq */
        if (level)
            src->pending = 1;
B
bellard 已提交
417
    }
B
bellard 已提交
418
    openpic_update_irq(opp, n_IRQ);
B
bellard 已提交
419 420
}

421
static void openpic_reset (void *opaque)
B
bellard 已提交
422
{
A
Anthony Liguori 已提交
423
    openpic_t *opp = (openpic_t *)opaque;
B
bellard 已提交
424 425 426
    int i;

    opp->glbc = 0x80000000;
B
bellard 已提交
427
    /* Initialise controller registers */
428
    opp->frep = ((OPENPIC_EXT_IRQ - 1) << 16) | ((MAX_CPU - 1) << 8) | VID;
B
bellard 已提交
429
    opp->veni = VENI;
430
    opp->pint = 0x00000000;
B
bellard 已提交
431 432 433 434 435
    opp->spve = 0x000000FF;
    opp->tifr = 0x003F7A00;
    /* ? */
    opp->micr = 0x00000000;
    /* Initialise IRQ sources */
436
    for (i = 0; i < opp->max_irq; i++) {
B
bellard 已提交
437 438 439 440
	opp->src[i].ipvp = 0xA0000000;
	opp->src[i].ide  = 0x00000000;
    }
    /* Initialise IRQ destinations */
441
    for (i = 0; i < MAX_CPU; i++) {
B
bellard 已提交
442 443
	opp->dst[i].pctp      = 0x0000000F;
	opp->dst[i].pcsr      = 0x00000000;
A
Anthony Liguori 已提交
444
	memset(&opp->dst[i].raised, 0, sizeof(IRQ_queue_t));
445
        opp->dst[i].raised.next = -1;
A
Anthony Liguori 已提交
446
	memset(&opp->dst[i].servicing, 0, sizeof(IRQ_queue_t));
447
        opp->dst[i].servicing.next = -1;
B
bellard 已提交
448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470
    }
    /* Initialise timers */
    for (i = 0; i < MAX_TMR; i++) {
	opp->timers[i].ticc = 0x00000000;
	opp->timers[i].tibc = 0x80000000;
    }
    /* Initialise doorbells */
#if MAX_DBL > 0
    opp->dar = 0x00000000;
    for (i = 0; i < MAX_DBL; i++) {
	opp->doorbells[i].dmr  = 0x00000000;
    }
#endif
    /* Initialise mailboxes */
#if MAX_MBX > 0
    for (i = 0; i < MAX_MBX; i++) { /* ? */
	opp->mailboxes[i].mbr   = 0x00000000;
    }
#endif
    /* Go out of RESET state */
    opp->glbc = 0x00000000;
}

A
Anthony Liguori 已提交
471
static inline uint32_t read_IRQreg (openpic_t *opp, int n_IRQ, uint32_t reg)
B
bellard 已提交
472 473 474 475 476 477 478 479 480 481 482 483 484 485 486
{
    uint32_t retval;

    switch (reg) {
    case IRQ_IPVP:
	retval = opp->src[n_IRQ].ipvp;
	break;
    case IRQ_IDE:
	retval = opp->src[n_IRQ].ide;
	break;
    }

    return retval;
}

A
Anthony Liguori 已提交
487
static inline void write_IRQreg (openpic_t *opp, int n_IRQ,
B
bellard 已提交
488 489 490 491 492 493
                                 uint32_t reg, uint32_t val)
{
    uint32_t tmp;

    switch (reg) {
    case IRQ_IPVP:
B
bellard 已提交
494 495 496
        /* NOTE: not fully accurate for special IRQs, but simple and
           sufficient */
        /* ACTIVITY bit is read-only */
497
	opp->src[n_IRQ].ipvp =
B
bellard 已提交
498 499 500
            (opp->src[n_IRQ].ipvp & 0x40000000) |
            (val & 0x800F00FF);
        openpic_update_irq(opp, n_IRQ);
501
        DPRINTF("Set IPVP %d to 0x%08x -> 0x%08x\n",
B
bellard 已提交
502
                n_IRQ, val, opp->src[n_IRQ].ipvp);
B
bellard 已提交
503 504 505 506 507 508 509 510 511 512 513 514
	break;
    case IRQ_IDE:
	tmp = val & 0xC0000000;
        tmp |= val & ((1 << MAX_CPU) - 1);
	opp->src[n_IRQ].ide = tmp;
        DPRINTF("Set IDE %d to 0x%08x\n", n_IRQ, opp->src[n_IRQ].ide);
	break;
    }
}

#if 0 // Code provision for Intel model
#if MAX_DBL > 0
A
Anthony Liguori 已提交
515
static uint32_t read_doorbell_register (openpic_t *opp,
B
bellard 已提交
516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533
					int n_dbl, uint32_t offset)
{
    uint32_t retval;

    switch (offset) {
    case DBL_IPVP_OFFSET:
	retval = read_IRQreg(opp, IRQ_DBL0 + n_dbl, IRQ_IPVP);
	break;
    case DBL_IDE_OFFSET:
	retval = read_IRQreg(opp, IRQ_DBL0 + n_dbl, IRQ_IDE);
	break;
    case DBL_DMR_OFFSET:
	retval = opp->doorbells[n_dbl].dmr;
	break;
    }

    return retval;
}
534

B
bellard 已提交
535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552
static void write_doorbell_register (penpic_t *opp, int n_dbl,
				     uint32_t offset, uint32_t value)
{
    switch (offset) {
    case DBL_IVPR_OFFSET:
	write_IRQreg(opp, IRQ_DBL0 + n_dbl, IRQ_IPVP, value);
	break;
    case DBL_IDE_OFFSET:
	write_IRQreg(opp, IRQ_DBL0 + n_dbl, IRQ_IDE, value);
	break;
    case DBL_DMR_OFFSET:
	opp->doorbells[n_dbl].dmr = value;
	break;
    }
}
#endif

#if MAX_MBX > 0
A
Anthony Liguori 已提交
553
static uint32_t read_mailbox_register (openpic_t *opp,
B
bellard 已提交
554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572
				       int n_mbx, uint32_t offset)
{
    uint32_t retval;

    switch (offset) {
    case MBX_MBR_OFFSET:
	retval = opp->mailboxes[n_mbx].mbr;
	break;
    case MBX_IVPR_OFFSET:
	retval = read_IRQreg(opp, IRQ_MBX0 + n_mbx, IRQ_IPVP);
	break;
    case MBX_DMR_OFFSET:
	retval = read_IRQreg(opp, IRQ_MBX0 + n_mbx, IRQ_IDE);
	break;
    }

    return retval;
}

A
Anthony Liguori 已提交
573
static void write_mailbox_register (openpic_t *opp, int n_mbx,
B
bellard 已提交
574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590
				    uint32_t address, uint32_t value)
{
    switch (offset) {
    case MBX_MBR_OFFSET:
	opp->mailboxes[n_mbx].mbr = value;
	break;
    case MBX_IVPR_OFFSET:
	write_IRQreg(opp, IRQ_MBX0 + n_mbx, IRQ_IPVP, value);
	break;
    case MBX_DMR_OFFSET:
	write_IRQreg(opp, IRQ_MBX0 + n_mbx, IRQ_IDE, value);
	break;
    }
}
#endif
#endif /* 0 : Code provision for Intel model */

A
Anthony Liguori 已提交
591
static void openpic_gbl_write (void *opaque, target_phys_addr_t addr, uint32_t val)
B
bellard 已提交
592
{
A
Anthony Liguori 已提交
593 594
    openpic_t *opp = opaque;
    IRQ_dst_t *dst;
595
    int idx;
B
bellard 已提交
596

597
    DPRINTF("%s: addr " TARGET_FMT_plx " <= %08x\n", __func__, addr, val);
B
bellard 已提交
598 599
    if (addr & 0xF)
        return;
600 601
#if defined TARGET_WORDS_BIGENDIAN
    val = openpic_swap32(opp, val);
B
bellard 已提交
602 603 604 605 606 607
#endif
    addr &= 0xFF;
    switch (addr) {
    case 0x00: /* FREP */
        break;
    case 0x20: /* GLBC */
608 609
        if (val & 0x80000000 && opp->reset)
            opp->reset(opp);
B
bellard 已提交
610 611 612 613 614
        opp->glbc = val & ~0x80000000;
	break;
    case 0x80: /* VENI */
	break;
    case 0x90: /* PINT */
615 616 617 618 619 620 621 622 623 624
        for (idx = 0; idx < opp->nb_cpus; idx++) {
            if ((val & (1 << idx)) && !(opp->pint & (1 << idx))) {
                DPRINTF("Raise OpenPIC RESET output for CPU %d\n", idx);
                dst = &opp->dst[idx];
                qemu_irq_raise(dst->irqs[OPENPIC_OUTPUT_RESET]);
            } else if (!(val & (1 << idx)) && (opp->pint & (1 << idx))) {
                DPRINTF("Lower OpenPIC RESET output for CPU %d\n", idx);
                dst = &opp->dst[idx];
                qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_RESET]);
            }
B
bellard 已提交
625
        }
626
        opp->pint = val;
B
bellard 已提交
627 628 629 630 631 632 633 634 635
	break;
#if MAX_IPI > 0
    case 0xA0: /* IPI_IPVP */
    case 0xB0:
    case 0xC0:
    case 0xD0:
        {
            int idx;
            idx = (addr - 0xA0) >> 4;
636
            write_IRQreg(opp, opp->irq_ipi0 + idx, IRQ_IPVP, val);
B
bellard 已提交
637 638 639 640 641 642 643 644 645 646 647 648 649 650
        }
        break;
#endif
    case 0xE0: /* SPVE */
        opp->spve = val & 0x000000FF;
        break;
    case 0xF0: /* TIFR */
        opp->tifr = val;
	break;
    default:
        break;
    }
}

A
Anthony Liguori 已提交
651
static uint32_t openpic_gbl_read (void *opaque, target_phys_addr_t addr)
B
bellard 已提交
652
{
A
Anthony Liguori 已提交
653
    openpic_t *opp = opaque;
B
bellard 已提交
654 655
    uint32_t retval;

656
    DPRINTF("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
B
bellard 已提交
657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681
    retval = 0xFFFFFFFF;
    if (addr & 0xF)
        return retval;
    addr &= 0xFF;
    switch (addr) {
    case 0x00: /* FREP */
        retval = opp->frep;
        break;
    case 0x20: /* GLBC */
        retval = opp->glbc;
	break;
    case 0x80: /* VENI */
        retval = opp->veni;
	break;
    case 0x90: /* PINT */
        retval = 0x00000000;
	break;
#if MAX_IPI > 0
    case 0xA0: /* IPI_IPVP */
    case 0xB0:
    case 0xC0:
    case 0xD0:
        {
            int idx;
            idx = (addr - 0xA0) >> 4;
682
            retval = read_IRQreg(opp, opp->irq_ipi0 + idx, IRQ_IPVP);
B
bellard 已提交
683 684 685 686 687 688 689 690 691 692 693 694 695
        }
	break;
#endif
    case 0xE0: /* SPVE */
        retval = opp->spve;
        break;
    case 0xF0: /* TIFR */
        retval = opp->tifr;
	break;
    default:
        break;
    }
    DPRINTF("%s: => %08x\n", __func__, retval);
696 697
#if defined TARGET_WORDS_BIGENDIAN
    retval = openpic_swap32(opp, retval);
B
bellard 已提交
698 699 700 701 702 703 704
#endif

    return retval;
}

static void openpic_timer_write (void *opaque, uint32_t addr, uint32_t val)
{
A
Anthony Liguori 已提交
705
    openpic_t *opp = opaque;
B
bellard 已提交
706 707 708 709 710
    int idx;

    DPRINTF("%s: addr %08x <= %08x\n", __func__, addr, val);
    if (addr & 0xF)
        return;
711 712
#if defined TARGET_WORDS_BIGENDIAN
    val = openpic_swap32(opp, val);
B
bellard 已提交
713 714 715 716 717 718 719 720 721 722
#endif
    addr -= 0x1100;
    addr &= 0xFFFF;
    idx = (addr & 0xFFF0) >> 6;
    addr = addr & 0x30;
    switch (addr) {
    case 0x00: /* TICC */
        break;
    case 0x10: /* TIBC */
	if ((opp->timers[idx].ticc & 0x80000000) != 0 &&
B
typo  
bellard 已提交
723
	    (val & 0x80000000) == 0 &&
B
bellard 已提交
724 725 726 727 728
            (opp->timers[idx].tibc & 0x80000000) != 0)
	    opp->timers[idx].ticc &= ~0x80000000;
	opp->timers[idx].tibc = val;
	break;
    case 0x20: /* TIVP */
729
        write_IRQreg(opp, opp->irq_tim0 + idx, IRQ_IPVP, val);
B
bellard 已提交
730 731
	break;
    case 0x30: /* TIDE */
732
        write_IRQreg(opp, opp->irq_tim0 + idx, IRQ_IDE, val);
B
bellard 已提交
733 734 735 736 737 738
	break;
    }
}

static uint32_t openpic_timer_read (void *opaque, uint32_t addr)
{
A
Anthony Liguori 已提交
739
    openpic_t *opp = opaque;
B
bellard 已提交
740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758
    uint32_t retval;
    int idx;

    DPRINTF("%s: addr %08x\n", __func__, addr);
    retval = 0xFFFFFFFF;
    if (addr & 0xF)
        return retval;
    addr -= 0x1100;
    addr &= 0xFFFF;
    idx = (addr & 0xFFF0) >> 6;
    addr = addr & 0x30;
    switch (addr) {
    case 0x00: /* TICC */
	retval = opp->timers[idx].ticc;
        break;
    case 0x10: /* TIBC */
	retval = opp->timers[idx].tibc;
	break;
    case 0x20: /* TIPV */
759
        retval = read_IRQreg(opp, opp->irq_tim0 + idx, IRQ_IPVP);
B
bellard 已提交
760 761
	break;
    case 0x30: /* TIDE */
762
        retval = read_IRQreg(opp, opp->irq_tim0 + idx, IRQ_IDE);
B
bellard 已提交
763 764 765
	break;
    }
    DPRINTF("%s: => %08x\n", __func__, retval);
766 767
#if defined TARGET_WORDS_BIGENDIAN
    retval = openpic_swap32(opp, retval);
B
bellard 已提交
768 769 770 771 772 773 774
#endif

    return retval;
}

static void openpic_src_write (void *opaque, uint32_t addr, uint32_t val)
{
A
Anthony Liguori 已提交
775
    openpic_t *opp = opaque;
B
bellard 已提交
776 777 778 779 780
    int idx;

    DPRINTF("%s: addr %08x <= %08x\n", __func__, addr, val);
    if (addr & 0xF)
        return;
781 782
#if defined TARGET_WORDS_BIGENDIAN
    val = openpic_swap32(opp, val);
B
bellard 已提交
783 784 785 786 787 788 789 790 791 792 793 794 795 796
#endif
    addr = addr & 0xFFF0;
    idx = addr >> 5;
    if (addr & 0x10) {
        /* EXDE / IFEDE / IEEDE */
        write_IRQreg(opp, idx, IRQ_IDE, val);
    } else {
        /* EXVP / IFEVP / IEEVP */
        write_IRQreg(opp, idx, IRQ_IPVP, val);
    }
}

static uint32_t openpic_src_read (void *opaque, uint32_t addr)
{
A
Anthony Liguori 已提交
797
    openpic_t *opp = opaque;
B
bellard 已提交
798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814
    uint32_t retval;
    int idx;

    DPRINTF("%s: addr %08x\n", __func__, addr);
    retval = 0xFFFFFFFF;
    if (addr & 0xF)
        return retval;
    addr = addr & 0xFFF0;
    idx = addr >> 5;
    if (addr & 0x10) {
        /* EXDE / IFEDE / IEEDE */
        retval = read_IRQreg(opp, idx, IRQ_IDE);
    } else {
        /* EXVP / IFEVP / IEEVP */
        retval = read_IRQreg(opp, idx, IRQ_IPVP);
    }
    DPRINTF("%s: => %08x\n", __func__, retval);
815 816
#if defined TARGET_WORDS_BIGENDIAN
    retval = openpic_swap32(opp, retval);
B
bellard 已提交
817 818 819 820 821
#endif

    return retval;
}

A
Anthony Liguori 已提交
822
static void openpic_cpu_write (void *opaque, target_phys_addr_t addr, uint32_t val)
B
bellard 已提交
823
{
A
Anthony Liguori 已提交
824 825 826
    openpic_t *opp = opaque;
    IRQ_src_t *src;
    IRQ_dst_t *dst;
827
    int idx, s_IRQ, n_IRQ;
B
bellard 已提交
828

829
    DPRINTF("%s: addr " TARGET_FMT_plx " <= %08x\n", __func__, addr, val);
B
bellard 已提交
830 831
    if (addr & 0xF)
        return;
832 833
#if defined TARGET_WORDS_BIGENDIAN
    val = openpic_swap32(opp, val);
B
bellard 已提交
834 835 836 837 838 839 840 841 842 843 844 845
#endif
    addr &= 0x1FFF0;
    idx = addr / 0x1000;
    dst = &opp->dst[idx];
    addr &= 0xFF0;
    switch (addr) {
#if MAX_IPI > 0
    case 0x40: /* PIPD */
    case 0x50:
    case 0x60:
    case 0x70:
        idx = (addr - 0x40) >> 4;
846 847 848
        write_IRQreg(opp, opp->irq_ipi0 + idx, IRQ_IDE, val);
        openpic_set_irq(opp, opp->irq_ipi0 + idx, 1);
        openpic_set_irq(opp, opp->irq_ipi0 + idx, 0);
B
bellard 已提交
849 850 851 852 853 854 855 856 857 858 859 860 861
        break;
#endif
    case 0x80: /* PCTP */
	dst->pctp = val & 0x0000000F;
	break;
    case 0x90: /* WHOAMI */
	/* Read-only register */
	break;
    case 0xA0: /* PIAC */
	/* Read-only register */
	break;
    case 0xB0: /* PEOI */
        DPRINTF("PEOI\n");
862 863
	s_IRQ = IRQ_get_next(opp, &dst->servicing);
	IRQ_resetbit(&dst->servicing, s_IRQ);
B
bellard 已提交
864 865
	dst->servicing.next = -1;
	/* Set up next servicing IRQ */
866 867 868 869 870 871 872 873 874
	s_IRQ = IRQ_get_next(opp, &dst->servicing);
        /* Check queued interrupts. */
        n_IRQ = IRQ_get_next(opp, &dst->raised);
        src = &opp->src[n_IRQ];
        if (n_IRQ != -1 &&
            (s_IRQ == -1 ||
             IPVP_PRIORITY(src->ipvp) > dst->servicing.priority)) {
            DPRINTF("Raise OpenPIC INT output cpu %d irq %d\n",
                    idx, n_IRQ);
875
            opp->irq_raise(opp, idx, src);
876
        }
B
bellard 已提交
877 878 879 880 881 882
	break;
    default:
        break;
    }
}

A
Anthony Liguori 已提交
883
static uint32_t openpic_cpu_read (void *opaque, target_phys_addr_t addr)
B
bellard 已提交
884
{
A
Anthony Liguori 已提交
885 886 887
    openpic_t *opp = opaque;
    IRQ_src_t *src;
    IRQ_dst_t *dst;
B
bellard 已提交
888 889
    uint32_t retval;
    int idx, n_IRQ;
890

891
    DPRINTF("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
B
bellard 已提交
892 893 894 895 896 897 898 899 900 901 902 903 904 905 906
    retval = 0xFFFFFFFF;
    if (addr & 0xF)
        return retval;
    addr &= 0x1FFF0;
    idx = addr / 0x1000;
    dst = &opp->dst[idx];
    addr &= 0xFF0;
    switch (addr) {
    case 0x80: /* PCTP */
	retval = dst->pctp;
	break;
    case 0x90: /* WHOAMI */
	retval = idx;
	break;
    case 0xA0: /* PIAC */
907 908
        DPRINTF("Lower OpenPIC INT output\n");
        qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_INT]);
B
bellard 已提交
909 910 911 912
	n_IRQ = IRQ_get_next(opp, &dst->raised);
        DPRINTF("PIAC: irq=%d\n", n_IRQ);
	if (n_IRQ == -1) {
	    /* No more interrupt pending */
913
            retval = IPVP_VECTOR(opp->spve);
B
bellard 已提交
914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930
	} else {
	    src = &opp->src[n_IRQ];
	    if (!test_bit(&src->ipvp, IPVP_ACTIVITY) ||
		!(IPVP_PRIORITY(src->ipvp) > dst->pctp)) {
		/* - Spurious level-sensitive IRQ
		 * - Priorities has been changed
		 *   and the pending IRQ isn't allowed anymore
		 */
		reset_bit(&src->ipvp, IPVP_ACTIVITY);
		retval = IPVP_VECTOR(opp->spve);
	    } else {
		/* IRQ enter servicing state */
		IRQ_setbit(&dst->servicing, n_IRQ);
		retval = IPVP_VECTOR(src->ipvp);
	    }
	    IRQ_resetbit(&dst->raised, n_IRQ);
	    dst->raised.next = -1;
B
bellard 已提交
931 932
	    if (!test_bit(&src->ipvp, IPVP_SENSE)) {
                /* edge-sensitive IRQ */
B
bellard 已提交
933
		reset_bit(&src->ipvp, IPVP_ACTIVITY);
B
bellard 已提交
934 935
                src->pending = 0;
            }
B
bellard 已提交
936 937 938 939 940 941 942 943 944
	}
	break;
    case 0xB0: /* PEOI */
	retval = 0;
	break;
#if MAX_IPI > 0
    case 0x40: /* IDE */
    case 0x50:
        idx = (addr - 0x40) >> 4;
945
        retval = read_IRQreg(opp, opp->irq_ipi0 + idx, IRQ_IDE);
B
bellard 已提交
946 947 948 949 950 951
        break;
#endif
    default:
        break;
    }
    DPRINTF("%s: => %08x\n", __func__, retval);
952 953
#if defined TARGET_WORDS_BIGENDIAN
    retval = openpic_swap32(opp, retval);
B
bellard 已提交
954 955 956 957 958 959
#endif

    return retval;
}

static void openpic_buggy_write (void *opaque,
A
Anthony Liguori 已提交
960
                                 target_phys_addr_t addr, uint32_t val)
B
bellard 已提交
961 962 963 964
{
    printf("Invalid OPENPIC write access !\n");
}

A
Anthony Liguori 已提交
965
static uint32_t openpic_buggy_read (void *opaque, target_phys_addr_t addr)
B
bellard 已提交
966 967 968 969 970 971 972
{
    printf("Invalid OPENPIC read access !\n");

    return -1;
}

static void openpic_writel (void *opaque,
A
Anthony Liguori 已提交
973
                            target_phys_addr_t addr, uint32_t val)
B
bellard 已提交
974
{
A
Anthony Liguori 已提交
975
    openpic_t *opp = opaque;
B
bellard 已提交
976 977

    addr &= 0x3FFFF;
B
bellard 已提交
978
    DPRINTF("%s: offset %08x val: %08x\n", __func__, (int)addr, val);
B
bellard 已提交
979 980 981 982 983 984 985 986 987 988 989 990 991 992 993
    if (addr < 0x1100) {
        /* Global registers */
        openpic_gbl_write(opp, addr, val);
    } else if (addr < 0x10000) {
        /* Timers registers */
        openpic_timer_write(opp, addr, val);
    } else if (addr < 0x20000) {
        /* Source registers */
        openpic_src_write(opp, addr, val);
    } else {
        /* CPU registers */
        openpic_cpu_write(opp, addr, val);
    }
}

A
Anthony Liguori 已提交
994
static uint32_t openpic_readl (void *opaque,target_phys_addr_t addr)
B
bellard 已提交
995
{
A
Anthony Liguori 已提交
996
    openpic_t *opp = opaque;
B
bellard 已提交
997 998 999
    uint32_t retval;

    addr &= 0x3FFFF;
B
bellard 已提交
1000
    DPRINTF("%s: offset %08x\n", __func__, (int)addr);
B
bellard 已提交
1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
    if (addr < 0x1100) {
        /* Global registers */
        retval = openpic_gbl_read(opp, addr);
    } else if (addr < 0x10000) {
        /* Timers registers */
        retval = openpic_timer_read(opp, addr);
    } else if (addr < 0x20000) {
        /* Source registers */
        retval = openpic_src_read(opp, addr);
    } else {
        /* CPU registers */
        retval = openpic_cpu_read(opp, addr);
    }

    return retval;
}

1018
static CPUWriteMemoryFunc * const openpic_write[] = {
B
bellard 已提交
1019 1020 1021 1022 1023
    &openpic_buggy_write,
    &openpic_buggy_write,
    &openpic_writel,
};

1024
static CPUReadMemoryFunc * const openpic_read[] = {
B
bellard 已提交
1025 1026 1027 1028 1029
    &openpic_buggy_read,
    &openpic_buggy_read,
    &openpic_readl,
};

1030
static void openpic_map(PCIDevice *pci_dev, int region_num,
1031
                        pcibus_t addr, pcibus_t size, int type)
B
bellard 已提交
1032
{
A
Anthony Liguori 已提交
1033
    openpic_t *opp;
B
bellard 已提交
1034 1035

    DPRINTF("Map OpenPIC\n");
A
Anthony Liguori 已提交
1036
    opp = (openpic_t *)pci_dev;
B
bellard 已提交
1037 1038 1039 1040 1041 1042 1043 1044
    /* Global registers */
    DPRINTF("Register OPENPIC gbl   %08x => %08x\n",
            addr + 0x1000, addr + 0x1000 + 0x100);
    /* Timer registers */
    DPRINTF("Register OPENPIC timer %08x => %08x\n",
            addr + 0x1100, addr + 0x1100 + 0x40 * MAX_TMR);
    /* Interrupt source registers */
    DPRINTF("Register OPENPIC src   %08x => %08x\n",
1045
            addr + 0x10000, addr + 0x10000 + 0x20 * (OPENPIC_EXT_IRQ + 2));
B
bellard 已提交
1046 1047 1048
    /* Per CPU registers */
    DPRINTF("Register OPENPIC dst   %08x => %08x\n",
            addr + 0x20000, addr + 0x20000 + 0x1000 * MAX_CPU);
B
bellard 已提交
1049
    cpu_register_physical_memory(addr, 0x40000, opp->mem_index);
B
bellard 已提交
1050
#if 0 // Don't implement ISU for now
1051
    opp_io_memory = cpu_register_io_memory(openpic_src_read,
B
bellard 已提交
1052 1053 1054 1055 1056 1057
                                           openpic_src_write);
    cpu_register_physical_memory(isu_base, 0x20 * (EXT_IRQ + 2),
                                 opp_io_memory);
#endif
}

A
Anthony Liguori 已提交
1058
static void openpic_save_IRQ_queue(QEMUFile* f, IRQ_queue_t *q)
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
{
    unsigned int i;

    for (i = 0; i < BF_WIDTH(MAX_IRQ); i++)
        qemu_put_be32s(f, &q->queue[i]);

    qemu_put_sbe32s(f, &q->next);
    qemu_put_sbe32s(f, &q->priority);
}

static void openpic_save(QEMUFile* f, void *opaque)
{
A
Anthony Liguori 已提交
1071
    openpic_t *opp = (openpic_t *)opaque;
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
    unsigned int i;

    qemu_put_be32s(f, &opp->frep);
    qemu_put_be32s(f, &opp->glbc);
    qemu_put_be32s(f, &opp->micr);
    qemu_put_be32s(f, &opp->veni);
    qemu_put_be32s(f, &opp->pint);
    qemu_put_be32s(f, &opp->spve);
    qemu_put_be32s(f, &opp->tifr);

1082
    for (i = 0; i < opp->max_irq; i++) {
1083 1084 1085 1086 1087 1088 1089
        qemu_put_be32s(f, &opp->src[i].ipvp);
        qemu_put_be32s(f, &opp->src[i].ide);
        qemu_put_sbe32s(f, &opp->src[i].type);
        qemu_put_sbe32s(f, &opp->src[i].last_cpu);
        qemu_put_sbe32s(f, &opp->src[i].pending);
    }

1090 1091 1092 1093
    qemu_put_sbe32s(f, &opp->nb_cpus);

    for (i = 0; i < opp->nb_cpus; i++) {
        qemu_put_be32s(f, &opp->dst[i].tfrr);
1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
        qemu_put_be32s(f, &opp->dst[i].pctp);
        qemu_put_be32s(f, &opp->dst[i].pcsr);
        openpic_save_IRQ_queue(f, &opp->dst[i].raised);
        openpic_save_IRQ_queue(f, &opp->dst[i].servicing);
    }

    for (i = 0; i < MAX_TMR; i++) {
        qemu_put_be32s(f, &opp->timers[i].ticc);
        qemu_put_be32s(f, &opp->timers[i].tibc);
    }

#if MAX_DBL > 0
    qemu_put_be32s(f, &opp->dar);

    for (i = 0; i < MAX_DBL; i++) {
        qemu_put_be32s(f, &opp->doorbells[i].dmr);
    }
#endif

#if MAX_MBX > 0
    for (i = 0; i < MAX_MAILBOXES; i++) {
        qemu_put_be32s(f, &opp->mailboxes[i].mbr);
    }
#endif

    pci_device_save(&opp->pci_dev, f);
}

A
Anthony Liguori 已提交
1122
static void openpic_load_IRQ_queue(QEMUFile* f, IRQ_queue_t *q)
1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
{
    unsigned int i;

    for (i = 0; i < BF_WIDTH(MAX_IRQ); i++)
        qemu_get_be32s(f, &q->queue[i]);

    qemu_get_sbe32s(f, &q->next);
    qemu_get_sbe32s(f, &q->priority);
}

static int openpic_load(QEMUFile* f, void *opaque, int version_id)
{
A
Anthony Liguori 已提交
1135
    openpic_t *opp = (openpic_t *)opaque;
1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148
    unsigned int i;

    if (version_id != 1)
        return -EINVAL;

    qemu_get_be32s(f, &opp->frep);
    qemu_get_be32s(f, &opp->glbc);
    qemu_get_be32s(f, &opp->micr);
    qemu_get_be32s(f, &opp->veni);
    qemu_get_be32s(f, &opp->pint);
    qemu_get_be32s(f, &opp->spve);
    qemu_get_be32s(f, &opp->tifr);

1149
    for (i = 0; i < opp->max_irq; i++) {
1150 1151 1152 1153 1154 1155 1156
        qemu_get_be32s(f, &opp->src[i].ipvp);
        qemu_get_be32s(f, &opp->src[i].ide);
        qemu_get_sbe32s(f, &opp->src[i].type);
        qemu_get_sbe32s(f, &opp->src[i].last_cpu);
        qemu_get_sbe32s(f, &opp->src[i].pending);
    }

1157 1158 1159 1160
    qemu_get_sbe32s(f, &opp->nb_cpus);

    for (i = 0; i < opp->nb_cpus; i++) {
        qemu_get_be32s(f, &opp->dst[i].tfrr);
1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
        qemu_get_be32s(f, &opp->dst[i].pctp);
        qemu_get_be32s(f, &opp->dst[i].pcsr);
        openpic_load_IRQ_queue(f, &opp->dst[i].raised);
        openpic_load_IRQ_queue(f, &opp->dst[i].servicing);
    }

    for (i = 0; i < MAX_TMR; i++) {
        qemu_get_be32s(f, &opp->timers[i].ticc);
        qemu_get_be32s(f, &opp->timers[i].tibc);
    }

#if MAX_DBL > 0
    qemu_get_be32s(f, &opp->dar);

    for (i = 0; i < MAX_DBL; i++) {
        qemu_get_be32s(f, &opp->doorbells[i].dmr);
    }
#endif

#if MAX_MBX > 0
    for (i = 0; i < MAX_MAILBOXES; i++) {
        qemu_get_be32s(f, &opp->mailboxes[i].mbr);
    }
#endif

    return pci_device_load(&opp->pci_dev, f);
}

A
Anthony Liguori 已提交
1189
static void openpic_irq_raise(openpic_t *opp, int n_CPU, IRQ_src_t *src)
1190 1191 1192 1193
{
    qemu_irq_raise(opp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]);
}

1194 1195
qemu_irq *openpic_init (PCIBus *bus, int *pmem_index, int nb_cpus,
                        qemu_irq **irqs, qemu_irq irq_out)
B
bellard 已提交
1196
{
A
Anthony Liguori 已提交
1197
    openpic_t *opp;
B
bellard 已提交
1198 1199
    uint8_t *pci_conf;
    int i, m;
1200

B
bellard 已提交
1201 1202 1203
    /* XXX: for now, only one CPU is supported */
    if (nb_cpus != 1)
        return NULL;
B
bellard 已提交
1204
    if (bus) {
A
Anthony Liguori 已提交
1205
        opp = (openpic_t *)pci_register_device(bus, "OpenPIC", sizeof(openpic_t),
B
bellard 已提交
1206 1207
                                               -1, NULL, NULL);
        pci_conf = opp->pci_dev.config;
1208
        pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_IBM);
1209
        pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_IBM_OPENPIC2);
1210
        pci_config_set_class(pci_conf, PCI_CLASS_SYSTEM_OTHER); // FIXME?
I
Isaku Yamahata 已提交
1211
        pci_conf[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL; // header_type
B
bellard 已提交
1212
        pci_conf[0x3d] = 0x00; // no interrupt pin
1213

B
bellard 已提交
1214
        /* Register I/O spaces */
1215
        pci_register_bar((PCIDevice *)opp, 0, 0x40000,
1216
                               PCI_BASE_ADDRESS_SPACE_MEMORY, &openpic_map);
B
bellard 已提交
1217
    } else {
A
Anthony Liguori 已提交
1218
        opp = qemu_mallocz(sizeof(openpic_t));
B
bellard 已提交
1219
    }
1220
    opp->mem_index = cpu_register_io_memory(openpic_read,
B
bellard 已提交
1221
                                            openpic_write, opp);
1222

B
bellard 已提交
1223
    //    isu_base &= 0xFFFC0000;
B
bellard 已提交
1224
    opp->nb_cpus = nb_cpus;
1225 1226 1227
    opp->max_irq = OPENPIC_MAX_IRQ;
    opp->irq_ipi0 = OPENPIC_IRQ_IPI0;
    opp->irq_tim0 = OPENPIC_IRQ_TIM0;
B
bellard 已提交
1228
    /* Set IRQ types */
1229
    for (i = 0; i < OPENPIC_EXT_IRQ; i++) {
B
bellard 已提交
1230 1231
        opp->src[i].type = IRQ_EXTERNAL;
    }
1232
    for (; i < OPENPIC_IRQ_TIM0; i++) {
B
bellard 已提交
1233 1234 1235
        opp->src[i].type = IRQ_SPECIAL;
    }
#if MAX_IPI > 0
1236
    m = OPENPIC_IRQ_IPI0;
B
bellard 已提交
1237
#else
1238
    m = OPENPIC_IRQ_DBL0;
B
bellard 已提交
1239 1240 1241 1242
#endif
    for (; i < m; i++) {
        opp->src[i].type = IRQ_TIMER;
    }
1243
    for (; i < OPENPIC_MAX_IRQ; i++) {
B
bellard 已提交
1244 1245
        opp->src[i].type = IRQ_INTERNAL;
    }
B
bellard 已提交
1246
    for (i = 0; i < nb_cpus; i++)
1247 1248
        opp->dst[i].irqs = irqs[i];
    opp->irq_out = irq_out;
1249
    opp->need_swap = 1;
1250

1251
    register_savevm("openpic", 0, 2, openpic_save, openpic_load, opp);
1252
    qemu_register_reset(openpic_reset, opp);
1253 1254 1255 1256

    opp->irq_raise = openpic_irq_raise;
    opp->reset = openpic_reset;

B
bellard 已提交
1257 1258
    if (pmem_index)
        *pmem_index = opp->mem_index;
1259

1260 1261 1262
    return qemu_allocate_irqs(openpic_set_irq, opp, opp->max_irq);
}

A
Anthony Liguori 已提交
1263
static void mpic_irq_raise(openpic_t *mpp, int n_CPU, IRQ_src_t *src)
1264 1265
{
    int n_ci = IDR_CI0 - n_CPU;
1266

1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
    if(test_bit(&src->ide, n_ci)) {
        qemu_irq_raise(mpp->dst[n_CPU].irqs[OPENPIC_OUTPUT_CINT]);
    }
    else {
        qemu_irq_raise(mpp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]);
    }
}

static void mpic_reset (void *opaque)
{
A
Anthony Liguori 已提交
1277
    openpic_t *mpp = (openpic_t *)opaque;
1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
    int i;

    mpp->glbc = 0x80000000;
    /* Initialise controller registers */
    mpp->frep = 0x004f0002;
    mpp->veni = VENI;
    mpp->pint = 0x00000000;
    mpp->spve = 0x0000FFFF;
    /* Initialise IRQ sources */
    for (i = 0; i < mpp->max_irq; i++) {
        mpp->src[i].ipvp = 0x80800000;
        mpp->src[i].ide  = 0x00000001;
    }
    /* Initialise IRQ destinations */
    for (i = 0; i < MAX_CPU; i++) {
        mpp->dst[i].pctp      = 0x0000000F;
        mpp->dst[i].tfrr      = 0x00000000;
A
Anthony Liguori 已提交
1295
        memset(&mpp->dst[i].raised, 0, sizeof(IRQ_queue_t));
1296
        mpp->dst[i].raised.next = -1;
A
Anthony Liguori 已提交
1297
        memset(&mpp->dst[i].servicing, 0, sizeof(IRQ_queue_t));
1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
        mpp->dst[i].servicing.next = -1;
    }
    /* Initialise timers */
    for (i = 0; i < MAX_TMR; i++) {
        mpp->timers[i].ticc = 0x00000000;
        mpp->timers[i].tibc = 0x80000000;
    }
    /* Go out of RESET state */
    mpp->glbc = 0x00000000;
}

A
Anthony Liguori 已提交
1309
static void mpic_timer_write (void *opaque, target_phys_addr_t addr, uint32_t val)
1310
{
A
Anthony Liguori 已提交
1311
    openpic_t *mpp = opaque;
1312 1313
    int idx, cpu;

1314
    DPRINTF("%s: addr " TARGET_FMT_plx " <= %08x\n", __func__, addr, val);
1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
    if (addr & 0xF)
        return;
    addr &= 0xFFFF;
    cpu = addr >> 12;
    idx = (addr >> 6) & 0x3;
    switch (addr & 0x30) {
    case 0x00: /* gtccr */
        break;
    case 0x10: /* gtbcr */
        if ((mpp->timers[idx].ticc & 0x80000000) != 0 &&
            (val & 0x80000000) == 0 &&
            (mpp->timers[idx].tibc & 0x80000000) != 0)
            mpp->timers[idx].ticc &= ~0x80000000;
        mpp->timers[idx].tibc = val;
        break;
    case 0x20: /* GTIVPR */
        write_IRQreg(mpp, MPIC_TMR_IRQ + idx, IRQ_IPVP, val);
        break;
    case 0x30: /* GTIDR & TFRR */
        if ((addr & 0xF0) == 0xF0)
            mpp->dst[cpu].tfrr = val;
        else
            write_IRQreg(mpp, MPIC_TMR_IRQ + idx, IRQ_IDE, val);
        break;
    }
}

A
Anthony Liguori 已提交
1342
static uint32_t mpic_timer_read (void *opaque, target_phys_addr_t addr)
1343
{
A
Anthony Liguori 已提交
1344
    openpic_t *mpp = opaque;
1345 1346 1347
    uint32_t retval;
    int idx, cpu;

1348
    DPRINTF("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
    retval = 0xFFFFFFFF;
    if (addr & 0xF)
        return retval;
    addr &= 0xFFFF;
    cpu = addr >> 12;
    idx = (addr >> 6) & 0x3;
    switch (addr & 0x30) {
    case 0x00: /* gtccr */
        retval = mpp->timers[idx].ticc;
        break;
    case 0x10: /* gtbcr */
        retval = mpp->timers[idx].tibc;
        break;
    case 0x20: /* TIPV */
        retval = read_IRQreg(mpp, MPIC_TMR_IRQ + idx, IRQ_IPVP);
        break;
    case 0x30: /* TIDR */
        if ((addr &0xF0) == 0XF0)
            retval = mpp->dst[cpu].tfrr;
        else
            retval = read_IRQreg(mpp, MPIC_TMR_IRQ + idx, IRQ_IDE);
        break;
    }
    DPRINTF("%s: => %08x\n", __func__, retval);

    return retval;
}

A
Anthony Liguori 已提交
1377
static void mpic_src_ext_write (void *opaque, target_phys_addr_t addr,
1378 1379
                                uint32_t val)
{
A
Anthony Liguori 已提交
1380
    openpic_t *mpp = opaque;
1381 1382
    int idx = MPIC_EXT_IRQ;

1383
    DPRINTF("%s: addr " TARGET_FMT_plx " <= %08x\n", __func__, addr, val);
1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
    if (addr & 0xF)
        return;

    addr -= MPIC_EXT_REG_START & (TARGET_PAGE_SIZE - 1);
    if (addr < MPIC_EXT_REG_SIZE) {
        idx += (addr & 0xFFF0) >> 5;
        if (addr & 0x10) {
            /* EXDE / IFEDE / IEEDE */
            write_IRQreg(mpp, idx, IRQ_IDE, val);
        } else {
            /* EXVP / IFEVP / IEEVP */
            write_IRQreg(mpp, idx, IRQ_IPVP, val);
        }
    }
}

A
Anthony Liguori 已提交
1400
static uint32_t mpic_src_ext_read (void *opaque, target_phys_addr_t addr)
1401
{
A
Anthony Liguori 已提交
1402
    openpic_t *mpp = opaque;
1403 1404 1405
    uint32_t retval;
    int idx = MPIC_EXT_IRQ;

1406
    DPRINTF("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
    retval = 0xFFFFFFFF;
    if (addr & 0xF)
        return retval;

    addr -= MPIC_EXT_REG_START & (TARGET_PAGE_SIZE - 1);
    if (addr < MPIC_EXT_REG_SIZE) {
        idx += (addr & 0xFFF0) >> 5;
        if (addr & 0x10) {
            /* EXDE / IFEDE / IEEDE */
            retval = read_IRQreg(mpp, idx, IRQ_IDE);
        } else {
            /* EXVP / IFEVP / IEEVP */
            retval = read_IRQreg(mpp, idx, IRQ_IPVP);
        }
        DPRINTF("%s: => %08x\n", __func__, retval);
    }

    return retval;
}

A
Anthony Liguori 已提交
1427
static void mpic_src_int_write (void *opaque, target_phys_addr_t addr,
1428 1429
                                uint32_t val)
{
A
Anthony Liguori 已提交
1430
    openpic_t *mpp = opaque;
1431 1432
    int idx = MPIC_INT_IRQ;

1433
    DPRINTF("%s: addr " TARGET_FMT_plx " <= %08x\n", __func__, addr, val);
1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449
    if (addr & 0xF)
        return;

    addr -= MPIC_INT_REG_START & (TARGET_PAGE_SIZE - 1);
    if (addr < MPIC_INT_REG_SIZE) {
        idx += (addr & 0xFFF0) >> 5;
        if (addr & 0x10) {
            /* EXDE / IFEDE / IEEDE */
            write_IRQreg(mpp, idx, IRQ_IDE, val);
        } else {
            /* EXVP / IFEVP / IEEVP */
            write_IRQreg(mpp, idx, IRQ_IPVP, val);
        }
    }
}

A
Anthony Liguori 已提交
1450
static uint32_t mpic_src_int_read (void *opaque, target_phys_addr_t addr)
1451
{
A
Anthony Liguori 已提交
1452
    openpic_t *mpp = opaque;
1453 1454 1455
    uint32_t retval;
    int idx = MPIC_INT_IRQ;

1456
    DPRINTF("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476
    retval = 0xFFFFFFFF;
    if (addr & 0xF)
        return retval;

    addr -= MPIC_INT_REG_START & (TARGET_PAGE_SIZE - 1);
    if (addr < MPIC_INT_REG_SIZE) {
        idx += (addr & 0xFFF0) >> 5;
        if (addr & 0x10) {
            /* EXDE / IFEDE / IEEDE */
            retval = read_IRQreg(mpp, idx, IRQ_IDE);
        } else {
            /* EXVP / IFEVP / IEEVP */
            retval = read_IRQreg(mpp, idx, IRQ_IPVP);
        }
        DPRINTF("%s: => %08x\n", __func__, retval);
    }

    return retval;
}

A
Anthony Liguori 已提交
1477
static void mpic_src_msg_write (void *opaque, target_phys_addr_t addr,
1478 1479
                                uint32_t val)
{
A
Anthony Liguori 已提交
1480
    openpic_t *mpp = opaque;
1481 1482
    int idx = MPIC_MSG_IRQ;

1483
    DPRINTF("%s: addr " TARGET_FMT_plx " <= %08x\n", __func__, addr, val);
1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499
    if (addr & 0xF)
        return;

    addr -= MPIC_MSG_REG_START & (TARGET_PAGE_SIZE - 1);
    if (addr < MPIC_MSG_REG_SIZE) {
        idx += (addr & 0xFFF0) >> 5;
        if (addr & 0x10) {
            /* EXDE / IFEDE / IEEDE */
            write_IRQreg(mpp, idx, IRQ_IDE, val);
        } else {
            /* EXVP / IFEVP / IEEVP */
            write_IRQreg(mpp, idx, IRQ_IPVP, val);
        }
    }
}

A
Anthony Liguori 已提交
1500
static uint32_t mpic_src_msg_read (void *opaque, target_phys_addr_t addr)
1501
{
A
Anthony Liguori 已提交
1502
    openpic_t *mpp = opaque;
1503 1504 1505
    uint32_t retval;
    int idx = MPIC_MSG_IRQ;

1506
    DPRINTF("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
    retval = 0xFFFFFFFF;
    if (addr & 0xF)
        return retval;

    addr -= MPIC_MSG_REG_START & (TARGET_PAGE_SIZE - 1);
    if (addr < MPIC_MSG_REG_SIZE) {
        idx += (addr & 0xFFF0) >> 5;
        if (addr & 0x10) {
            /* EXDE / IFEDE / IEEDE */
            retval = read_IRQreg(mpp, idx, IRQ_IDE);
        } else {
            /* EXVP / IFEVP / IEEVP */
            retval = read_IRQreg(mpp, idx, IRQ_IPVP);
        }
        DPRINTF("%s: => %08x\n", __func__, retval);
    }

    return retval;
}

A
Anthony Liguori 已提交
1527
static void mpic_src_msi_write (void *opaque, target_phys_addr_t addr,
1528 1529
                                uint32_t val)
{
A
Anthony Liguori 已提交
1530
    openpic_t *mpp = opaque;
1531 1532
    int idx = MPIC_MSI_IRQ;

1533
    DPRINTF("%s: addr " TARGET_FMT_plx " <= %08x\n", __func__, addr, val);
1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548
    if (addr & 0xF)
        return;

    addr -= MPIC_MSI_REG_START & (TARGET_PAGE_SIZE - 1);
    if (addr < MPIC_MSI_REG_SIZE) {
        idx += (addr & 0xFFF0) >> 5;
        if (addr & 0x10) {
            /* EXDE / IFEDE / IEEDE */
            write_IRQreg(mpp, idx, IRQ_IDE, val);
        } else {
            /* EXVP / IFEVP / IEEVP */
            write_IRQreg(mpp, idx, IRQ_IPVP, val);
        }
    }
}
A
Anthony Liguori 已提交
1549
static uint32_t mpic_src_msi_read (void *opaque, target_phys_addr_t addr)
1550
{
A
Anthony Liguori 已提交
1551
    openpic_t *mpp = opaque;
1552 1553 1554
    uint32_t retval;
    int idx = MPIC_MSI_IRQ;

1555
    DPRINTF("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
    retval = 0xFFFFFFFF;
    if (addr & 0xF)
        return retval;

    addr -= MPIC_MSI_REG_START & (TARGET_PAGE_SIZE - 1);
    if (addr < MPIC_MSI_REG_SIZE) {
        idx += (addr & 0xFFF0) >> 5;
        if (addr & 0x10) {
            /* EXDE / IFEDE / IEEDE */
            retval = read_IRQreg(mpp, idx, IRQ_IDE);
        } else {
            /* EXVP / IFEVP / IEEVP */
            retval = read_IRQreg(mpp, idx, IRQ_IPVP);
        }
        DPRINTF("%s: => %08x\n", __func__, retval);
    }

    return retval;
}

1576
static CPUWriteMemoryFunc * const mpic_glb_write[] = {
1577 1578 1579 1580 1581
    &openpic_buggy_write,
    &openpic_buggy_write,
    &openpic_gbl_write,
};

1582
static CPUReadMemoryFunc * const mpic_glb_read[] = {
1583 1584 1585 1586 1587
    &openpic_buggy_read,
    &openpic_buggy_read,
    &openpic_gbl_read,
};

1588
static CPUWriteMemoryFunc * const mpic_tmr_write[] = {
1589 1590 1591 1592 1593
    &openpic_buggy_write,
    &openpic_buggy_write,
    &mpic_timer_write,
};

1594
static CPUReadMemoryFunc * const mpic_tmr_read[] = {
1595 1596 1597 1598 1599
    &openpic_buggy_read,
    &openpic_buggy_read,
    &mpic_timer_read,
};

1600
static CPUWriteMemoryFunc * const mpic_cpu_write[] = {
1601 1602 1603 1604 1605
    &openpic_buggy_write,
    &openpic_buggy_write,
    &openpic_cpu_write,
};

1606
static CPUReadMemoryFunc * const mpic_cpu_read[] = {
1607 1608 1609 1610 1611
    &openpic_buggy_read,
    &openpic_buggy_read,
    &openpic_cpu_read,
};

1612
static CPUWriteMemoryFunc * const mpic_ext_write[] = {
1613 1614 1615 1616 1617
    &openpic_buggy_write,
    &openpic_buggy_write,
    &mpic_src_ext_write,
};

1618
static CPUReadMemoryFunc * const mpic_ext_read[] = {
1619 1620 1621 1622 1623
    &openpic_buggy_read,
    &openpic_buggy_read,
    &mpic_src_ext_read,
};

1624
static CPUWriteMemoryFunc * const mpic_int_write[] = {
1625 1626 1627 1628 1629
    &openpic_buggy_write,
    &openpic_buggy_write,
    &mpic_src_int_write,
};

1630
static CPUReadMemoryFunc * const mpic_int_read[] = {
1631 1632 1633 1634 1635
    &openpic_buggy_read,
    &openpic_buggy_read,
    &mpic_src_int_read,
};

1636
static CPUWriteMemoryFunc * const mpic_msg_write[] = {
1637 1638 1639 1640 1641
    &openpic_buggy_write,
    &openpic_buggy_write,
    &mpic_src_msg_write,
};

1642
static CPUReadMemoryFunc * const mpic_msg_read[] = {
1643 1644 1645 1646
    &openpic_buggy_read,
    &openpic_buggy_read,
    &mpic_src_msg_read,
};
1647
static CPUWriteMemoryFunc * const mpic_msi_write[] = {
1648 1649 1650 1651 1652
    &openpic_buggy_write,
    &openpic_buggy_write,
    &mpic_src_msi_write,
};

1653
static CPUReadMemoryFunc * const mpic_msi_read[] = {
1654 1655 1656 1657 1658
    &openpic_buggy_read,
    &openpic_buggy_read,
    &mpic_src_msi_read,
};

A
Anthony Liguori 已提交
1659
qemu_irq *mpic_init (target_phys_addr_t base, int nb_cpus,
1660 1661
                        qemu_irq **irqs, qemu_irq irq_out)
{
A
Anthony Liguori 已提交
1662
    openpic_t *mpp;
1663 1664
    int i;
    struct {
1665 1666
        CPUReadMemoryFunc * const *read;
        CPUWriteMemoryFunc * const *write;
A
Anthony Liguori 已提交
1667 1668
        target_phys_addr_t start_addr;
        ram_addr_t size;
1669
    } const list[] = {
1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682
        {mpic_glb_read, mpic_glb_write, MPIC_GLB_REG_START, MPIC_GLB_REG_SIZE},
        {mpic_tmr_read, mpic_tmr_write, MPIC_TMR_REG_START, MPIC_TMR_REG_SIZE},
        {mpic_ext_read, mpic_ext_write, MPIC_EXT_REG_START, MPIC_EXT_REG_SIZE},
        {mpic_int_read, mpic_int_write, MPIC_INT_REG_START, MPIC_INT_REG_SIZE},
        {mpic_msg_read, mpic_msg_write, MPIC_MSG_REG_START, MPIC_MSG_REG_SIZE},
        {mpic_msi_read, mpic_msi_write, MPIC_MSI_REG_START, MPIC_MSI_REG_SIZE},
        {mpic_cpu_read, mpic_cpu_write, MPIC_CPU_REG_START, MPIC_CPU_REG_SIZE},
    };

    /* XXX: for now, only one CPU is supported */
    if (nb_cpus != 1)
        return NULL;

A
Anthony Liguori 已提交
1683
    mpp = qemu_mallocz(sizeof(openpic_t));
1684 1685 1686 1687

    for (i = 0; i < sizeof(list)/sizeof(list[0]); i++) {
        int mem_index;

1688
        mem_index = cpu_register_io_memory(list[i].read, list[i].write, mpp);
1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709
        if (mem_index < 0) {
            goto free;
        }
        cpu_register_physical_memory(base + list[i].start_addr,
                                     list[i].size, mem_index);
    }

    mpp->nb_cpus = nb_cpus;
    mpp->max_irq = MPIC_MAX_IRQ;
    mpp->irq_ipi0 = MPIC_IPI_IRQ;
    mpp->irq_tim0 = MPIC_TMR_IRQ;

    for (i = 0; i < nb_cpus; i++)
        mpp->dst[i].irqs = irqs[i];
    mpp->irq_out = irq_out;
    mpp->need_swap = 0;    /* MPIC has the same endian as target */

    mpp->irq_raise = mpic_irq_raise;
    mpp->reset = mpic_reset;

    register_savevm("mpic", 0, 2, openpic_save, openpic_load, mpp);
1710
    qemu_register_reset(mpic_reset, mpp);
1711 1712 1713 1714 1715 1716

    return qemu_allocate_irqs(openpic_set_irq, mpp, mpp->max_irq);

free:
    qemu_free(mpp);
    return NULL;
B
bellard 已提交
1717
}