cpu.c 67.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * QEMU ARM CPU
 *
 * Copyright (c) 2012 SUSE LINUX Products GmbH
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, see
 * <http://www.gnu.org/licenses/gpl-2.0.html>
 */

P
Peter Maydell 已提交
21
#include "qemu/osdep.h"
22
#include "target/arm/idau.h"
23
#include "qemu/error-report.h"
24
#include "qapi/error.h"
25
#include "cpu.h"
26
#include "internals.h"
27
#include "qemu-common.h"
28
#include "exec/exec-all.h"
29
#include "hw/qdev-properties.h"
30 31 32
#if !defined(CONFIG_USER_ONLY)
#include "hw/loader.h"
#endif
33
#include "hw/arm/arm.h"
34
#include "sysemu/sysemu.h"
35
#include "sysemu/hw_accel.h"
36
#include "kvm_arm.h"
37
#include "disas/capstone.h"
38
#include "fpu/softfloat.h"
39

40 41 42 43 44 45 46
static void arm_cpu_set_pc(CPUState *cs, vaddr value)
{
    ARMCPU *cpu = ARM_CPU(cs);

    cpu->env.regs[15] = value;
}

47 48
static bool arm_cpu_has_work(CPUState *cs)
{
49 50
    ARMCPU *cpu = ARM_CPU(cs);

51
    return (cpu->power_state != PSCI_OFF)
52
        && cs->interrupt_request &
53 54 55
        (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD
         | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ
         | CPU_INTERRUPT_EXITTB);
56 57
}

58 59 60 61 62 63 64 65 66 67 68
void arm_register_pre_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
                                 void *opaque)
{
    ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1);

    entry->hook = hook;
    entry->opaque = opaque;

    QLIST_INSERT_HEAD(&cpu->pre_el_change_hooks, entry, node);
}

69
void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
70 71
                                 void *opaque)
{
72 73 74 75 76 77
    ARMELChangeHook *entry = g_new0(ARMELChangeHook, 1);

    entry->hook = hook;
    entry->opaque = opaque;

    QLIST_INSERT_HEAD(&cpu->el_change_hooks, entry, node);
78 79
}

80 81 82 83 84 85
static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque)
{
    /* Reset a single ARMCPRegInfo register */
    ARMCPRegInfo *ri = value;
    ARMCPU *cpu = opaque;

86
    if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) {
87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103
        return;
    }

    if (ri->resetfn) {
        ri->resetfn(&cpu->env, ri);
        return;
    }

    /* A zero offset is never possible as it would be regs[0]
     * so we use it to indicate that reset is being handled elsewhere.
     * This is basically only used for fields in non-core coprocessors
     * (like the pxa2xx ones).
     */
    if (!ri->fieldoffset) {
        return;
    }

104
    if (cpreg_field_is_64bit(ri)) {
105 106 107 108 109 110
        CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue;
    } else {
        CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue;
    }
}

111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131
static void cp_reg_check_reset(gpointer key, gpointer value,  gpointer opaque)
{
    /* Purely an assertion check: we've already done reset once,
     * so now check that running the reset for the cpreg doesn't
     * change its value. This traps bugs where two different cpregs
     * both try to reset the same state field but to different values.
     */
    ARMCPRegInfo *ri = value;
    ARMCPU *cpu = opaque;
    uint64_t oldvalue, newvalue;

    if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) {
        return;
    }

    oldvalue = read_raw_cp_reg(&cpu->env, ri);
    cp_reg_reset(key, value, opaque);
    newvalue = read_raw_cp_reg(&cpu->env, ri);
    assert(oldvalue == newvalue);
}

132 133 134 135 136
/* CPUClass::reset() */
static void arm_cpu_reset(CPUState *s)
{
    ARMCPU *cpu = ARM_CPU(s);
    ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu);
137 138
    CPUARMState *env = &cpu->env;

139 140
    acc->parent_reset(s);

141 142
    memset(env, 0, offsetof(CPUARMState, end_reset_fields));

143
    g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu);
144 145
    g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu);

146
    env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid;
147 148 149
    env->vfp.xregs[ARM_VFP_MVFR0] = cpu->isar.mvfr0;
    env->vfp.xregs[ARM_VFP_MVFR1] = cpu->isar.mvfr1;
    env->vfp.xregs[ARM_VFP_MVFR2] = cpu->isar.mvfr2;
150

151
    cpu->power_state = cpu->start_powered_off ? PSCI_OFF : PSCI_ON;
152 153
    s->halted = cpu->start_powered_off;

154 155 156 157
    if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
        env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q';
    }

158 159 160
    if (arm_feature(env, ARM_FEATURE_AARCH64)) {
        /* 64 bit CPUs always start in 64 bit mode */
        env->aarch64 = 1;
161 162
#if defined(CONFIG_USER_ONLY)
        env->pstate = PSTATE_MODE_EL0t;
163
        /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */
164
        env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE;
165
        /* and to the FP/Neon instructions */
166
        env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3);
167 168 169 170
        /* and to the SVE instructions */
        env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3);
        env->cp15.cptr_el[3] |= CPTR_EZ;
        /* with maximum vector length */
171 172 173
        env->vfp.zcr_el[1] = cpu->sve_max_vq - 1;
        env->vfp.zcr_el[2] = env->vfp.zcr_el[1];
        env->vfp.zcr_el[3] = env->vfp.zcr_el[1];
174
#else
175 176 177 178 179 180 181 182
        /* Reset into the highest available EL */
        if (arm_feature(env, ARM_FEATURE_EL3)) {
            env->pstate = PSTATE_MODE_EL3h;
        } else if (arm_feature(env, ARM_FEATURE_EL2)) {
            env->pstate = PSTATE_MODE_EL2h;
        } else {
            env->pstate = PSTATE_MODE_EL1h;
        }
183
        env->pc = cpu->rvbar;
184 185 186 187
#endif
    } else {
#if defined(CONFIG_USER_ONLY)
        /* Userspace expects access to cp10 and cp11 for FP/Neon */
188
        env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf);
189
#endif
190 191
    }

192 193 194 195 196 197 198 199 200 201
#if defined(CONFIG_USER_ONLY)
    env->uncached_cpsr = ARM_CPU_MODE_USR;
    /* For user mode we must enable access to coprocessors */
    env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30;
    if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
        env->cp15.c15_cpar = 3;
    } else if (arm_feature(env, ARM_FEATURE_XSCALE)) {
        env->cp15.c15_cpar = 1;
    }
#else
202 203 204 205 206 207 208 209 210 211 212 213

    /*
     * If the highest available EL is EL2, AArch32 will start in Hyp
     * mode; otherwise it starts in SVC. Note that if we start in
     * AArch64 then these values in the uncached_cpsr will be ignored.
     */
    if (arm_feature(env, ARM_FEATURE_EL2) &&
        !arm_feature(env, ARM_FEATURE_EL3)) {
        env->uncached_cpsr = ARM_CPU_MODE_HYP;
    } else {
        env->uncached_cpsr = ARM_CPU_MODE_SVC;
    }
214
    env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F;
215

P
Peter Maydell 已提交
216
    if (arm_feature(env, ARM_FEATURE_M)) {
217 218
        uint32_t initial_msp; /* Loaded from 0x0 */
        uint32_t initial_pc; /* Loaded from 0x4 */
219
        uint8_t *rom;
220
        uint32_t vecbase;
221

222 223
        if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
            env->v7m.secure = true;
224 225 226 227 228 229 230
        } else {
            /* This bit resets to 0 if security is supported, but 1 if
             * it is not. The bit is not present in v7M, but we set it
             * here so we can avoid having to make checks on it conditional
             * on ARM_FEATURE_V8 (we don't let the guest see the bit).
             */
            env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK;
231 232
        }

233
        /* In v7M the reset value of this bit is IMPDEF, but ARM recommends
234
         * that it resets to 1, so QEMU always does that rather than making
235
         * it dependent on CPU model. In v8M it is RES1.
236
         */
237 238 239 240 241 242 243
        env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK;
        env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK;
        if (arm_feature(env, ARM_FEATURE_V8)) {
            /* in v8M the NONBASETHRDENA bit [0] is RES1 */
            env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK;
            env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK;
        }
244 245 246 247
        if (!arm_feature(env, ARM_FEATURE_M_MAIN)) {
            env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_UNALIGN_TRP_MASK;
            env->v7m.ccr[M_REG_S] |= R_V7M_CCR_UNALIGN_TRP_MASK;
        }
248

249 250 251
        /* Unlike A/R profile, M profile defines the reset LR value */
        env->regs[14] = 0xffffffff;

252 253 254 255
        env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80;

        /* Load the initial SP and PC from offset 0 and 4 in the vector table */
        vecbase = env->v7m.vecbase[env->v7m.secure];
256
        rom = rom_ptr(vecbase, 8);
257
        if (rom) {
258 259 260 261 262 263 264 265 266 267 268
            /* Address zero is covered by ROM which hasn't yet been
             * copied into physical memory.
             */
            initial_msp = ldl_p(rom);
            initial_pc = ldl_p(rom + 4);
        } else {
            /* Address zero not covered by a ROM blob, or the ROM blob
             * is in non-modifiable memory and this is a second reset after
             * it got copied into memory. In the latter case, rom_ptr
             * will return a NULL pointer and we should use ldl_phys instead.
             */
269 270
            initial_msp = ldl_phys(s->as, vecbase);
            initial_pc = ldl_phys(s->as, vecbase + 4);
271
        }
272 273 274 275

        env->regs[13] = initial_msp & 0xFFFFFFFC;
        env->regs[15] = initial_pc & ~1;
        env->thumb = initial_pc & 1;
276
    }
277

278 279 280 281 282
    /* AArch32 has a hard highvec setting of 0xFFFF0000.  If we are currently
     * executing as AArch32 then check if highvecs are enabled and
     * adjust the PC accordingly.
     */
    if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) {
283
        env->regs[15] = 0xFFFF0000;
284 285
    }

286 287 288 289 290 291
    /* M profile requires that reset clears the exclusive monitor;
     * A profile does not, but clearing it makes more sense than having it
     * set with an exclusive access on address zero.
     */
    arm_clear_exclusive(env);

292 293
    env->vfp.xregs[ARM_VFP_FPEXC] = 0;
#endif
294

295
    if (arm_feature(env, ARM_FEATURE_PMSA)) {
296
        if (cpu->pmsav7_dregion > 0) {
297
            if (arm_feature(env, ARM_FEATURE_V8)) {
298 299 300 301 302 303 304 305 306 307 308 309 310 311
                memset(env->pmsav8.rbar[M_REG_NS], 0,
                       sizeof(*env->pmsav8.rbar[M_REG_NS])
                       * cpu->pmsav7_dregion);
                memset(env->pmsav8.rlar[M_REG_NS], 0,
                       sizeof(*env->pmsav8.rlar[M_REG_NS])
                       * cpu->pmsav7_dregion);
                if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
                    memset(env->pmsav8.rbar[M_REG_S], 0,
                           sizeof(*env->pmsav8.rbar[M_REG_S])
                           * cpu->pmsav7_dregion);
                    memset(env->pmsav8.rlar[M_REG_S], 0,
                           sizeof(*env->pmsav8.rlar[M_REG_S])
                           * cpu->pmsav7_dregion);
                }
312 313 314 315 316 317 318 319
            } else if (arm_feature(env, ARM_FEATURE_V7)) {
                memset(env->pmsav7.drbar, 0,
                       sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion);
                memset(env->pmsav7.drsr, 0,
                       sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion);
                memset(env->pmsav7.dracr, 0,
                       sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion);
            }
320
        }
321 322
        env->pmsav7.rnr[M_REG_NS] = 0;
        env->pmsav7.rnr[M_REG_S] = 0;
323 324 325 326
        env->pmsav8.mair0[M_REG_NS] = 0;
        env->pmsav8.mair0[M_REG_S] = 0;
        env->pmsav8.mair1[M_REG_NS] = 0;
        env->pmsav8.mair1[M_REG_S] = 0;
327 328
    }

329 330 331 332 333 334 335 336 337 338 339 340
    if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
        if (cpu->sau_sregion > 0) {
            memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion);
            memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion);
        }
        env->sau.rnr = 0;
        /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what
         * the Cortex-M33 does.
         */
        env->sau.ctrl = 0;
    }

341 342 343 344 345 346 347
    set_flush_to_zero(1, &env->vfp.standard_fp_status);
    set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status);
    set_default_nan_mode(1, &env->vfp.standard_fp_status);
    set_float_detect_tininess(float_tininess_before_rounding,
                              &env->vfp.fp_status);
    set_float_detect_tininess(float_tininess_before_rounding,
                              &env->vfp.standard_fp_status);
348 349
    set_float_detect_tininess(float_tininess_before_rounding,
                              &env->vfp.fp_status_f16);
350 351 352 353 354
#ifndef CONFIG_USER_ONLY
    if (kvm_enabled()) {
        kvm_arm_reset_vcpu(cpu);
    }
#endif
355

356
    hw_breakpoint_update_all(cpu);
357
    hw_watchpoint_update_all(cpu);
358 359
}

360 361 362
bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
{
    CPUClass *cc = CPU_GET_CLASS(cs);
363 364 365 366 367
    CPUARMState *env = cs->env_ptr;
    uint32_t cur_el = arm_current_el(env);
    bool secure = arm_is_secure(env);
    uint32_t target_el;
    uint32_t excp_idx;
368 369
    bool ret = false;

370 371 372 373 374 375 376 377 378
    if (interrupt_request & CPU_INTERRUPT_FIQ) {
        excp_idx = EXCP_FIQ;
        target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
379
    }
380 381 382 383 384 385 386 387 388
    if (interrupt_request & CPU_INTERRUPT_HARD) {
        excp_idx = EXCP_IRQ;
        target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
389
    }
390 391 392 393 394 395 396 397 398
    if (interrupt_request & CPU_INTERRUPT_VIRQ) {
        excp_idx = EXCP_VIRQ;
        target_el = 1;
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
399
    }
400 401 402 403 404 405 406 407 408
    if (interrupt_request & CPU_INTERRUPT_VFIQ) {
        excp_idx = EXCP_VFIQ;
        target_el = 1;
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
409
    }
410 411 412 413

    return ret;
}

414 415 416 417 418 419 420 421
#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
{
    CPUClass *cc = CPU_GET_CLASS(cs);
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;
    bool ret = false;

422
    /* ARMv7-M interrupt masking works differently than -A or -R.
423 424 425 426 427
     * There is no FIQ/IRQ distinction. Instead of I and F bits
     * masking FIQ and IRQ interrupts, an exception is taken only
     * if it is higher priority than the current execution priority
     * (which depends on state like BASEPRI, FAULTMASK and the
     * currently active exception).
428 429
     */
    if (interrupt_request & CPU_INTERRUPT_HARD
430
        && (armv7m_nvic_can_take_pending_exception(env->nvic))) {
431 432 433 434 435 436 437 438
        cs->exception_index = EXCP_IRQ;
        cc->do_interrupt(cs);
        ret = true;
    }
    return ret;
}
#endif

439 440 441 442
#ifndef CONFIG_USER_ONLY
static void arm_cpu_set_irq(void *opaque, int irq, int level)
{
    ARMCPU *cpu = opaque;
443
    CPUARMState *env = &cpu->env;
444
    CPUState *cs = CPU(cpu);
445 446 447 448 449 450
    static const int mask[] = {
        [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD,
        [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ,
        [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ,
        [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ
    };
451 452

    switch (irq) {
453 454
    case ARM_CPU_VIRQ:
    case ARM_CPU_VFIQ:
455
        assert(arm_feature(env, ARM_FEATURE_EL2));
456 457
        /* fall through */
    case ARM_CPU_IRQ:
458 459
    case ARM_CPU_FIQ:
        if (level) {
460
            cpu_interrupt(cs, mask[irq]);
461
        } else {
462
            cpu_reset_interrupt(cs, mask[irq]);
463 464 465
        }
        break;
    default:
466
        g_assert_not_reached();
467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484
    }
}

static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level)
{
#ifdef CONFIG_KVM
    ARMCPU *cpu = opaque;
    CPUState *cs = CPU(cpu);
    int kvm_irq = KVM_ARM_IRQ_TYPE_CPU << KVM_ARM_IRQ_TYPE_SHIFT;

    switch (irq) {
    case ARM_CPU_IRQ:
        kvm_irq |= KVM_ARM_IRQ_CPU_IRQ;
        break;
    case ARM_CPU_FIQ:
        kvm_irq |= KVM_ARM_IRQ_CPU_FIQ;
        break;
    default:
485
        g_assert_not_reached();
486 487 488 489 490
    }
    kvm_irq |= cs->cpu_index << KVM_ARM_IRQ_VCPU_SHIFT;
    kvm_set_irq(kvm_state, kvm_irq, level ? 1 : 0);
#endif
}
491

492
static bool arm_cpu_virtio_is_big_endian(CPUState *cs)
493 494 495 496 497
{
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;

    cpu_synchronize_state(cs);
498
    return arm_cpu_data_is_big_endian(env);
499 500
}

501 502
#endif

503 504
static inline void set_feature(CPUARMState *env, int feature)
{
505
    env->features |= 1ULL << feature;
506 507
}

508 509 510 511 512
static inline void unset_feature(CPUARMState *env, int feature)
{
    env->features &= ~(1ULL << feature);
}

513 514 515 516 517 518 519 520 521 522
static int
print_insn_thumb1(bfd_vma pc, disassemble_info *info)
{
  return print_insn_arm(pc | 1, info);
}

static void arm_disas_set_info(CPUState *cpu, disassemble_info *info)
{
    ARMCPU *ac = ARM_CPU(cpu);
    CPUARMState *env = &ac->env;
523
    bool sctlr_b;
524 525 526 527 528 529 530 531 532

    if (is_a64(env)) {
        /* We might not be compiled with the A64 disassembler
         * because it needs a C++ compiler. Leave print_insn
         * unset in this case to use the caller default behaviour.
         */
#if defined(CONFIG_ARM_A64_DIS)
        info->print_insn = print_insn_arm_a64;
#endif
533
        info->cap_arch = CS_ARCH_ARM64;
534 535
        info->cap_insn_unit = 4;
        info->cap_insn_split = 4;
536
    } else {
537 538 539
        int cap_mode;
        if (env->thumb) {
            info->print_insn = print_insn_thumb1;
540 541
            info->cap_insn_unit = 2;
            info->cap_insn_split = 4;
542 543 544
            cap_mode = CS_MODE_THUMB;
        } else {
            info->print_insn = print_insn_arm;
545 546
            info->cap_insn_unit = 4;
            info->cap_insn_split = 4;
547 548 549 550 551 552 553 554 555 556
            cap_mode = CS_MODE_ARM;
        }
        if (arm_feature(env, ARM_FEATURE_V8)) {
            cap_mode |= CS_MODE_V8;
        }
        if (arm_feature(env, ARM_FEATURE_M)) {
            cap_mode |= CS_MODE_MCLASS;
        }
        info->cap_arch = CS_ARCH_ARM;
        info->cap_mode = cap_mode;
557
    }
558 559 560

    sctlr_b = arm_sctlr_b(env);
    if (bswap_code(sctlr_b)) {
561 562 563 564 565 566
#ifdef TARGET_WORDS_BIGENDIAN
        info->endian = BFD_ENDIAN_LITTLE;
#else
        info->endian = BFD_ENDIAN_BIG;
#endif
    }
567
    info->flags &= ~INSN_ARM_BE32;
568 569
#ifndef CONFIG_USER_ONLY
    if (sctlr_b) {
570 571
        info->flags |= INSN_ARM_BE32;
    }
572
#endif
573 574
}

575 576 577 578 579 580 581
uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz)
{
    uint32_t Aff1 = idx / clustersz;
    uint32_t Aff0 = idx % clustersz;
    return (Aff1 << ARM_AFF1_SHIFT) | Aff0;
}

582 583
static void arm_cpu_initfn(Object *obj)
{
584
    CPUState *cs = CPU(obj);
585 586
    ARMCPU *cpu = ARM_CPU(obj);

587
    cs->env_ptr = &cpu->env;
588 589
    cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal,
                                         g_free, g_free);
590

591
    QLIST_INIT(&cpu->pre_el_change_hooks);
592 593
    QLIST_INIT(&cpu->el_change_hooks);

594 595 596
#ifndef CONFIG_USER_ONLY
    /* Our inbound IRQ and FIQ lines */
    if (kvm_enabled()) {
597 598 599 600
        /* VIRQ and VFIQ are unused with KVM but we add them to maintain
         * the same interface as non-KVM CPUs.
         */
        qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4);
601
    } else {
602
        qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4);
603
    }
604

605
    cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
606
                                                arm_gt_ptimer_cb, cpu);
607
    cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
608
                                                arm_gt_vtimer_cb, cpu);
609 610
    cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
                                                arm_gt_htimer_cb, cpu);
611 612
    cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
                                                arm_gt_stimer_cb, cpu);
613 614
    qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs,
                       ARRAY_SIZE(cpu->gt_timer_outputs));
615 616 617

    qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt,
                             "gicv3-maintenance-interrupt", 1);
618 619
    qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt,
                             "pmu-interrupt", 1);
620 621
#endif

622 623 624 625 626
    /* DTB consumers generally don't in fact care what the 'compatible'
     * string is, so always provide some string and trust that a hypothetical
     * picky DTB consumer will also provide a helpful error message.
     */
    cpu->dtb_compatible = "qemu,unknown";
627
    cpu->psci_version = 1; /* By default assume PSCI v0.1 */
628
    cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE;
629

630 631
    if (tcg_enabled()) {
        cpu->psci_version = 2; /* TCG implements PSCI 0.2 */
632
    }
633 634
}

635
static Property arm_cpu_reset_cbar_property =
636
            DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0);
637

638 639 640
static Property arm_cpu_reset_hivecs_property =
            DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false);

641 642 643
static Property arm_cpu_rvbar_property =
            DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0);

644 645 646
static Property arm_cpu_has_el2_property =
            DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true);

647 648 649
static Property arm_cpu_has_el3_property =
            DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true);

650 651 652
static Property arm_cpu_cfgend_property =
            DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false);

653 654 655 656
/* use property name "pmu" to match other archs and virt tools */
static Property arm_cpu_has_pmu_property =
            DEFINE_PROP_BOOL("pmu", ARMCPU, has_pmu, true);

P
Peter Crosthwaite 已提交
657 658 659
static Property arm_cpu_has_mpu_property =
            DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true);

660 661 662 663 664
/* This is like DEFINE_PROP_UINT32 but it doesn't set the default value,
 * because the CPU initfn will have already set cpu->pmsav7_dregion to
 * the right value for that particular CPU type, and we don't want
 * to override that with an incorrect constant value.
 */
665
static Property arm_cpu_pmsav7_dregion_property =
666 667 668
            DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU,
                                           pmsav7_dregion,
                                           qdev_prop_uint32, uint32_t);
669

670 671 672 673
/* M profile: initial value of the Secure VTOR */
static Property arm_cpu_initsvtor_property =
            DEFINE_PROP_UINT32("init-svtor", ARMCPU, init_svtor, 0);

674 675 676 677
static void arm_cpu_post_init(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

678 679 680 681 682 683 684 685
    /* M profile implies PMSA. We have to do this here rather than
     * in realize with the other feature-implication checks because
     * we look at the PMSA bit to see if we should add some properties.
     */
    if (arm_feature(&cpu->env, ARM_FEATURE_M)) {
        set_feature(&cpu->env, ARM_FEATURE_PMSA);
    }

686 687
    if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) ||
        arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) {
688
        qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property,
689
                                 &error_abort);
690
    }
691 692 693

    if (!arm_feature(&cpu->env, ARM_FEATURE_M)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property,
694
                                 &error_abort);
695
    }
696 697 698 699 700

    if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property,
                                 &error_abort);
    }
701 702 703 704 705 706 707

    if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
        /* Add the has_el3 state CPU property only if EL3 is allowed.  This will
         * prevent "has_el3" from existing on CPUs which cannot support EL3.
         */
        qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property,
                                 &error_abort);
708 709 710 711 712 713

#ifndef CONFIG_USER_ONLY
        object_property_add_link(obj, "secure-memory",
                                 TYPE_MEMORY_REGION,
                                 (Object **)&cpu->secure_memory,
                                 qdev_prop_allow_set_link_before_realize,
714
                                 OBJ_PROP_LINK_STRONG,
715 716
                                 &error_abort);
#endif
717
    }
P
Peter Crosthwaite 已提交
718

719 720 721 722 723
    if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property,
                                 &error_abort);
    }

724 725 726 727 728
    if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_has_pmu_property,
                                 &error_abort);
    }

729
    if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) {
P
Peter Crosthwaite 已提交
730 731
        qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property,
                                 &error_abort);
732 733 734 735 736
        if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
            qdev_property_add_static(DEVICE(obj),
                                     &arm_cpu_pmsav7_dregion_property,
                                     &error_abort);
        }
P
Peter Crosthwaite 已提交
737 738
    }

739 740 741
    if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) {
        object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau,
                                 qdev_prop_allow_set_link_before_realize,
742
                                 OBJ_PROP_LINK_STRONG,
743
                                 &error_abort);
744 745
        qdev_property_add_static(DEVICE(obj), &arm_cpu_initsvtor_property,
                                 &error_abort);
746 747
    }

748 749
    qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property,
                             &error_abort);
750 751
}

752 753 754
static void arm_cpu_finalizefn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
755 756
    ARMELChangeHook *hook, *next;

757
    g_hash_table_destroy(cpu->cp_regs);
758

759 760 761 762
    QLIST_FOREACH_SAFE(hook, &cpu->pre_el_change_hooks, node, next) {
        QLIST_REMOVE(hook, node);
        g_free(hook);
    }
763 764 765 766
    QLIST_FOREACH_SAFE(hook, &cpu->el_change_hooks, node, next) {
        QLIST_REMOVE(hook, node);
        g_free(hook);
    }
767 768
}

769
static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
770
{
771
    CPUState *cs = CPU(dev);
772 773
    ARMCPU *cpu = ARM_CPU(dev);
    ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev);
774
    CPUARMState *env = &cpu->env;
775
    int pagebits;
776
    Error *local_err = NULL;
777
    bool no_aa32 = false;
778

779 780 781 782 783 784 785 786 787 788 789 790 791
    /* If we needed to query the host kernel for the CPU features
     * then it's possible that might have failed in the initfn, but
     * this is the first point where we can report it.
     */
    if (cpu->host_cpu_probe_failed) {
        if (!kvm_enabled()) {
            error_setg(errp, "The 'host' CPU type can only be used with KVM");
        } else {
            error_setg(errp, "Failed to retrieve host CPU features");
        }
        return;
    }

792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809
#ifndef CONFIG_USER_ONLY
    /* The NVIC and M-profile CPU are two halves of a single piece of
     * hardware; trying to use one without the other is a command line
     * error and will result in segfaults if not caught here.
     */
    if (arm_feature(env, ARM_FEATURE_M)) {
        if (!env->nvic) {
            error_setg(errp, "This board cannot be used with Cortex-M CPUs");
            return;
        }
    } else {
        if (env->nvic) {
            error_setg(errp, "This board can only be used with Cortex-M CPUs");
            return;
        }
    }
#endif

810 811 812 813 814
    cpu_exec_realizefn(cs, &local_err);
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
815

816
    /* Some features automatically imply others: */
817
    if (arm_feature(env, ARM_FEATURE_V8)) {
818 819 820 821 822
        if (arm_feature(env, ARM_FEATURE_M)) {
            set_feature(env, ARM_FEATURE_V7);
        } else {
            set_feature(env, ARM_FEATURE_V7VE);
        }
823
    }
824 825 826 827 828 829 830 831 832 833

    /*
     * There exist AArch64 cpus without AArch32 support.  When KVM
     * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN.
     * Similarly, we cannot check ID_AA64PFR0 without AArch64 support.
     */
    if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
        no_aa32 = !cpu_isar_feature(aa64_aa32, cpu);
    }

834 835 836 837 838 839 840 841 842
    if (arm_feature(env, ARM_FEATURE_V7VE)) {
        /* v7 Virtualization Extensions. In real hardware this implies
         * EL2 and also the presence of the Security Extensions.
         * For QEMU, for backwards-compatibility we implement some
         * CPUs or CPU configs which have no actual EL2 or EL3 but do
         * include the various other features that V7VE implies.
         * Presence of EL2 itself is ARM_FEATURE_EL2, and of the
         * Security Extensions is ARM_FEATURE_EL3.
         */
843
        assert(no_aa32 || cpu_isar_feature(arm_div, cpu));
844
        set_feature(env, ARM_FEATURE_LPAE);
845
        set_feature(env, ARM_FEATURE_V7);
846
    }
847 848 849
    if (arm_feature(env, ARM_FEATURE_V7)) {
        set_feature(env, ARM_FEATURE_VAPA);
        set_feature(env, ARM_FEATURE_THUMB2);
P
Peter Maydell 已提交
850
        set_feature(env, ARM_FEATURE_MPIDR);
851 852 853 854 855
        if (!arm_feature(env, ARM_FEATURE_M)) {
            set_feature(env, ARM_FEATURE_V6K);
        } else {
            set_feature(env, ARM_FEATURE_V6);
        }
856 857 858 859 860

        /* Always define VBAR for V7 CPUs even if it doesn't exist in
         * non-EL3 configs. This is needed by some legacy boards.
         */
        set_feature(env, ARM_FEATURE_VBAR);
861 862 863 864 865 866 867 868
    }
    if (arm_feature(env, ARM_FEATURE_V6K)) {
        set_feature(env, ARM_FEATURE_V6);
        set_feature(env, ARM_FEATURE_MVFR);
    }
    if (arm_feature(env, ARM_FEATURE_V6)) {
        set_feature(env, ARM_FEATURE_V5);
        if (!arm_feature(env, ARM_FEATURE_M)) {
869
            assert(no_aa32 || cpu_isar_feature(jazelle, cpu));
870 871 872 873 874 875 876 877
            set_feature(env, ARM_FEATURE_AUXCR);
        }
    }
    if (arm_feature(env, ARM_FEATURE_V5)) {
        set_feature(env, ARM_FEATURE_V4T);
    }
    if (arm_feature(env, ARM_FEATURE_VFP4)) {
        set_feature(env, ARM_FEATURE_VFP3);
878
        set_feature(env, ARM_FEATURE_VFP_FP16);
879 880 881 882
    }
    if (arm_feature(env, ARM_FEATURE_VFP3)) {
        set_feature(env, ARM_FEATURE_VFP);
    }
883
    if (arm_feature(env, ARM_FEATURE_LPAE)) {
884
        set_feature(env, ARM_FEATURE_V7MP);
885 886
        set_feature(env, ARM_FEATURE_PXN);
    }
887 888 889
    if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
        set_feature(env, ARM_FEATURE_CBAR);
    }
890 891 892 893
    if (arm_feature(env, ARM_FEATURE_THUMB2) &&
        !arm_feature(env, ARM_FEATURE_M)) {
        set_feature(env, ARM_FEATURE_THUMB_DSP);
    }
894

895 896
    if (arm_feature(env, ARM_FEATURE_V7) &&
        !arm_feature(env, ARM_FEATURE_M) &&
897
        !arm_feature(env, ARM_FEATURE_PMSA)) {
898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917
        /* v7VMSA drops support for the old ARMv5 tiny pages, so we
         * can use 4K pages.
         */
        pagebits = 12;
    } else {
        /* For CPUs which might have tiny 1K pages, or which have an
         * MPU and might have small region sizes, stick with 1K pages.
         */
        pagebits = 10;
    }
    if (!set_preferred_target_page_bits(pagebits)) {
        /* This can only ever happen for hotplugging a CPU, or if
         * the board code incorrectly creates a CPU which it has
         * promised via minimum_page_size that it will not.
         */
        error_setg(errp, "This CPU requires a smaller page size than the "
                   "system is using");
        return;
    }

918 919 920 921 922 923
    /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it.
     * We don't support setting cluster ID ([16..23]) (known as Aff2
     * in later ARM ARM versions), or any of the higher affinity level fields,
     * so these bits always RAZ.
     */
    if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) {
924 925
        cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index,
                                               ARM_DEFAULT_CPUS_PER_CLUSTER);
926 927
    }

928 929 930 931
    if (cpu->reset_hivecs) {
            cpu->reset_sctlr |= (1 << 13);
    }

932 933 934 935 936 937 938 939
    if (cpu->cfgend) {
        if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
            cpu->reset_sctlr |= SCTLR_EE;
        } else {
            cpu->reset_sctlr |= SCTLR_B;
        }
    }

940 941 942 943 944 945 946
    if (!cpu->has_el3) {
        /* If the has_el3 CPU property is disabled then we need to disable the
         * feature.
         */
        unset_feature(env, ARM_FEATURE_EL3);

        /* Disable the security extension feature bits in the processor feature
947
         * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12].
948 949
         */
        cpu->id_pfr1 &= ~0xf0;
950
        cpu->isar.id_aa64pfr0 &= ~0xf000;
951 952
    }

953 954 955 956
    if (!cpu->has_el2) {
        unset_feature(env, ARM_FEATURE_EL2);
    }

957
    if (!cpu->has_pmu) {
958
        unset_feature(env, ARM_FEATURE_PMU);
959
        cpu->id_aa64dfr0 &= ~0xf00;
960 961
    }

962 963 964 965 966
    if (!arm_feature(env, ARM_FEATURE_EL2)) {
        /* Disable the hypervisor feature bits in the processor feature
         * registers if we don't have EL2. These are id_pfr1[15:12] and
         * id_aa64pfr0_el1[11:8].
         */
967
        cpu->isar.id_aa64pfr0 &= ~0xf00;
968 969 970
        cpu->id_pfr1 &= ~0xf000;
    }

971 972 973
    /* MPU can be configured out of a PMSA CPU either by setting has-mpu
     * to false or by setting pmsav7-dregion to 0.
     */
P
Peter Crosthwaite 已提交
974
    if (!cpu->has_mpu) {
975 976 977 978
        cpu->pmsav7_dregion = 0;
    }
    if (cpu->pmsav7_dregion == 0) {
        cpu->has_mpu = false;
P
Peter Crosthwaite 已提交
979 980
    }

981
    if (arm_feature(env, ARM_FEATURE_PMSA) &&
982 983 984 985
        arm_feature(env, ARM_FEATURE_V7)) {
        uint32_t nr = cpu->pmsav7_dregion;

        if (nr > 0xff) {
986
            error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr);
987 988
            return;
        }
989 990

        if (nr) {
991 992
            if (arm_feature(env, ARM_FEATURE_V8)) {
                /* PMSAv8 */
993 994 995 996 997 998
                env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr);
                env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr);
                if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
                    env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr);
                    env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr);
                }
999 1000 1001 1002 1003
            } else {
                env->pmsav7.drbar = g_new0(uint32_t, nr);
                env->pmsav7.drsr = g_new0(uint32_t, nr);
                env->pmsav7.dracr = g_new0(uint32_t, nr);
            }
1004
        }
1005 1006
    }

1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
    if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
        uint32_t nr = cpu->sau_sregion;

        if (nr > 0xff) {
            error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr);
            return;
        }

        if (nr) {
            env->sau.rbar = g_new0(uint32_t, nr);
            env->sau.rlar = g_new0(uint32_t, nr);
        }
    }

1021 1022 1023 1024
    if (arm_feature(env, ARM_FEATURE_EL3)) {
        set_feature(env, ARM_FEATURE_VBAR);
    }

1025
    register_cp_regs_for_features(cpu);
1026 1027
    arm_cpu_register_gdb_regs_for_features(cpu);

1028 1029
    init_cpreg_list(cpu);

1030
#ifndef CONFIG_USER_ONLY
1031 1032 1033
    if (cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY)) {
        cs->num_ases = 2;

1034 1035 1036
        if (!cpu->secure_memory) {
            cpu->secure_memory = cs->memory;
        }
P
Peter Xu 已提交
1037 1038
        cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory",
                               cpu->secure_memory);
1039 1040
    } else {
        cs->num_ases = 1;
1041
    }
P
Peter Xu 已提交
1042
    cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory);
1043 1044 1045 1046 1047

    /* No core_count specified, default to smp_cpus. */
    if (cpu->core_count == -1) {
        cpu->core_count = smp_cpus;
    }
1048 1049
#endif

1050
    qemu_init_vcpu(cs);
1051
    cpu_reset(cs);
1052 1053

    acc->parent_realize(dev, errp);
1054 1055
}

1056 1057 1058
static ObjectClass *arm_cpu_class_by_name(const char *cpu_model)
{
    ObjectClass *oc;
A
Andreas Färber 已提交
1059
    char *typename;
1060
    char **cpuname;
1061
    const char *cpunamestr;
1062

1063
    cpuname = g_strsplit(cpu_model, ",", 1);
1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
    cpunamestr = cpuname[0];
#ifdef CONFIG_USER_ONLY
    /* For backwards compatibility usermode emulation allows "-cpu any",
     * which has the same semantics as "-cpu max".
     */
    if (!strcmp(cpunamestr, "any")) {
        cpunamestr = "max";
    }
#endif
    typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr);
A
Andreas Färber 已提交
1074
    oc = object_class_by_name(typename);
1075
    g_strfreev(cpuname);
A
Andreas Färber 已提交
1076
    g_free(typename);
1077 1078
    if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) ||
        object_class_is_abstract(oc)) {
1079 1080 1081 1082 1083
        return NULL;
    }
    return oc;
}

1084 1085 1086
/* CPU models. These are not needed for the AArch64 linux-user build. */
#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)

1087 1088 1089
static void arm926_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1090 1091

    cpu->dtb_compatible = "arm,arm926";
1092 1093
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
1094 1095
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
1096
    cpu->midr = 0x41069265;
1097
    cpu->reset_fpsid = 0x41011090;
1098
    cpu->ctr = 0x1dd20d2;
1099
    cpu->reset_sctlr = 0x00090078;
1100 1101 1102 1103 1104 1105

    /*
     * ARMv5 does not have the ID_ISAR registers, but we can still
     * set the field to indicate Jazelle support within QEMU.
     */
    cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1);
1106 1107 1108 1109 1110
}

static void arm946_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1111 1112

    cpu->dtb_compatible = "arm,arm946";
1113
    set_feature(&cpu->env, ARM_FEATURE_V5);
1114
    set_feature(&cpu->env, ARM_FEATURE_PMSA);
1115
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1116
    cpu->midr = 0x41059461;
1117
    cpu->ctr = 0x0f004006;
1118
    cpu->reset_sctlr = 0x00000078;
1119 1120 1121 1122 1123
}

static void arm1026_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1124 1125

    cpu->dtb_compatible = "arm,arm1026";
1126 1127 1128
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
    set_feature(&cpu->env, ARM_FEATURE_AUXCR);
1129 1130
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
1131
    cpu->midr = 0x4106a262;
1132
    cpu->reset_fpsid = 0x410110a0;
1133
    cpu->ctr = 0x1dd20d2;
1134
    cpu->reset_sctlr = 0x00090078;
1135
    cpu->reset_auxcr = 1;
1136 1137 1138 1139 1140 1141 1142

    /*
     * ARMv5 does not have the ID_ISAR registers, but we can still
     * set the field to indicate Jazelle support within QEMU.
     */
    cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1);

1143 1144 1145 1146 1147
    {
        /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */
        ARMCPRegInfo ifar = {
            .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1,
            .access = PL1_RW,
F
Fabian Aggeler 已提交
1148
            .fieldoffset = offsetof(CPUARMState, cp15.ifar_ns),
1149 1150 1151 1152
            .resetvalue = 0
        };
        define_one_arm_cp_reg(cpu, &ifar);
    }
1153 1154 1155 1156 1157
}

static void arm1136_r2_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1158 1159 1160 1161 1162 1163 1164
    /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an
     * older core than plain "arm1136". In particular this does not
     * have the v6K features.
     * These ID register values are correct for 1136 but may be wrong
     * for 1136_r2 (in particular r0p2 does not actually implement most
     * of the ID registers).
     */
1165 1166

    cpu->dtb_compatible = "arm,arm1136";
1167 1168
    set_feature(&cpu->env, ARM_FEATURE_V6);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
1169 1170 1171
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1172
    cpu->midr = 0x4107b362;
1173
    cpu->reset_fpsid = 0x410120b4;
1174 1175
    cpu->isar.mvfr0 = 0x11111111;
    cpu->isar.mvfr1 = 0x00000000;
1176
    cpu->ctr = 0x1dd20d2;
1177
    cpu->reset_sctlr = 0x00050078;
1178 1179 1180 1181 1182 1183 1184
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x1;
    cpu->id_dfr0 = 0x2;
    cpu->id_afr0 = 0x3;
    cpu->id_mmfr0 = 0x01130003;
    cpu->id_mmfr1 = 0x10030302;
    cpu->id_mmfr2 = 0x01222110;
1185 1186 1187 1188 1189
    cpu->isar.id_isar0 = 0x00140011;
    cpu->isar.id_isar1 = 0x12002111;
    cpu->isar.id_isar2 = 0x11231111;
    cpu->isar.id_isar3 = 0x01102131;
    cpu->isar.id_isar4 = 0x141;
1190
    cpu->reset_auxcr = 7;
1191 1192 1193 1194 1195
}

static void arm1136_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1196 1197

    cpu->dtb_compatible = "arm,arm1136";
1198 1199 1200
    set_feature(&cpu->env, ARM_FEATURE_V6K);
    set_feature(&cpu->env, ARM_FEATURE_V6);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
1201 1202 1203
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1204
    cpu->midr = 0x4117b363;
1205
    cpu->reset_fpsid = 0x410120b4;
1206 1207
    cpu->isar.mvfr0 = 0x11111111;
    cpu->isar.mvfr1 = 0x00000000;
1208
    cpu->ctr = 0x1dd20d2;
1209
    cpu->reset_sctlr = 0x00050078;
1210 1211 1212 1213 1214 1215 1216
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x1;
    cpu->id_dfr0 = 0x2;
    cpu->id_afr0 = 0x3;
    cpu->id_mmfr0 = 0x01130003;
    cpu->id_mmfr1 = 0x10030302;
    cpu->id_mmfr2 = 0x01222110;
1217 1218 1219 1220 1221
    cpu->isar.id_isar0 = 0x00140011;
    cpu->isar.id_isar1 = 0x12002111;
    cpu->isar.id_isar2 = 0x11231111;
    cpu->isar.id_isar3 = 0x01102131;
    cpu->isar.id_isar4 = 0x141;
1222
    cpu->reset_auxcr = 7;
1223 1224 1225 1226 1227
}

static void arm1176_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1228 1229

    cpu->dtb_compatible = "arm,arm1176";
1230 1231 1232
    set_feature(&cpu->env, ARM_FEATURE_V6K);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
    set_feature(&cpu->env, ARM_FEATURE_VAPA);
1233 1234 1235
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1236
    set_feature(&cpu->env, ARM_FEATURE_EL3);
1237
    cpu->midr = 0x410fb767;
1238
    cpu->reset_fpsid = 0x410120b5;
1239 1240
    cpu->isar.mvfr0 = 0x11111111;
    cpu->isar.mvfr1 = 0x00000000;
1241
    cpu->ctr = 0x1dd20d2;
1242
    cpu->reset_sctlr = 0x00050078;
1243 1244 1245 1246 1247 1248 1249
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x11;
    cpu->id_dfr0 = 0x33;
    cpu->id_afr0 = 0;
    cpu->id_mmfr0 = 0x01130003;
    cpu->id_mmfr1 = 0x10030302;
    cpu->id_mmfr2 = 0x01222100;
1250 1251 1252 1253 1254
    cpu->isar.id_isar0 = 0x0140011;
    cpu->isar.id_isar1 = 0x12002111;
    cpu->isar.id_isar2 = 0x11231121;
    cpu->isar.id_isar3 = 0x01102131;
    cpu->isar.id_isar4 = 0x01141;
1255
    cpu->reset_auxcr = 7;
1256 1257 1258 1259 1260
}

static void arm11mpcore_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1261 1262

    cpu->dtb_compatible = "arm,arm11mpcore";
1263 1264 1265
    set_feature(&cpu->env, ARM_FEATURE_V6K);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
    set_feature(&cpu->env, ARM_FEATURE_VAPA);
P
Peter Maydell 已提交
1266
    set_feature(&cpu->env, ARM_FEATURE_MPIDR);
1267
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1268
    cpu->midr = 0x410fb022;
1269
    cpu->reset_fpsid = 0x410120b4;
1270 1271
    cpu->isar.mvfr0 = 0x11111111;
    cpu->isar.mvfr1 = 0x00000000;
1272
    cpu->ctr = 0x1d192992; /* 32K icache 32K dcache */
1273 1274 1275 1276 1277 1278 1279
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x1;
    cpu->id_dfr0 = 0;
    cpu->id_afr0 = 0x2;
    cpu->id_mmfr0 = 0x01100103;
    cpu->id_mmfr1 = 0x10020302;
    cpu->id_mmfr2 = 0x01222000;
1280 1281 1282 1283 1284
    cpu->isar.id_isar0 = 0x00100011;
    cpu->isar.id_isar1 = 0x12002111;
    cpu->isar.id_isar2 = 0x11221011;
    cpu->isar.id_isar3 = 0x01102131;
    cpu->isar.id_isar4 = 0x141;
1285
    cpu->reset_auxcr = 1;
1286 1287
}

1288 1289 1290 1291 1292 1293 1294 1295 1296
static void cortex_m0_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
    set_feature(&cpu->env, ARM_FEATURE_V6);
    set_feature(&cpu->env, ARM_FEATURE_M);

    cpu->midr = 0x410cc200;
}

1297 1298 1299
static void cortex_m3_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1300 1301
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_M);
1302
    set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
1303
    cpu->midr = 0x410fc231;
1304
    cpu->pmsav7_dregion = 8;
1305 1306 1307 1308 1309 1310 1311 1312
    cpu->id_pfr0 = 0x00000030;
    cpu->id_pfr1 = 0x00000200;
    cpu->id_dfr0 = 0x00100000;
    cpu->id_afr0 = 0x00000000;
    cpu->id_mmfr0 = 0x00000030;
    cpu->id_mmfr1 = 0x00000000;
    cpu->id_mmfr2 = 0x00000000;
    cpu->id_mmfr3 = 0x00000000;
1313 1314 1315 1316 1317 1318 1319
    cpu->isar.id_isar0 = 0x01141110;
    cpu->isar.id_isar1 = 0x02111000;
    cpu->isar.id_isar2 = 0x21112231;
    cpu->isar.id_isar3 = 0x01111110;
    cpu->isar.id_isar4 = 0x01310102;
    cpu->isar.id_isar5 = 0x00000000;
    cpu->isar.id_isar6 = 0x00000000;
1320 1321
}

1322 1323 1324 1325 1326 1327
static void cortex_m4_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_M);
1328
    set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
1329 1330
    set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
    cpu->midr = 0x410fc240; /* r0p0 */
1331
    cpu->pmsav7_dregion = 8;
1332 1333 1334 1335 1336 1337 1338 1339
    cpu->id_pfr0 = 0x00000030;
    cpu->id_pfr1 = 0x00000200;
    cpu->id_dfr0 = 0x00100000;
    cpu->id_afr0 = 0x00000000;
    cpu->id_mmfr0 = 0x00000030;
    cpu->id_mmfr1 = 0x00000000;
    cpu->id_mmfr2 = 0x00000000;
    cpu->id_mmfr3 = 0x00000000;
1340 1341 1342 1343 1344 1345 1346
    cpu->isar.id_isar0 = 0x01141110;
    cpu->isar.id_isar1 = 0x02111000;
    cpu->isar.id_isar2 = 0x21112231;
    cpu->isar.id_isar3 = 0x01111110;
    cpu->isar.id_isar4 = 0x01310102;
    cpu->isar.id_isar5 = 0x00000000;
    cpu->isar.id_isar6 = 0x00000000;
1347
}
1348

P
Peter Maydell 已提交
1349 1350 1351 1352 1353 1354
static void cortex_m33_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    set_feature(&cpu->env, ARM_FEATURE_V8);
    set_feature(&cpu->env, ARM_FEATURE_M);
1355
    set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
P
Peter Maydell 已提交
1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368
    set_feature(&cpu->env, ARM_FEATURE_M_SECURITY);
    set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
    cpu->midr = 0x410fd213; /* r0p3 */
    cpu->pmsav7_dregion = 16;
    cpu->sau_sregion = 8;
    cpu->id_pfr0 = 0x00000030;
    cpu->id_pfr1 = 0x00000210;
    cpu->id_dfr0 = 0x00200000;
    cpu->id_afr0 = 0x00000000;
    cpu->id_mmfr0 = 0x00101F40;
    cpu->id_mmfr1 = 0x00000000;
    cpu->id_mmfr2 = 0x01000000;
    cpu->id_mmfr3 = 0x00000000;
1369 1370 1371 1372 1373 1374 1375
    cpu->isar.id_isar0 = 0x01101110;
    cpu->isar.id_isar1 = 0x02212000;
    cpu->isar.id_isar2 = 0x20232232;
    cpu->isar.id_isar3 = 0x01111131;
    cpu->isar.id_isar4 = 0x01310132;
    cpu->isar.id_isar5 = 0x00000000;
    cpu->isar.id_isar6 = 0x00000000;
P
Peter Maydell 已提交
1376 1377 1378 1379
    cpu->clidr = 0x00000000;
    cpu->ctr = 0x8000c000;
}

1380 1381 1382 1383
static void arm_v7m_class_init(ObjectClass *oc, void *data)
{
    CPUClass *cc = CPU_CLASS(oc);

1384
#ifndef CONFIG_USER_ONLY
1385 1386
    cc->do_interrupt = arm_v7m_cpu_do_interrupt;
#endif
1387 1388

    cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt;
1389 1390
}

1391 1392 1393 1394 1395 1396
static const ARMCPRegInfo cortexr5_cp_reginfo[] = {
    /* Dummy the TCM region regs for the moment */
    { .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0,
      .access = PL1_RW, .type = ARM_CP_CONST },
    { .name = "BTCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1,
      .access = PL1_RW, .type = ARM_CP_CONST },
1397 1398
    { .name = "DCACHE_INVAL", .cp = 15, .opc1 = 0, .crn = 15, .crm = 5,
      .opc2 = 0, .access = PL1_W, .type = ARM_CP_NOP },
1399 1400 1401 1402 1403 1404 1405 1406 1407
    REGINFO_SENTINEL
};

static void cortex_r5_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_V7MP);
1408
    set_feature(&cpu->env, ARM_FEATURE_PMSA);
1409 1410 1411 1412 1413 1414 1415 1416 1417
    cpu->midr = 0x411fc153; /* r1p3 */
    cpu->id_pfr0 = 0x0131;
    cpu->id_pfr1 = 0x001;
    cpu->id_dfr0 = 0x010400;
    cpu->id_afr0 = 0x0;
    cpu->id_mmfr0 = 0x0210030;
    cpu->id_mmfr1 = 0x00000000;
    cpu->id_mmfr2 = 0x01200000;
    cpu->id_mmfr3 = 0x0211;
1418 1419 1420 1421 1422 1423 1424
    cpu->isar.id_isar0 = 0x02101111;
    cpu->isar.id_isar1 = 0x13112111;
    cpu->isar.id_isar2 = 0x21232141;
    cpu->isar.id_isar3 = 0x01112131;
    cpu->isar.id_isar4 = 0x0010142;
    cpu->isar.id_isar5 = 0x0;
    cpu->isar.id_isar6 = 0x0;
1425
    cpu->mp_is_up = true;
1426
    cpu->pmsav7_dregion = 16;
1427 1428 1429
    define_arm_cp_regs(cpu, cortexr5_cp_reginfo);
}

1430 1431 1432 1433 1434 1435 1436 1437
static void cortex_r5f_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    cortex_r5_initfn(obj);
    set_feature(&cpu->env, ARM_FEATURE_VFP3);
}

1438 1439 1440 1441 1442 1443 1444 1445
static const ARMCPRegInfo cortexa8_cp_reginfo[] = {
    { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    REGINFO_SENTINEL
};

1446 1447 1448
static void cortex_a8_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1449 1450

    cpu->dtb_compatible = "arm,cortex-a8";
1451 1452 1453 1454
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP3);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1455
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1456
    set_feature(&cpu->env, ARM_FEATURE_EL3);
1457
    cpu->midr = 0x410fc080;
1458
    cpu->reset_fpsid = 0x410330c0;
1459 1460
    cpu->isar.mvfr0 = 0x11110222;
    cpu->isar.mvfr1 = 0x00011111;
1461
    cpu->ctr = 0x82048004;
1462
    cpu->reset_sctlr = 0x00c50078;
1463 1464 1465 1466 1467 1468 1469 1470
    cpu->id_pfr0 = 0x1031;
    cpu->id_pfr1 = 0x11;
    cpu->id_dfr0 = 0x400;
    cpu->id_afr0 = 0;
    cpu->id_mmfr0 = 0x31100003;
    cpu->id_mmfr1 = 0x20000000;
    cpu->id_mmfr2 = 0x01202000;
    cpu->id_mmfr3 = 0x11;
1471 1472 1473 1474 1475
    cpu->isar.id_isar0 = 0x00101111;
    cpu->isar.id_isar1 = 0x12112111;
    cpu->isar.id_isar2 = 0x21232031;
    cpu->isar.id_isar3 = 0x11112131;
    cpu->isar.id_isar4 = 0x00111142;
1476
    cpu->dbgdidr = 0x15141000;
1477 1478 1479 1480
    cpu->clidr = (1 << 27) | (2 << 24) | 3;
    cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */
    cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */
    cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */
1481
    cpu->reset_auxcr = 2;
1482
    define_arm_cp_regs(cpu, cortexa8_cp_reginfo);
1483 1484
}

1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
static const ARMCPRegInfo cortexa9_cp_reginfo[] = {
    /* power_control should be set to maximum latency. Again,
     * default to 0 and set by private hook
     */
    { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW, .resetvalue = 0,
      .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) },
    { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1,
      .access = PL1_RW, .resetvalue = 0,
      .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) },
    { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0,
      .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) },
    { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    /* TLB lockdown control */
    { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2,
      .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
    { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4,
      .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
    { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    REGINFO_SENTINEL
};

1514 1515 1516
static void cortex_a9_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1517 1518

    cpu->dtb_compatible = "arm,cortex-a9";
1519 1520 1521 1522 1523
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP3);
    set_feature(&cpu->env, ARM_FEATURE_VFP_FP16);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1524
    set_feature(&cpu->env, ARM_FEATURE_EL3);
1525 1526 1527 1528 1529
    /* Note that A9 supports the MP extensions even for
     * A9UP and single-core A9MP (which are both different
     * and valid configurations; we don't model A9UP).
     */
    set_feature(&cpu->env, ARM_FEATURE_V7MP);
1530
    set_feature(&cpu->env, ARM_FEATURE_CBAR);
1531
    cpu->midr = 0x410fc090;
1532
    cpu->reset_fpsid = 0x41033090;
1533 1534
    cpu->isar.mvfr0 = 0x11110222;
    cpu->isar.mvfr1 = 0x01111111;
1535
    cpu->ctr = 0x80038003;
1536
    cpu->reset_sctlr = 0x00c50078;
1537 1538 1539 1540 1541 1542 1543 1544
    cpu->id_pfr0 = 0x1031;
    cpu->id_pfr1 = 0x11;
    cpu->id_dfr0 = 0x000;
    cpu->id_afr0 = 0;
    cpu->id_mmfr0 = 0x00100103;
    cpu->id_mmfr1 = 0x20000000;
    cpu->id_mmfr2 = 0x01230000;
    cpu->id_mmfr3 = 0x00002111;
1545 1546 1547 1548 1549
    cpu->isar.id_isar0 = 0x00101111;
    cpu->isar.id_isar1 = 0x13112111;
    cpu->isar.id_isar2 = 0x21232041;
    cpu->isar.id_isar3 = 0x11112131;
    cpu->isar.id_isar4 = 0x00111142;
1550
    cpu->dbgdidr = 0x35141000;
1551
    cpu->clidr = (1 << 27) | (1 << 24) | 3;
1552 1553
    cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */
    cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */
1554
    define_arm_cp_regs(cpu, cortexa9_cp_reginfo);
1555 1556
}

1557
#ifndef CONFIG_USER_ONLY
1558
static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri)
1559 1560 1561 1562
{
    /* Linux wants the number of processors from here.
     * Might as well set the interrupt-controller bit too.
     */
1563
    return ((smp_cpus - 1) << 24) | (1 << 23);
1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577
}
#endif

static const ARMCPRegInfo cortexa15_cp_reginfo[] = {
#ifndef CONFIG_USER_ONLY
    { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read,
      .writefn = arm_cp_write_ignore, },
#endif
    { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    REGINFO_SENTINEL
};

1578 1579 1580 1581 1582
static void cortex_a7_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    cpu->dtb_compatible = "arm,cortex-a7";
1583
    set_feature(&cpu->env, ARM_FEATURE_V7VE);
1584 1585 1586 1587 1588 1589 1590 1591 1592 1593
    set_feature(&cpu->env, ARM_FEATURE_VFP4);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
    set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
    set_feature(&cpu->env, ARM_FEATURE_EL3);
    cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A7;
    cpu->midr = 0x410fc075;
    cpu->reset_fpsid = 0x41023075;
1594 1595
    cpu->isar.mvfr0 = 0x10110222;
    cpu->isar.mvfr1 = 0x11111111;
1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607
    cpu->ctr = 0x84448003;
    cpu->reset_sctlr = 0x00c50078;
    cpu->id_pfr0 = 0x00001131;
    cpu->id_pfr1 = 0x00011011;
    cpu->id_dfr0 = 0x02010555;
    cpu->pmceid0 = 0x00000000;
    cpu->pmceid1 = 0x00000000;
    cpu->id_afr0 = 0x00000000;
    cpu->id_mmfr0 = 0x10101105;
    cpu->id_mmfr1 = 0x40000000;
    cpu->id_mmfr2 = 0x01240000;
    cpu->id_mmfr3 = 0x02102211;
1608 1609 1610
    /* a7_mpcore_r0p5_trm, page 4-4 gives 0x01101110; but
     * table 4-41 gives 0x02101110, which includes the arm div insns.
     */
1611 1612 1613 1614 1615
    cpu->isar.id_isar0 = 0x02101110;
    cpu->isar.id_isar1 = 0x13112111;
    cpu->isar.id_isar2 = 0x21232041;
    cpu->isar.id_isar3 = 0x11112131;
    cpu->isar.id_isar4 = 0x10011142;
1616 1617 1618 1619 1620 1621 1622 1623
    cpu->dbgdidr = 0x3515f005;
    cpu->clidr = 0x0a200023;
    cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
    cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
    cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
    define_arm_cp_regs(cpu, cortexa15_cp_reginfo); /* Same as A15 */
}

1624 1625 1626
static void cortex_a15_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1627 1628

    cpu->dtb_compatible = "arm,cortex-a15";
1629
    set_feature(&cpu->env, ARM_FEATURE_V7VE);
1630 1631 1632 1633
    set_feature(&cpu->env, ARM_FEATURE_VFP4);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
    set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
1634
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1635
    set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
1636
    set_feature(&cpu->env, ARM_FEATURE_EL3);
1637
    cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15;
1638
    cpu->midr = 0x412fc0f1;
1639
    cpu->reset_fpsid = 0x410430f0;
1640 1641
    cpu->isar.mvfr0 = 0x10110222;
    cpu->isar.mvfr1 = 0x11111111;
1642
    cpu->ctr = 0x8444c004;
1643
    cpu->reset_sctlr = 0x00c50078;
1644 1645 1646
    cpu->id_pfr0 = 0x00001131;
    cpu->id_pfr1 = 0x00011011;
    cpu->id_dfr0 = 0x02010555;
1647 1648
    cpu->pmceid0 = 0x0000000;
    cpu->pmceid1 = 0x00000000;
1649 1650 1651 1652 1653
    cpu->id_afr0 = 0x00000000;
    cpu->id_mmfr0 = 0x10201105;
    cpu->id_mmfr1 = 0x20000000;
    cpu->id_mmfr2 = 0x01240000;
    cpu->id_mmfr3 = 0x02102211;
1654 1655 1656 1657 1658
    cpu->isar.id_isar0 = 0x02101110;
    cpu->isar.id_isar1 = 0x13112111;
    cpu->isar.id_isar2 = 0x21232041;
    cpu->isar.id_isar3 = 0x11112131;
    cpu->isar.id_isar4 = 0x10011142;
1659
    cpu->dbgdidr = 0x3515f021;
1660 1661 1662 1663
    cpu->clidr = 0x0a200023;
    cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
    cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
    cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
1664
    define_arm_cp_regs(cpu, cortexa15_cp_reginfo);
1665 1666 1667 1668 1669
}

static void ti925t_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1670 1671
    set_feature(&cpu->env, ARM_FEATURE_V4T);
    set_feature(&cpu->env, ARM_FEATURE_OMAPCP);
1672
    cpu->midr = ARM_CPUID_TI925T;
1673
    cpu->ctr = 0x5109149;
1674
    cpu->reset_sctlr = 0x00000070;
1675 1676 1677 1678 1679
}

static void sa1100_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1680 1681

    cpu->dtb_compatible = "intel,sa1100";
1682
    set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1683
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1684
    cpu->midr = 0x4401A11B;
1685
    cpu->reset_sctlr = 0x00000070;
1686 1687 1688 1689 1690
}

static void sa1110_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1691
    set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1692
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1693
    cpu->midr = 0x6901B119;
1694
    cpu->reset_sctlr = 0x00000070;
1695 1696 1697 1698 1699
}

static void pxa250_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1700 1701

    cpu->dtb_compatible = "marvell,xscale";
1702 1703
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1704
    cpu->midr = 0x69052100;
1705
    cpu->ctr = 0xd172172;
1706
    cpu->reset_sctlr = 0x00000078;
1707 1708 1709 1710 1711
}

static void pxa255_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1712 1713

    cpu->dtb_compatible = "marvell,xscale";
1714 1715
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1716
    cpu->midr = 0x69052d00;
1717
    cpu->ctr = 0xd172172;
1718
    cpu->reset_sctlr = 0x00000078;
1719 1720 1721 1722 1723
}

static void pxa260_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1724 1725

    cpu->dtb_compatible = "marvell,xscale";
1726 1727
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1728
    cpu->midr = 0x69052903;
1729
    cpu->ctr = 0xd172172;
1730
    cpu->reset_sctlr = 0x00000078;
1731 1732 1733 1734 1735
}

static void pxa261_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1736 1737

    cpu->dtb_compatible = "marvell,xscale";
1738 1739
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1740
    cpu->midr = 0x69052d05;
1741
    cpu->ctr = 0xd172172;
1742
    cpu->reset_sctlr = 0x00000078;
1743 1744 1745 1746 1747
}

static void pxa262_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1748 1749

    cpu->dtb_compatible = "marvell,xscale";
1750 1751
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1752
    cpu->midr = 0x69052d06;
1753
    cpu->ctr = 0xd172172;
1754
    cpu->reset_sctlr = 0x00000078;
1755 1756 1757 1758 1759
}

static void pxa270a0_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1760 1761

    cpu->dtb_compatible = "marvell,xscale";
1762 1763 1764
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1765
    cpu->midr = 0x69054110;
1766
    cpu->ctr = 0xd172172;
1767
    cpu->reset_sctlr = 0x00000078;
1768 1769 1770 1771 1772
}

static void pxa270a1_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1773 1774

    cpu->dtb_compatible = "marvell,xscale";
1775 1776 1777
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1778
    cpu->midr = 0x69054111;
1779
    cpu->ctr = 0xd172172;
1780
    cpu->reset_sctlr = 0x00000078;
1781 1782 1783 1784 1785
}

static void pxa270b0_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1786 1787

    cpu->dtb_compatible = "marvell,xscale";
1788 1789 1790
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1791
    cpu->midr = 0x69054112;
1792
    cpu->ctr = 0xd172172;
1793
    cpu->reset_sctlr = 0x00000078;
1794 1795 1796 1797 1798
}

static void pxa270b1_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1799 1800

    cpu->dtb_compatible = "marvell,xscale";
1801 1802 1803
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1804
    cpu->midr = 0x69054113;
1805
    cpu->ctr = 0xd172172;
1806
    cpu->reset_sctlr = 0x00000078;
1807 1808 1809 1810 1811
}

static void pxa270c0_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1812 1813

    cpu->dtb_compatible = "marvell,xscale";
1814 1815 1816
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1817
    cpu->midr = 0x69054114;
1818
    cpu->ctr = 0xd172172;
1819
    cpu->reset_sctlr = 0x00000078;
1820 1821 1822 1823 1824
}

static void pxa270c5_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1825 1826

    cpu->dtb_compatible = "marvell,xscale";
1827 1828 1829
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1830
    cpu->midr = 0x69054117;
1831
    cpu->ctr = 0xd172172;
1832
    cpu->reset_sctlr = 0x00000078;
1833 1834
}

1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848
#ifndef TARGET_AARCH64
/* -cpu max: if KVM is enabled, like -cpu host (best possible with this host);
 * otherwise, a CPU with as many features enabled as our emulation supports.
 * The version of '-cpu max' for qemu-system-aarch64 is defined in cpu64.c;
 * this only needs to handle 32 bits.
 */
static void arm_max_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    if (kvm_enabled()) {
        kvm_arm_set_cpu_features_from_host(cpu);
    } else {
        cortex_a15_initfn(obj);
1849 1850
#ifdef CONFIG_USER_ONLY
        /* We don't set these in system emulation mode for the moment,
1851 1852
         * since we don't correctly set (all of) the ID registers to
         * advertise them.
1853
         */
1854
        set_feature(&cpu->env, ARM_FEATURE_V8);
1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870
        {
            uint32_t t;

            t = cpu->isar.id_isar5;
            t = FIELD_DP32(t, ID_ISAR5, AES, 2);
            t = FIELD_DP32(t, ID_ISAR5, SHA1, 1);
            t = FIELD_DP32(t, ID_ISAR5, SHA2, 1);
            t = FIELD_DP32(t, ID_ISAR5, CRC32, 1);
            t = FIELD_DP32(t, ID_ISAR5, RDM, 1);
            t = FIELD_DP32(t, ID_ISAR5, VCMA, 1);
            cpu->isar.id_isar5 = t;

            t = cpu->isar.id_isar6;
            t = FIELD_DP32(t, ID_ISAR6, DP, 1);
            cpu->isar.id_isar6 = t;
        }
1871
#endif
1872
    }
1873
}
1874
#endif
1875

1876 1877
#endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */

1878 1879 1880
typedef struct ARMCPUInfo {
    const char *name;
    void (*initfn)(Object *obj);
1881
    void (*class_init)(ObjectClass *oc, void *data);
1882 1883 1884
} ARMCPUInfo;

static const ARMCPUInfo arm_cpus[] = {
1885
#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896
    { .name = "arm926",      .initfn = arm926_initfn },
    { .name = "arm946",      .initfn = arm946_initfn },
    { .name = "arm1026",     .initfn = arm1026_initfn },
    /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an
     * older core than plain "arm1136". In particular this does not
     * have the v6K features.
     */
    { .name = "arm1136-r2",  .initfn = arm1136_r2_initfn },
    { .name = "arm1136",     .initfn = arm1136_initfn },
    { .name = "arm1176",     .initfn = arm1176_initfn },
    { .name = "arm11mpcore", .initfn = arm11mpcore_initfn },
1897 1898
    { .name = "cortex-m0",   .initfn = cortex_m0_initfn,
                             .class_init = arm_v7m_class_init },
1899 1900
    { .name = "cortex-m3",   .initfn = cortex_m3_initfn,
                             .class_init = arm_v7m_class_init },
1901 1902
    { .name = "cortex-m4",   .initfn = cortex_m4_initfn,
                             .class_init = arm_v7m_class_init },
P
Peter Maydell 已提交
1903 1904
    { .name = "cortex-m33",  .initfn = cortex_m33_initfn,
                             .class_init = arm_v7m_class_init },
1905
    { .name = "cortex-r5",   .initfn = cortex_r5_initfn },
1906
    { .name = "cortex-r5f",  .initfn = cortex_r5f_initfn },
1907
    { .name = "cortex-a7",   .initfn = cortex_a7_initfn },
1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926
    { .name = "cortex-a8",   .initfn = cortex_a8_initfn },
    { .name = "cortex-a9",   .initfn = cortex_a9_initfn },
    { .name = "cortex-a15",  .initfn = cortex_a15_initfn },
    { .name = "ti925t",      .initfn = ti925t_initfn },
    { .name = "sa1100",      .initfn = sa1100_initfn },
    { .name = "sa1110",      .initfn = sa1110_initfn },
    { .name = "pxa250",      .initfn = pxa250_initfn },
    { .name = "pxa255",      .initfn = pxa255_initfn },
    { .name = "pxa260",      .initfn = pxa260_initfn },
    { .name = "pxa261",      .initfn = pxa261_initfn },
    { .name = "pxa262",      .initfn = pxa262_initfn },
    /* "pxa270" is an alias for "pxa270-a0" */
    { .name = "pxa270",      .initfn = pxa270a0_initfn },
    { .name = "pxa270-a0",   .initfn = pxa270a0_initfn },
    { .name = "pxa270-a1",   .initfn = pxa270a1_initfn },
    { .name = "pxa270-b0",   .initfn = pxa270b0_initfn },
    { .name = "pxa270-b1",   .initfn = pxa270b1_initfn },
    { .name = "pxa270-c0",   .initfn = pxa270c0_initfn },
    { .name = "pxa270-c5",   .initfn = pxa270c5_initfn },
1927 1928 1929
#ifndef TARGET_AARCH64
    { .name = "max",         .initfn = arm_max_initfn },
#endif
1930
#ifdef CONFIG_USER_ONLY
1931
    { .name = "any",         .initfn = arm_max_initfn },
1932
#endif
1933
#endif
1934
    { .name = NULL }
1935 1936
};

1937 1938
static Property arm_cpu_properties[] = {
    DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false),
1939
    DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0),
1940
    DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0),
1941 1942
    DEFINE_PROP_UINT64("mp-affinity", ARMCPU,
                        mp_affinity, ARM64_AFFINITY_INVALID),
1943
    DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID),
1944
    DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1),
1945 1946 1947
    DEFINE_PROP_END_OF_LIST()
};

1948
#ifdef CONFIG_USER_ONLY
1949 1950
static int arm_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int size,
                                    int rw, int mmu_idx)
1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964
{
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;

    env->exception.vaddress = address;
    if (rw == 2) {
        cs->exception_index = EXCP_PREFETCH_ABORT;
    } else {
        cs->exception_index = EXCP_DATA_ABORT;
    }
    return 1;
}
#endif

1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975
static gchar *arm_gdb_arch_name(CPUState *cs)
{
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;

    if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
        return g_strdup("iwmmxt");
    }
    return g_strdup("arm");
}

1976 1977 1978 1979
static void arm_cpu_class_init(ObjectClass *oc, void *data)
{
    ARMCPUClass *acc = ARM_CPU_CLASS(oc);
    CPUClass *cc = CPU_CLASS(acc);
1980 1981
    DeviceClass *dc = DEVICE_CLASS(oc);

1982 1983
    device_class_set_parent_realize(dc, arm_cpu_realizefn,
                                    &acc->parent_realize);
1984
    dc->props = arm_cpu_properties;
1985 1986 1987

    acc->parent_reset = cc->reset;
    cc->reset = arm_cpu_reset;
1988 1989

    cc->class_by_name = arm_cpu_class_by_name;
1990
    cc->has_work = arm_cpu_has_work;
1991
    cc->cpu_exec_interrupt = arm_cpu_exec_interrupt;
1992
    cc->dump_state = arm_cpu_dump_state;
1993
    cc->set_pc = arm_cpu_set_pc;
1994 1995
    cc->gdb_read_register = arm_cpu_gdb_read_register;
    cc->gdb_write_register = arm_cpu_gdb_write_register;
1996 1997 1998
#ifdef CONFIG_USER_ONLY
    cc->handle_mmu_fault = arm_cpu_handle_mmu_fault;
#else
1999
    cc->do_interrupt = arm_cpu_do_interrupt;
2000
    cc->do_unaligned_access = arm_cpu_do_unaligned_access;
2001
    cc->do_transaction_failed = arm_cpu_do_transaction_failed;
2002
    cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug;
2003
    cc->asidx_from_attrs = arm_asidx_from_attrs;
2004
    cc->vmsd = &vmstate_arm_cpu;
2005
    cc->virtio_is_big_endian = arm_cpu_virtio_is_big_endian;
2006 2007
    cc->write_elf64_note = arm_cpu_write_elf64_note;
    cc->write_elf32_note = arm_cpu_write_elf32_note;
2008
#endif
2009
    cc->gdb_num_core_regs = 26;
2010
    cc->gdb_core_xml_file = "arm-core.xml";
2011
    cc->gdb_arch_name = arm_gdb_arch_name;
2012
    cc->gdb_get_dynamic_xml = arm_gdb_get_dynamic_xml;
2013
    cc->gdb_stop_before_watchpoint = true;
2014
    cc->debug_excp_handler = arm_debug_excp_handler;
2015
    cc->debug_check_watchpoint = arm_debug_check_watchpoint;
2016 2017 2018
#if !defined(CONFIG_USER_ONLY)
    cc->adjust_watchpoint_address = arm_adjust_watchpoint_address;
#endif
2019 2020

    cc->disas_set_info = arm_disas_set_info;
2021
#ifdef CONFIG_TCG
2022
    cc->tcg_initialize = arm_translate_init;
2023
#endif
2024 2025
}

2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045
#ifdef CONFIG_KVM
static void arm_host_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    kvm_arm_set_cpu_features_from_host(cpu);
}

static const TypeInfo host_arm_cpu_type_info = {
    .name = TYPE_ARM_HOST_CPU,
#ifdef TARGET_AARCH64
    .parent = TYPE_AARCH64_CPU,
#else
    .parent = TYPE_ARM_CPU,
#endif
    .instance_init = arm_host_initfn,
};

#endif

2046 2047 2048 2049 2050 2051 2052
static void cpu_register(const ARMCPUInfo *info)
{
    TypeInfo type_info = {
        .parent = TYPE_ARM_CPU,
        .instance_size = sizeof(ARMCPU),
        .instance_init = info->initfn,
        .class_size = sizeof(ARMCPUClass),
2053
        .class_init = info->class_init,
2054 2055
    };

A
Andreas Färber 已提交
2056
    type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name);
2057
    type_register(&type_info);
A
Andreas Färber 已提交
2058
    g_free((void *)type_info.name);
2059 2060
}

2061 2062 2063 2064
static const TypeInfo arm_cpu_type_info = {
    .name = TYPE_ARM_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(ARMCPU),
2065
    .instance_init = arm_cpu_initfn,
2066
    .instance_post_init = arm_cpu_post_init,
2067
    .instance_finalize = arm_cpu_finalizefn,
2068
    .abstract = true,
2069 2070 2071 2072
    .class_size = sizeof(ARMCPUClass),
    .class_init = arm_cpu_class_init,
};

2073 2074 2075 2076 2077 2078
static const TypeInfo idau_interface_type_info = {
    .name = TYPE_IDAU_INTERFACE,
    .parent = TYPE_INTERFACE,
    .class_size = sizeof(IDAUInterfaceClass),
};

2079 2080
static void arm_cpu_register_types(void)
{
2081
    const ARMCPUInfo *info = arm_cpus;
2082

2083
    type_register_static(&arm_cpu_type_info);
2084
    type_register_static(&idau_interface_type_info);
2085 2086 2087 2088

    while (info->name) {
        cpu_register(info);
        info++;
2089
    }
2090 2091 2092 2093

#ifdef CONFIG_KVM
    type_register_static(&host_arm_cpu_type_info);
#endif
2094 2095 2096
}

type_init(arm_cpu_register_types)