rtl8139.c 101.3 KB
Newer Older
1 2
/**
 * QEMU RTL8139 emulation
3
 *
4
 * Copyright (c) 2006 Igor Kovalenko
5
 *
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
23

24 25
 * Modifications:
 *  2006-Jan-28  Mark Malakanov :   TSAD and CSCR implementation (for Windows driver)
26
 *
B
bellard 已提交
27 28
 *  2006-Apr-28  Juergen Lock   :   EEPROM emulation changes for FreeBSD driver
 *                                  HW revision ID changes for FreeBSD driver
29
 *
B
bellard 已提交
30 31 32 33 34 35
 *  2006-Jul-01  Igor Kovalenko :   Implemented loopback mode for FreeBSD driver
 *                                  Corrected packet transfer reassembly routine for 8139C+ mode
 *                                  Rearranged debugging print statements
 *                                  Implemented PCI timer interrupt (disabled by default)
 *                                  Implemented Tally Counters, increased VM load/save version
 *                                  Implemented IP/TCP/UDP checksum task offloading
36 37 38 39 40 41 42 43
 *
 *  2006-Jul-04  Igor Kovalenko :   Implemented TCP segmentation offloading
 *                                  Fixed MTU=1500 for produced ethernet frames
 *
 *  2006-Jul-09  Igor Kovalenko :   Fixed TCP header length calculation while processing
 *                                  segmentation offloading
 *                                  Removed slirp.h dependency
 *                                  Added rx/tx buffer reset when enabling rx/tx operation
44 45 46 47
 *
 *  2010-Feb-04  Frediano Ziglio:   Rewrote timer support using QEMU timer only
 *                                  when strictly needed (required for for
 *                                  Darwin)
48
 *  2011-Mar-22  Benjamin Poirier:  Implemented VLAN offloading
49 50
 */

51 52 53
/* For crc32 */
#include <zlib.h>

54 55
#include "hw/hw.h"
#include "hw/pci/pci.h"
56
#include "sysemu/dma.h"
57
#include "qemu/timer.h"
P
Paolo Bonzini 已提交
58
#include "net/net.h"
59
#include "hw/loader.h"
60
#include "sysemu/sysemu.h"
61
#include "qemu/iov.h"
62 63 64 65

/* debug RTL8139 card */
//#define DEBUG_RTL8139 1

B
bellard 已提交
66 67
#define PCI_FREQUENCY 33000000L

68 69 70 71 72 73 74
#define SET_MASKED(input, mask, curr) \
    ( ( (input) & ~(mask) ) | ( (curr) & (mask) ) )

/* arg % size for size which is a power of 2 */
#define MOD2(input, size) \
    ( ( input ) & ( size - 1 )  )

75 76 77 78 79 80 81 82 83 84
#define ETHER_ADDR_LEN 6
#define ETHER_TYPE_LEN 2
#define ETH_HLEN (ETHER_ADDR_LEN * 2 + ETHER_TYPE_LEN)
#define ETH_P_IP    0x0800      /* Internet Protocol packet */
#define ETH_P_8021Q 0x8100      /* 802.1Q VLAN Extended Header  */
#define ETH_MTU     1500

#define VLAN_TCI_LEN 2
#define VLAN_HLEN (ETHER_TYPE_LEN + VLAN_TCI_LEN)

B
bellard 已提交
85
#if defined (DEBUG_RTL8139)
86 87
#  define DPRINTF(fmt, ...) \
    do { fprintf(stderr, "RTL8139: " fmt, ## __VA_ARGS__); } while (0)
B
bellard 已提交
88
#else
89
static inline GCC_FMT_ATTR(1, 2) int DPRINTF(const char *fmt, ...)
90 91 92
{
    return 0;
}
B
bellard 已提交
93 94
#endif

95 96 97 98
/* Symbolic offsets to registers. */
enum RTL8139_registers {
    MAC0 = 0,        /* Ethernet hardware address. */
    MAR0 = 8,        /* Multicast filter. */
B
bellard 已提交
99 100 101
    TxStatus0 = 0x10,/* Transmit status (Four 32bit registers). C mode only */
                     /* Dump Tally Conter control register(64bit). C+ mode only */
    TxAddr0 = 0x20,  /* Tx descriptors (also four 32bit). */
102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158
    RxBuf = 0x30,
    ChipCmd = 0x37,
    RxBufPtr = 0x38,
    RxBufAddr = 0x3A,
    IntrMask = 0x3C,
    IntrStatus = 0x3E,
    TxConfig = 0x40,
    RxConfig = 0x44,
    Timer = 0x48,        /* A general-purpose counter. */
    RxMissed = 0x4C,    /* 24 bits valid, write clears. */
    Cfg9346 = 0x50,
    Config0 = 0x51,
    Config1 = 0x52,
    FlashReg = 0x54,
    MediaStatus = 0x58,
    Config3 = 0x59,
    Config4 = 0x5A,        /* absent on RTL-8139A */
    HltClk = 0x5B,
    MultiIntr = 0x5C,
    PCIRevisionID = 0x5E,
    TxSummary = 0x60, /* TSAD register. Transmit Status of All Descriptors*/
    BasicModeCtrl = 0x62,
    BasicModeStatus = 0x64,
    NWayAdvert = 0x66,
    NWayLPAR = 0x68,
    NWayExpansion = 0x6A,
    /* Undocumented registers, but required for proper operation. */
    FIFOTMS = 0x70,        /* FIFO Control and test. */
    CSCR = 0x74,        /* Chip Status and Configuration Register. */
    PARA78 = 0x78,
    PARA7c = 0x7c,        /* Magic transceiver parameter register. */
    Config5 = 0xD8,        /* absent on RTL-8139A */
    /* C+ mode */
    TxPoll        = 0xD9,    /* Tell chip to check Tx descriptors for work */
    RxMaxSize    = 0xDA, /* Max size of an Rx packet (8169 only) */
    CpCmd        = 0xE0, /* C+ Command register (C+ mode only) */
    IntrMitigate    = 0xE2,    /* rx/tx interrupt mitigation control */
    RxRingAddrLO    = 0xE4, /* 64-bit start addr of Rx ring */
    RxRingAddrHI    = 0xE8, /* 64-bit start addr of Rx ring */
    TxThresh    = 0xEC, /* Early Tx threshold */
};

enum ClearBitMasks {
    MultiIntrClear = 0xF000,
    ChipCmdClear = 0xE2,
    Config1Clear = (1<<7)|(1<<6)|(1<<3)|(1<<2)|(1<<1),
};

enum ChipCmdBits {
    CmdReset = 0x10,
    CmdRxEnb = 0x08,
    CmdTxEnb = 0x04,
    RxBufEmpty = 0x01,
};

/* C+ mode */
enum CplusCmdBits {
B
bellard 已提交
159 160 161 162
    CPlusRxVLAN   = 0x0040, /* enable receive VLAN detagging */
    CPlusRxChkSum = 0x0020, /* enable receive checksum offloading */
    CPlusRxEnb    = 0x0002,
    CPlusTxEnb    = 0x0001,
163 164 165 166 167 168 169
};

/* Interrupt register bits, using my own meaningful names. */
enum IntrStatusBits {
    PCIErr = 0x8000,
    PCSTimeout = 0x4000,
    RxFIFOOver = 0x40,
J
Jason Wang 已提交
170
    RxUnderrun = 0x20, /* Packet Underrun / Link Change */
171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322
    RxOverflow = 0x10,
    TxErr = 0x08,
    TxOK = 0x04,
    RxErr = 0x02,
    RxOK = 0x01,

    RxAckBits = RxFIFOOver | RxOverflow | RxOK,
};

enum TxStatusBits {
    TxHostOwns = 0x2000,
    TxUnderrun = 0x4000,
    TxStatOK = 0x8000,
    TxOutOfWindow = 0x20000000,
    TxAborted = 0x40000000,
    TxCarrierLost = 0x80000000,
};
enum RxStatusBits {
    RxMulticast = 0x8000,
    RxPhysical = 0x4000,
    RxBroadcast = 0x2000,
    RxBadSymbol = 0x0020,
    RxRunt = 0x0010,
    RxTooLong = 0x0008,
    RxCRCErr = 0x0004,
    RxBadAlign = 0x0002,
    RxStatusOK = 0x0001,
};

/* Bits in RxConfig. */
enum rx_mode_bits {
    AcceptErr = 0x20,
    AcceptRunt = 0x10,
    AcceptBroadcast = 0x08,
    AcceptMulticast = 0x04,
    AcceptMyPhys = 0x02,
    AcceptAllPhys = 0x01,
};

/* Bits in TxConfig. */
enum tx_config_bits {

        /* Interframe Gap Time. Only TxIFG96 doesn't violate IEEE 802.3 */
        TxIFGShift = 24,
        TxIFG84 = (0 << TxIFGShift),    /* 8.4us / 840ns (10 / 100Mbps) */
        TxIFG88 = (1 << TxIFGShift),    /* 8.8us / 880ns (10 / 100Mbps) */
        TxIFG92 = (2 << TxIFGShift),    /* 9.2us / 920ns (10 / 100Mbps) */
        TxIFG96 = (3 << TxIFGShift),    /* 9.6us / 960ns (10 / 100Mbps) */

    TxLoopBack = (1 << 18) | (1 << 17), /* enable loopback test mode */
    TxCRC = (1 << 16),    /* DISABLE appending CRC to end of Tx packets */
    TxClearAbt = (1 << 0),    /* Clear abort (WO) */
    TxDMAShift = 8,        /* DMA burst value (0-7) is shifted this many bits */
    TxRetryShift = 4,    /* TXRR value (0-15) is shifted this many bits */

    TxVersionMask = 0x7C800000, /* mask out version bits 30-26, 23 */
};


/* Transmit Status of All Descriptors (TSAD) Register */
enum TSAD_bits {
 TSAD_TOK3 = 1<<15, // TOK bit of Descriptor 3
 TSAD_TOK2 = 1<<14, // TOK bit of Descriptor 2
 TSAD_TOK1 = 1<<13, // TOK bit of Descriptor 1
 TSAD_TOK0 = 1<<12, // TOK bit of Descriptor 0
 TSAD_TUN3 = 1<<11, // TUN bit of Descriptor 3
 TSAD_TUN2 = 1<<10, // TUN bit of Descriptor 2
 TSAD_TUN1 = 1<<9, // TUN bit of Descriptor 1
 TSAD_TUN0 = 1<<8, // TUN bit of Descriptor 0
 TSAD_TABT3 = 1<<07, // TABT bit of Descriptor 3
 TSAD_TABT2 = 1<<06, // TABT bit of Descriptor 2
 TSAD_TABT1 = 1<<05, // TABT bit of Descriptor 1
 TSAD_TABT0 = 1<<04, // TABT bit of Descriptor 0
 TSAD_OWN3 = 1<<03, // OWN bit of Descriptor 3
 TSAD_OWN2 = 1<<02, // OWN bit of Descriptor 2
 TSAD_OWN1 = 1<<01, // OWN bit of Descriptor 1
 TSAD_OWN0 = 1<<00, // OWN bit of Descriptor 0
};


/* Bits in Config1 */
enum Config1Bits {
    Cfg1_PM_Enable = 0x01,
    Cfg1_VPD_Enable = 0x02,
    Cfg1_PIO = 0x04,
    Cfg1_MMIO = 0x08,
    LWAKE = 0x10,        /* not on 8139, 8139A */
    Cfg1_Driver_Load = 0x20,
    Cfg1_LED0 = 0x40,
    Cfg1_LED1 = 0x80,
    SLEEP = (1 << 1),    /* only on 8139, 8139A */
    PWRDN = (1 << 0),    /* only on 8139, 8139A */
};

/* Bits in Config3 */
enum Config3Bits {
    Cfg3_FBtBEn    = (1 << 0), /* 1 = Fast Back to Back */
    Cfg3_FuncRegEn = (1 << 1), /* 1 = enable CardBus Function registers */
    Cfg3_CLKRUN_En = (1 << 2), /* 1 = enable CLKRUN */
    Cfg3_CardB_En  = (1 << 3), /* 1 = enable CardBus registers */
    Cfg3_LinkUp    = (1 << 4), /* 1 = wake up on link up */
    Cfg3_Magic     = (1 << 5), /* 1 = wake up on Magic Packet (tm) */
    Cfg3_PARM_En   = (1 << 6), /* 0 = software can set twister parameters */
    Cfg3_GNTSel    = (1 << 7), /* 1 = delay 1 clock from PCI GNT signal */
};

/* Bits in Config4 */
enum Config4Bits {
    LWPTN = (1 << 2),    /* not on 8139, 8139A */
};

/* Bits in Config5 */
enum Config5Bits {
    Cfg5_PME_STS     = (1 << 0), /* 1 = PCI reset resets PME_Status */
    Cfg5_LANWake     = (1 << 1), /* 1 = enable LANWake signal */
    Cfg5_LDPS        = (1 << 2), /* 0 = save power when link is down */
    Cfg5_FIFOAddrPtr = (1 << 3), /* Realtek internal SRAM testing */
    Cfg5_UWF         = (1 << 4), /* 1 = accept unicast wakeup frame */
    Cfg5_MWF         = (1 << 5), /* 1 = accept multicast wakeup frame */
    Cfg5_BWF         = (1 << 6), /* 1 = accept broadcast wakeup frame */
};

enum RxConfigBits {
    /* rx fifo threshold */
    RxCfgFIFOShift = 13,
    RxCfgFIFONone = (7 << RxCfgFIFOShift),

    /* Max DMA burst */
    RxCfgDMAShift = 8,
    RxCfgDMAUnlimited = (7 << RxCfgDMAShift),

    /* rx ring buffer length */
    RxCfgRcv8K = 0,
    RxCfgRcv16K = (1 << 11),
    RxCfgRcv32K = (1 << 12),
    RxCfgRcv64K = (1 << 11) | (1 << 12),

    /* Disable packet wrap at end of Rx buffer. (not possible with 64k) */
    RxNoWrap = (1 << 7),
};

/* Twister tuning parameters from RealTek.
   Completely undocumented, but required to tune bad links on some boards. */
/*
enum CSCRBits {
    CSCR_LinkOKBit = 0x0400,
    CSCR_LinkChangeBit = 0x0800,
    CSCR_LinkStatusBits = 0x0f000,
    CSCR_LinkDownOffCmd = 0x003c0,
    CSCR_LinkDownCmd = 0x0f3c0,
*/
enum CSCRBits {
323
    CSCR_Testfun = 1<<15, /* 1 = Auto-neg speeds up internal timer, WO, def 0 */
324 325 326
    CSCR_LD  = 1<<9,  /* Active low TPI link disable signal. When low, TPI still transmits link pulses and TPI stays in good link state. def 1*/
    CSCR_HEART_BIT = 1<<8,  /* 1 = HEART BEAT enable, 0 = HEART BEAT disable. HEART BEAT function is only valid in 10Mbps mode. def 1*/
    CSCR_JBEN = 1<<7,  /* 1 = enable jabber function. 0 = disable jabber function, def 1*/
327
    CSCR_F_LINK_100 = 1<<6, /* Used to login force good link in 100Mbps for diagnostic purposes. 1 = DISABLE, 0 = ENABLE. def 1*/
328 329 330 331 332 333 334
    CSCR_F_Connect  = 1<<5,  /* Assertion of this bit forces the disconnect function to be bypassed. def 0*/
    CSCR_Con_status = 1<<3, /* This bit indicates the status of the connection. 1 = valid connected link detected; 0 = disconnected link detected. RO def 0*/
    CSCR_Con_status_En = 1<<2, /* Assertion of this bit configures LED1 pin to indicate connection status. def 0*/
    CSCR_PASS_SCR = 1<<0, /* Bypass Scramble, def 0*/
};

enum Cfg9346Bits {
J
Jason Wang 已提交
335 336 337 338
    Cfg9346_Normal = 0x00,
    Cfg9346_Autoload = 0x40,
    Cfg9346_Programming = 0x80,
    Cfg9346_ConfigWrite = 0xC0,
339 340 341 342 343 344 345 346 347 348 349 350 351
};

typedef enum {
    CH_8139 = 0,
    CH_8139_K,
    CH_8139A,
    CH_8139A_G,
    CH_8139B,
    CH_8130,
    CH_8139C,
    CH_8100,
    CH_8100B_8139D,
    CH_8101,
A
Anthony Liguori 已提交
352
} chip_t;
353 354 355 356 357 358 359 360 361 362

enum chip_flags {
    HasHltClk = (1 << 0),
    HasLWake = (1 << 1),
};

#define HW_REVID(b30, b29, b28, b27, b26, b23, b22) \
    (b30<<30 | b29<<29 | b28<<28 | b27<<27 | b26<<26 | b23<<23 | b22<<22)
#define HW_REVID_MASK    HW_REVID(1, 1, 1, 1, 1, 1, 1)

B
bellard 已提交
363 364 365 366 367
#define RTL8139_PCI_REVID_8139      0x10
#define RTL8139_PCI_REVID_8139CPLUS 0x20

#define RTL8139_PCI_REVID           RTL8139_PCI_REVID_8139CPLUS

368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408
/* Size is 64 * 16bit words */
#define EEPROM_9346_ADDR_BITS 6
#define EEPROM_9346_SIZE  (1 << EEPROM_9346_ADDR_BITS)
#define EEPROM_9346_ADDR_MASK (EEPROM_9346_SIZE - 1)

enum Chip9346Operation
{
    Chip9346_op_mask = 0xc0,          /* 10 zzzzzz */
    Chip9346_op_read = 0x80,          /* 10 AAAAAA */
    Chip9346_op_write = 0x40,         /* 01 AAAAAA D(15)..D(0) */
    Chip9346_op_ext_mask = 0xf0,      /* 11 zzzzzz */
    Chip9346_op_write_enable = 0x30,  /* 00 11zzzz */
    Chip9346_op_write_all = 0x10,     /* 00 01zzzz */
    Chip9346_op_write_disable = 0x00, /* 00 00zzzz */
};

enum Chip9346Mode
{
    Chip9346_none = 0,
    Chip9346_enter_command_mode,
    Chip9346_read_command,
    Chip9346_data_read,      /* from output register */
    Chip9346_data_write,     /* to input register, then to contents at specified address */
    Chip9346_data_write_all, /* to input register, then filling contents */
};

typedef struct EEprom9346
{
    uint16_t contents[EEPROM_9346_SIZE];
    int      mode;
    uint32_t tick;
    uint8_t  address;
    uint16_t input;
    uint16_t output;

    uint8_t eecs;
    uint8_t eesk;
    uint8_t eedi;
    uint8_t eedo;
} EEprom9346;

B
bellard 已提交
409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
typedef struct RTL8139TallyCounters
{
    /* Tally counters */
    uint64_t   TxOk;
    uint64_t   RxOk;
    uint64_t   TxERR;
    uint32_t   RxERR;
    uint16_t   MissPkt;
    uint16_t   FAE;
    uint32_t   Tx1Col;
    uint32_t   TxMCol;
    uint64_t   RxOkPhy;
    uint64_t   RxOkBrd;
    uint32_t   RxOkMul;
    uint16_t   TxAbt;
    uint16_t   TxUndrn;
} RTL8139TallyCounters;

/* Clears all tally counters */
static void RTL8139TallyCounters_clear(RTL8139TallyCounters* counters);

430
typedef struct RTL8139State {
431
    PCIDevice dev;
432 433 434
    uint8_t phys[8]; /* mac address */
    uint8_t mult[8]; /* multicast mask array */

B
bellard 已提交
435
    uint32_t TxStatus[4]; /* TxStatus0 in C mode*/ /* also DTCCR[0] and DTCCR[1] in C+ mode */
436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471
    uint32_t TxAddr[4];   /* TxAddr0 */
    uint32_t RxBuf;       /* Receive buffer */
    uint32_t RxBufferSize;/* internal variable, receive ring buffer size in C mode */
    uint32_t RxBufPtr;
    uint32_t RxBufAddr;

    uint16_t IntrStatus;
    uint16_t IntrMask;

    uint32_t TxConfig;
    uint32_t RxConfig;
    uint32_t RxMissed;

    uint16_t CSCR;

    uint8_t  Cfg9346;
    uint8_t  Config0;
    uint8_t  Config1;
    uint8_t  Config3;
    uint8_t  Config4;
    uint8_t  Config5;

    uint8_t  clock_enabled;
    uint8_t  bChipCmdState;

    uint16_t MultiIntr;

    uint16_t BasicModeCtrl;
    uint16_t BasicModeStatus;
    uint16_t NWayAdvert;
    uint16_t NWayLPAR;
    uint16_t NWayExpansion;

    uint16_t CpCmd;
    uint8_t  TxThresh;

M
Mark McLoughlin 已提交
472
    NICState *nic;
473
    NICConf conf;
474 475 476 477 478

    /* C ring mode */
    uint32_t   currTxDesc;

    /* C+ mode */
479 480
    uint32_t   cplus_enabled;

481 482 483 484 485 486 487
    uint32_t   currCPlusRxDesc;
    uint32_t   currCPlusTxDesc;

    uint32_t   RxRingAddrLO;
    uint32_t   RxRingAddrHI;

    EEprom9346 eeprom;
B
bellard 已提交
488 489 490 491 492 493 494 495 496 497 498 499 500 501 502

    uint32_t   TCTR;
    uint32_t   TimerInt;
    int64_t    TCTR_base;

    /* Tally counters */
    RTL8139TallyCounters tally_counters;

    /* Non-persistent data */
    uint8_t   *cplus_txbuffer;
    int        cplus_txbuffer_len;
    int        cplus_txbuffer_offset;

    /* PCI interrupt timer */
    QEMUTimer *timer;
503
    int64_t TimerExpire;
B
bellard 已提交
504

A
Avi Kivity 已提交
505 506 507
    MemoryRegion bar_io;
    MemoryRegion bar_mem;

508 509
    /* Support migration to/from old versions */
    int rtl8139_mmio_io_addr_dummy;
510 511
} RTL8139State;

512 513 514
/* Writes tally counters to memory via DMA */
static void RTL8139TallyCounters_dma_write(RTL8139State *s, dma_addr_t tc_addr);

515 516
static void rtl8139_set_next_tctr_time(RTL8139State *s, int64_t current_time);

517
static void prom9346_decode_command(EEprom9346 *eeprom, uint8_t command)
518
{
519
    DPRINTF("eeprom command 0x%02x\n", command);
520 521 522 523 524 525 526 527 528 529

    switch (command & Chip9346_op_mask)
    {
        case Chip9346_op_read:
        {
            eeprom->address = command & EEPROM_9346_ADDR_MASK;
            eeprom->output = eeprom->contents[eeprom->address];
            eeprom->eedo = 0;
            eeprom->tick = 0;
            eeprom->mode = Chip9346_data_read;
530 531
            DPRINTF("eeprom read from address 0x%02x data=0x%04x\n",
                eeprom->address, eeprom->output);
532 533 534 535 536 537 538 539 540
        }
        break;

        case Chip9346_op_write:
        {
            eeprom->address = command & EEPROM_9346_ADDR_MASK;
            eeprom->input = 0;
            eeprom->tick = 0;
            eeprom->mode = Chip9346_none; /* Chip9346_data_write */
541 542
            DPRINTF("eeprom begin write to address 0x%02x\n",
                eeprom->address);
543 544 545 546 547 548 549
        }
        break;
        default:
            eeprom->mode = Chip9346_none;
            switch (command & Chip9346_op_ext_mask)
            {
                case Chip9346_op_write_enable:
550
                    DPRINTF("eeprom write enabled\n");
551 552
                    break;
                case Chip9346_op_write_all:
553
                    DPRINTF("eeprom begin write all\n");
554 555
                    break;
                case Chip9346_op_write_disable:
556
                    DPRINTF("eeprom write disabled\n");
557 558 559 560 561 562
                    break;
            }
            break;
    }
}

563
static void prom9346_shift_clock(EEprom9346 *eeprom)
564 565 566 567 568
{
    int bit = eeprom->eedi?1:0;

    ++ eeprom->tick;

569 570
    DPRINTF("eeprom: tick %d eedi=%d eedo=%d\n", eeprom->tick, eeprom->eedi,
        eeprom->eedo);
571 572 573 574 575 576 577 578 579

    switch (eeprom->mode)
    {
        case Chip9346_enter_command_mode:
            if (bit)
            {
                eeprom->mode = Chip9346_read_command;
                eeprom->tick = 0;
                eeprom->input = 0;
580
                DPRINTF("eeprom: +++ synchronized, begin command read\n");
581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596
            }
            break;

        case Chip9346_read_command:
            eeprom->input = (eeprom->input << 1) | (bit & 1);
            if (eeprom->tick == 8)
            {
                prom9346_decode_command(eeprom, eeprom->input & 0xff);
            }
            break;

        case Chip9346_data_read:
            eeprom->eedo = (eeprom->output & 0x8000)?1:0;
            eeprom->output <<= 1;
            if (eeprom->tick == 16)
            {
B
bellard 已提交
597 598 599 600 601 602 603 604
#if 1
        // the FreeBSD drivers (rl and re) don't explicitly toggle
        // CS between reads (or does setting Cfg9346 to 0 count too?),
        // so we need to enter wait-for-command state here
                eeprom->mode = Chip9346_enter_command_mode;
                eeprom->input = 0;
                eeprom->tick = 0;

605
                DPRINTF("eeprom: +++ end of read, awaiting next command\n");
B
bellard 已提交
606 607
#else
        // original behaviour
608 609 610 611 612
                ++eeprom->address;
                eeprom->address &= EEPROM_9346_ADDR_MASK;
                eeprom->output = eeprom->contents[eeprom->address];
                eeprom->tick = 0;

613 614
                DPRINTF("eeprom: +++ read next address 0x%02x data=0x%04x\n",
                    eeprom->address, eeprom->output);
615 616 617 618 619 620 621 622
#endif
            }
            break;

        case Chip9346_data_write:
            eeprom->input = (eeprom->input << 1) | (bit & 1);
            if (eeprom->tick == 16)
            {
623 624
                DPRINTF("eeprom write to address 0x%02x data=0x%04x\n",
                    eeprom->address, eeprom->input);
B
bellard 已提交
625

626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641
                eeprom->contents[eeprom->address] = eeprom->input;
                eeprom->mode = Chip9346_none; /* waiting for next command after CS cycle */
                eeprom->tick = 0;
                eeprom->input = 0;
            }
            break;

        case Chip9346_data_write_all:
            eeprom->input = (eeprom->input << 1) | (bit & 1);
            if (eeprom->tick == 16)
            {
                int i;
                for (i = 0; i < EEPROM_9346_SIZE; i++)
                {
                    eeprom->contents[i] = eeprom->input;
                }
642
                DPRINTF("eeprom filled with data=0x%04x\n", eeprom->input);
B
bellard 已提交
643

644 645 646 647 648 649 650 651 652 653 654
                eeprom->mode = Chip9346_enter_command_mode;
                eeprom->tick = 0;
                eeprom->input = 0;
            }
            break;

        default:
            break;
    }
}

655
static int prom9346_get_wire(RTL8139State *s)
656 657 658 659 660 661 662 663
{
    EEprom9346 *eeprom = &s->eeprom;
    if (!eeprom->eecs)
        return 0;

    return eeprom->eedo;
}

664 665
/* FIXME: This should be merged into/replaced by eeprom93xx.c.  */
static void prom9346_set_wire(RTL8139State *s, int eecs, int eesk, int eedi)
666 667 668 669 670 671 672 673 674
{
    EEprom9346 *eeprom = &s->eeprom;
    uint8_t old_eecs = eeprom->eecs;
    uint8_t old_eesk = eeprom->eesk;

    eeprom->eecs = eecs;
    eeprom->eesk = eesk;
    eeprom->eedi = eedi;

675 676
    DPRINTF("eeprom: +++ wires CS=%d SK=%d DI=%d DO=%d\n", eeprom->eecs,
        eeprom->eesk, eeprom->eedi, eeprom->eedo);
677 678 679 680 681 682 683 684 685

    if (!old_eecs && eecs)
    {
        /* Synchronize start */
        eeprom->tick = 0;
        eeprom->input = 0;
        eeprom->output = 0;
        eeprom->mode = Chip9346_enter_command_mode;

686
        DPRINTF("=== eeprom: begin access, enter command mode\n");
687 688 689 690
    }

    if (!eecs)
    {
691
        DPRINTF("=== eeprom: end access\n");
692 693 694 695 696 697 698 699 700 701 702 703 704 705
        return;
    }

    if (!old_eesk && eesk)
    {
        /* SK front rules */
        prom9346_shift_clock(eeprom);
    }
}

static void rtl8139_update_irq(RTL8139State *s)
{
    int isr;
    isr = (s->IntrStatus & s->IntrMask) & 0xffff;
B
bellard 已提交
706

707 708
    DPRINTF("Set IRQ to %d (%04x %04x)\n", isr ? 1 : 0, s->IntrStatus,
        s->IntrMask);
B
bellard 已提交
709

710
    qemu_set_irq(s->dev.irq[0], (isr != 0));
711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745
}

static int rtl8139_RxWrap(RTL8139State *s)
{
    /* wrapping enabled; assume 1.5k more buffer space if size < 65536 */
    return (s->RxConfig & (1 << 7));
}

static int rtl8139_receiver_enabled(RTL8139State *s)
{
    return s->bChipCmdState & CmdRxEnb;
}

static int rtl8139_transmitter_enabled(RTL8139State *s)
{
    return s->bChipCmdState & CmdTxEnb;
}

static int rtl8139_cp_receiver_enabled(RTL8139State *s)
{
    return s->CpCmd & CPlusRxEnb;
}

static int rtl8139_cp_transmitter_enabled(RTL8139State *s)
{
    return s->CpCmd & CPlusTxEnb;
}

static void rtl8139_write_buffer(RTL8139State *s, const void *buf, int size)
{
    if (s->RxBufAddr + size > s->RxBufferSize)
    {
        int wrapped = MOD2(s->RxBufAddr + size, s->RxBufferSize);

        /* write packet data */
746
        if (wrapped && !(s->RxBufferSize < 65536 && rtl8139_RxWrap(s)))
747
        {
748
            DPRINTF(">>> rx packet wrapped in buffer at %d\n", size - wrapped);
749 750 751

            if (size > wrapped)
            {
752 753
                pci_dma_write(&s->dev, s->RxBuf + s->RxBufAddr,
                              buf, size-wrapped);
754 755 756 757 758
            }

            /* reset buffer pointer */
            s->RxBufAddr = 0;

759 760
            pci_dma_write(&s->dev, s->RxBuf + s->RxBufAddr,
                          buf + (size-wrapped), wrapped);
761 762 763 764 765 766 767 768

            s->RxBufAddr = wrapped;

            return;
        }
    }

    /* non-wrapping path or overwrapping enabled */
769
    pci_dma_write(&s->dev, s->RxBuf + s->RxBufAddr, buf, size);
770 771 772 773 774

    s->RxBufAddr += size;
}

#define MIN_BUF_SIZE 60
775
static inline dma_addr_t rtl8139_addr64(uint32_t low, uint32_t high)
776
{
777
    return low | ((uint64_t)high << 32);
778 779
}

780 781 782 783 784 785 786
/* Workaround for buggy guest driver such as linux who allocates rx
 * rings after the receiver were enabled. */
static bool rtl8139_cp_rx_valid(RTL8139State *s)
{
    return !(s->RxRingAddrLO == 0 && s->RxRingAddrHI == 0);
}

787
static int rtl8139_can_receive(NetClientState *nc)
788
{
J
Jason Wang 已提交
789
    RTL8139State *s = qemu_get_nic_opaque(nc);
790 791
    int avail;

T
ths 已提交
792
    /* Receive (drop) packets if card is disabled.  */
793 794 795 796 797
    if (!s->clock_enabled)
      return 1;
    if (!rtl8139_receiver_enabled(s))
      return 1;

798
    if (rtl8139_cp_receiver_enabled(s) && rtl8139_cp_rx_valid(s)) {
799 800 801 802 803 804
        /* ??? Flow control not implemented in c+ mode.
           This is a hack to work around slirp deficiencies anyway.  */
        return 1;
    } else {
        avail = MOD2(s->RxBufferSize + s->RxBufPtr - s->RxBufAddr,
                     s->RxBufferSize);
805
        return (avail == 0 || avail >= 1514 || (s->IntrMask & RxOverflow));
806 807 808
    }
}

809
static ssize_t rtl8139_do_receive(NetClientState *nc, const uint8_t *buf, size_t size_, int do_interrupt)
810
{
J
Jason Wang 已提交
811
    RTL8139State *s = qemu_get_nic_opaque(nc);
812
    /* size is the length of the buffer passed to the driver */
813
    int size = size_;
814
    const uint8_t *dot1q_buf = NULL;
815 816 817

    uint32_t packet_header = 0;

818
    uint8_t buf1[MIN_BUF_SIZE + VLAN_HLEN];
819
    static const uint8_t broadcast_macaddr[6] =
820 821
        { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };

822
    DPRINTF(">>> received len=%d\n", size);
823 824 825 826

    /* test if board clock is stopped */
    if (!s->clock_enabled)
    {
827
        DPRINTF("stopped ==========================\n");
828
        return -1;
829 830 831 832 833 834
    }

    /* first check if receiver is enabled */

    if (!rtl8139_receiver_enabled(s))
    {
835
        DPRINTF("receiver disabled ================\n");
836
        return -1;
837 838 839 840 841
    }

    /* XXX: check this */
    if (s->RxConfig & AcceptAllPhys) {
        /* promiscuous: receive all */
842
        DPRINTF(">>> packet received in promiscuous mode\n");
843 844 845 846 847 848

    } else {
        if (!memcmp(buf,  broadcast_macaddr, 6)) {
            /* broadcast address */
            if (!(s->RxConfig & AcceptBroadcast))
            {
849
                DPRINTF(">>> broadcast packet rejected\n");
B
bellard 已提交
850 851 852 853

                /* update tally counter */
                ++s->tally_counters.RxERR;

854
                return size;
855 856 857 858
            }

            packet_header |= RxBroadcast;

859
            DPRINTF(">>> broadcast packet received\n");
B
bellard 已提交
860 861 862 863

            /* update tally counter */
            ++s->tally_counters.RxOkBrd;

864 865 866 867
        } else if (buf[0] & 0x01) {
            /* multicast */
            if (!(s->RxConfig & AcceptMulticast))
            {
868
                DPRINTF(">>> multicast packet rejected\n");
B
bellard 已提交
869 870 871 872

                /* update tally counter */
                ++s->tally_counters.RxERR;

873
                return size;
874 875 876 877 878 879
            }

            int mcast_idx = compute_mcast_idx(buf);

            if (!(s->mult[mcast_idx >> 3] & (1 << (mcast_idx & 7))))
            {
880
                DPRINTF(">>> multicast address mismatch\n");
B
bellard 已提交
881 882 883 884

                /* update tally counter */
                ++s->tally_counters.RxERR;

885
                return size;
886 887 888 889
            }

            packet_header |= RxMulticast;

890
            DPRINTF(">>> multicast packet received\n");
B
bellard 已提交
891 892 893 894

            /* update tally counter */
            ++s->tally_counters.RxOkMul;

895
        } else if (s->phys[0] == buf[0] &&
896 897 898 899
                   s->phys[1] == buf[1] &&
                   s->phys[2] == buf[2] &&
                   s->phys[3] == buf[3] &&
                   s->phys[4] == buf[4] &&
900 901 902 903
                   s->phys[5] == buf[5]) {
            /* match */
            if (!(s->RxConfig & AcceptMyPhys))
            {
904
                DPRINTF(">>> rejecting physical address matching packet\n");
B
bellard 已提交
905 906 907 908

                /* update tally counter */
                ++s->tally_counters.RxERR;

909
                return size;
910 911 912 913
            }

            packet_header |= RxPhysical;

914
            DPRINTF(">>> physical address matching packet received\n");
B
bellard 已提交
915 916 917

            /* update tally counter */
            ++s->tally_counters.RxOkPhy;
918 919 920

        } else {

921
            DPRINTF(">>> unknown packet\n");
B
bellard 已提交
922 923 924 925

            /* update tally counter */
            ++s->tally_counters.RxERR;

926
            return size;
927 928 929
        }
    }

930 931 932
    /* if too small buffer, then expand it
     * Include some tailroom in case a vlan tag is later removed. */
    if (size < MIN_BUF_SIZE + VLAN_HLEN) {
933
        memcpy(buf1, buf, size);
934
        memset(buf1 + size, 0, MIN_BUF_SIZE + VLAN_HLEN - size);
935
        buf = buf1;
936 937 938
        if (size < MIN_BUF_SIZE) {
            size = MIN_BUF_SIZE;
        }
939 940 941 942
    }

    if (rtl8139_cp_receiver_enabled(s))
    {
943 944 945 946
        if (!rtl8139_cp_rx_valid(s)) {
            return size;
        }

947
        DPRINTF("in C+ Rx mode ================\n");
948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964

        /* begin C+ receiver mode */

/* w0 ownership flag */
#define CP_RX_OWN (1<<31)
/* w0 end of ring flag */
#define CP_RX_EOR (1<<30)
/* w0 bits 0...12 : buffer size */
#define CP_RX_BUFFER_SIZE_MASK ((1<<13) - 1)
/* w1 tag available flag */
#define CP_RX_TAVA (1<<16)
/* w1 bits 0...15 : VLAN tag */
#define CP_RX_VLAN_TAG_MASK ((1<<16) - 1)
/* w2 low  32bit of Rx buffer ptr */
/* w3 high 32bit of Rx buffer ptr */

        int descriptor = s->currCPlusRxDesc;
965
        dma_addr_t cplus_rx_ring_desc;
966 967 968 969

        cplus_rx_ring_desc = rtl8139_addr64(s->RxRingAddrLO, s->RxRingAddrHI);
        cplus_rx_ring_desc += 16 * descriptor;

970
        DPRINTF("+++ C+ mode reading RX descriptor %d from host memory at "
971
            "%08x %08x = "DMA_ADDR_FMT"\n", descriptor, s->RxRingAddrHI,
972
            s->RxRingAddrLO, cplus_rx_ring_desc);
973 974 975

        uint32_t val, rxdw0,rxdw1,rxbufLO,rxbufHI;

976
        pci_dma_read(&s->dev, cplus_rx_ring_desc, &val, 4);
977
        rxdw0 = le32_to_cpu(val);
978
        pci_dma_read(&s->dev, cplus_rx_ring_desc+4, &val, 4);
979
        rxdw1 = le32_to_cpu(val);
980
        pci_dma_read(&s->dev, cplus_rx_ring_desc+8, &val, 4);
981
        rxbufLO = le32_to_cpu(val);
982
        pci_dma_read(&s->dev, cplus_rx_ring_desc+12, &val, 4);
983 984
        rxbufHI = le32_to_cpu(val);

985 986
        DPRINTF("+++ C+ mode RX descriptor %d %08x %08x %08x %08x\n",
            descriptor, rxdw0, rxdw1, rxbufLO, rxbufHI);
987 988 989

        if (!(rxdw0 & CP_RX_OWN))
        {
990 991
            DPRINTF("C+ Rx mode : descriptor %d is owned by host\n",
                descriptor);
B
bellard 已提交
992

993 994
            s->IntrStatus |= RxOverflow;
            ++s->RxMissed;
B
bellard 已提交
995 996 997 998 999

            /* update tally counter */
            ++s->tally_counters.RxERR;
            ++s->tally_counters.MissPkt;

1000
            rtl8139_update_irq(s);
1001
            return size_;
1002 1003 1004 1005
        }

        uint32_t rx_space = rxdw0 & CP_RX_BUFFER_SIZE_MASK;

1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
        /* write VLAN info to descriptor variables. */
        if (s->CpCmd & CPlusRxVLAN && be16_to_cpup((uint16_t *)
                &buf[ETHER_ADDR_LEN * 2]) == ETH_P_8021Q) {
            dot1q_buf = &buf[ETHER_ADDR_LEN * 2];
            size -= VLAN_HLEN;
            /* if too small buffer, use the tailroom added duing expansion */
            if (size < MIN_BUF_SIZE) {
                size = MIN_BUF_SIZE;
            }

            rxdw1 &= ~CP_RX_VLAN_TAG_MASK;
            /* BE + ~le_to_cpu()~ + cpu_to_le() = BE */
            rxdw1 |= CP_RX_TAVA | le16_to_cpup((uint16_t *)
                &dot1q_buf[ETHER_TYPE_LEN]);

1021 1022
            DPRINTF("C+ Rx mode : extracted vlan tag with tci: ""%u\n",
                be16_to_cpup((uint16_t *)&dot1q_buf[ETHER_TYPE_LEN]));
1023 1024 1025 1026 1027
        } else {
            /* reset VLAN tag flag */
            rxdw1 &= ~CP_RX_TAVA;
        }

B
bellard 已提交
1028 1029
        /* TODO: scatter the packet over available receive ring descriptors space */

1030 1031
        if (size+4 > rx_space)
        {
1032 1033
            DPRINTF("C+ Rx mode : descriptor %d size %d received %d + 4\n",
                descriptor, rx_space, size);
B
bellard 已提交
1034

1035 1036
            s->IntrStatus |= RxOverflow;
            ++s->RxMissed;
B
bellard 已提交
1037 1038 1039 1040 1041

            /* update tally counter */
            ++s->tally_counters.RxERR;
            ++s->tally_counters.MissPkt;

1042
            rtl8139_update_irq(s);
1043
            return size_;
1044 1045
        }

1046
        dma_addr_t rx_addr = rtl8139_addr64(rxbufLO, rxbufHI);
1047 1048

        /* receive/copy to target memory */
1049
        if (dot1q_buf) {
1050 1051 1052 1053
            pci_dma_write(&s->dev, rx_addr, buf, 2 * ETHER_ADDR_LEN);
            pci_dma_write(&s->dev, rx_addr + 2 * ETHER_ADDR_LEN,
                          buf + 2 * ETHER_ADDR_LEN + VLAN_HLEN,
                          size - 2 * ETHER_ADDR_LEN);
1054
        } else {
1055
            pci_dma_write(&s->dev, rx_addr, buf, size);
1056
        }
1057

B
bellard 已提交
1058 1059 1060 1061 1062
        if (s->CpCmd & CPlusRxChkSum)
        {
            /* do some packet checksumming */
        }

1063
        /* write checksum */
1064
        val = cpu_to_le32(crc32(0, buf, size_));
1065
        pci_dma_write(&s->dev, rx_addr+size, (uint8_t *)&val, 4);
1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110

/* first segment of received packet flag */
#define CP_RX_STATUS_FS (1<<29)
/* last segment of received packet flag */
#define CP_RX_STATUS_LS (1<<28)
/* multicast packet flag */
#define CP_RX_STATUS_MAR (1<<26)
/* physical-matching packet flag */
#define CP_RX_STATUS_PAM (1<<25)
/* broadcast packet flag */
#define CP_RX_STATUS_BAR (1<<24)
/* runt packet flag */
#define CP_RX_STATUS_RUNT (1<<19)
/* crc error flag */
#define CP_RX_STATUS_CRC (1<<18)
/* IP checksum error flag */
#define CP_RX_STATUS_IPF (1<<15)
/* UDP checksum error flag */
#define CP_RX_STATUS_UDPF (1<<14)
/* TCP checksum error flag */
#define CP_RX_STATUS_TCPF (1<<13)

        /* transfer ownership to target */
        rxdw0 &= ~CP_RX_OWN;

        /* set first segment bit */
        rxdw0 |= CP_RX_STATUS_FS;

        /* set last segment bit */
        rxdw0 |= CP_RX_STATUS_LS;

        /* set received packet type flags */
        if (packet_header & RxBroadcast)
            rxdw0 |= CP_RX_STATUS_BAR;
        if (packet_header & RxMulticast)
            rxdw0 |= CP_RX_STATUS_MAR;
        if (packet_header & RxPhysical)
            rxdw0 |= CP_RX_STATUS_PAM;

        /* set received size */
        rxdw0 &= ~CP_RX_BUFFER_SIZE_MASK;
        rxdw0 |= (size+4);

        /* update ring data */
        val = cpu_to_le32(rxdw0);
1111
        pci_dma_write(&s->dev, cplus_rx_ring_desc, (uint8_t *)&val, 4);
1112
        val = cpu_to_le32(rxdw1);
1113
        pci_dma_write(&s->dev, cplus_rx_ring_desc+4, (uint8_t *)&val, 4);
1114

B
bellard 已提交
1115 1116 1117
        /* update tally counter */
        ++s->tally_counters.RxOk;

1118 1119 1120 1121 1122 1123 1124 1125 1126 1127
        /* seek to next Rx descriptor */
        if (rxdw0 & CP_RX_EOR)
        {
            s->currCPlusRxDesc = 0;
        }
        else
        {
            ++s->currCPlusRxDesc;
        }

1128
        DPRINTF("done C+ Rx mode ----------------\n");
1129 1130 1131 1132

    }
    else
    {
1133
        DPRINTF("in ring Rx mode ================\n");
B
bellard 已提交
1134

1135 1136 1137 1138 1139 1140 1141
        /* begin ring receiver mode */
        int avail = MOD2(s->RxBufferSize + s->RxBufPtr - s->RxBufAddr, s->RxBufferSize);

        /* if receiver buffer is empty then avail == 0 */

        if (avail != 0 && size + 8 >= avail)
        {
1142 1143 1144
            DPRINTF("rx overflow: rx buffer length %d head 0x%04x "
                "read 0x%04x === available 0x%04x need 0x%04x\n",
                s->RxBufferSize, s->RxBufAddr, s->RxBufPtr, avail, size + 8);
B
bellard 已提交
1145

1146 1147 1148
            s->IntrStatus |= RxOverflow;
            ++s->RxMissed;
            rtl8139_update_irq(s);
1149
            return size_;
1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163
        }

        packet_header |= RxStatusOK;

        packet_header |= (((size+4) << 16) & 0xffff0000);

        /* write header */
        uint32_t val = cpu_to_le32(packet_header);

        rtl8139_write_buffer(s, (uint8_t *)&val, 4);

        rtl8139_write_buffer(s, buf, size);

        /* write checksum */
1164
        val = cpu_to_le32(crc32(0, buf, size));
1165 1166 1167 1168 1169 1170 1171
        rtl8139_write_buffer(s, (uint8_t *)&val, 4);

        /* correct buffer write pointer */
        s->RxBufAddr = MOD2((s->RxBufAddr + 3) & ~0x3, s->RxBufferSize);

        /* now we can signal we have received something */

1172 1173
        DPRINTF("received: rx buffer length %d head 0x%04x read 0x%04x\n",
            s->RxBufferSize, s->RxBufAddr, s->RxBufPtr);
1174 1175 1176
    }

    s->IntrStatus |= RxOK;
B
bellard 已提交
1177 1178 1179 1180 1181

    if (do_interrupt)
    {
        rtl8139_update_irq(s);
    }
1182 1183

    return size_;
B
bellard 已提交
1184 1185
}

1186
static ssize_t rtl8139_receive(NetClientState *nc, const uint8_t *buf, size_t size)
B
bellard 已提交
1187
{
M
Mark McLoughlin 已提交
1188
    return rtl8139_do_receive(nc, buf, size, 1);
1189 1190 1191 1192 1193 1194 1195 1196 1197
}

static void rtl8139_reset_rxring(RTL8139State *s, uint32_t bufferSize)
{
    s->RxBufferSize = bufferSize;
    s->RxBufPtr  = 0;
    s->RxBufAddr = 0;
}

1198
static void rtl8139_reset(DeviceState *d)
1199
{
1200
    RTL8139State *s = container_of(d, RTL8139State, dev.qdev);
1201 1202 1203
    int i;

    /* restore MAC address */
1204
    memcpy(s->phys, s->conf.macaddr.a, 6);
1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235

    /* reset interrupt mask */
    s->IntrStatus = 0;
    s->IntrMask = 0;

    rtl8139_update_irq(s);

    /* mark all status registers as owned by host */
    for (i = 0; i < 4; ++i)
    {
        s->TxStatus[i] = TxHostOwns;
    }

    s->currTxDesc = 0;
    s->currCPlusRxDesc = 0;
    s->currCPlusTxDesc = 0;

    s->RxRingAddrLO = 0;
    s->RxRingAddrHI = 0;

    s->RxBuf = 0;

    rtl8139_reset_rxring(s, 8192);

    /* ACK the reset */
    s->TxConfig = 0;

#if 0
//    s->TxConfig |= HW_REVID(1, 0, 0, 0, 0, 0, 0); // RTL-8139  HasHltClk
    s->clock_enabled = 0;
#else
B
bellard 已提交
1236
    s->TxConfig |= HW_REVID(1, 1, 1, 0, 1, 1, 0); // RTL-8139C+ HasLWake
1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247
    s->clock_enabled = 1;
#endif

    s->bChipCmdState = CmdReset; /* RxBufEmpty bit is calculated on read from ChipCmd */;

    /* set initial state data */
    s->Config0 = 0x0; /* No boot ROM */
    s->Config1 = 0xC; /* IO mapped and MEM mapped registers available */
    s->Config3 = 0x1; /* fast back-to-back compatible */
    s->Config5 = 0x0;

1248
    s->CSCR = CSCR_F_LINK_100 | CSCR_HEART_BIT | CSCR_LD;
1249 1250

    s->CpCmd   = 0x0; /* reset C+ mode */
1251 1252
    s->cplus_enabled = 0;

1253 1254 1255 1256 1257 1258 1259 1260

//    s->BasicModeCtrl = 0x3100; // 100Mbps, full duplex, autonegotiation
//    s->BasicModeCtrl = 0x2100; // 100Mbps, full duplex
    s->BasicModeCtrl = 0x1000; // autonegotiation

    s->BasicModeStatus  = 0x7809;
    //s->BasicModeStatus |= 0x0040; /* UTP medium */
    s->BasicModeStatus |= 0x0020; /* autonegotiation completed */
1261
    /* preserve link state */
J
Jason Wang 已提交
1262
    s->BasicModeStatus |= qemu_get_queue(s->nic)->link_down ? 0 : 0x04;
1263 1264 1265 1266

    s->NWayAdvert    = 0x05e1; /* all modes, full duplex */
    s->NWayLPAR      = 0x05e1; /* all modes, full duplex */
    s->NWayExpansion = 0x0001; /* autonegotiation supported */
B
bellard 已提交
1267 1268 1269 1270 1271 1272 1273 1274 1275 1276

    /* also reset timer and disable timer interrupt */
    s->TCTR = 0;
    s->TimerInt = 0;
    s->TCTR_base = 0;

    /* reset tally counters */
    RTL8139TallyCounters_clear(&s->tally_counters);
}

1277
static void RTL8139TallyCounters_clear(RTL8139TallyCounters* counters)
B
bellard 已提交
1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
{
    counters->TxOk = 0;
    counters->RxOk = 0;
    counters->TxERR = 0;
    counters->RxERR = 0;
    counters->MissPkt = 0;
    counters->FAE = 0;
    counters->Tx1Col = 0;
    counters->TxMCol = 0;
    counters->RxOkPhy = 0;
    counters->RxOkBrd = 0;
    counters->RxOkMul = 0;
    counters->TxAbt = 0;
    counters->TxUndrn = 0;
}

1294
static void RTL8139TallyCounters_dma_write(RTL8139State *s, dma_addr_t tc_addr)
B
bellard 已提交
1295
{
1296
    RTL8139TallyCounters *tally_counters = &s->tally_counters;
B
bellard 已提交
1297 1298 1299 1300 1301
    uint16_t val16;
    uint32_t val32;
    uint64_t val64;

    val64 = cpu_to_le64(tally_counters->TxOk);
1302
    pci_dma_write(&s->dev, tc_addr + 0,     (uint8_t *)&val64, 8);
B
bellard 已提交
1303 1304

    val64 = cpu_to_le64(tally_counters->RxOk);
1305
    pci_dma_write(&s->dev, tc_addr + 8,     (uint8_t *)&val64, 8);
B
bellard 已提交
1306 1307

    val64 = cpu_to_le64(tally_counters->TxERR);
1308
    pci_dma_write(&s->dev, tc_addr + 16,    (uint8_t *)&val64, 8);
B
bellard 已提交
1309 1310

    val32 = cpu_to_le32(tally_counters->RxERR);
1311
    pci_dma_write(&s->dev, tc_addr + 24,    (uint8_t *)&val32, 4);
B
bellard 已提交
1312 1313

    val16 = cpu_to_le16(tally_counters->MissPkt);
1314
    pci_dma_write(&s->dev, tc_addr + 28,    (uint8_t *)&val16, 2);
B
bellard 已提交
1315 1316

    val16 = cpu_to_le16(tally_counters->FAE);
1317
    pci_dma_write(&s->dev, tc_addr + 30,    (uint8_t *)&val16, 2);
B
bellard 已提交
1318 1319

    val32 = cpu_to_le32(tally_counters->Tx1Col);
1320
    pci_dma_write(&s->dev, tc_addr + 32,    (uint8_t *)&val32, 4);
B
bellard 已提交
1321 1322

    val32 = cpu_to_le32(tally_counters->TxMCol);
1323
    pci_dma_write(&s->dev, tc_addr + 36,    (uint8_t *)&val32, 4);
B
bellard 已提交
1324 1325

    val64 = cpu_to_le64(tally_counters->RxOkPhy);
1326
    pci_dma_write(&s->dev, tc_addr + 40,    (uint8_t *)&val64, 8);
B
bellard 已提交
1327 1328

    val64 = cpu_to_le64(tally_counters->RxOkBrd);
1329
    pci_dma_write(&s->dev, tc_addr + 48,    (uint8_t *)&val64, 8);
B
bellard 已提交
1330 1331

    val32 = cpu_to_le32(tally_counters->RxOkMul);
1332
    pci_dma_write(&s->dev, tc_addr + 56,    (uint8_t *)&val32, 4);
B
bellard 已提交
1333 1334

    val16 = cpu_to_le16(tally_counters->TxAbt);
1335
    pci_dma_write(&s->dev, tc_addr + 60,    (uint8_t *)&val16, 2);
B
bellard 已提交
1336 1337

    val16 = cpu_to_le16(tally_counters->TxUndrn);
1338
    pci_dma_write(&s->dev, tc_addr + 62,    (uint8_t *)&val16, 2);
B
bellard 已提交
1339 1340 1341
}

/* Loads values of tally counters from VM state file */
1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363

static const VMStateDescription vmstate_tally_counters = {
    .name = "tally_counters",
    .version_id = 1,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
    .fields      = (VMStateField []) {
        VMSTATE_UINT64(TxOk, RTL8139TallyCounters),
        VMSTATE_UINT64(RxOk, RTL8139TallyCounters),
        VMSTATE_UINT64(TxERR, RTL8139TallyCounters),
        VMSTATE_UINT32(RxERR, RTL8139TallyCounters),
        VMSTATE_UINT16(MissPkt, RTL8139TallyCounters),
        VMSTATE_UINT16(FAE, RTL8139TallyCounters),
        VMSTATE_UINT32(Tx1Col, RTL8139TallyCounters),
        VMSTATE_UINT32(TxMCol, RTL8139TallyCounters),
        VMSTATE_UINT64(RxOkPhy, RTL8139TallyCounters),
        VMSTATE_UINT64(RxOkBrd, RTL8139TallyCounters),
        VMSTATE_UINT16(TxAbt, RTL8139TallyCounters),
        VMSTATE_UINT16(TxUndrn, RTL8139TallyCounters),
        VMSTATE_END_OF_LIST()
    }
};
1364 1365 1366 1367 1368

static void rtl8139_ChipCmd_write(RTL8139State *s, uint32_t val)
{
    val &= 0xff;

1369
    DPRINTF("ChipCmd write val=0x%08x\n", val);
1370 1371 1372

    if (val & CmdReset)
    {
1373
        DPRINTF("ChipCmd reset\n");
1374
        rtl8139_reset(&s->dev.qdev);
1375 1376 1377
    }
    if (val & CmdRxEnb)
    {
1378
        DPRINTF("ChipCmd enable receiver\n");
1379 1380

        s->currCPlusRxDesc = 0;
1381 1382 1383
    }
    if (val & CmdTxEnb)
    {
1384
        DPRINTF("ChipCmd enable transmitter\n");
1385 1386

        s->currCPlusTxDesc = 0;
1387 1388
    }

S
Stefan Weil 已提交
1389
    /* mask unwritable bits */
1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403
    val = SET_MASKED(val, 0xe3, s->bChipCmdState);

    /* Deassert reset pin before next read */
    val &= ~CmdReset;

    s->bChipCmdState = val;
}

static int rtl8139_RxBufferEmpty(RTL8139State *s)
{
    int unread = MOD2(s->RxBufferSize + s->RxBufAddr - s->RxBufPtr, s->RxBufferSize);

    if (unread != 0)
    {
1404
        DPRINTF("receiver buffer data available 0x%04x\n", unread);
1405 1406 1407
        return 0;
    }

1408
    DPRINTF("receiver buffer is empty\n");
1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419

    return 1;
}

static uint32_t rtl8139_ChipCmd_read(RTL8139State *s)
{
    uint32_t ret = s->bChipCmdState;

    if (rtl8139_RxBufferEmpty(s))
        ret |= RxBufEmpty;

1420
    DPRINTF("ChipCmd read val=0x%04x\n", ret);
1421 1422 1423 1424 1425 1426 1427 1428

    return ret;
}

static void rtl8139_CpCmd_write(RTL8139State *s, uint32_t val)
{
    val &= 0xffff;

1429
    DPRINTF("C+ command register write(w) val=0x%04x\n", val);
1430

1431 1432
    s->cplus_enabled = 1;

S
Stefan Weil 已提交
1433
    /* mask unwritable bits */
1434 1435 1436 1437 1438 1439 1440 1441 1442
    val = SET_MASKED(val, 0xff84, s->CpCmd);

    s->CpCmd = val;
}

static uint32_t rtl8139_CpCmd_read(RTL8139State *s)
{
    uint32_t ret = s->CpCmd;

1443
    DPRINTF("C+ command register read(w) val=0x%04x\n", ret);
B
bellard 已提交
1444 1445 1446 1447 1448 1449

    return ret;
}

static void rtl8139_IntrMitigate_write(RTL8139State *s, uint32_t val)
{
1450
    DPRINTF("C+ IntrMitigate register write(w) val=0x%04x\n", val);
B
bellard 已提交
1451 1452 1453 1454 1455 1456
}

static uint32_t rtl8139_IntrMitigate_read(RTL8139State *s)
{
    uint32_t ret = 0;

1457
    DPRINTF("C+ IntrMitigate register read(w) val=0x%04x\n", ret);
1458 1459 1460 1461

    return ret;
}

S
Stefan Weil 已提交
1462
static int rtl8139_config_writable(RTL8139State *s)
1463
{
J
Jason Wang 已提交
1464
    if ((s->Cfg9346 & Chip9346_op_mask) == Cfg9346_ConfigWrite)
1465 1466 1467 1468
    {
        return 1;
    }

1469
    DPRINTF("Configuration registers are write-protected\n");
1470 1471 1472 1473 1474 1475 1476 1477

    return 0;
}

static void rtl8139_BasicModeCtrl_write(RTL8139State *s, uint32_t val)
{
    val &= 0xffff;

1478
    DPRINTF("BasicModeCtrl register write(w) val=0x%04x\n", val);
1479

S
Stefan Weil 已提交
1480
    /* mask unwritable bits */
T
ths 已提交
1481
    uint32_t mask = 0x4cff;
1482

S
Stefan Weil 已提交
1483
    if (1 || !rtl8139_config_writable(s))
1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499
    {
        /* Speed setting and autonegotiation enable bits are read-only */
        mask |= 0x3000;
        /* Duplex mode setting is read-only */
        mask |= 0x0100;
    }

    val = SET_MASKED(val, mask, s->BasicModeCtrl);

    s->BasicModeCtrl = val;
}

static uint32_t rtl8139_BasicModeCtrl_read(RTL8139State *s)
{
    uint32_t ret = s->BasicModeCtrl;

1500
    DPRINTF("BasicModeCtrl register read(w) val=0x%04x\n", ret);
1501 1502 1503 1504 1505 1506 1507 1508

    return ret;
}

static void rtl8139_BasicModeStatus_write(RTL8139State *s, uint32_t val)
{
    val &= 0xffff;

1509
    DPRINTF("BasicModeStatus register write(w) val=0x%04x\n", val);
1510

S
Stefan Weil 已提交
1511
    /* mask unwritable bits */
1512 1513 1514 1515 1516 1517 1518 1519 1520
    val = SET_MASKED(val, 0xff3f, s->BasicModeStatus);

    s->BasicModeStatus = val;
}

static uint32_t rtl8139_BasicModeStatus_read(RTL8139State *s)
{
    uint32_t ret = s->BasicModeStatus;

1521
    DPRINTF("BasicModeStatus register read(w) val=0x%04x\n", ret);
1522 1523 1524 1525 1526 1527 1528 1529

    return ret;
}

static void rtl8139_Cfg9346_write(RTL8139State *s, uint32_t val)
{
    val &= 0xff;

1530
    DPRINTF("Cfg9346 write val=0x%02x\n", val);
1531

S
Stefan Weil 已提交
1532
    /* mask unwritable bits */
1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546
    val = SET_MASKED(val, 0x31, s->Cfg9346);

    uint32_t opmode = val & 0xc0;
    uint32_t eeprom_val = val & 0xf;

    if (opmode == 0x80) {
        /* eeprom access */
        int eecs = (eeprom_val & 0x08)?1:0;
        int eesk = (eeprom_val & 0x04)?1:0;
        int eedi = (eeprom_val & 0x02)?1:0;
        prom9346_set_wire(s, eecs, eesk, eedi);
    } else if (opmode == 0x40) {
        /* Reset.  */
        val = 0;
1547
        rtl8139_reset(&s->dev.qdev);
1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572
    }

    s->Cfg9346 = val;
}

static uint32_t rtl8139_Cfg9346_read(RTL8139State *s)
{
    uint32_t ret = s->Cfg9346;

    uint32_t opmode = ret & 0xc0;

    if (opmode == 0x80)
    {
        /* eeprom access */
        int eedo = prom9346_get_wire(s);
        if (eedo)
        {
            ret |=  0x01;
        }
        else
        {
            ret &= ~0x01;
        }
    }

1573
    DPRINTF("Cfg9346 read val=0x%02x\n", ret);
1574 1575 1576 1577 1578 1579 1580 1581

    return ret;
}

static void rtl8139_Config0_write(RTL8139State *s, uint32_t val)
{
    val &= 0xff;

1582
    DPRINTF("Config0 write val=0x%02x\n", val);
1583

S
Stefan Weil 已提交
1584
    if (!rtl8139_config_writable(s)) {
1585
        return;
S
Stefan Weil 已提交
1586
    }
1587

S
Stefan Weil 已提交
1588
    /* mask unwritable bits */
1589 1590 1591 1592 1593 1594 1595 1596 1597
    val = SET_MASKED(val, 0xf8, s->Config0);

    s->Config0 = val;
}

static uint32_t rtl8139_Config0_read(RTL8139State *s)
{
    uint32_t ret = s->Config0;

1598
    DPRINTF("Config0 read val=0x%02x\n", ret);
1599 1600 1601 1602 1603 1604 1605 1606

    return ret;
}

static void rtl8139_Config1_write(RTL8139State *s, uint32_t val)
{
    val &= 0xff;

1607
    DPRINTF("Config1 write val=0x%02x\n", val);
1608

S
Stefan Weil 已提交
1609
    if (!rtl8139_config_writable(s)) {
1610
        return;
S
Stefan Weil 已提交
1611
    }
1612

S
Stefan Weil 已提交
1613
    /* mask unwritable bits */
1614 1615 1616 1617 1618 1619 1620 1621 1622
    val = SET_MASKED(val, 0xC, s->Config1);

    s->Config1 = val;
}

static uint32_t rtl8139_Config1_read(RTL8139State *s)
{
    uint32_t ret = s->Config1;

1623
    DPRINTF("Config1 read val=0x%02x\n", ret);
1624 1625 1626 1627 1628 1629 1630 1631

    return ret;
}

static void rtl8139_Config3_write(RTL8139State *s, uint32_t val)
{
    val &= 0xff;

1632
    DPRINTF("Config3 write val=0x%02x\n", val);
1633

S
Stefan Weil 已提交
1634
    if (!rtl8139_config_writable(s)) {
1635
        return;
S
Stefan Weil 已提交
1636
    }
1637

S
Stefan Weil 已提交
1638
    /* mask unwritable bits */
1639 1640 1641 1642 1643 1644 1645 1646 1647
    val = SET_MASKED(val, 0x8F, s->Config3);

    s->Config3 = val;
}

static uint32_t rtl8139_Config3_read(RTL8139State *s)
{
    uint32_t ret = s->Config3;

1648
    DPRINTF("Config3 read val=0x%02x\n", ret);
1649 1650 1651 1652 1653 1654 1655 1656

    return ret;
}

static void rtl8139_Config4_write(RTL8139State *s, uint32_t val)
{
    val &= 0xff;

1657
    DPRINTF("Config4 write val=0x%02x\n", val);
1658

S
Stefan Weil 已提交
1659
    if (!rtl8139_config_writable(s)) {
1660
        return;
S
Stefan Weil 已提交
1661
    }
1662

S
Stefan Weil 已提交
1663
    /* mask unwritable bits */
1664 1665 1666 1667 1668 1669 1670 1671 1672
    val = SET_MASKED(val, 0x0a, s->Config4);

    s->Config4 = val;
}

static uint32_t rtl8139_Config4_read(RTL8139State *s)
{
    uint32_t ret = s->Config4;

1673
    DPRINTF("Config4 read val=0x%02x\n", ret);
1674 1675 1676 1677 1678 1679 1680 1681

    return ret;
}

static void rtl8139_Config5_write(RTL8139State *s, uint32_t val)
{
    val &= 0xff;

1682
    DPRINTF("Config5 write val=0x%02x\n", val);
1683

S
Stefan Weil 已提交
1684
    /* mask unwritable bits */
1685 1686 1687 1688 1689 1690 1691 1692 1693
    val = SET_MASKED(val, 0x80, s->Config5);

    s->Config5 = val;
}

static uint32_t rtl8139_Config5_read(RTL8139State *s)
{
    uint32_t ret = s->Config5;

1694
    DPRINTF("Config5 read val=0x%02x\n", ret);
1695 1696 1697 1698 1699 1700 1701 1702

    return ret;
}

static void rtl8139_TxConfig_write(RTL8139State *s, uint32_t val)
{
    if (!rtl8139_transmitter_enabled(s))
    {
1703
        DPRINTF("transmitter disabled; no TxConfig write val=0x%08x\n", val);
1704 1705 1706
        return;
    }

1707
    DPRINTF("TxConfig write val=0x%08x\n", val);
1708 1709 1710 1711 1712 1713 1714 1715

    val = SET_MASKED(val, TxVersionMask | 0x8070f80f, s->TxConfig);

    s->TxConfig = val;
}

static void rtl8139_TxConfig_writeb(RTL8139State *s, uint32_t val)
{
1716
    DPRINTF("RTL8139C TxConfig via write(b) val=0x%02x\n", val);
B
bellard 已提交
1717 1718 1719 1720 1721

    uint32_t tc = s->TxConfig;
    tc &= 0xFFFFFF00;
    tc |= (val & 0x000000FF);
    rtl8139_TxConfig_write(s, tc);
1722 1723 1724 1725 1726 1727
}

static uint32_t rtl8139_TxConfig_read(RTL8139State *s)
{
    uint32_t ret = s->TxConfig;

1728
    DPRINTF("TxConfig read val=0x%04x\n", ret);
1729 1730 1731 1732 1733 1734

    return ret;
}

static void rtl8139_RxConfig_write(RTL8139State *s, uint32_t val)
{
1735
    DPRINTF("RxConfig write val=0x%08x\n", val);
1736

S
Stefan Weil 已提交
1737
    /* mask unwritable bits */
1738 1739 1740 1741 1742 1743 1744
    val = SET_MASKED(val, 0xf0fc0040, s->RxConfig);

    s->RxConfig = val;

    /* reset buffer size and read/write pointers */
    rtl8139_reset_rxring(s, 8192 << ((s->RxConfig >> 11) & 0x3));

1745
    DPRINTF("RxConfig write reset buffer size to %d\n", s->RxBufferSize);
1746 1747 1748 1749 1750 1751
}

static uint32_t rtl8139_RxConfig_read(RTL8139State *s)
{
    uint32_t ret = s->RxConfig;

1752
    DPRINTF("RxConfig read val=0x%08x\n", ret);
1753 1754 1755 1756

    return ret;
}

1757 1758
static void rtl8139_transfer_frame(RTL8139State *s, uint8_t *buf, int size,
    int do_interrupt, const uint8_t *dot1q_buf)
1759
{
1760 1761
    struct iovec *iov = NULL;

1762 1763
    if (!size)
    {
1764
        DPRINTF("+++ empty ethernet frame\n");
1765 1766 1767
        return;
    }

1768 1769 1770 1771 1772 1773 1774 1775 1776
    if (dot1q_buf && size >= ETHER_ADDR_LEN * 2) {
        iov = (struct iovec[3]) {
            { .iov_base = buf, .iov_len = ETHER_ADDR_LEN * 2 },
            { .iov_base = (void *) dot1q_buf, .iov_len = VLAN_HLEN },
            { .iov_base = buf + ETHER_ADDR_LEN * 2,
                .iov_len = size - ETHER_ADDR_LEN * 2 },
        };
    }

1777 1778
    if (TxLoopBack == (s->TxConfig & TxLoopBack))
    {
1779 1780 1781 1782 1783
        size_t buf2_size;
        uint8_t *buf2;

        if (iov) {
            buf2_size = iov_size(iov, 3);
1784
            buf2 = g_malloc(buf2_size);
1785
            iov_to_buf(iov, 3, 0, buf2, buf2_size);
1786 1787 1788
            buf = buf2;
        }

1789
        DPRINTF("+++ transmit loopback mode\n");
J
Jason Wang 已提交
1790
        rtl8139_do_receive(qemu_get_queue(s->nic), buf, size, do_interrupt);
1791 1792

        if (iov) {
1793
            g_free(buf2);
1794
        }
1795 1796 1797
    }
    else
    {
1798
        if (iov) {
J
Jason Wang 已提交
1799
            qemu_sendv_packet(qemu_get_queue(s->nic), iov, 3);
1800
        } else {
J
Jason Wang 已提交
1801
            qemu_send_packet(qemu_get_queue(s->nic), buf, size);
1802
        }
1803 1804 1805
    }
}

1806 1807 1808 1809
static int rtl8139_transmit_one(RTL8139State *s, int descriptor)
{
    if (!rtl8139_transmitter_enabled(s))
    {
1810 1811
        DPRINTF("+++ cannot transmit from descriptor %d: transmitter "
            "disabled\n", descriptor);
1812 1813 1814 1815 1816
        return 0;
    }

    if (s->TxStatus[descriptor] & TxHostOwns)
    {
1817 1818
        DPRINTF("+++ cannot transmit from descriptor %d: owned by host "
            "(%08x)\n", descriptor, s->TxStatus[descriptor]);
1819 1820 1821
        return 0;
    }

1822
    DPRINTF("+++ transmitting from descriptor %d\n", descriptor);
1823 1824 1825 1826

    int txsize = s->TxStatus[descriptor] & 0x1fff;
    uint8_t txbuffer[0x2000];

1827 1828
    DPRINTF("+++ transmit reading %d bytes from host memory at 0x%08x\n",
        txsize, s->TxAddr[descriptor]);
1829

1830
    pci_dma_read(&s->dev, s->TxAddr[descriptor], txbuffer, txsize);
1831 1832 1833 1834 1835

    /* Mark descriptor as transferred */
    s->TxStatus[descriptor] |= TxHostOwns;
    s->TxStatus[descriptor] |= TxStatOK;

1836
    rtl8139_transfer_frame(s, txbuffer, txsize, 0, NULL);
B
bellard 已提交
1837

1838 1839
    DPRINTF("+++ transmitted %d bytes from descriptor %d\n", txsize,
        descriptor);
1840 1841 1842 1843 1844 1845 1846 1847

    /* update interrupt */
    s->IntrStatus |= TxOK;
    rtl8139_update_irq(s);

    return 1;
}

1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934
/* structures and macros for task offloading */
typedef struct ip_header
{
    uint8_t  ip_ver_len;    /* version and header length */
    uint8_t  ip_tos;        /* type of service */
    uint16_t ip_len;        /* total length */
    uint16_t ip_id;         /* identification */
    uint16_t ip_off;        /* fragment offset field */
    uint8_t  ip_ttl;        /* time to live */
    uint8_t  ip_p;          /* protocol */
    uint16_t ip_sum;        /* checksum */
    uint32_t ip_src,ip_dst; /* source and dest address */
} ip_header;

#define IP_HEADER_VERSION_4 4
#define IP_HEADER_VERSION(ip) ((ip->ip_ver_len >> 4)&0xf)
#define IP_HEADER_LENGTH(ip) (((ip->ip_ver_len)&0xf) << 2)

typedef struct tcp_header
{
    uint16_t th_sport;		/* source port */
    uint16_t th_dport;		/* destination port */
    uint32_t th_seq;			/* sequence number */
    uint32_t th_ack;			/* acknowledgement number */
    uint16_t th_offset_flags; /* data offset, reserved 6 bits, TCP protocol flags */
    uint16_t th_win;			/* window */
    uint16_t th_sum;			/* checksum */
    uint16_t th_urp;			/* urgent pointer */
} tcp_header;

typedef struct udp_header
{
    uint16_t uh_sport; /* source port */
    uint16_t uh_dport; /* destination port */
    uint16_t uh_ulen;  /* udp length */
    uint16_t uh_sum;   /* udp checksum */
} udp_header;

typedef struct ip_pseudo_header
{
    uint32_t ip_src;
    uint32_t ip_dst;
    uint8_t  zeros;
    uint8_t  ip_proto;
    uint16_t ip_payload;
} ip_pseudo_header;

#define IP_PROTO_TCP 6
#define IP_PROTO_UDP 17

#define TCP_HEADER_DATA_OFFSET(tcp) (((be16_to_cpu(tcp->th_offset_flags) >> 12)&0xf) << 2)
#define TCP_FLAGS_ONLY(flags) ((flags)&0x3f)
#define TCP_HEADER_FLAGS(tcp) TCP_FLAGS_ONLY(be16_to_cpu(tcp->th_offset_flags))

#define TCP_HEADER_CLEAR_FLAGS(tcp, off) ((tcp)->th_offset_flags &= cpu_to_be16(~TCP_FLAGS_ONLY(off)))

#define TCP_FLAG_FIN  0x01
#define TCP_FLAG_PUSH 0x08

/* produces ones' complement sum of data */
static uint16_t ones_complement_sum(uint8_t *data, size_t len)
{
    uint32_t result = 0;

    for (; len > 1; data+=2, len-=2)
    {
        result += *(uint16_t*)data;
    }

    /* add the remainder byte */
    if (len)
    {
        uint8_t odd[2] = {*data, 0};
        result += *(uint16_t*)odd;
    }

    while (result>>16)
        result = (result & 0xffff) + (result >> 16);

    return result;
}

static uint16_t ip_checksum(void *data, size_t len)
{
    return ~ones_complement_sum((uint8_t*)data, len);
}

1935 1936 1937 1938
static int rtl8139_cplus_transmit_one(RTL8139State *s)
{
    if (!rtl8139_transmitter_enabled(s))
    {
1939
        DPRINTF("+++ C+ mode: transmitter disabled\n");
1940 1941 1942 1943 1944
        return 0;
    }

    if (!rtl8139_cp_transmitter_enabled(s))
    {
1945
        DPRINTF("+++ C+ mode: C+ transmitter disabled\n");
1946 1947 1948 1949 1950
        return 0 ;
    }

    int descriptor = s->currCPlusTxDesc;

1951
    dma_addr_t cplus_tx_ring_desc = rtl8139_addr64(s->TxAddr[0], s->TxAddr[1]);
1952 1953 1954 1955

    /* Normal priority ring */
    cplus_tx_ring_desc += 16 * descriptor;

1956
    DPRINTF("+++ C+ mode reading TX descriptor %d from host memory at "
1957
        "%08x %08x = 0x"DMA_ADDR_FMT"\n", descriptor, s->TxAddr[1],
1958
        s->TxAddr[0], cplus_tx_ring_desc);
1959 1960 1961

    uint32_t val, txdw0,txdw1,txbufLO,txbufHI;

1962
    pci_dma_read(&s->dev, cplus_tx_ring_desc,    (uint8_t *)&val, 4);
1963
    txdw0 = le32_to_cpu(val);
1964
    pci_dma_read(&s->dev, cplus_tx_ring_desc+4,  (uint8_t *)&val, 4);
1965
    txdw1 = le32_to_cpu(val);
1966
    pci_dma_read(&s->dev, cplus_tx_ring_desc+8,  (uint8_t *)&val, 4);
1967
    txbufLO = le32_to_cpu(val);
1968
    pci_dma_read(&s->dev, cplus_tx_ring_desc+12, (uint8_t *)&val, 4);
1969 1970
    txbufHI = le32_to_cpu(val);

1971 1972
    DPRINTF("+++ C+ mode TX descriptor %d %08x %08x %08x %08x\n", descriptor,
        txdw0, txdw1, txbufLO, txbufHI);
1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983

/* w0 ownership flag */
#define CP_TX_OWN (1<<31)
/* w0 end of ring flag */
#define CP_TX_EOR (1<<30)
/* first segment of received packet flag */
#define CP_TX_FS (1<<29)
/* last segment of received packet flag */
#define CP_TX_LS (1<<28)
/* large send packet flag */
#define CP_TX_LGSEN (1<<27)
1984 1985 1986
/* large send MSS mask, bits 16...25 */
#define CP_TC_LGSEN_MSS_MASK ((1 << 12) - 1)

1987 1988 1989 1990 1991 1992 1993 1994 1995 1996
/* IP checksum offload flag */
#define CP_TX_IPCS (1<<18)
/* UDP checksum offload flag */
#define CP_TX_UDPCS (1<<17)
/* TCP checksum offload flag */
#define CP_TX_TCPCS (1<<16)

/* w0 bits 0...15 : buffer size */
#define CP_TX_BUFFER_SIZE (1<<16)
#define CP_TX_BUFFER_SIZE_MASK (CP_TX_BUFFER_SIZE - 1)
1997 1998 1999
/* w1 add tag flag */
#define CP_TX_TAGC (1<<17)
/* w1 bits 0...15 : VLAN tag (big endian) */
2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017
#define CP_TX_VLAN_TAG_MASK ((1<<16) - 1)
/* w2 low  32bit of Rx buffer ptr */
/* w3 high 32bit of Rx buffer ptr */

/* set after transmission */
/* FIFO underrun flag */
#define CP_TX_STATUS_UNF (1<<25)
/* transmit error summary flag, valid if set any of three below */
#define CP_TX_STATUS_TES (1<<23)
/* out-of-window collision flag */
#define CP_TX_STATUS_OWC (1<<22)
/* link failure flag */
#define CP_TX_STATUS_LNKF (1<<21)
/* excessive collisions flag */
#define CP_TX_STATUS_EXC (1<<20)

    if (!(txdw0 & CP_TX_OWN))
    {
2018
        DPRINTF("C+ Tx mode : descriptor %d is owned by host\n", descriptor);
2019 2020 2021
        return 0 ;
    }

2022
    DPRINTF("+++ C+ Tx mode : transmitting from descriptor %d\n", descriptor);
B
bellard 已提交
2023 2024 2025

    if (txdw0 & CP_TX_FS)
    {
2026 2027
        DPRINTF("+++ C+ Tx mode : descriptor %d is first segment "
            "descriptor\n", descriptor);
B
bellard 已提交
2028 2029 2030 2031

        /* reset internal buffer offset */
        s->cplus_txbuffer_offset = 0;
    }
2032 2033

    int txsize = txdw0 & CP_TX_BUFFER_SIZE_MASK;
2034
    dma_addr_t tx_addr = rtl8139_addr64(txbufLO, txbufHI);
2035

B
bellard 已提交
2036 2037 2038 2039
    /* make sure we have enough space to assemble the packet */
    if (!s->cplus_txbuffer)
    {
        s->cplus_txbuffer_len = CP_TX_BUFFER_SIZE;
2040
        s->cplus_txbuffer = g_malloc(s->cplus_txbuffer_len);
B
bellard 已提交
2041
        s->cplus_txbuffer_offset = 0;
2042

2043 2044
        DPRINTF("+++ C+ mode transmission buffer allocated space %d\n",
            s->cplus_txbuffer_len);
B
bellard 已提交
2045 2046
    }

2047
    if (s->cplus_txbuffer_offset + txsize >= s->cplus_txbuffer_len)
B
bellard 已提交
2048
    {
2049 2050 2051 2052
        /* The spec didn't tell the maximum size, stick to CP_TX_BUFFER_SIZE */
        txsize = s->cplus_txbuffer_len - s->cplus_txbuffer_offset;
        DPRINTF("+++ C+ mode transmission buffer overrun, truncated descriptor"
                "length to %d\n", txsize);
B
bellard 已提交
2053 2054 2055 2056 2057
    }

    if (!s->cplus_txbuffer)
    {
        /* out of memory */
2058

2059 2060
        DPRINTF("+++ C+ mode transmiter failed to reallocate %d bytes\n",
            s->cplus_txbuffer_len);
B
bellard 已提交
2061 2062 2063 2064 2065 2066 2067 2068 2069 2070

        /* update tally counter */
        ++s->tally_counters.TxERR;
        ++s->tally_counters.TxAbt;

        return 0;
    }

    /* append more data to the packet */

2071
    DPRINTF("+++ C+ mode transmit reading %d bytes from host memory at "
2072 2073
            DMA_ADDR_FMT" to offset %d\n", txsize, tx_addr,
            s->cplus_txbuffer_offset);
B
bellard 已提交
2074

2075 2076
    pci_dma_read(&s->dev, tx_addr,
                 s->cplus_txbuffer + s->cplus_txbuffer_offset, txsize);
B
bellard 已提交
2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089
    s->cplus_txbuffer_offset += txsize;

    /* seek to next Rx descriptor */
    if (txdw0 & CP_TX_EOR)
    {
        s->currCPlusTxDesc = 0;
    }
    else
    {
        ++s->currCPlusTxDesc;
        if (s->currCPlusTxDesc >= 64)
            s->currCPlusTxDesc = 0;
    }
2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102

    /* transfer ownership to target */
    txdw0 &= ~CP_RX_OWN;

    /* reset error indicator bits */
    txdw0 &= ~CP_TX_STATUS_UNF;
    txdw0 &= ~CP_TX_STATUS_TES;
    txdw0 &= ~CP_TX_STATUS_OWC;
    txdw0 &= ~CP_TX_STATUS_LNKF;
    txdw0 &= ~CP_TX_STATUS_EXC;

    /* update ring data */
    val = cpu_to_le32(txdw0);
2103
    pci_dma_write(&s->dev, cplus_tx_ring_desc, (uint8_t *)&val, 4);
2104

B
bellard 已提交
2105 2106
    /* Now decide if descriptor being processed is holding the last segment of packet */
    if (txdw0 & CP_TX_LS)
2107
    {
2108 2109 2110
        uint8_t dot1q_buffer_space[VLAN_HLEN];
        uint16_t *dot1q_buffer;

2111 2112
        DPRINTF("+++ C+ Tx mode : descriptor %d is last segment descriptor\n",
            descriptor);
B
bellard 已提交
2113 2114 2115 2116 2117 2118 2119

        /* can transfer fully assembled packet */

        uint8_t *saved_buffer  = s->cplus_txbuffer;
        int      saved_size    = s->cplus_txbuffer_offset;
        int      saved_buffer_len = s->cplus_txbuffer_len;

2120 2121 2122 2123
        /* create vlan tag */
        if (txdw1 & CP_TX_TAGC) {
            /* the vlan tag is in BE byte order in the descriptor
             * BE + le_to_cpu() + ~swap()~ = cpu */
2124 2125
            DPRINTF("+++ C+ Tx mode : inserting vlan tag with ""tci: %u\n",
                bswap16(txdw1 & CP_TX_VLAN_TAG_MASK));
2126 2127 2128 2129 2130 2131 2132 2133 2134

            dot1q_buffer = (uint16_t *) dot1q_buffer_space;
            dot1q_buffer[0] = cpu_to_be16(ETH_P_8021Q);
            /* BE + le_to_cpu() + ~cpu_to_le()~ = BE */
            dot1q_buffer[1] = cpu_to_le16(txdw1 & CP_TX_VLAN_TAG_MASK);
        } else {
            dot1q_buffer = NULL;
        }

B
bellard 已提交
2135 2136 2137 2138 2139
        /* reset the card space to protect from recursive call */
        s->cplus_txbuffer = NULL;
        s->cplus_txbuffer_offset = 0;
        s->cplus_txbuffer_len = 0;

2140
        if (txdw0 & (CP_TX_IPCS | CP_TX_UDPCS | CP_TX_TCPCS | CP_TX_LGSEN))
B
bellard 已提交
2141
        {
2142
            DPRINTF("+++ C+ mode offloaded task checksum\n");
B
bellard 已提交
2143 2144

            /* ip packet header */
2145
            ip_header *ip = NULL;
B
bellard 已提交
2146
            int hlen = 0;
2147 2148
            uint8_t  ip_protocol = 0;
            uint16_t ip_data_len = 0;
B
bellard 已提交
2149

2150
            uint8_t *eth_payload_data = NULL;
2151
            size_t   eth_payload_len  = 0;
B
bellard 已提交
2152

2153
            int proto = be16_to_cpu(*(uint16_t *)(saved_buffer + 12));
B
bellard 已提交
2154 2155
            if (proto == ETH_P_IP)
            {
2156
                DPRINTF("+++ C+ mode has IP packet\n");
B
bellard 已提交
2157 2158

                /* not aligned */
2159 2160
                eth_payload_data = saved_buffer + ETH_HLEN;
                eth_payload_len  = saved_size   - ETH_HLEN;
B
bellard 已提交
2161

2162
                ip = (ip_header*)eth_payload_data;
B
bellard 已提交
2163

2164
                if (IP_HEADER_VERSION(ip) != IP_HEADER_VERSION_4) {
2165 2166 2167
                    DPRINTF("+++ C+ mode packet has bad IP version %d "
                        "expected %d\n", IP_HEADER_VERSION(ip),
                        IP_HEADER_VERSION_4);
B
bellard 已提交
2168 2169
                    ip = NULL;
                } else {
2170 2171 2172
                    hlen = IP_HEADER_LENGTH(ip);
                    ip_protocol = ip->ip_p;
                    ip_data_len = be16_to_cpu(ip->ip_len) - hlen;
B
bellard 已提交
2173 2174 2175 2176 2177 2178 2179
                }
            }

            if (ip)
            {
                if (txdw0 & CP_TX_IPCS)
                {
2180
                    DPRINTF("+++ C+ mode need IP checksum\n");
B
bellard 已提交
2181

2182
                    if (hlen<sizeof(ip_header) || hlen>eth_payload_len) {/* min header length */
B
bellard 已提交
2183 2184 2185 2186 2187 2188
                        /* bad packet header len */
                        /* or packet too short */
                    }
                    else
                    {
                        ip->ip_sum = 0;
2189
                        ip->ip_sum = ip_checksum(ip, hlen);
2190 2191
                        DPRINTF("+++ C+ mode IP header len=%d checksum=%04x\n",
                            hlen, ip->ip_sum);
B
bellard 已提交
2192 2193 2194
                    }
                }

2195
                if ((txdw0 & CP_TX_LGSEN) && ip_protocol == IP_PROTO_TCP)
B
bellard 已提交
2196
                {
2197
                    int large_send_mss = (txdw0 >> 16) & CP_TC_LGSEN_MSS_MASK;
2198

2199 2200 2201
                    DPRINTF("+++ C+ mode offloaded task TSO MTU=%d IP data %d "
                        "frame data %d specified MSS=%d\n", ETH_MTU,
                        ip_data_len, saved_size - ETH_HLEN, large_send_mss);
B
bellard 已提交
2202

2203 2204
                    int tcp_send_offset = 0;
                    int send_count = 0;
B
bellard 已提交
2205 2206 2207 2208

                    /* maximum IP header length is 60 bytes */
                    uint8_t saved_ip_header[60];

2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224
                    /* save IP header template; data area is used in tcp checksum calculation */
                    memcpy(saved_ip_header, eth_payload_data, hlen);

                    /* a placeholder for checksum calculation routine in tcp case */
                    uint8_t *data_to_checksum     = eth_payload_data + hlen - 12;
                    //                    size_t   data_to_checksum_len = eth_payload_len  - hlen + 12;

                    /* pointer to TCP header */
                    tcp_header *p_tcp_hdr = (tcp_header*)(eth_payload_data + hlen);

                    int tcp_hlen = TCP_HEADER_DATA_OFFSET(p_tcp_hdr);

                    /* ETH_MTU = ip header len + tcp header len + payload */
                    int tcp_data_len = ip_data_len - tcp_hlen;
                    int tcp_chunk_size = ETH_MTU - hlen - tcp_hlen;

2225 2226 2227
                    DPRINTF("+++ C+ mode TSO IP data len %d TCP hlen %d TCP "
                        "data len %d TCP chunk size %d\n", ip_data_len,
                        tcp_hlen, tcp_data_len, tcp_chunk_size);
2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244

                    /* note the cycle below overwrites IP header data,
                       but restores it from saved_ip_header before sending packet */

                    int is_last_frame = 0;

                    for (tcp_send_offset = 0; tcp_send_offset < tcp_data_len; tcp_send_offset += tcp_chunk_size)
                    {
                        uint16_t chunk_size = tcp_chunk_size;

                        /* check if this is the last frame */
                        if (tcp_send_offset + tcp_chunk_size >= tcp_data_len)
                        {
                            is_last_frame = 1;
                            chunk_size = tcp_data_len - tcp_send_offset;
                        }

2245 2246
                        DPRINTF("+++ C+ mode TSO TCP seqno %08x\n",
                            be32_to_cpu(p_tcp_hdr->th_seq));
2247 2248 2249 2250 2251

                        /* add 4 TCP pseudoheader fields */
                        /* copy IP source and destination fields */
                        memcpy(data_to_checksum, saved_ip_header + 12, 8);

2252 2253 2254
                        DPRINTF("+++ C+ mode TSO calculating TCP checksum for "
                            "packet with %d bytes data\n", tcp_hlen +
                            chunk_size);
2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265

                        if (tcp_send_offset)
                        {
                            memcpy((uint8_t*)p_tcp_hdr + tcp_hlen, (uint8_t*)p_tcp_hdr + tcp_hlen + tcp_send_offset, chunk_size);
                        }

                        /* keep PUSH and FIN flags only for the last frame */
                        if (!is_last_frame)
                        {
                            TCP_HEADER_CLEAR_FLAGS(p_tcp_hdr, TCP_FLAG_PUSH|TCP_FLAG_FIN);
                        }
B
bellard 已提交
2266

2267 2268 2269 2270 2271 2272 2273 2274 2275
                        /* recalculate TCP checksum */
                        ip_pseudo_header *p_tcpip_hdr = (ip_pseudo_header *)data_to_checksum;
                        p_tcpip_hdr->zeros      = 0;
                        p_tcpip_hdr->ip_proto   = IP_PROTO_TCP;
                        p_tcpip_hdr->ip_payload = cpu_to_be16(tcp_hlen + chunk_size);

                        p_tcp_hdr->th_sum = 0;

                        int tcp_checksum = ip_checksum(data_to_checksum, tcp_hlen + chunk_size + 12);
2276 2277
                        DPRINTF("+++ C+ mode TSO TCP checksum %04x\n",
                            tcp_checksum);
2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291

                        p_tcp_hdr->th_sum = tcp_checksum;

                        /* restore IP header */
                        memcpy(eth_payload_data, saved_ip_header, hlen);

                        /* set IP data length and recalculate IP checksum */
                        ip->ip_len = cpu_to_be16(hlen + tcp_hlen + chunk_size);

                        /* increment IP id for subsequent frames */
                        ip->ip_id = cpu_to_be16(tcp_send_offset/tcp_chunk_size + be16_to_cpu(ip->ip_id));

                        ip->ip_sum = 0;
                        ip->ip_sum = ip_checksum(eth_payload_data, hlen);
2292 2293
                        DPRINTF("+++ C+ mode TSO IP header len=%d "
                            "checksum=%04x\n", hlen, ip->ip_sum);
2294 2295

                        int tso_send_size = ETH_HLEN + hlen + tcp_hlen + chunk_size;
2296 2297
                        DPRINTF("+++ C+ mode TSO transferring packet size "
                            "%d\n", tso_send_size);
2298 2299
                        rtl8139_transfer_frame(s, saved_buffer, tso_send_size,
                            0, (uint8_t *) dot1q_buffer);
2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310

                        /* add transferred count to TCP sequence number */
                        p_tcp_hdr->th_seq = cpu_to_be32(chunk_size + be32_to_cpu(p_tcp_hdr->th_seq));
                        ++send_count;
                    }

                    /* Stop sending this frame */
                    saved_size = 0;
                }
                else if (txdw0 & (CP_TX_TCPCS|CP_TX_UDPCS))
                {
2311
                    DPRINTF("+++ C+ mode need TCP or UDP checksum\n");
2312 2313 2314 2315 2316 2317 2318

                    /* maximum IP header length is 60 bytes */
                    uint8_t saved_ip_header[60];
                    memcpy(saved_ip_header, eth_payload_data, hlen);

                    uint8_t *data_to_checksum     = eth_payload_data + hlen - 12;
                    //                    size_t   data_to_checksum_len = eth_payload_len  - hlen + 12;
B
bellard 已提交
2319 2320 2321

                    /* add 4 TCP pseudoheader fields */
                    /* copy IP source and destination fields */
2322
                    memcpy(data_to_checksum, saved_ip_header + 12, 8);
B
bellard 已提交
2323

2324
                    if ((txdw0 & CP_TX_TCPCS) && ip_protocol == IP_PROTO_TCP)
B
bellard 已提交
2325
                    {
2326 2327
                        DPRINTF("+++ C+ mode calculating TCP checksum for "
                            "packet with %d bytes data\n", ip_data_len);
B
bellard 已提交
2328

2329 2330 2331 2332
                        ip_pseudo_header *p_tcpip_hdr = (ip_pseudo_header *)data_to_checksum;
                        p_tcpip_hdr->zeros      = 0;
                        p_tcpip_hdr->ip_proto   = IP_PROTO_TCP;
                        p_tcpip_hdr->ip_payload = cpu_to_be16(ip_data_len);
B
bellard 已提交
2333

2334
                        tcp_header* p_tcp_hdr = (tcp_header *) (data_to_checksum+12);
B
bellard 已提交
2335 2336 2337

                        p_tcp_hdr->th_sum = 0;

2338
                        int tcp_checksum = ip_checksum(data_to_checksum, ip_data_len + 12);
2339 2340
                        DPRINTF("+++ C+ mode TCP checksum %04x\n",
                            tcp_checksum);
B
bellard 已提交
2341 2342 2343

                        p_tcp_hdr->th_sum = tcp_checksum;
                    }
2344
                    else if ((txdw0 & CP_TX_UDPCS) && ip_protocol == IP_PROTO_UDP)
B
bellard 已提交
2345
                    {
2346 2347
                        DPRINTF("+++ C+ mode calculating UDP checksum for "
                            "packet with %d bytes data\n", ip_data_len);
B
bellard 已提交
2348

2349 2350 2351 2352
                        ip_pseudo_header *p_udpip_hdr = (ip_pseudo_header *)data_to_checksum;
                        p_udpip_hdr->zeros      = 0;
                        p_udpip_hdr->ip_proto   = IP_PROTO_UDP;
                        p_udpip_hdr->ip_payload = cpu_to_be16(ip_data_len);
B
bellard 已提交
2353

2354
                        udp_header *p_udp_hdr = (udp_header *) (data_to_checksum+12);
B
bellard 已提交
2355 2356 2357

                        p_udp_hdr->uh_sum = 0;

2358
                        int udp_checksum = ip_checksum(data_to_checksum, ip_data_len + 12);
2359 2360
                        DPRINTF("+++ C+ mode UDP checksum %04x\n",
                            udp_checksum);
B
bellard 已提交
2361 2362 2363 2364 2365

                        p_udp_hdr->uh_sum = udp_checksum;
                    }

                    /* restore IP header */
2366
                    memcpy(eth_payload_data, saved_ip_header, hlen);
B
bellard 已提交
2367 2368 2369 2370 2371 2372 2373
                }
            }
        }

        /* update tally counter */
        ++s->tally_counters.TxOk;

2374
        DPRINTF("+++ C+ mode transmitting %d bytes packet\n", saved_size);
B
bellard 已提交
2375

2376 2377
        rtl8139_transfer_frame(s, saved_buffer, saved_size, 1,
            (uint8_t *) dot1q_buffer);
B
bellard 已提交
2378 2379 2380 2381 2382 2383 2384 2385 2386 2387

        /* restore card space if there was no recursion and reset offset */
        if (!s->cplus_txbuffer)
        {
            s->cplus_txbuffer        = saved_buffer;
            s->cplus_txbuffer_len    = saved_buffer_len;
            s->cplus_txbuffer_offset = 0;
        }
        else
        {
2388
            g_free(saved_buffer);
B
bellard 已提交
2389
        }
2390 2391 2392
    }
    else
    {
2393
        DPRINTF("+++ C+ mode transmission continue to next descriptor\n");
2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410
    }

    return 1;
}

static void rtl8139_cplus_transmit(RTL8139State *s)
{
    int txcount = 0;

    while (rtl8139_cplus_transmit_one(s))
    {
        ++txcount;
    }

    /* Mark transfer completed */
    if (!txcount)
    {
2411 2412
        DPRINTF("C+ mode : transmitter queue stalled, current TxDesc = %d\n",
            s->currCPlusTxDesc);
2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436
    }
    else
    {
        /* update interrupt status */
        s->IntrStatus |= TxOK;
        rtl8139_update_irq(s);
    }
}

static void rtl8139_transmit(RTL8139State *s)
{
    int descriptor = s->currTxDesc, txcount = 0;

    /*while*/
    if (rtl8139_transmit_one(s, descriptor))
    {
        ++s->currTxDesc;
        s->currTxDesc %= 4;
        ++txcount;
    }

    /* Mark transfer completed */
    if (!txcount)
    {
2437 2438
        DPRINTF("transmitter queue stalled, current TxDesc = %d\n",
            s->currTxDesc);
2439 2440 2441 2442 2443 2444 2445
    }
}

static void rtl8139_TxStatus_write(RTL8139State *s, uint32_t txRegOffset, uint32_t val)
{

    int descriptor = txRegOffset/4;
B
bellard 已提交
2446 2447 2448

    /* handle C+ transmit mode register configuration */

2449
    if (s->cplus_enabled)
B
bellard 已提交
2450
    {
2451 2452
        DPRINTF("RTL8139C+ DTCCR write offset=0x%x val=0x%08x "
            "descriptor=%d\n", txRegOffset, val, descriptor);
B
bellard 已提交
2453 2454 2455 2456 2457 2458

        /* handle Dump Tally Counters command */
        s->TxStatus[descriptor] = val;

        if (descriptor == 0 && (val & 0x8))
        {
A
Avi Kivity 已提交
2459
            hwaddr tc_addr = rtl8139_addr64(s->TxStatus[0] & ~0x3f, s->TxStatus[1]);
B
bellard 已提交
2460 2461

            /* dump tally counters to specified memory location */
2462
            RTL8139TallyCounters_dma_write(s, tc_addr);
B
bellard 已提交
2463 2464 2465 2466 2467 2468 2469 2470

            /* mark dump completed */
            s->TxStatus[0] &= ~0x8;
        }

        return;
    }

2471 2472
    DPRINTF("TxStatus write offset=0x%x val=0x%08x descriptor=%d\n",
        txRegOffset, val, descriptor);
2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483

    /* mask only reserved bits */
    val &= ~0xff00c000; /* these bits are reset on write */
    val = SET_MASKED(val, 0x00c00000, s->TxStatus[descriptor]);

    s->TxStatus[descriptor] = val;

    /* attempt to start transmission */
    rtl8139_transmit(s);
}

2484 2485 2486
static uint32_t rtl8139_TxStatus_TxAddr_read(RTL8139State *s, uint32_t regs[],
                                             uint32_t base, uint8_t addr,
                                             int size)
2487
{
2488
    uint32_t reg = (addr - base) / 4;
2489 2490 2491 2492
    uint32_t offset = addr & 0x3;
    uint32_t ret = 0;

    if (addr & (size - 1)) {
2493 2494
        DPRINTF("not implemented read for TxStatus/TxAddr "
                "addr=0x%x size=0x%x\n", addr, size);
2495 2496
        return ret;
    }
2497

2498 2499 2500 2501
    switch (size) {
    case 1: /* fall through */
    case 2: /* fall through */
    case 4:
2502
        ret = (regs[reg] >> offset * 8) & (((uint64_t)1 << (size * 8)) - 1);
2503 2504
        DPRINTF("TxStatus/TxAddr[%d] read addr=0x%x size=0x%x val=0x%08x\n",
                reg, addr, size, ret);
2505 2506
        break;
    default:
2507
        DPRINTF("unsupported size 0x%x of TxStatus/TxAddr reading\n", size);
2508 2509
        break;
    }
2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528

    return ret;
}

static uint16_t rtl8139_TSAD_read(RTL8139State *s)
{
    uint16_t ret = 0;

    /* Simulate TSAD, it is read only anyway */

    ret = ((s->TxStatus[3] & TxStatOK  )?TSAD_TOK3:0)
         |((s->TxStatus[2] & TxStatOK  )?TSAD_TOK2:0)
         |((s->TxStatus[1] & TxStatOK  )?TSAD_TOK1:0)
         |((s->TxStatus[0] & TxStatOK  )?TSAD_TOK0:0)

         |((s->TxStatus[3] & TxUnderrun)?TSAD_TUN3:0)
         |((s->TxStatus[2] & TxUnderrun)?TSAD_TUN2:0)
         |((s->TxStatus[1] & TxUnderrun)?TSAD_TUN1:0)
         |((s->TxStatus[0] & TxUnderrun)?TSAD_TUN0:0)
2529

2530 2531 2532 2533
         |((s->TxStatus[3] & TxAborted )?TSAD_TABT3:0)
         |((s->TxStatus[2] & TxAborted )?TSAD_TABT2:0)
         |((s->TxStatus[1] & TxAborted )?TSAD_TABT1:0)
         |((s->TxStatus[0] & TxAborted )?TSAD_TABT0:0)
2534

2535 2536 2537 2538
         |((s->TxStatus[3] & TxHostOwns )?TSAD_OWN3:0)
         |((s->TxStatus[2] & TxHostOwns )?TSAD_OWN2:0)
         |((s->TxStatus[1] & TxHostOwns )?TSAD_OWN1:0)
         |((s->TxStatus[0] & TxHostOwns )?TSAD_OWN0:0) ;
2539

2540

2541
    DPRINTF("TSAD read val=0x%04x\n", ret);
2542 2543 2544 2545 2546 2547 2548 2549

    return ret;
}

static uint16_t rtl8139_CSCR_read(RTL8139State *s)
{
    uint16_t ret = s->CSCR;

2550
    DPRINTF("CSCR read val=0x%04x\n", ret);
2551 2552 2553 2554 2555 2556

    return ret;
}

static void rtl8139_TxAddr_write(RTL8139State *s, uint32_t txAddrOffset, uint32_t val)
{
2557
    DPRINTF("TxAddr write offset=0x%x val=0x%08x\n", txAddrOffset, val);
2558

2559
    s->TxAddr[txAddrOffset/4] = val;
2560 2561 2562 2563
}

static uint32_t rtl8139_TxAddr_read(RTL8139State *s, uint32_t txAddrOffset)
{
2564
    uint32_t ret = s->TxAddr[txAddrOffset/4];
2565

2566
    DPRINTF("TxAddr read offset=0x%x val=0x%08x\n", txAddrOffset, ret);
2567 2568 2569 2570 2571 2572

    return ret;
}

static void rtl8139_RxBufPtr_write(RTL8139State *s, uint32_t val)
{
2573
    DPRINTF("RxBufPtr write val=0x%04x\n", val);
2574 2575 2576 2577

    /* this value is off by 16 */
    s->RxBufPtr = MOD2(val + 0x10, s->RxBufferSize);

2578 2579
    DPRINTF(" CAPR write: rx buffer length %d head 0x%04x read 0x%04x\n",
        s->RxBufferSize, s->RxBufAddr, s->RxBufPtr);
2580 2581 2582 2583 2584 2585 2586
}

static uint32_t rtl8139_RxBufPtr_read(RTL8139State *s)
{
    /* this value is off by 16 */
    uint32_t ret = s->RxBufPtr - 0x10;

2587
    DPRINTF("RxBufPtr read val=0x%04x\n", ret);
B
bellard 已提交
2588 2589 2590 2591 2592 2593 2594 2595 2596

    return ret;
}

static uint32_t rtl8139_RxBufAddr_read(RTL8139State *s)
{
    /* this value is NOT off by 16 */
    uint32_t ret = s->RxBufAddr;

2597
    DPRINTF("RxBufAddr read val=0x%04x\n", ret);
2598 2599 2600 2601 2602 2603

    return ret;
}

static void rtl8139_RxBuf_write(RTL8139State *s, uint32_t val)
{
2604
    DPRINTF("RxBuf write val=0x%08x\n", val);
2605 2606 2607 2608 2609 2610 2611 2612 2613 2614

    s->RxBuf = val;

    /* may need to reset rxring here */
}

static uint32_t rtl8139_RxBuf_read(RTL8139State *s)
{
    uint32_t ret = s->RxBuf;

2615
    DPRINTF("RxBuf read val=0x%08x\n", ret);
2616 2617 2618 2619 2620 2621

    return ret;
}

static void rtl8139_IntrMask_write(RTL8139State *s, uint32_t val)
{
2622
    DPRINTF("IntrMask write(w) val=0x%04x\n", val);
2623

S
Stefan Weil 已提交
2624
    /* mask unwritable bits */
2625 2626 2627 2628
    val = SET_MASKED(val, 0x1e00, s->IntrMask);

    s->IntrMask = val;

2629
    rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
2630
    rtl8139_update_irq(s);
2631

2632 2633 2634 2635 2636 2637
}

static uint32_t rtl8139_IntrMask_read(RTL8139State *s)
{
    uint32_t ret = s->IntrMask;

2638
    DPRINTF("IntrMask read(w) val=0x%04x\n", ret);
2639 2640 2641 2642 2643 2644

    return ret;
}

static void rtl8139_IntrStatus_write(RTL8139State *s, uint32_t val)
{
2645
    DPRINTF("IntrStatus write(w) val=0x%04x\n", val);
2646 2647 2648 2649 2650 2651 2652 2653 2654 2655

#if 0

    /* writing to ISR has no effect */

    return;

#else
    uint16_t newStatus = s->IntrStatus & ~val;

S
Stefan Weil 已提交
2656
    /* mask unwritable bits */
2657 2658 2659 2660 2661 2662 2663
    newStatus = SET_MASKED(newStatus, 0x1e00, s->IntrStatus);

    /* writing 1 to interrupt status register bit clears it */
    s->IntrStatus = 0;
    rtl8139_update_irq(s);

    s->IntrStatus = newStatus;
2664 2665 2666 2667
    /*
     * Computing if we miss an interrupt here is not that correct but
     * considered that we should have had already an interrupt
     * and probably emulated is slower is better to assume this resetting was
S
Stefan Weil 已提交
2668
     * done before testing on previous rtl8139_update_irq lead to IRQ losing
2669
     */
2670
    rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
2671
    rtl8139_update_irq(s);
2672

2673 2674 2675 2676 2677
#endif
}

static uint32_t rtl8139_IntrStatus_read(RTL8139State *s)
{
2678
    rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
2679

2680 2681
    uint32_t ret = s->IntrStatus;

2682
    DPRINTF("IntrStatus read(w) val=0x%04x\n", ret);
2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697

#if 0

    /* reading ISR clears all interrupts */
    s->IntrStatus = 0;

    rtl8139_update_irq(s);

#endif

    return ret;
}

static void rtl8139_MultiIntr_write(RTL8139State *s, uint32_t val)
{
2698
    DPRINTF("MultiIntr write(w) val=0x%04x\n", val);
2699

S
Stefan Weil 已提交
2700
    /* mask unwritable bits */
2701 2702 2703 2704 2705 2706 2707 2708 2709
    val = SET_MASKED(val, 0xf000, s->MultiIntr);

    s->MultiIntr = val;
}

static uint32_t rtl8139_MultiIntr_read(RTL8139State *s)
{
    uint32_t ret = s->MultiIntr;

2710
    DPRINTF("MultiIntr read(w) val=0x%04x\n", ret);
2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755

    return ret;
}

static void rtl8139_io_writeb(void *opaque, uint8_t addr, uint32_t val)
{
    RTL8139State *s = opaque;

    switch (addr)
    {
        case MAC0 ... MAC0+5:
            s->phys[addr - MAC0] = val;
            break;
        case MAC0+6 ... MAC0+7:
            /* reserved */
            break;
        case MAR0 ... MAR0+7:
            s->mult[addr - MAR0] = val;
            break;
        case ChipCmd:
            rtl8139_ChipCmd_write(s, val);
            break;
        case Cfg9346:
            rtl8139_Cfg9346_write(s, val);
            break;
        case TxConfig: /* windows driver sometimes writes using byte-lenth call */
            rtl8139_TxConfig_writeb(s, val);
            break;
        case Config0:
            rtl8139_Config0_write(s, val);
            break;
        case Config1:
            rtl8139_Config1_write(s, val);
            break;
        case Config3:
            rtl8139_Config3_write(s, val);
            break;
        case Config4:
            rtl8139_Config4_write(s, val);
            break;
        case Config5:
            rtl8139_Config5_write(s, val);
            break;
        case MediaStatus:
            /* ignore */
2756 2757
            DPRINTF("not implemented write(b) to MediaStatus val=0x%02x\n",
                val);
2758 2759 2760
            break;

        case HltClk:
2761
            DPRINTF("HltClk write val=0x%08x\n", val);
2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772
            if (val == 'R')
            {
                s->clock_enabled = 1;
            }
            else if (val == 'H')
            {
                s->clock_enabled = 0;
            }
            break;

        case TxThresh:
2773
            DPRINTF("C+ TxThresh write(b) val=0x%02x\n", val);
2774 2775 2776 2777
            s->TxThresh = val;
            break;

        case TxPoll:
2778
            DPRINTF("C+ TxPoll write(b) val=0x%02x\n", val);
2779 2780
            if (val & (1 << 7))
            {
2781 2782
                DPRINTF("C+ TxPoll high priority transmission (not "
                    "implemented)\n");
2783 2784 2785 2786
                //rtl8139_cplus_transmit(s);
            }
            if (val & (1 << 6))
            {
2787
                DPRINTF("C+ TxPoll normal priority transmission\n");
2788 2789 2790 2791 2792 2793
                rtl8139_cplus_transmit(s);
            }

            break;

        default:
2794 2795
            DPRINTF("not implemented write(b) addr=0x%x val=0x%02x\n", addr,
                val);
2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828
            break;
    }
}

static void rtl8139_io_writew(void *opaque, uint8_t addr, uint32_t val)
{
    RTL8139State *s = opaque;

    switch (addr)
    {
        case IntrMask:
            rtl8139_IntrMask_write(s, val);
            break;

        case IntrStatus:
            rtl8139_IntrStatus_write(s, val);
            break;

        case MultiIntr:
            rtl8139_MultiIntr_write(s, val);
            break;

        case RxBufPtr:
            rtl8139_RxBufPtr_write(s, val);
            break;

        case BasicModeCtrl:
            rtl8139_BasicModeCtrl_write(s, val);
            break;
        case BasicModeStatus:
            rtl8139_BasicModeStatus_write(s, val);
            break;
        case NWayAdvert:
2829
            DPRINTF("NWayAdvert write(w) val=0x%04x\n", val);
2830 2831 2832
            s->NWayAdvert = val;
            break;
        case NWayLPAR:
2833
            DPRINTF("forbidden NWayLPAR write(w) val=0x%04x\n", val);
2834 2835
            break;
        case NWayExpansion:
2836
            DPRINTF("NWayExpansion write(w) val=0x%04x\n", val);
2837 2838 2839 2840 2841 2842 2843
            s->NWayExpansion = val;
            break;

        case CpCmd:
            rtl8139_CpCmd_write(s, val);
            break;

B
bellard 已提交
2844 2845 2846 2847
        case IntrMitigate:
            rtl8139_IntrMitigate_write(s, val);
            break;

2848
        default:
2849 2850
            DPRINTF("ioport write(w) addr=0x%x val=0x%04x via write(b)\n",
                addr, val);
2851 2852 2853 2854 2855 2856 2857

            rtl8139_io_writeb(opaque, addr, val & 0xff);
            rtl8139_io_writeb(opaque, addr + 1, (val >> 8) & 0xff);
            break;
    }
}

2858 2859 2860 2861 2862
static void rtl8139_set_next_tctr_time(RTL8139State *s, int64_t current_time)
{
    int64_t pci_time, next_time;
    uint32_t low_pci;

2863
    DPRINTF("entered rtl8139_set_next_tctr_time\n");
2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897

    if (s->TimerExpire && current_time >= s->TimerExpire) {
        s->IntrStatus |= PCSTimeout;
        rtl8139_update_irq(s);
    }

    /* Set QEMU timer only if needed that is
     * - TimerInt <> 0 (we have a timer)
     * - mask = 1 (we want an interrupt timer)
     * - irq = 0  (irq is not already active)
     * If any of above change we need to compute timer again
     * Also we must check if timer is passed without QEMU timer
     */
    s->TimerExpire = 0;
    if (!s->TimerInt) {
        return;
    }

    pci_time = muldiv64(current_time - s->TCTR_base, PCI_FREQUENCY,
                                get_ticks_per_sec());
    low_pci = pci_time & 0xffffffff;
    pci_time = pci_time - low_pci + s->TimerInt;
    if (low_pci >= s->TimerInt) {
        pci_time += 0x100000000LL;
    }
    next_time = s->TCTR_base + muldiv64(pci_time, get_ticks_per_sec(),
                                                PCI_FREQUENCY);
    s->TimerExpire = next_time;

    if ((s->IntrMask & PCSTimeout) != 0 && (s->IntrStatus & PCSTimeout) == 0) {
        qemu_mod_timer(s->timer, next_time);
    }
}

2898 2899 2900 2901 2902 2903 2904
static void rtl8139_io_writel(void *opaque, uint8_t addr, uint32_t val)
{
    RTL8139State *s = opaque;

    switch (addr)
    {
        case RxMissed:
2905
            DPRINTF("RxMissed clearing on write\n");
2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929
            s->RxMissed = 0;
            break;

        case TxConfig:
            rtl8139_TxConfig_write(s, val);
            break;

        case RxConfig:
            rtl8139_RxConfig_write(s, val);
            break;

        case TxStatus0 ... TxStatus0+4*4-1:
            rtl8139_TxStatus_write(s, addr-TxStatus0, val);
            break;

        case TxAddr0 ... TxAddr0+4*4-1:
            rtl8139_TxAddr_write(s, addr-TxAddr0, val);
            break;

        case RxBuf:
            rtl8139_RxBuf_write(s, val);
            break;

        case RxRingAddrLO:
2930
            DPRINTF("C+ RxRing low bits write val=0x%08x\n", val);
2931 2932 2933 2934
            s->RxRingAddrLO = val;
            break;

        case RxRingAddrHI:
2935
            DPRINTF("C+ RxRing high bits write val=0x%08x\n", val);
2936 2937 2938
            s->RxRingAddrHI = val;
            break;

B
bellard 已提交
2939
        case Timer:
2940
            DPRINTF("TCTR Timer reset on write\n");
2941
            s->TCTR_base = qemu_get_clock_ns(vm_clock);
2942
            rtl8139_set_next_tctr_time(s, s->TCTR_base);
B
bellard 已提交
2943 2944 2945
            break;

        case FlashReg:
2946
            DPRINTF("FlashReg TimerInt write val=0x%08x\n", val);
2947 2948
            if (s->TimerInt != val) {
                s->TimerInt = val;
2949
                rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
2950
            }
B
bellard 已提交
2951 2952
            break;

2953
        default:
2954 2955
            DPRINTF("ioport write(l) addr=0x%x val=0x%08x via write(b)\n",
                addr, val);
2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979
            rtl8139_io_writeb(opaque, addr, val & 0xff);
            rtl8139_io_writeb(opaque, addr + 1, (val >> 8) & 0xff);
            rtl8139_io_writeb(opaque, addr + 2, (val >> 16) & 0xff);
            rtl8139_io_writeb(opaque, addr + 3, (val >> 24) & 0xff);
            break;
    }
}

static uint32_t rtl8139_io_readb(void *opaque, uint8_t addr)
{
    RTL8139State *s = opaque;
    int ret;

    switch (addr)
    {
        case MAC0 ... MAC0+5:
            ret = s->phys[addr - MAC0];
            break;
        case MAC0+6 ... MAC0+7:
            ret = 0;
            break;
        case MAR0 ... MAR0+7:
            ret = s->mult[addr - MAR0];
            break;
2980
        case TxStatus0 ... TxStatus0+4*4-1:
2981 2982
            ret = rtl8139_TxStatus_TxAddr_read(s, s->TxStatus, TxStatus0,
                                               addr, 1);
2983
            break;
2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006
        case ChipCmd:
            ret = rtl8139_ChipCmd_read(s);
            break;
        case Cfg9346:
            ret = rtl8139_Cfg9346_read(s);
            break;
        case Config0:
            ret = rtl8139_Config0_read(s);
            break;
        case Config1:
            ret = rtl8139_Config1_read(s);
            break;
        case Config3:
            ret = rtl8139_Config3_read(s);
            break;
        case Config4:
            ret = rtl8139_Config4_read(s);
            break;
        case Config5:
            ret = rtl8139_Config5_read(s);
            break;

        case MediaStatus:
J
Jason Wang 已提交
3007 3008
            /* The LinkDown bit of MediaStatus is inverse with link status */
            ret = 0xd0 | (~s->BasicModeStatus & 0x04);
3009
            DPRINTF("MediaStatus read 0x%x\n", ret);
3010 3011 3012 3013
            break;

        case HltClk:
            ret = s->clock_enabled;
3014
            DPRINTF("HltClk read 0x%x\n", ret);
3015 3016 3017
            break;

        case PCIRevisionID:
B
bellard 已提交
3018
            ret = RTL8139_PCI_REVID;
3019
            DPRINTF("PCI Revision ID read 0x%x\n", ret);
3020 3021 3022 3023
            break;

        case TxThresh:
            ret = s->TxThresh;
3024
            DPRINTF("C+ TxThresh read(b) val=0x%02x\n", ret);
3025 3026 3027 3028
            break;

        case 0x43: /* Part of TxConfig register. Windows driver tries to read it */
            ret = s->TxConfig >> 24;
3029
            DPRINTF("RTL8139C TxConfig at 0x43 read(b) val=0x%02x\n", ret);
3030 3031 3032
            break;

        default:
3033
            DPRINTF("not implemented read(b) addr=0x%x\n", addr);
3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047
            ret = 0;
            break;
    }

    return ret;
}

static uint32_t rtl8139_io_readw(void *opaque, uint8_t addr)
{
    RTL8139State *s = opaque;
    uint32_t ret;

    switch (addr)
    {
3048
        case TxAddr0 ... TxAddr0+4*4-1:
3049
            ret = rtl8139_TxStatus_TxAddr_read(s, s->TxAddr, TxAddr0, addr, 2);
3050
            break;
3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066
        case IntrMask:
            ret = rtl8139_IntrMask_read(s);
            break;

        case IntrStatus:
            ret = rtl8139_IntrStatus_read(s);
            break;

        case MultiIntr:
            ret = rtl8139_MultiIntr_read(s);
            break;

        case RxBufPtr:
            ret = rtl8139_RxBufPtr_read(s);
            break;

B
bellard 已提交
3067 3068 3069 3070
        case RxBufAddr:
            ret = rtl8139_RxBufAddr_read(s);
            break;

3071 3072 3073 3074 3075 3076 3077 3078
        case BasicModeCtrl:
            ret = rtl8139_BasicModeCtrl_read(s);
            break;
        case BasicModeStatus:
            ret = rtl8139_BasicModeStatus_read(s);
            break;
        case NWayAdvert:
            ret = s->NWayAdvert;
3079
            DPRINTF("NWayAdvert read(w) val=0x%04x\n", ret);
3080 3081 3082
            break;
        case NWayLPAR:
            ret = s->NWayLPAR;
3083
            DPRINTF("NWayLPAR read(w) val=0x%04x\n", ret);
3084 3085 3086
            break;
        case NWayExpansion:
            ret = s->NWayExpansion;
3087
            DPRINTF("NWayExpansion read(w) val=0x%04x\n", ret);
3088 3089 3090 3091 3092 3093
            break;

        case CpCmd:
            ret = rtl8139_CpCmd_read(s);
            break;

B
bellard 已提交
3094 3095 3096 3097
        case IntrMitigate:
            ret = rtl8139_IntrMitigate_read(s);
            break;

3098 3099 3100 3101 3102 3103 3104 3105 3106
        case TxSummary:
            ret = rtl8139_TSAD_read(s);
            break;

        case CSCR:
            ret = rtl8139_CSCR_read(s);
            break;

        default:
3107
            DPRINTF("ioport read(w) addr=0x%x via read(b)\n", addr);
3108 3109 3110 3111

            ret  = rtl8139_io_readb(opaque, addr);
            ret |= rtl8139_io_readb(opaque, addr + 1) << 8;

3112
            DPRINTF("ioport read(w) addr=0x%x val=0x%04x\n", addr, ret);
3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128
            break;
    }

    return ret;
}

static uint32_t rtl8139_io_readl(void *opaque, uint8_t addr)
{
    RTL8139State *s = opaque;
    uint32_t ret;

    switch (addr)
    {
        case RxMissed:
            ret = s->RxMissed;

3129
            DPRINTF("RxMissed read val=0x%08x\n", ret);
3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140
            break;

        case TxConfig:
            ret = rtl8139_TxConfig_read(s);
            break;

        case RxConfig:
            ret = rtl8139_RxConfig_read(s);
            break;

        case TxStatus0 ... TxStatus0+4*4-1:
3141 3142
            ret = rtl8139_TxStatus_TxAddr_read(s, s->TxStatus, TxStatus0,
                                               addr, 4);
3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154
            break;

        case TxAddr0 ... TxAddr0+4*4-1:
            ret = rtl8139_TxAddr_read(s, addr-TxAddr0);
            break;

        case RxBuf:
            ret = rtl8139_RxBuf_read(s);
            break;

        case RxRingAddrLO:
            ret = s->RxRingAddrLO;
3155
            DPRINTF("C+ RxRing low bits read val=0x%08x\n", ret);
3156 3157 3158 3159
            break;

        case RxRingAddrHI:
            ret = s->RxRingAddrHI;
3160
            DPRINTF("C+ RxRing high bits read val=0x%08x\n", ret);
B
bellard 已提交
3161 3162 3163
            break;

        case Timer:
3164
            ret = muldiv64(qemu_get_clock_ns(vm_clock) - s->TCTR_base,
3165
                           PCI_FREQUENCY, get_ticks_per_sec());
3166
            DPRINTF("TCTR Timer read val=0x%08x\n", ret);
B
bellard 已提交
3167 3168 3169 3170
            break;

        case FlashReg:
            ret = s->TimerInt;
3171
            DPRINTF("FlashReg TimerInt read val=0x%08x\n", ret);
3172 3173 3174
            break;

        default:
3175
            DPRINTF("ioport read(l) addr=0x%x via read(b)\n", addr);
3176 3177 3178 3179 3180 3181

            ret  = rtl8139_io_readb(opaque, addr);
            ret |= rtl8139_io_readb(opaque, addr + 1) << 8;
            ret |= rtl8139_io_readb(opaque, addr + 2) << 16;
            ret |= rtl8139_io_readb(opaque, addr + 3) << 24;

3182
            DPRINTF("read(l) addr=0x%x val=%08x\n", addr, ret);
3183 3184 3185 3186 3187 3188 3189 3190
            break;
    }

    return ret;
}

/* */

A
Avi Kivity 已提交
3191
static void rtl8139_mmio_writeb(void *opaque, hwaddr addr, uint32_t val)
3192 3193 3194 3195
{
    rtl8139_io_writeb(opaque, addr & 0xFF, val);
}

A
Avi Kivity 已提交
3196
static void rtl8139_mmio_writew(void *opaque, hwaddr addr, uint32_t val)
3197 3198 3199 3200
{
    rtl8139_io_writew(opaque, addr & 0xFF, val);
}

A
Avi Kivity 已提交
3201
static void rtl8139_mmio_writel(void *opaque, hwaddr addr, uint32_t val)
3202 3203 3204 3205
{
    rtl8139_io_writel(opaque, addr & 0xFF, val);
}

A
Avi Kivity 已提交
3206
static uint32_t rtl8139_mmio_readb(void *opaque, hwaddr addr)
3207 3208 3209 3210
{
    return rtl8139_io_readb(opaque, addr & 0xFF);
}

A
Avi Kivity 已提交
3211
static uint32_t rtl8139_mmio_readw(void *opaque, hwaddr addr)
3212
{
3213 3214
    uint32_t val = rtl8139_io_readw(opaque, addr & 0xFF);
    return val;
3215 3216
}

A
Avi Kivity 已提交
3217
static uint32_t rtl8139_mmio_readl(void *opaque, hwaddr addr)
3218
{
3219 3220
    uint32_t val = rtl8139_io_readl(opaque, addr & 0xFF);
    return val;
3221 3222
}

J
Juan Quintela 已提交
3223
static int rtl8139_post_load(void *opaque, int version_id)
3224
{
3225
    RTL8139State* s = opaque;
3226
    rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
J
Juan Quintela 已提交
3227
    if (version_id < 4) {
3228 3229 3230
        s->cplus_enabled = s->CpCmd != 0;
    }

J
Jason Wang 已提交
3231 3232
    /* nc.link_down can't be migrated, so infer link_down according
     * to link status bit in BasicModeStatus */
J
Jason Wang 已提交
3233
    qemu_get_queue(s->nic)->link_down = (s->BasicModeStatus & 0x04) == 0;
J
Jason Wang 已提交
3234

3235 3236 3237
    return 0;
}

3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252
static bool rtl8139_hotplug_ready_needed(void *opaque)
{
    return qdev_machine_modified();
}

static const VMStateDescription vmstate_rtl8139_hotplug_ready ={
    .name = "rtl8139/hotplug_ready",
    .version_id = 1,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
    .fields      = (VMStateField []) {
        VMSTATE_END_OF_LIST()
    }
};

3253 3254 3255
static void rtl8139_pre_save(void *opaque)
{
    RTL8139State* s = opaque;
3256
    int64_t current_time = qemu_get_clock_ns(vm_clock);
3257 3258 3259 3260 3261

    /* set IntrStatus correctly */
    rtl8139_set_next_tctr_time(s, current_time);
    s->TCTR = muldiv64(current_time - s->TCTR_base, PCI_FREQUENCY,
                       get_ticks_per_sec());
A
Avi Kivity 已提交
3262
    s->rtl8139_mmio_io_addr_dummy = 0;
3263 3264
}

J
Juan Quintela 已提交
3265 3266 3267 3268 3269 3270
static const VMStateDescription vmstate_rtl8139 = {
    .name = "rtl8139",
    .version_id = 4,
    .minimum_version_id = 3,
    .minimum_version_id_old = 3,
    .post_load = rtl8139_post_load,
3271
    .pre_save  = rtl8139_pre_save,
J
Juan Quintela 已提交
3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314
    .fields      = (VMStateField []) {
        VMSTATE_PCI_DEVICE(dev, RTL8139State),
        VMSTATE_PARTIAL_BUFFER(phys, RTL8139State, 6),
        VMSTATE_BUFFER(mult, RTL8139State),
        VMSTATE_UINT32_ARRAY(TxStatus, RTL8139State, 4),
        VMSTATE_UINT32_ARRAY(TxAddr, RTL8139State, 4),

        VMSTATE_UINT32(RxBuf, RTL8139State),
        VMSTATE_UINT32(RxBufferSize, RTL8139State),
        VMSTATE_UINT32(RxBufPtr, RTL8139State),
        VMSTATE_UINT32(RxBufAddr, RTL8139State),

        VMSTATE_UINT16(IntrStatus, RTL8139State),
        VMSTATE_UINT16(IntrMask, RTL8139State),

        VMSTATE_UINT32(TxConfig, RTL8139State),
        VMSTATE_UINT32(RxConfig, RTL8139State),
        VMSTATE_UINT32(RxMissed, RTL8139State),
        VMSTATE_UINT16(CSCR, RTL8139State),

        VMSTATE_UINT8(Cfg9346, RTL8139State),
        VMSTATE_UINT8(Config0, RTL8139State),
        VMSTATE_UINT8(Config1, RTL8139State),
        VMSTATE_UINT8(Config3, RTL8139State),
        VMSTATE_UINT8(Config4, RTL8139State),
        VMSTATE_UINT8(Config5, RTL8139State),

        VMSTATE_UINT8(clock_enabled, RTL8139State),
        VMSTATE_UINT8(bChipCmdState, RTL8139State),

        VMSTATE_UINT16(MultiIntr, RTL8139State),

        VMSTATE_UINT16(BasicModeCtrl, RTL8139State),
        VMSTATE_UINT16(BasicModeStatus, RTL8139State),
        VMSTATE_UINT16(NWayAdvert, RTL8139State),
        VMSTATE_UINT16(NWayLPAR, RTL8139State),
        VMSTATE_UINT16(NWayExpansion, RTL8139State),

        VMSTATE_UINT16(CpCmd, RTL8139State),
        VMSTATE_UINT8(TxThresh, RTL8139State),

        VMSTATE_UNUSED(4),
        VMSTATE_MACADDR(conf.macaddr, RTL8139State),
3315
        VMSTATE_INT32(rtl8139_mmio_io_addr_dummy, RTL8139State),
J
Juan Quintela 已提交
3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343

        VMSTATE_UINT32(currTxDesc, RTL8139State),
        VMSTATE_UINT32(currCPlusRxDesc, RTL8139State),
        VMSTATE_UINT32(currCPlusTxDesc, RTL8139State),
        VMSTATE_UINT32(RxRingAddrLO, RTL8139State),
        VMSTATE_UINT32(RxRingAddrHI, RTL8139State),

        VMSTATE_UINT16_ARRAY(eeprom.contents, RTL8139State, EEPROM_9346_SIZE),
        VMSTATE_INT32(eeprom.mode, RTL8139State),
        VMSTATE_UINT32(eeprom.tick, RTL8139State),
        VMSTATE_UINT8(eeprom.address, RTL8139State),
        VMSTATE_UINT16(eeprom.input, RTL8139State),
        VMSTATE_UINT16(eeprom.output, RTL8139State),

        VMSTATE_UINT8(eeprom.eecs, RTL8139State),
        VMSTATE_UINT8(eeprom.eesk, RTL8139State),
        VMSTATE_UINT8(eeprom.eedi, RTL8139State),
        VMSTATE_UINT8(eeprom.eedo, RTL8139State),

        VMSTATE_UINT32(TCTR, RTL8139State),
        VMSTATE_UINT32(TimerInt, RTL8139State),
        VMSTATE_INT64(TCTR_base, RTL8139State),

        VMSTATE_STRUCT(tally_counters, RTL8139State, 0,
                       vmstate_tally_counters, RTL8139TallyCounters),

        VMSTATE_UINT32_V(cplus_enabled, RTL8139State, 4),
        VMSTATE_END_OF_LIST()
3344 3345 3346 3347 3348 3349 3350 3351
    },
    .subsections = (VMStateSubsection []) {
        {
            .vmsd = &vmstate_rtl8139_hotplug_ready,
            .needed = rtl8139_hotplug_ready_needed,
        }, {
            /* empty */
        }
J
Juan Quintela 已提交
3352 3353 3354
    }
};

3355 3356 3357
/***********************************************************/
/* PCI RTL8139 definitions */

3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387
static void rtl8139_ioport_write(void *opaque, hwaddr addr,
                                 uint64_t val, unsigned size)
{
    switch (size) {
    case 1:
        rtl8139_io_writeb(opaque, addr, val);
        break;
    case 2:
        rtl8139_io_writew(opaque, addr, val);
        break;
    case 4:
        rtl8139_io_writel(opaque, addr, val);
        break;
    }
}

static uint64_t rtl8139_ioport_read(void *opaque, hwaddr addr,
                                    unsigned size)
{
    switch (size) {
    case 1:
        return rtl8139_io_readb(opaque, addr);
    case 2:
        return rtl8139_io_readw(opaque, addr);
    case 4:
        return rtl8139_io_readl(opaque, addr);
    }

    return -1;
}
3388

A
Avi Kivity 已提交
3389
static const MemoryRegionOps rtl8139_io_ops = {
3390 3391 3392 3393 3394 3395
    .read = rtl8139_ioport_read,
    .write = rtl8139_ioport_write,
    .impl = {
        .min_access_size = 1,
        .max_access_size = 4,
    },
A
Avi Kivity 已提交
3396
    .endianness = DEVICE_LITTLE_ENDIAN,
3397 3398
};

A
Avi Kivity 已提交
3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412
static const MemoryRegionOps rtl8139_mmio_ops = {
    .old_mmio = {
        .read = {
            rtl8139_mmio_readb,
            rtl8139_mmio_readw,
            rtl8139_mmio_readl,
        },
        .write = {
            rtl8139_mmio_writeb,
            rtl8139_mmio_writew,
            rtl8139_mmio_writel,
        },
    },
    .endianness = DEVICE_LITTLE_ENDIAN,
3413 3414
};

B
bellard 已提交
3415 3416 3417 3418 3419 3420
static void rtl8139_timer(void *opaque)
{
    RTL8139State *s = opaque;

    if (!s->clock_enabled)
    {
3421
        DPRINTF(">>> timer: clock is not running\n");
B
bellard 已提交
3422 3423 3424
        return;
    }

3425 3426
    s->IntrStatus |= PCSTimeout;
    rtl8139_update_irq(s);
3427
    rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
B
bellard 已提交
3428 3429
}

3430
static void rtl8139_cleanup(NetClientState *nc)
3431
{
J
Jason Wang 已提交
3432
    RTL8139State *s = qemu_get_nic_opaque(nc);
3433

M
Mark McLoughlin 已提交
3434
    s->nic = NULL;
3435 3436
}

3437
static void pci_rtl8139_uninit(PCIDevice *dev)
3438 3439 3440
{
    RTL8139State *s = DO_UPCAST(RTL8139State, dev, dev);

A
Avi Kivity 已提交
3441 3442
    memory_region_destroy(&s->bar_io);
    memory_region_destroy(&s->bar_mem);
3443
    if (s->cplus_txbuffer) {
3444
        g_free(s->cplus_txbuffer);
3445 3446 3447 3448
        s->cplus_txbuffer = NULL;
    }
    qemu_del_timer(s->timer);
    qemu_free_timer(s->timer);
J
Jason Wang 已提交
3449
    qemu_del_nic(s->nic);
3450 3451
}

J
Jason Wang 已提交
3452 3453
static void rtl8139_set_link_status(NetClientState *nc)
{
J
Jason Wang 已提交
3454
    RTL8139State *s = qemu_get_nic_opaque(nc);
J
Jason Wang 已提交
3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465

    if (nc->link_down) {
        s->BasicModeStatus &= ~0x04;
    } else {
        s->BasicModeStatus |= 0x04;
    }

    s->IntrStatus |= RxUnderrun;
    rtl8139_update_irq(s);
}

M
Mark McLoughlin 已提交
3466
static NetClientInfo net_rtl8139_info = {
3467
    .type = NET_CLIENT_OPTIONS_KIND_NIC,
M
Mark McLoughlin 已提交
3468 3469 3470 3471
    .size = sizeof(NICState),
    .can_receive = rtl8139_can_receive,
    .receive = rtl8139_receive,
    .cleanup = rtl8139_cleanup,
J
Jason Wang 已提交
3472
    .link_status_changed = rtl8139_set_link_status,
M
Mark McLoughlin 已提交
3473 3474
};

3475
static int pci_rtl8139_init(PCIDevice *dev)
3476
{
3477
    RTL8139State * s = DO_UPCAST(RTL8139State, dev, dev);
3478
    uint8_t *pci_conf;
3479

3480
    pci_conf = s->dev.config;
3481
    pci_conf[PCI_INTERRUPT_PIN] = 1;    /* interrupt pin A */
3482 3483 3484
    /* TODO: start of capability list, but no capability
     * list bit in status register, and offset 0xdc seems unused. */
    pci_conf[PCI_CAPABILITY_LIST] = 0xdc;
3485

A
Avi Kivity 已提交
3486 3487
    memory_region_init_io(&s->bar_io, &rtl8139_io_ops, s, "rtl8139", 0x100);
    memory_region_init_io(&s->bar_mem, &rtl8139_mmio_ops, s, "rtl8139", 0x100);
3488 3489
    pci_register_bar(&s->dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &s->bar_io);
    pci_register_bar(&s->dev, 1, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar_mem);
3490

3491
    qemu_macaddr_default_if_unset(&s->conf.macaddr);
3492

W
William Dauchy 已提交
3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503
    /* prepare eeprom */
    s->eeprom.contents[0] = 0x8129;
#if 1
    /* PCI vendor and device ID should be mirrored here */
    s->eeprom.contents[1] = PCI_VENDOR_ID_REALTEK;
    s->eeprom.contents[2] = PCI_DEVICE_ID_REALTEK_8139;
#endif
    s->eeprom.contents[7] = s->conf.macaddr.a[0] | s->conf.macaddr.a[1] << 8;
    s->eeprom.contents[8] = s->conf.macaddr.a[2] | s->conf.macaddr.a[3] << 8;
    s->eeprom.contents[9] = s->conf.macaddr.a[4] | s->conf.macaddr.a[5] << 8;

M
Mark McLoughlin 已提交
3504
    s->nic = qemu_new_nic(&net_rtl8139_info, &s->conf,
3505
                          object_get_typename(OBJECT(dev)), dev->qdev.id, s);
J
Jason Wang 已提交
3506
    qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
B
bellard 已提交
3507 3508 3509 3510

    s->cplus_txbuffer = NULL;
    s->cplus_txbuffer_len = 0;
    s->cplus_txbuffer_offset = 0;
3511

3512
    s->TimerExpire = 0;
3513 3514
    s->timer = qemu_new_timer_ns(vm_clock, rtl8139_timer, s);
    rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
3515 3516 3517

    add_boot_device_path(s->conf.bootindex, &dev->qdev, "/ethernet-phy@0");

3518
    return 0;
3519
}
P
Paul Brook 已提交
3520

3521 3522 3523 3524 3525 3526 3527
static Property rtl8139_properties[] = {
    DEFINE_NIC_PROPERTIES(RTL8139State, conf),
    DEFINE_PROP_END_OF_LIST(),
};

static void rtl8139_class_init(ObjectClass *klass, void *data)
{
3528
    DeviceClass *dc = DEVICE_CLASS(klass);
3529 3530 3531 3532
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);

    k->init = pci_rtl8139_init;
    k->exit = pci_rtl8139_uninit;
3533
    k->romfile = "efi-rtl8139.rom";
3534 3535 3536 3537
    k->vendor_id = PCI_VENDOR_ID_REALTEK;
    k->device_id = PCI_DEVICE_ID_REALTEK_8139;
    k->revision = RTL8139_PCI_REVID; /* >=0x20 is for 8139C+ */
    k->class_id = PCI_CLASS_NETWORK_ETHERNET;
3538 3539 3540
    dc->reset = rtl8139_reset;
    dc->vmsd = &vmstate_rtl8139;
    dc->props = rtl8139_properties;
3541 3542
}

3543
static const TypeInfo rtl8139_info = {
3544 3545 3546 3547
    .name          = "rtl8139",
    .parent        = TYPE_PCI_DEVICE,
    .instance_size = sizeof(RTL8139State),
    .class_init    = rtl8139_class_init,
3548 3549
};

A
Andreas Färber 已提交
3550
static void rtl8139_register_types(void)
P
Paul Brook 已提交
3551
{
3552
    type_register_static(&rtl8139_info);
P
Paul Brook 已提交
3553 3554
}

A
Andreas Färber 已提交
3555
type_init(rtl8139_register_types)