rtl8139.c 100.7 KB
Newer Older
1 2
/**
 * QEMU RTL8139 emulation
3
 *
4
 * Copyright (c) 2006 Igor Kovalenko
5
 *
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
23

24 25
 * Modifications:
 *  2006-Jan-28  Mark Malakanov :   TSAD and CSCR implementation (for Windows driver)
26
 *
B
bellard 已提交
27 28
 *  2006-Apr-28  Juergen Lock   :   EEPROM emulation changes for FreeBSD driver
 *                                  HW revision ID changes for FreeBSD driver
29
 *
B
bellard 已提交
30 31 32 33 34 35
 *  2006-Jul-01  Igor Kovalenko :   Implemented loopback mode for FreeBSD driver
 *                                  Corrected packet transfer reassembly routine for 8139C+ mode
 *                                  Rearranged debugging print statements
 *                                  Implemented PCI timer interrupt (disabled by default)
 *                                  Implemented Tally Counters, increased VM load/save version
 *                                  Implemented IP/TCP/UDP checksum task offloading
36 37 38 39 40 41 42 43
 *
 *  2006-Jul-04  Igor Kovalenko :   Implemented TCP segmentation offloading
 *                                  Fixed MTU=1500 for produced ethernet frames
 *
 *  2006-Jul-09  Igor Kovalenko :   Fixed TCP header length calculation while processing
 *                                  segmentation offloading
 *                                  Removed slirp.h dependency
 *                                  Added rx/tx buffer reset when enabling rx/tx operation
44 45 46 47
 *
 *  2010-Feb-04  Frediano Ziglio:   Rewrote timer support using QEMU timer only
 *                                  when strictly needed (required for for
 *                                  Darwin)
48
 *  2011-Mar-22  Benjamin Poirier:  Implemented VLAN offloading
49 50
 */

51 52 53
/* For crc32 */
#include <zlib.h>

P
pbrook 已提交
54 55
#include "hw.h"
#include "pci.h"
56
#include "dma.h"
P
pbrook 已提交
57 58
#include "qemu-timer.h"
#include "net.h"
59
#include "loader.h"
60
#include "sysemu.h"
61
#include "iov.h"
62 63 64 65

/* debug RTL8139 card */
//#define DEBUG_RTL8139 1

B
bellard 已提交
66 67
#define PCI_FREQUENCY 33000000L

68 69 70 71 72 73 74
#define SET_MASKED(input, mask, curr) \
    ( ( (input) & ~(mask) ) | ( (curr) & (mask) ) )

/* arg % size for size which is a power of 2 */
#define MOD2(input, size) \
    ( ( input ) & ( size - 1 )  )

75 76 77 78 79 80 81 82 83 84
#define ETHER_ADDR_LEN 6
#define ETHER_TYPE_LEN 2
#define ETH_HLEN (ETHER_ADDR_LEN * 2 + ETHER_TYPE_LEN)
#define ETH_P_IP    0x0800      /* Internet Protocol packet */
#define ETH_P_8021Q 0x8100      /* 802.1Q VLAN Extended Header  */
#define ETH_MTU     1500

#define VLAN_TCI_LEN 2
#define VLAN_HLEN (ETHER_TYPE_LEN + VLAN_TCI_LEN)

B
bellard 已提交
85
#if defined (DEBUG_RTL8139)
86 87
#  define DPRINTF(fmt, ...) \
    do { fprintf(stderr, "RTL8139: " fmt, ## __VA_ARGS__); } while (0)
B
bellard 已提交
88
#else
89
static inline GCC_FMT_ATTR(1, 2) int DPRINTF(const char *fmt, ...)
90 91 92
{
    return 0;
}
B
bellard 已提交
93 94
#endif

95 96 97 98
/* Symbolic offsets to registers. */
enum RTL8139_registers {
    MAC0 = 0,        /* Ethernet hardware address. */
    MAR0 = 8,        /* Multicast filter. */
B
bellard 已提交
99 100 101
    TxStatus0 = 0x10,/* Transmit status (Four 32bit registers). C mode only */
                     /* Dump Tally Conter control register(64bit). C+ mode only */
    TxAddr0 = 0x20,  /* Tx descriptors (also four 32bit). */
102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158
    RxBuf = 0x30,
    ChipCmd = 0x37,
    RxBufPtr = 0x38,
    RxBufAddr = 0x3A,
    IntrMask = 0x3C,
    IntrStatus = 0x3E,
    TxConfig = 0x40,
    RxConfig = 0x44,
    Timer = 0x48,        /* A general-purpose counter. */
    RxMissed = 0x4C,    /* 24 bits valid, write clears. */
    Cfg9346 = 0x50,
    Config0 = 0x51,
    Config1 = 0x52,
    FlashReg = 0x54,
    MediaStatus = 0x58,
    Config3 = 0x59,
    Config4 = 0x5A,        /* absent on RTL-8139A */
    HltClk = 0x5B,
    MultiIntr = 0x5C,
    PCIRevisionID = 0x5E,
    TxSummary = 0x60, /* TSAD register. Transmit Status of All Descriptors*/
    BasicModeCtrl = 0x62,
    BasicModeStatus = 0x64,
    NWayAdvert = 0x66,
    NWayLPAR = 0x68,
    NWayExpansion = 0x6A,
    /* Undocumented registers, but required for proper operation. */
    FIFOTMS = 0x70,        /* FIFO Control and test. */
    CSCR = 0x74,        /* Chip Status and Configuration Register. */
    PARA78 = 0x78,
    PARA7c = 0x7c,        /* Magic transceiver parameter register. */
    Config5 = 0xD8,        /* absent on RTL-8139A */
    /* C+ mode */
    TxPoll        = 0xD9,    /* Tell chip to check Tx descriptors for work */
    RxMaxSize    = 0xDA, /* Max size of an Rx packet (8169 only) */
    CpCmd        = 0xE0, /* C+ Command register (C+ mode only) */
    IntrMitigate    = 0xE2,    /* rx/tx interrupt mitigation control */
    RxRingAddrLO    = 0xE4, /* 64-bit start addr of Rx ring */
    RxRingAddrHI    = 0xE8, /* 64-bit start addr of Rx ring */
    TxThresh    = 0xEC, /* Early Tx threshold */
};

enum ClearBitMasks {
    MultiIntrClear = 0xF000,
    ChipCmdClear = 0xE2,
    Config1Clear = (1<<7)|(1<<6)|(1<<3)|(1<<2)|(1<<1),
};

enum ChipCmdBits {
    CmdReset = 0x10,
    CmdRxEnb = 0x08,
    CmdTxEnb = 0x04,
    RxBufEmpty = 0x01,
};

/* C+ mode */
enum CplusCmdBits {
B
bellard 已提交
159 160 161 162
    CPlusRxVLAN   = 0x0040, /* enable receive VLAN detagging */
    CPlusRxChkSum = 0x0020, /* enable receive checksum offloading */
    CPlusRxEnb    = 0x0002,
    CPlusTxEnb    = 0x0001,
163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322
};

/* Interrupt register bits, using my own meaningful names. */
enum IntrStatusBits {
    PCIErr = 0x8000,
    PCSTimeout = 0x4000,
    RxFIFOOver = 0x40,
    RxUnderrun = 0x20,
    RxOverflow = 0x10,
    TxErr = 0x08,
    TxOK = 0x04,
    RxErr = 0x02,
    RxOK = 0x01,

    RxAckBits = RxFIFOOver | RxOverflow | RxOK,
};

enum TxStatusBits {
    TxHostOwns = 0x2000,
    TxUnderrun = 0x4000,
    TxStatOK = 0x8000,
    TxOutOfWindow = 0x20000000,
    TxAborted = 0x40000000,
    TxCarrierLost = 0x80000000,
};
enum RxStatusBits {
    RxMulticast = 0x8000,
    RxPhysical = 0x4000,
    RxBroadcast = 0x2000,
    RxBadSymbol = 0x0020,
    RxRunt = 0x0010,
    RxTooLong = 0x0008,
    RxCRCErr = 0x0004,
    RxBadAlign = 0x0002,
    RxStatusOK = 0x0001,
};

/* Bits in RxConfig. */
enum rx_mode_bits {
    AcceptErr = 0x20,
    AcceptRunt = 0x10,
    AcceptBroadcast = 0x08,
    AcceptMulticast = 0x04,
    AcceptMyPhys = 0x02,
    AcceptAllPhys = 0x01,
};

/* Bits in TxConfig. */
enum tx_config_bits {

        /* Interframe Gap Time. Only TxIFG96 doesn't violate IEEE 802.3 */
        TxIFGShift = 24,
        TxIFG84 = (0 << TxIFGShift),    /* 8.4us / 840ns (10 / 100Mbps) */
        TxIFG88 = (1 << TxIFGShift),    /* 8.8us / 880ns (10 / 100Mbps) */
        TxIFG92 = (2 << TxIFGShift),    /* 9.2us / 920ns (10 / 100Mbps) */
        TxIFG96 = (3 << TxIFGShift),    /* 9.6us / 960ns (10 / 100Mbps) */

    TxLoopBack = (1 << 18) | (1 << 17), /* enable loopback test mode */
    TxCRC = (1 << 16),    /* DISABLE appending CRC to end of Tx packets */
    TxClearAbt = (1 << 0),    /* Clear abort (WO) */
    TxDMAShift = 8,        /* DMA burst value (0-7) is shifted this many bits */
    TxRetryShift = 4,    /* TXRR value (0-15) is shifted this many bits */

    TxVersionMask = 0x7C800000, /* mask out version bits 30-26, 23 */
};


/* Transmit Status of All Descriptors (TSAD) Register */
enum TSAD_bits {
 TSAD_TOK3 = 1<<15, // TOK bit of Descriptor 3
 TSAD_TOK2 = 1<<14, // TOK bit of Descriptor 2
 TSAD_TOK1 = 1<<13, // TOK bit of Descriptor 1
 TSAD_TOK0 = 1<<12, // TOK bit of Descriptor 0
 TSAD_TUN3 = 1<<11, // TUN bit of Descriptor 3
 TSAD_TUN2 = 1<<10, // TUN bit of Descriptor 2
 TSAD_TUN1 = 1<<9, // TUN bit of Descriptor 1
 TSAD_TUN0 = 1<<8, // TUN bit of Descriptor 0
 TSAD_TABT3 = 1<<07, // TABT bit of Descriptor 3
 TSAD_TABT2 = 1<<06, // TABT bit of Descriptor 2
 TSAD_TABT1 = 1<<05, // TABT bit of Descriptor 1
 TSAD_TABT0 = 1<<04, // TABT bit of Descriptor 0
 TSAD_OWN3 = 1<<03, // OWN bit of Descriptor 3
 TSAD_OWN2 = 1<<02, // OWN bit of Descriptor 2
 TSAD_OWN1 = 1<<01, // OWN bit of Descriptor 1
 TSAD_OWN0 = 1<<00, // OWN bit of Descriptor 0
};


/* Bits in Config1 */
enum Config1Bits {
    Cfg1_PM_Enable = 0x01,
    Cfg1_VPD_Enable = 0x02,
    Cfg1_PIO = 0x04,
    Cfg1_MMIO = 0x08,
    LWAKE = 0x10,        /* not on 8139, 8139A */
    Cfg1_Driver_Load = 0x20,
    Cfg1_LED0 = 0x40,
    Cfg1_LED1 = 0x80,
    SLEEP = (1 << 1),    /* only on 8139, 8139A */
    PWRDN = (1 << 0),    /* only on 8139, 8139A */
};

/* Bits in Config3 */
enum Config3Bits {
    Cfg3_FBtBEn    = (1 << 0), /* 1 = Fast Back to Back */
    Cfg3_FuncRegEn = (1 << 1), /* 1 = enable CardBus Function registers */
    Cfg3_CLKRUN_En = (1 << 2), /* 1 = enable CLKRUN */
    Cfg3_CardB_En  = (1 << 3), /* 1 = enable CardBus registers */
    Cfg3_LinkUp    = (1 << 4), /* 1 = wake up on link up */
    Cfg3_Magic     = (1 << 5), /* 1 = wake up on Magic Packet (tm) */
    Cfg3_PARM_En   = (1 << 6), /* 0 = software can set twister parameters */
    Cfg3_GNTSel    = (1 << 7), /* 1 = delay 1 clock from PCI GNT signal */
};

/* Bits in Config4 */
enum Config4Bits {
    LWPTN = (1 << 2),    /* not on 8139, 8139A */
};

/* Bits in Config5 */
enum Config5Bits {
    Cfg5_PME_STS     = (1 << 0), /* 1 = PCI reset resets PME_Status */
    Cfg5_LANWake     = (1 << 1), /* 1 = enable LANWake signal */
    Cfg5_LDPS        = (1 << 2), /* 0 = save power when link is down */
    Cfg5_FIFOAddrPtr = (1 << 3), /* Realtek internal SRAM testing */
    Cfg5_UWF         = (1 << 4), /* 1 = accept unicast wakeup frame */
    Cfg5_MWF         = (1 << 5), /* 1 = accept multicast wakeup frame */
    Cfg5_BWF         = (1 << 6), /* 1 = accept broadcast wakeup frame */
};

enum RxConfigBits {
    /* rx fifo threshold */
    RxCfgFIFOShift = 13,
    RxCfgFIFONone = (7 << RxCfgFIFOShift),

    /* Max DMA burst */
    RxCfgDMAShift = 8,
    RxCfgDMAUnlimited = (7 << RxCfgDMAShift),

    /* rx ring buffer length */
    RxCfgRcv8K = 0,
    RxCfgRcv16K = (1 << 11),
    RxCfgRcv32K = (1 << 12),
    RxCfgRcv64K = (1 << 11) | (1 << 12),

    /* Disable packet wrap at end of Rx buffer. (not possible with 64k) */
    RxNoWrap = (1 << 7),
};

/* Twister tuning parameters from RealTek.
   Completely undocumented, but required to tune bad links on some boards. */
/*
enum CSCRBits {
    CSCR_LinkOKBit = 0x0400,
    CSCR_LinkChangeBit = 0x0800,
    CSCR_LinkStatusBits = 0x0f000,
    CSCR_LinkDownOffCmd = 0x003c0,
    CSCR_LinkDownCmd = 0x0f3c0,
*/
enum CSCRBits {
323
    CSCR_Testfun = 1<<15, /* 1 = Auto-neg speeds up internal timer, WO, def 0 */
324 325 326
    CSCR_LD  = 1<<9,  /* Active low TPI link disable signal. When low, TPI still transmits link pulses and TPI stays in good link state. def 1*/
    CSCR_HEART_BIT = 1<<8,  /* 1 = HEART BEAT enable, 0 = HEART BEAT disable. HEART BEAT function is only valid in 10Mbps mode. def 1*/
    CSCR_JBEN = 1<<7,  /* 1 = enable jabber function. 0 = disable jabber function, def 1*/
327
    CSCR_F_LINK_100 = 1<<6, /* Used to login force good link in 100Mbps for diagnostic purposes. 1 = DISABLE, 0 = ENABLE. def 1*/
328 329 330 331 332 333 334
    CSCR_F_Connect  = 1<<5,  /* Assertion of this bit forces the disconnect function to be bypassed. def 0*/
    CSCR_Con_status = 1<<3, /* This bit indicates the status of the connection. 1 = valid connected link detected; 0 = disconnected link detected. RO def 0*/
    CSCR_Con_status_En = 1<<2, /* Assertion of this bit configures LED1 pin to indicate connection status. def 0*/
    CSCR_PASS_SCR = 1<<0, /* Bypass Scramble, def 0*/
};

enum Cfg9346Bits {
J
Jason Wang 已提交
335 336 337 338
    Cfg9346_Normal = 0x00,
    Cfg9346_Autoload = 0x40,
    Cfg9346_Programming = 0x80,
    Cfg9346_ConfigWrite = 0xC0,
339 340 341 342 343 344 345 346 347 348 349 350 351
};

typedef enum {
    CH_8139 = 0,
    CH_8139_K,
    CH_8139A,
    CH_8139A_G,
    CH_8139B,
    CH_8130,
    CH_8139C,
    CH_8100,
    CH_8100B_8139D,
    CH_8101,
A
Anthony Liguori 已提交
352
} chip_t;
353 354 355 356 357 358 359 360 361 362

enum chip_flags {
    HasHltClk = (1 << 0),
    HasLWake = (1 << 1),
};

#define HW_REVID(b30, b29, b28, b27, b26, b23, b22) \
    (b30<<30 | b29<<29 | b28<<28 | b27<<27 | b26<<26 | b23<<23 | b22<<22)
#define HW_REVID_MASK    HW_REVID(1, 1, 1, 1, 1, 1, 1)

B
bellard 已提交
363 364 365 366 367
#define RTL8139_PCI_REVID_8139      0x10
#define RTL8139_PCI_REVID_8139CPLUS 0x20

#define RTL8139_PCI_REVID           RTL8139_PCI_REVID_8139CPLUS

368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408
/* Size is 64 * 16bit words */
#define EEPROM_9346_ADDR_BITS 6
#define EEPROM_9346_SIZE  (1 << EEPROM_9346_ADDR_BITS)
#define EEPROM_9346_ADDR_MASK (EEPROM_9346_SIZE - 1)

enum Chip9346Operation
{
    Chip9346_op_mask = 0xc0,          /* 10 zzzzzz */
    Chip9346_op_read = 0x80,          /* 10 AAAAAA */
    Chip9346_op_write = 0x40,         /* 01 AAAAAA D(15)..D(0) */
    Chip9346_op_ext_mask = 0xf0,      /* 11 zzzzzz */
    Chip9346_op_write_enable = 0x30,  /* 00 11zzzz */
    Chip9346_op_write_all = 0x10,     /* 00 01zzzz */
    Chip9346_op_write_disable = 0x00, /* 00 00zzzz */
};

enum Chip9346Mode
{
    Chip9346_none = 0,
    Chip9346_enter_command_mode,
    Chip9346_read_command,
    Chip9346_data_read,      /* from output register */
    Chip9346_data_write,     /* to input register, then to contents at specified address */
    Chip9346_data_write_all, /* to input register, then filling contents */
};

typedef struct EEprom9346
{
    uint16_t contents[EEPROM_9346_SIZE];
    int      mode;
    uint32_t tick;
    uint8_t  address;
    uint16_t input;
    uint16_t output;

    uint8_t eecs;
    uint8_t eesk;
    uint8_t eedi;
    uint8_t eedo;
} EEprom9346;

B
bellard 已提交
409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
typedef struct RTL8139TallyCounters
{
    /* Tally counters */
    uint64_t   TxOk;
    uint64_t   RxOk;
    uint64_t   TxERR;
    uint32_t   RxERR;
    uint16_t   MissPkt;
    uint16_t   FAE;
    uint32_t   Tx1Col;
    uint32_t   TxMCol;
    uint64_t   RxOkPhy;
    uint64_t   RxOkBrd;
    uint32_t   RxOkMul;
    uint16_t   TxAbt;
    uint16_t   TxUndrn;
} RTL8139TallyCounters;

/* Clears all tally counters */
static void RTL8139TallyCounters_clear(RTL8139TallyCounters* counters);

430
typedef struct RTL8139State {
431
    PCIDevice dev;
432 433 434
    uint8_t phys[8]; /* mac address */
    uint8_t mult[8]; /* multicast mask array */

B
bellard 已提交
435
    uint32_t TxStatus[4]; /* TxStatus0 in C mode*/ /* also DTCCR[0] and DTCCR[1] in C+ mode */
436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471
    uint32_t TxAddr[4];   /* TxAddr0 */
    uint32_t RxBuf;       /* Receive buffer */
    uint32_t RxBufferSize;/* internal variable, receive ring buffer size in C mode */
    uint32_t RxBufPtr;
    uint32_t RxBufAddr;

    uint16_t IntrStatus;
    uint16_t IntrMask;

    uint32_t TxConfig;
    uint32_t RxConfig;
    uint32_t RxMissed;

    uint16_t CSCR;

    uint8_t  Cfg9346;
    uint8_t  Config0;
    uint8_t  Config1;
    uint8_t  Config3;
    uint8_t  Config4;
    uint8_t  Config5;

    uint8_t  clock_enabled;
    uint8_t  bChipCmdState;

    uint16_t MultiIntr;

    uint16_t BasicModeCtrl;
    uint16_t BasicModeStatus;
    uint16_t NWayAdvert;
    uint16_t NWayLPAR;
    uint16_t NWayExpansion;

    uint16_t CpCmd;
    uint8_t  TxThresh;

M
Mark McLoughlin 已提交
472
    NICState *nic;
473
    NICConf conf;
474 475 476 477 478

    /* C ring mode */
    uint32_t   currTxDesc;

    /* C+ mode */
479 480
    uint32_t   cplus_enabled;

481 482 483 484 485 486 487
    uint32_t   currCPlusRxDesc;
    uint32_t   currCPlusTxDesc;

    uint32_t   RxRingAddrLO;
    uint32_t   RxRingAddrHI;

    EEprom9346 eeprom;
B
bellard 已提交
488 489 490 491 492 493 494 495 496 497 498 499 500 501 502

    uint32_t   TCTR;
    uint32_t   TimerInt;
    int64_t    TCTR_base;

    /* Tally counters */
    RTL8139TallyCounters tally_counters;

    /* Non-persistent data */
    uint8_t   *cplus_txbuffer;
    int        cplus_txbuffer_len;
    int        cplus_txbuffer_offset;

    /* PCI interrupt timer */
    QEMUTimer *timer;
503
    int64_t TimerExpire;
B
bellard 已提交
504

A
Avi Kivity 已提交
505 506 507
    MemoryRegion bar_io;
    MemoryRegion bar_mem;

508 509
    /* Support migration to/from old versions */
    int rtl8139_mmio_io_addr_dummy;
510 511
} RTL8139State;

512 513 514
/* Writes tally counters to memory via DMA */
static void RTL8139TallyCounters_dma_write(RTL8139State *s, dma_addr_t tc_addr);

515 516
static void rtl8139_set_next_tctr_time(RTL8139State *s, int64_t current_time);

517
static void prom9346_decode_command(EEprom9346 *eeprom, uint8_t command)
518
{
519
    DPRINTF("eeprom command 0x%02x\n", command);
520 521 522 523 524 525 526 527 528 529

    switch (command & Chip9346_op_mask)
    {
        case Chip9346_op_read:
        {
            eeprom->address = command & EEPROM_9346_ADDR_MASK;
            eeprom->output = eeprom->contents[eeprom->address];
            eeprom->eedo = 0;
            eeprom->tick = 0;
            eeprom->mode = Chip9346_data_read;
530 531
            DPRINTF("eeprom read from address 0x%02x data=0x%04x\n",
                eeprom->address, eeprom->output);
532 533 534 535 536 537 538 539 540
        }
        break;

        case Chip9346_op_write:
        {
            eeprom->address = command & EEPROM_9346_ADDR_MASK;
            eeprom->input = 0;
            eeprom->tick = 0;
            eeprom->mode = Chip9346_none; /* Chip9346_data_write */
541 542
            DPRINTF("eeprom begin write to address 0x%02x\n",
                eeprom->address);
543 544 545 546 547 548 549
        }
        break;
        default:
            eeprom->mode = Chip9346_none;
            switch (command & Chip9346_op_ext_mask)
            {
                case Chip9346_op_write_enable:
550
                    DPRINTF("eeprom write enabled\n");
551 552
                    break;
                case Chip9346_op_write_all:
553
                    DPRINTF("eeprom begin write all\n");
554 555
                    break;
                case Chip9346_op_write_disable:
556
                    DPRINTF("eeprom write disabled\n");
557 558 559 560 561 562
                    break;
            }
            break;
    }
}

563
static void prom9346_shift_clock(EEprom9346 *eeprom)
564 565 566 567 568
{
    int bit = eeprom->eedi?1:0;

    ++ eeprom->tick;

569 570
    DPRINTF("eeprom: tick %d eedi=%d eedo=%d\n", eeprom->tick, eeprom->eedi,
        eeprom->eedo);
571 572 573 574 575 576 577 578 579

    switch (eeprom->mode)
    {
        case Chip9346_enter_command_mode:
            if (bit)
            {
                eeprom->mode = Chip9346_read_command;
                eeprom->tick = 0;
                eeprom->input = 0;
580
                DPRINTF("eeprom: +++ synchronized, begin command read\n");
581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596
            }
            break;

        case Chip9346_read_command:
            eeprom->input = (eeprom->input << 1) | (bit & 1);
            if (eeprom->tick == 8)
            {
                prom9346_decode_command(eeprom, eeprom->input & 0xff);
            }
            break;

        case Chip9346_data_read:
            eeprom->eedo = (eeprom->output & 0x8000)?1:0;
            eeprom->output <<= 1;
            if (eeprom->tick == 16)
            {
B
bellard 已提交
597 598 599 600 601 602 603 604
#if 1
        // the FreeBSD drivers (rl and re) don't explicitly toggle
        // CS between reads (or does setting Cfg9346 to 0 count too?),
        // so we need to enter wait-for-command state here
                eeprom->mode = Chip9346_enter_command_mode;
                eeprom->input = 0;
                eeprom->tick = 0;

605
                DPRINTF("eeprom: +++ end of read, awaiting next command\n");
B
bellard 已提交
606 607
#else
        // original behaviour
608 609 610 611 612
                ++eeprom->address;
                eeprom->address &= EEPROM_9346_ADDR_MASK;
                eeprom->output = eeprom->contents[eeprom->address];
                eeprom->tick = 0;

613 614
                DPRINTF("eeprom: +++ read next address 0x%02x data=0x%04x\n",
                    eeprom->address, eeprom->output);
615 616 617 618 619 620 621 622
#endif
            }
            break;

        case Chip9346_data_write:
            eeprom->input = (eeprom->input << 1) | (bit & 1);
            if (eeprom->tick == 16)
            {
623 624
                DPRINTF("eeprom write to address 0x%02x data=0x%04x\n",
                    eeprom->address, eeprom->input);
B
bellard 已提交
625

626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641
                eeprom->contents[eeprom->address] = eeprom->input;
                eeprom->mode = Chip9346_none; /* waiting for next command after CS cycle */
                eeprom->tick = 0;
                eeprom->input = 0;
            }
            break;

        case Chip9346_data_write_all:
            eeprom->input = (eeprom->input << 1) | (bit & 1);
            if (eeprom->tick == 16)
            {
                int i;
                for (i = 0; i < EEPROM_9346_SIZE; i++)
                {
                    eeprom->contents[i] = eeprom->input;
                }
642
                DPRINTF("eeprom filled with data=0x%04x\n", eeprom->input);
B
bellard 已提交
643

644 645 646 647 648 649 650 651 652 653 654
                eeprom->mode = Chip9346_enter_command_mode;
                eeprom->tick = 0;
                eeprom->input = 0;
            }
            break;

        default:
            break;
    }
}

655
static int prom9346_get_wire(RTL8139State *s)
656 657 658 659 660 661 662 663
{
    EEprom9346 *eeprom = &s->eeprom;
    if (!eeprom->eecs)
        return 0;

    return eeprom->eedo;
}

664 665
/* FIXME: This should be merged into/replaced by eeprom93xx.c.  */
static void prom9346_set_wire(RTL8139State *s, int eecs, int eesk, int eedi)
666 667 668 669 670 671 672 673 674
{
    EEprom9346 *eeprom = &s->eeprom;
    uint8_t old_eecs = eeprom->eecs;
    uint8_t old_eesk = eeprom->eesk;

    eeprom->eecs = eecs;
    eeprom->eesk = eesk;
    eeprom->eedi = eedi;

675 676
    DPRINTF("eeprom: +++ wires CS=%d SK=%d DI=%d DO=%d\n", eeprom->eecs,
        eeprom->eesk, eeprom->eedi, eeprom->eedo);
677 678 679 680 681 682 683 684 685

    if (!old_eecs && eecs)
    {
        /* Synchronize start */
        eeprom->tick = 0;
        eeprom->input = 0;
        eeprom->output = 0;
        eeprom->mode = Chip9346_enter_command_mode;

686
        DPRINTF("=== eeprom: begin access, enter command mode\n");
687 688 689 690
    }

    if (!eecs)
    {
691
        DPRINTF("=== eeprom: end access\n");
692 693 694 695 696 697 698 699 700 701 702 703 704 705
        return;
    }

    if (!old_eesk && eesk)
    {
        /* SK front rules */
        prom9346_shift_clock(eeprom);
    }
}

static void rtl8139_update_irq(RTL8139State *s)
{
    int isr;
    isr = (s->IntrStatus & s->IntrMask) & 0xffff;
B
bellard 已提交
706

707 708
    DPRINTF("Set IRQ to %d (%04x %04x)\n", isr ? 1 : 0, s->IntrStatus,
        s->IntrMask);
B
bellard 已提交
709

710
    qemu_set_irq(s->dev.irq[0], (isr != 0));
711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745
}

static int rtl8139_RxWrap(RTL8139State *s)
{
    /* wrapping enabled; assume 1.5k more buffer space if size < 65536 */
    return (s->RxConfig & (1 << 7));
}

static int rtl8139_receiver_enabled(RTL8139State *s)
{
    return s->bChipCmdState & CmdRxEnb;
}

static int rtl8139_transmitter_enabled(RTL8139State *s)
{
    return s->bChipCmdState & CmdTxEnb;
}

static int rtl8139_cp_receiver_enabled(RTL8139State *s)
{
    return s->CpCmd & CPlusRxEnb;
}

static int rtl8139_cp_transmitter_enabled(RTL8139State *s)
{
    return s->CpCmd & CPlusTxEnb;
}

static void rtl8139_write_buffer(RTL8139State *s, const void *buf, int size)
{
    if (s->RxBufAddr + size > s->RxBufferSize)
    {
        int wrapped = MOD2(s->RxBufAddr + size, s->RxBufferSize);

        /* write packet data */
746
        if (wrapped && !(s->RxBufferSize < 65536 && rtl8139_RxWrap(s)))
747
        {
748
            DPRINTF(">>> rx packet wrapped in buffer at %d\n", size - wrapped);
749 750 751

            if (size > wrapped)
            {
752 753
                pci_dma_write(&s->dev, s->RxBuf + s->RxBufAddr,
                              buf, size-wrapped);
754 755 756 757 758
            }

            /* reset buffer pointer */
            s->RxBufAddr = 0;

759 760
            pci_dma_write(&s->dev, s->RxBuf + s->RxBufAddr,
                          buf + (size-wrapped), wrapped);
761 762 763 764 765 766 767 768

            s->RxBufAddr = wrapped;

            return;
        }
    }

    /* non-wrapping path or overwrapping enabled */
769
    pci_dma_write(&s->dev, s->RxBuf + s->RxBufAddr, buf, size);
770 771 772 773 774

    s->RxBufAddr += size;
}

#define MIN_BUF_SIZE 60
775
static inline dma_addr_t rtl8139_addr64(uint32_t low, uint32_t high)
776 777
{
#if TARGET_PHYS_ADDR_BITS > 32
A
Anthony Liguori 已提交
778
    return low | ((target_phys_addr_t)high << 32);
779 780 781 782 783
#else
    return low;
#endif
}

M
Mark McLoughlin 已提交
784
static int rtl8139_can_receive(VLANClientState *nc)
785
{
M
Mark McLoughlin 已提交
786
    RTL8139State *s = DO_UPCAST(NICState, nc, nc)->opaque;
787 788
    int avail;

T
ths 已提交
789
    /* Receive (drop) packets if card is disabled.  */
790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805
    if (!s->clock_enabled)
      return 1;
    if (!rtl8139_receiver_enabled(s))
      return 1;

    if (rtl8139_cp_receiver_enabled(s)) {
        /* ??? Flow control not implemented in c+ mode.
           This is a hack to work around slirp deficiencies anyway.  */
        return 1;
    } else {
        avail = MOD2(s->RxBufferSize + s->RxBufPtr - s->RxBufAddr,
                     s->RxBufferSize);
        return (avail == 0 || avail >= 1514);
    }
}

M
Mark McLoughlin 已提交
806
static ssize_t rtl8139_do_receive(VLANClientState *nc, const uint8_t *buf, size_t size_, int do_interrupt)
807
{
M
Mark McLoughlin 已提交
808
    RTL8139State *s = DO_UPCAST(NICState, nc, nc)->opaque;
809
    /* size is the length of the buffer passed to the driver */
810
    int size = size_;
811
    const uint8_t *dot1q_buf = NULL;
812 813 814

    uint32_t packet_header = 0;

815
    uint8_t buf1[MIN_BUF_SIZE + VLAN_HLEN];
816
    static const uint8_t broadcast_macaddr[6] =
817 818
        { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };

819
    DPRINTF(">>> received len=%d\n", size);
820 821 822 823

    /* test if board clock is stopped */
    if (!s->clock_enabled)
    {
824
        DPRINTF("stopped ==========================\n");
825
        return -1;
826 827 828 829 830 831
    }

    /* first check if receiver is enabled */

    if (!rtl8139_receiver_enabled(s))
    {
832
        DPRINTF("receiver disabled ================\n");
833
        return -1;
834 835 836 837 838
    }

    /* XXX: check this */
    if (s->RxConfig & AcceptAllPhys) {
        /* promiscuous: receive all */
839
        DPRINTF(">>> packet received in promiscuous mode\n");
840 841 842 843 844 845

    } else {
        if (!memcmp(buf,  broadcast_macaddr, 6)) {
            /* broadcast address */
            if (!(s->RxConfig & AcceptBroadcast))
            {
846
                DPRINTF(">>> broadcast packet rejected\n");
B
bellard 已提交
847 848 849 850

                /* update tally counter */
                ++s->tally_counters.RxERR;

851
                return size;
852 853 854 855
            }

            packet_header |= RxBroadcast;

856
            DPRINTF(">>> broadcast packet received\n");
B
bellard 已提交
857 858 859 860

            /* update tally counter */
            ++s->tally_counters.RxOkBrd;

861 862 863 864
        } else if (buf[0] & 0x01) {
            /* multicast */
            if (!(s->RxConfig & AcceptMulticast))
            {
865
                DPRINTF(">>> multicast packet rejected\n");
B
bellard 已提交
866 867 868 869

                /* update tally counter */
                ++s->tally_counters.RxERR;

870
                return size;
871 872 873 874 875 876
            }

            int mcast_idx = compute_mcast_idx(buf);

            if (!(s->mult[mcast_idx >> 3] & (1 << (mcast_idx & 7))))
            {
877
                DPRINTF(">>> multicast address mismatch\n");
B
bellard 已提交
878 879 880 881

                /* update tally counter */
                ++s->tally_counters.RxERR;

882
                return size;
883 884 885 886
            }

            packet_header |= RxMulticast;

887
            DPRINTF(">>> multicast packet received\n");
B
bellard 已提交
888 889 890 891

            /* update tally counter */
            ++s->tally_counters.RxOkMul;

892
        } else if (s->phys[0] == buf[0] &&
893 894 895 896
                   s->phys[1] == buf[1] &&
                   s->phys[2] == buf[2] &&
                   s->phys[3] == buf[3] &&
                   s->phys[4] == buf[4] &&
897 898 899 900
                   s->phys[5] == buf[5]) {
            /* match */
            if (!(s->RxConfig & AcceptMyPhys))
            {
901
                DPRINTF(">>> rejecting physical address matching packet\n");
B
bellard 已提交
902 903 904 905

                /* update tally counter */
                ++s->tally_counters.RxERR;

906
                return size;
907 908 909 910
            }

            packet_header |= RxPhysical;

911
            DPRINTF(">>> physical address matching packet received\n");
B
bellard 已提交
912 913 914

            /* update tally counter */
            ++s->tally_counters.RxOkPhy;
915 916 917

        } else {

918
            DPRINTF(">>> unknown packet\n");
B
bellard 已提交
919 920 921 922

            /* update tally counter */
            ++s->tally_counters.RxERR;

923
            return size;
924 925 926
        }
    }

927 928 929
    /* if too small buffer, then expand it
     * Include some tailroom in case a vlan tag is later removed. */
    if (size < MIN_BUF_SIZE + VLAN_HLEN) {
930
        memcpy(buf1, buf, size);
931
        memset(buf1 + size, 0, MIN_BUF_SIZE + VLAN_HLEN - size);
932
        buf = buf1;
933 934 935
        if (size < MIN_BUF_SIZE) {
            size = MIN_BUF_SIZE;
        }
936 937 938 939
    }

    if (rtl8139_cp_receiver_enabled(s))
    {
940
        DPRINTF("in C+ Rx mode ================\n");
941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957

        /* begin C+ receiver mode */

/* w0 ownership flag */
#define CP_RX_OWN (1<<31)
/* w0 end of ring flag */
#define CP_RX_EOR (1<<30)
/* w0 bits 0...12 : buffer size */
#define CP_RX_BUFFER_SIZE_MASK ((1<<13) - 1)
/* w1 tag available flag */
#define CP_RX_TAVA (1<<16)
/* w1 bits 0...15 : VLAN tag */
#define CP_RX_VLAN_TAG_MASK ((1<<16) - 1)
/* w2 low  32bit of Rx buffer ptr */
/* w3 high 32bit of Rx buffer ptr */

        int descriptor = s->currCPlusRxDesc;
958
        dma_addr_t cplus_rx_ring_desc;
959 960 961 962

        cplus_rx_ring_desc = rtl8139_addr64(s->RxRingAddrLO, s->RxRingAddrHI);
        cplus_rx_ring_desc += 16 * descriptor;

963
        DPRINTF("+++ C+ mode reading RX descriptor %d from host memory at "
964
            "%08x %08x = "DMA_ADDR_FMT"\n", descriptor, s->RxRingAddrHI,
965
            s->RxRingAddrLO, cplus_rx_ring_desc);
966 967 968

        uint32_t val, rxdw0,rxdw1,rxbufLO,rxbufHI;

969
        pci_dma_read(&s->dev, cplus_rx_ring_desc, &val, 4);
970
        rxdw0 = le32_to_cpu(val);
971
        pci_dma_read(&s->dev, cplus_rx_ring_desc+4, &val, 4);
972
        rxdw1 = le32_to_cpu(val);
973
        pci_dma_read(&s->dev, cplus_rx_ring_desc+8, &val, 4);
974
        rxbufLO = le32_to_cpu(val);
975
        pci_dma_read(&s->dev, cplus_rx_ring_desc+12, &val, 4);
976 977
        rxbufHI = le32_to_cpu(val);

978 979
        DPRINTF("+++ C+ mode RX descriptor %d %08x %08x %08x %08x\n",
            descriptor, rxdw0, rxdw1, rxbufLO, rxbufHI);
980 981 982

        if (!(rxdw0 & CP_RX_OWN))
        {
983 984
            DPRINTF("C+ Rx mode : descriptor %d is owned by host\n",
                descriptor);
B
bellard 已提交
985

986 987
            s->IntrStatus |= RxOverflow;
            ++s->RxMissed;
B
bellard 已提交
988 989 990 991 992

            /* update tally counter */
            ++s->tally_counters.RxERR;
            ++s->tally_counters.MissPkt;

993
            rtl8139_update_irq(s);
994
            return size_;
995 996 997 998
        }

        uint32_t rx_space = rxdw0 & CP_RX_BUFFER_SIZE_MASK;

999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013
        /* write VLAN info to descriptor variables. */
        if (s->CpCmd & CPlusRxVLAN && be16_to_cpup((uint16_t *)
                &buf[ETHER_ADDR_LEN * 2]) == ETH_P_8021Q) {
            dot1q_buf = &buf[ETHER_ADDR_LEN * 2];
            size -= VLAN_HLEN;
            /* if too small buffer, use the tailroom added duing expansion */
            if (size < MIN_BUF_SIZE) {
                size = MIN_BUF_SIZE;
            }

            rxdw1 &= ~CP_RX_VLAN_TAG_MASK;
            /* BE + ~le_to_cpu()~ + cpu_to_le() = BE */
            rxdw1 |= CP_RX_TAVA | le16_to_cpup((uint16_t *)
                &dot1q_buf[ETHER_TYPE_LEN]);

1014 1015
            DPRINTF("C+ Rx mode : extracted vlan tag with tci: ""%u\n",
                be16_to_cpup((uint16_t *)&dot1q_buf[ETHER_TYPE_LEN]));
1016 1017 1018 1019 1020
        } else {
            /* reset VLAN tag flag */
            rxdw1 &= ~CP_RX_TAVA;
        }

B
bellard 已提交
1021 1022
        /* TODO: scatter the packet over available receive ring descriptors space */

1023 1024
        if (size+4 > rx_space)
        {
1025 1026
            DPRINTF("C+ Rx mode : descriptor %d size %d received %d + 4\n",
                descriptor, rx_space, size);
B
bellard 已提交
1027

1028 1029
            s->IntrStatus |= RxOverflow;
            ++s->RxMissed;
B
bellard 已提交
1030 1031 1032 1033 1034

            /* update tally counter */
            ++s->tally_counters.RxERR;
            ++s->tally_counters.MissPkt;

1035
            rtl8139_update_irq(s);
1036
            return size_;
1037 1038
        }

1039
        dma_addr_t rx_addr = rtl8139_addr64(rxbufLO, rxbufHI);
1040 1041

        /* receive/copy to target memory */
1042
        if (dot1q_buf) {
1043 1044 1045 1046
            pci_dma_write(&s->dev, rx_addr, buf, 2 * ETHER_ADDR_LEN);
            pci_dma_write(&s->dev, rx_addr + 2 * ETHER_ADDR_LEN,
                          buf + 2 * ETHER_ADDR_LEN + VLAN_HLEN,
                          size - 2 * ETHER_ADDR_LEN);
1047
        } else {
1048
            pci_dma_write(&s->dev, rx_addr, buf, size);
1049
        }
1050

B
bellard 已提交
1051 1052 1053 1054 1055
        if (s->CpCmd & CPlusRxChkSum)
        {
            /* do some packet checksumming */
        }

1056
        /* write checksum */
1057
        val = cpu_to_le32(crc32(0, buf, size_));
1058
        pci_dma_write(&s->dev, rx_addr+size, (uint8_t *)&val, 4);
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103

/* first segment of received packet flag */
#define CP_RX_STATUS_FS (1<<29)
/* last segment of received packet flag */
#define CP_RX_STATUS_LS (1<<28)
/* multicast packet flag */
#define CP_RX_STATUS_MAR (1<<26)
/* physical-matching packet flag */
#define CP_RX_STATUS_PAM (1<<25)
/* broadcast packet flag */
#define CP_RX_STATUS_BAR (1<<24)
/* runt packet flag */
#define CP_RX_STATUS_RUNT (1<<19)
/* crc error flag */
#define CP_RX_STATUS_CRC (1<<18)
/* IP checksum error flag */
#define CP_RX_STATUS_IPF (1<<15)
/* UDP checksum error flag */
#define CP_RX_STATUS_UDPF (1<<14)
/* TCP checksum error flag */
#define CP_RX_STATUS_TCPF (1<<13)

        /* transfer ownership to target */
        rxdw0 &= ~CP_RX_OWN;

        /* set first segment bit */
        rxdw0 |= CP_RX_STATUS_FS;

        /* set last segment bit */
        rxdw0 |= CP_RX_STATUS_LS;

        /* set received packet type flags */
        if (packet_header & RxBroadcast)
            rxdw0 |= CP_RX_STATUS_BAR;
        if (packet_header & RxMulticast)
            rxdw0 |= CP_RX_STATUS_MAR;
        if (packet_header & RxPhysical)
            rxdw0 |= CP_RX_STATUS_PAM;

        /* set received size */
        rxdw0 &= ~CP_RX_BUFFER_SIZE_MASK;
        rxdw0 |= (size+4);

        /* update ring data */
        val = cpu_to_le32(rxdw0);
1104
        pci_dma_write(&s->dev, cplus_rx_ring_desc, (uint8_t *)&val, 4);
1105
        val = cpu_to_le32(rxdw1);
1106
        pci_dma_write(&s->dev, cplus_rx_ring_desc+4, (uint8_t *)&val, 4);
1107

B
bellard 已提交
1108 1109 1110
        /* update tally counter */
        ++s->tally_counters.RxOk;

1111 1112 1113 1114 1115 1116 1117 1118 1119 1120
        /* seek to next Rx descriptor */
        if (rxdw0 & CP_RX_EOR)
        {
            s->currCPlusRxDesc = 0;
        }
        else
        {
            ++s->currCPlusRxDesc;
        }

1121
        DPRINTF("done C+ Rx mode ----------------\n");
1122 1123 1124 1125

    }
    else
    {
1126
        DPRINTF("in ring Rx mode ================\n");
B
bellard 已提交
1127

1128 1129 1130 1131 1132 1133 1134
        /* begin ring receiver mode */
        int avail = MOD2(s->RxBufferSize + s->RxBufPtr - s->RxBufAddr, s->RxBufferSize);

        /* if receiver buffer is empty then avail == 0 */

        if (avail != 0 && size + 8 >= avail)
        {
1135 1136 1137
            DPRINTF("rx overflow: rx buffer length %d head 0x%04x "
                "read 0x%04x === available 0x%04x need 0x%04x\n",
                s->RxBufferSize, s->RxBufAddr, s->RxBufPtr, avail, size + 8);
B
bellard 已提交
1138

1139 1140 1141
            s->IntrStatus |= RxOverflow;
            ++s->RxMissed;
            rtl8139_update_irq(s);
1142
            return size_;
1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
        }

        packet_header |= RxStatusOK;

        packet_header |= (((size+4) << 16) & 0xffff0000);

        /* write header */
        uint32_t val = cpu_to_le32(packet_header);

        rtl8139_write_buffer(s, (uint8_t *)&val, 4);

        rtl8139_write_buffer(s, buf, size);

        /* write checksum */
1157
        val = cpu_to_le32(crc32(0, buf, size));
1158 1159 1160 1161 1162 1163 1164
        rtl8139_write_buffer(s, (uint8_t *)&val, 4);

        /* correct buffer write pointer */
        s->RxBufAddr = MOD2((s->RxBufAddr + 3) & ~0x3, s->RxBufferSize);

        /* now we can signal we have received something */

1165 1166
        DPRINTF("received: rx buffer length %d head 0x%04x read 0x%04x\n",
            s->RxBufferSize, s->RxBufAddr, s->RxBufPtr);
1167 1168 1169
    }

    s->IntrStatus |= RxOK;
B
bellard 已提交
1170 1171 1172 1173 1174

    if (do_interrupt)
    {
        rtl8139_update_irq(s);
    }
1175 1176

    return size_;
B
bellard 已提交
1177 1178
}

M
Mark McLoughlin 已提交
1179
static ssize_t rtl8139_receive(VLANClientState *nc, const uint8_t *buf, size_t size)
B
bellard 已提交
1180
{
M
Mark McLoughlin 已提交
1181
    return rtl8139_do_receive(nc, buf, size, 1);
1182 1183 1184 1185 1186 1187 1188 1189 1190
}

static void rtl8139_reset_rxring(RTL8139State *s, uint32_t bufferSize)
{
    s->RxBufferSize = bufferSize;
    s->RxBufPtr  = 0;
    s->RxBufAddr = 0;
}

1191
static void rtl8139_reset(DeviceState *d)
1192
{
1193
    RTL8139State *s = container_of(d, RTL8139State, dev.qdev);
1194 1195 1196
    int i;

    /* restore MAC address */
1197
    memcpy(s->phys, s->conf.macaddr.a, 6);
1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228

    /* reset interrupt mask */
    s->IntrStatus = 0;
    s->IntrMask = 0;

    rtl8139_update_irq(s);

    /* mark all status registers as owned by host */
    for (i = 0; i < 4; ++i)
    {
        s->TxStatus[i] = TxHostOwns;
    }

    s->currTxDesc = 0;
    s->currCPlusRxDesc = 0;
    s->currCPlusTxDesc = 0;

    s->RxRingAddrLO = 0;
    s->RxRingAddrHI = 0;

    s->RxBuf = 0;

    rtl8139_reset_rxring(s, 8192);

    /* ACK the reset */
    s->TxConfig = 0;

#if 0
//    s->TxConfig |= HW_REVID(1, 0, 0, 0, 0, 0, 0); // RTL-8139  HasHltClk
    s->clock_enabled = 0;
#else
B
bellard 已提交
1229
    s->TxConfig |= HW_REVID(1, 1, 1, 0, 1, 1, 0); // RTL-8139C+ HasLWake
1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
    s->clock_enabled = 1;
#endif

    s->bChipCmdState = CmdReset; /* RxBufEmpty bit is calculated on read from ChipCmd */;

    /* set initial state data */
    s->Config0 = 0x0; /* No boot ROM */
    s->Config1 = 0xC; /* IO mapped and MEM mapped registers available */
    s->Config3 = 0x1; /* fast back-to-back compatible */
    s->Config5 = 0x0;

1241
    s->CSCR = CSCR_F_LINK_100 | CSCR_HEART_BIT | CSCR_LD;
1242 1243

    s->CpCmd   = 0x0; /* reset C+ mode */
1244 1245
    s->cplus_enabled = 0;

1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258

//    s->BasicModeCtrl = 0x3100; // 100Mbps, full duplex, autonegotiation
//    s->BasicModeCtrl = 0x2100; // 100Mbps, full duplex
    s->BasicModeCtrl = 0x1000; // autonegotiation

    s->BasicModeStatus  = 0x7809;
    //s->BasicModeStatus |= 0x0040; /* UTP medium */
    s->BasicModeStatus |= 0x0020; /* autonegotiation completed */
    s->BasicModeStatus |= 0x0004; /* link is up */

    s->NWayAdvert    = 0x05e1; /* all modes, full duplex */
    s->NWayLPAR      = 0x05e1; /* all modes, full duplex */
    s->NWayExpansion = 0x0001; /* autonegotiation supported */
B
bellard 已提交
1259 1260 1261 1262 1263 1264 1265 1266 1267 1268

    /* also reset timer and disable timer interrupt */
    s->TCTR = 0;
    s->TimerInt = 0;
    s->TCTR_base = 0;

    /* reset tally counters */
    RTL8139TallyCounters_clear(&s->tally_counters);
}

1269
static void RTL8139TallyCounters_clear(RTL8139TallyCounters* counters)
B
bellard 已提交
1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285
{
    counters->TxOk = 0;
    counters->RxOk = 0;
    counters->TxERR = 0;
    counters->RxERR = 0;
    counters->MissPkt = 0;
    counters->FAE = 0;
    counters->Tx1Col = 0;
    counters->TxMCol = 0;
    counters->RxOkPhy = 0;
    counters->RxOkBrd = 0;
    counters->RxOkMul = 0;
    counters->TxAbt = 0;
    counters->TxUndrn = 0;
}

1286
static void RTL8139TallyCounters_dma_write(RTL8139State *s, dma_addr_t tc_addr)
B
bellard 已提交
1287
{
1288
    RTL8139TallyCounters *tally_counters = &s->tally_counters;
B
bellard 已提交
1289 1290 1291 1292 1293
    uint16_t val16;
    uint32_t val32;
    uint64_t val64;

    val64 = cpu_to_le64(tally_counters->TxOk);
1294
    pci_dma_write(&s->dev, tc_addr + 0,     (uint8_t *)&val64, 8);
B
bellard 已提交
1295 1296

    val64 = cpu_to_le64(tally_counters->RxOk);
1297
    pci_dma_write(&s->dev, tc_addr + 8,     (uint8_t *)&val64, 8);
B
bellard 已提交
1298 1299

    val64 = cpu_to_le64(tally_counters->TxERR);
1300
    pci_dma_write(&s->dev, tc_addr + 16,    (uint8_t *)&val64, 8);
B
bellard 已提交
1301 1302

    val32 = cpu_to_le32(tally_counters->RxERR);
1303
    pci_dma_write(&s->dev, tc_addr + 24,    (uint8_t *)&val32, 4);
B
bellard 已提交
1304 1305

    val16 = cpu_to_le16(tally_counters->MissPkt);
1306
    pci_dma_write(&s->dev, tc_addr + 28,    (uint8_t *)&val16, 2);
B
bellard 已提交
1307 1308

    val16 = cpu_to_le16(tally_counters->FAE);
1309
    pci_dma_write(&s->dev, tc_addr + 30,    (uint8_t *)&val16, 2);
B
bellard 已提交
1310 1311

    val32 = cpu_to_le32(tally_counters->Tx1Col);
1312
    pci_dma_write(&s->dev, tc_addr + 32,    (uint8_t *)&val32, 4);
B
bellard 已提交
1313 1314

    val32 = cpu_to_le32(tally_counters->TxMCol);
1315
    pci_dma_write(&s->dev, tc_addr + 36,    (uint8_t *)&val32, 4);
B
bellard 已提交
1316 1317

    val64 = cpu_to_le64(tally_counters->RxOkPhy);
1318
    pci_dma_write(&s->dev, tc_addr + 40,    (uint8_t *)&val64, 8);
B
bellard 已提交
1319 1320

    val64 = cpu_to_le64(tally_counters->RxOkBrd);
1321
    pci_dma_write(&s->dev, tc_addr + 48,    (uint8_t *)&val64, 8);
B
bellard 已提交
1322 1323

    val32 = cpu_to_le32(tally_counters->RxOkMul);
1324
    pci_dma_write(&s->dev, tc_addr + 56,    (uint8_t *)&val32, 4);
B
bellard 已提交
1325 1326

    val16 = cpu_to_le16(tally_counters->TxAbt);
1327
    pci_dma_write(&s->dev, tc_addr + 60,    (uint8_t *)&val16, 2);
B
bellard 已提交
1328 1329

    val16 = cpu_to_le16(tally_counters->TxUndrn);
1330
    pci_dma_write(&s->dev, tc_addr + 62,    (uint8_t *)&val16, 2);
B
bellard 已提交
1331 1332 1333
}

/* Loads values of tally counters from VM state file */
1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355

static const VMStateDescription vmstate_tally_counters = {
    .name = "tally_counters",
    .version_id = 1,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
    .fields      = (VMStateField []) {
        VMSTATE_UINT64(TxOk, RTL8139TallyCounters),
        VMSTATE_UINT64(RxOk, RTL8139TallyCounters),
        VMSTATE_UINT64(TxERR, RTL8139TallyCounters),
        VMSTATE_UINT32(RxERR, RTL8139TallyCounters),
        VMSTATE_UINT16(MissPkt, RTL8139TallyCounters),
        VMSTATE_UINT16(FAE, RTL8139TallyCounters),
        VMSTATE_UINT32(Tx1Col, RTL8139TallyCounters),
        VMSTATE_UINT32(TxMCol, RTL8139TallyCounters),
        VMSTATE_UINT64(RxOkPhy, RTL8139TallyCounters),
        VMSTATE_UINT64(RxOkBrd, RTL8139TallyCounters),
        VMSTATE_UINT16(TxAbt, RTL8139TallyCounters),
        VMSTATE_UINT16(TxUndrn, RTL8139TallyCounters),
        VMSTATE_END_OF_LIST()
    }
};
1356 1357 1358 1359 1360

static void rtl8139_ChipCmd_write(RTL8139State *s, uint32_t val)
{
    val &= 0xff;

1361
    DPRINTF("ChipCmd write val=0x%08x\n", val);
1362 1363 1364

    if (val & CmdReset)
    {
1365
        DPRINTF("ChipCmd reset\n");
1366
        rtl8139_reset(&s->dev.qdev);
1367 1368 1369
    }
    if (val & CmdRxEnb)
    {
1370
        DPRINTF("ChipCmd enable receiver\n");
1371 1372

        s->currCPlusRxDesc = 0;
1373 1374 1375
    }
    if (val & CmdTxEnb)
    {
1376
        DPRINTF("ChipCmd enable transmitter\n");
1377 1378

        s->currCPlusTxDesc = 0;
1379 1380
    }

S
Stefan Weil 已提交
1381
    /* mask unwritable bits */
1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395
    val = SET_MASKED(val, 0xe3, s->bChipCmdState);

    /* Deassert reset pin before next read */
    val &= ~CmdReset;

    s->bChipCmdState = val;
}

static int rtl8139_RxBufferEmpty(RTL8139State *s)
{
    int unread = MOD2(s->RxBufferSize + s->RxBufAddr - s->RxBufPtr, s->RxBufferSize);

    if (unread != 0)
    {
1396
        DPRINTF("receiver buffer data available 0x%04x\n", unread);
1397 1398 1399
        return 0;
    }

1400
    DPRINTF("receiver buffer is empty\n");
1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411

    return 1;
}

static uint32_t rtl8139_ChipCmd_read(RTL8139State *s)
{
    uint32_t ret = s->bChipCmdState;

    if (rtl8139_RxBufferEmpty(s))
        ret |= RxBufEmpty;

1412
    DPRINTF("ChipCmd read val=0x%04x\n", ret);
1413 1414 1415 1416 1417 1418 1419 1420

    return ret;
}

static void rtl8139_CpCmd_write(RTL8139State *s, uint32_t val)
{
    val &= 0xffff;

1421
    DPRINTF("C+ command register write(w) val=0x%04x\n", val);
1422

1423 1424
    s->cplus_enabled = 1;

S
Stefan Weil 已提交
1425
    /* mask unwritable bits */
1426 1427 1428 1429 1430 1431 1432 1433 1434
    val = SET_MASKED(val, 0xff84, s->CpCmd);

    s->CpCmd = val;
}

static uint32_t rtl8139_CpCmd_read(RTL8139State *s)
{
    uint32_t ret = s->CpCmd;

1435
    DPRINTF("C+ command register read(w) val=0x%04x\n", ret);
B
bellard 已提交
1436 1437 1438 1439 1440 1441

    return ret;
}

static void rtl8139_IntrMitigate_write(RTL8139State *s, uint32_t val)
{
1442
    DPRINTF("C+ IntrMitigate register write(w) val=0x%04x\n", val);
B
bellard 已提交
1443 1444 1445 1446 1447 1448
}

static uint32_t rtl8139_IntrMitigate_read(RTL8139State *s)
{
    uint32_t ret = 0;

1449
    DPRINTF("C+ IntrMitigate register read(w) val=0x%04x\n", ret);
1450 1451 1452 1453

    return ret;
}

S
Stefan Weil 已提交
1454
static int rtl8139_config_writable(RTL8139State *s)
1455
{
J
Jason Wang 已提交
1456
    if ((s->Cfg9346 & Chip9346_op_mask) == Cfg9346_ConfigWrite)
1457 1458 1459 1460
    {
        return 1;
    }

1461
    DPRINTF("Configuration registers are write-protected\n");
1462 1463 1464 1465 1466 1467 1468 1469

    return 0;
}

static void rtl8139_BasicModeCtrl_write(RTL8139State *s, uint32_t val)
{
    val &= 0xffff;

1470
    DPRINTF("BasicModeCtrl register write(w) val=0x%04x\n", val);
1471

S
Stefan Weil 已提交
1472
    /* mask unwritable bits */
T
ths 已提交
1473
    uint32_t mask = 0x4cff;
1474

S
Stefan Weil 已提交
1475
    if (1 || !rtl8139_config_writable(s))
1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491
    {
        /* Speed setting and autonegotiation enable bits are read-only */
        mask |= 0x3000;
        /* Duplex mode setting is read-only */
        mask |= 0x0100;
    }

    val = SET_MASKED(val, mask, s->BasicModeCtrl);

    s->BasicModeCtrl = val;
}

static uint32_t rtl8139_BasicModeCtrl_read(RTL8139State *s)
{
    uint32_t ret = s->BasicModeCtrl;

1492
    DPRINTF("BasicModeCtrl register read(w) val=0x%04x\n", ret);
1493 1494 1495 1496 1497 1498 1499 1500

    return ret;
}

static void rtl8139_BasicModeStatus_write(RTL8139State *s, uint32_t val)
{
    val &= 0xffff;

1501
    DPRINTF("BasicModeStatus register write(w) val=0x%04x\n", val);
1502

S
Stefan Weil 已提交
1503
    /* mask unwritable bits */
1504 1505 1506 1507 1508 1509 1510 1511 1512
    val = SET_MASKED(val, 0xff3f, s->BasicModeStatus);

    s->BasicModeStatus = val;
}

static uint32_t rtl8139_BasicModeStatus_read(RTL8139State *s)
{
    uint32_t ret = s->BasicModeStatus;

1513
    DPRINTF("BasicModeStatus register read(w) val=0x%04x\n", ret);
1514 1515 1516 1517 1518 1519 1520 1521

    return ret;
}

static void rtl8139_Cfg9346_write(RTL8139State *s, uint32_t val)
{
    val &= 0xff;

1522
    DPRINTF("Cfg9346 write val=0x%02x\n", val);
1523

S
Stefan Weil 已提交
1524
    /* mask unwritable bits */
1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
    val = SET_MASKED(val, 0x31, s->Cfg9346);

    uint32_t opmode = val & 0xc0;
    uint32_t eeprom_val = val & 0xf;

    if (opmode == 0x80) {
        /* eeprom access */
        int eecs = (eeprom_val & 0x08)?1:0;
        int eesk = (eeprom_val & 0x04)?1:0;
        int eedi = (eeprom_val & 0x02)?1:0;
        prom9346_set_wire(s, eecs, eesk, eedi);
    } else if (opmode == 0x40) {
        /* Reset.  */
        val = 0;
1539
        rtl8139_reset(&s->dev.qdev);
1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564
    }

    s->Cfg9346 = val;
}

static uint32_t rtl8139_Cfg9346_read(RTL8139State *s)
{
    uint32_t ret = s->Cfg9346;

    uint32_t opmode = ret & 0xc0;

    if (opmode == 0x80)
    {
        /* eeprom access */
        int eedo = prom9346_get_wire(s);
        if (eedo)
        {
            ret |=  0x01;
        }
        else
        {
            ret &= ~0x01;
        }
    }

1565
    DPRINTF("Cfg9346 read val=0x%02x\n", ret);
1566 1567 1568 1569 1570 1571 1572 1573

    return ret;
}

static void rtl8139_Config0_write(RTL8139State *s, uint32_t val)
{
    val &= 0xff;

1574
    DPRINTF("Config0 write val=0x%02x\n", val);
1575

S
Stefan Weil 已提交
1576
    if (!rtl8139_config_writable(s)) {
1577
        return;
S
Stefan Weil 已提交
1578
    }
1579

S
Stefan Weil 已提交
1580
    /* mask unwritable bits */
1581 1582 1583 1584 1585 1586 1587 1588 1589
    val = SET_MASKED(val, 0xf8, s->Config0);

    s->Config0 = val;
}

static uint32_t rtl8139_Config0_read(RTL8139State *s)
{
    uint32_t ret = s->Config0;

1590
    DPRINTF("Config0 read val=0x%02x\n", ret);
1591 1592 1593 1594 1595 1596 1597 1598

    return ret;
}

static void rtl8139_Config1_write(RTL8139State *s, uint32_t val)
{
    val &= 0xff;

1599
    DPRINTF("Config1 write val=0x%02x\n", val);
1600

S
Stefan Weil 已提交
1601
    if (!rtl8139_config_writable(s)) {
1602
        return;
S
Stefan Weil 已提交
1603
    }
1604

S
Stefan Weil 已提交
1605
    /* mask unwritable bits */
1606 1607 1608 1609 1610 1611 1612 1613 1614
    val = SET_MASKED(val, 0xC, s->Config1);

    s->Config1 = val;
}

static uint32_t rtl8139_Config1_read(RTL8139State *s)
{
    uint32_t ret = s->Config1;

1615
    DPRINTF("Config1 read val=0x%02x\n", ret);
1616 1617 1618 1619 1620 1621 1622 1623

    return ret;
}

static void rtl8139_Config3_write(RTL8139State *s, uint32_t val)
{
    val &= 0xff;

1624
    DPRINTF("Config3 write val=0x%02x\n", val);
1625

S
Stefan Weil 已提交
1626
    if (!rtl8139_config_writable(s)) {
1627
        return;
S
Stefan Weil 已提交
1628
    }
1629

S
Stefan Weil 已提交
1630
    /* mask unwritable bits */
1631 1632 1633 1634 1635 1636 1637 1638 1639
    val = SET_MASKED(val, 0x8F, s->Config3);

    s->Config3 = val;
}

static uint32_t rtl8139_Config3_read(RTL8139State *s)
{
    uint32_t ret = s->Config3;

1640
    DPRINTF("Config3 read val=0x%02x\n", ret);
1641 1642 1643 1644 1645 1646 1647 1648

    return ret;
}

static void rtl8139_Config4_write(RTL8139State *s, uint32_t val)
{
    val &= 0xff;

1649
    DPRINTF("Config4 write val=0x%02x\n", val);
1650

S
Stefan Weil 已提交
1651
    if (!rtl8139_config_writable(s)) {
1652
        return;
S
Stefan Weil 已提交
1653
    }
1654

S
Stefan Weil 已提交
1655
    /* mask unwritable bits */
1656 1657 1658 1659 1660 1661 1662 1663 1664
    val = SET_MASKED(val, 0x0a, s->Config4);

    s->Config4 = val;
}

static uint32_t rtl8139_Config4_read(RTL8139State *s)
{
    uint32_t ret = s->Config4;

1665
    DPRINTF("Config4 read val=0x%02x\n", ret);
1666 1667 1668 1669 1670 1671 1672 1673

    return ret;
}

static void rtl8139_Config5_write(RTL8139State *s, uint32_t val)
{
    val &= 0xff;

1674
    DPRINTF("Config5 write val=0x%02x\n", val);
1675

S
Stefan Weil 已提交
1676
    /* mask unwritable bits */
1677 1678 1679 1680 1681 1682 1683 1684 1685
    val = SET_MASKED(val, 0x80, s->Config5);

    s->Config5 = val;
}

static uint32_t rtl8139_Config5_read(RTL8139State *s)
{
    uint32_t ret = s->Config5;

1686
    DPRINTF("Config5 read val=0x%02x\n", ret);
1687 1688 1689 1690 1691 1692 1693 1694

    return ret;
}

static void rtl8139_TxConfig_write(RTL8139State *s, uint32_t val)
{
    if (!rtl8139_transmitter_enabled(s))
    {
1695
        DPRINTF("transmitter disabled; no TxConfig write val=0x%08x\n", val);
1696 1697 1698
        return;
    }

1699
    DPRINTF("TxConfig write val=0x%08x\n", val);
1700 1701 1702 1703 1704 1705 1706 1707

    val = SET_MASKED(val, TxVersionMask | 0x8070f80f, s->TxConfig);

    s->TxConfig = val;
}

static void rtl8139_TxConfig_writeb(RTL8139State *s, uint32_t val)
{
1708
    DPRINTF("RTL8139C TxConfig via write(b) val=0x%02x\n", val);
B
bellard 已提交
1709 1710 1711 1712 1713

    uint32_t tc = s->TxConfig;
    tc &= 0xFFFFFF00;
    tc |= (val & 0x000000FF);
    rtl8139_TxConfig_write(s, tc);
1714 1715 1716 1717 1718 1719
}

static uint32_t rtl8139_TxConfig_read(RTL8139State *s)
{
    uint32_t ret = s->TxConfig;

1720
    DPRINTF("TxConfig read val=0x%04x\n", ret);
1721 1722 1723 1724 1725 1726

    return ret;
}

static void rtl8139_RxConfig_write(RTL8139State *s, uint32_t val)
{
1727
    DPRINTF("RxConfig write val=0x%08x\n", val);
1728

S
Stefan Weil 已提交
1729
    /* mask unwritable bits */
1730 1731 1732 1733 1734 1735 1736
    val = SET_MASKED(val, 0xf0fc0040, s->RxConfig);

    s->RxConfig = val;

    /* reset buffer size and read/write pointers */
    rtl8139_reset_rxring(s, 8192 << ((s->RxConfig >> 11) & 0x3));

1737
    DPRINTF("RxConfig write reset buffer size to %d\n", s->RxBufferSize);
1738 1739 1740 1741 1742 1743
}

static uint32_t rtl8139_RxConfig_read(RTL8139State *s)
{
    uint32_t ret = s->RxConfig;

1744
    DPRINTF("RxConfig read val=0x%08x\n", ret);
1745 1746 1747 1748

    return ret;
}

1749 1750
static void rtl8139_transfer_frame(RTL8139State *s, uint8_t *buf, int size,
    int do_interrupt, const uint8_t *dot1q_buf)
1751
{
1752 1753
    struct iovec *iov = NULL;

1754 1755
    if (!size)
    {
1756
        DPRINTF("+++ empty ethernet frame\n");
1757 1758 1759
        return;
    }

1760 1761 1762 1763 1764 1765 1766 1767 1768
    if (dot1q_buf && size >= ETHER_ADDR_LEN * 2) {
        iov = (struct iovec[3]) {
            { .iov_base = buf, .iov_len = ETHER_ADDR_LEN * 2 },
            { .iov_base = (void *) dot1q_buf, .iov_len = VLAN_HLEN },
            { .iov_base = buf + ETHER_ADDR_LEN * 2,
                .iov_len = size - ETHER_ADDR_LEN * 2 },
        };
    }

1769 1770
    if (TxLoopBack == (s->TxConfig & TxLoopBack))
    {
1771 1772 1773 1774 1775
        size_t buf2_size;
        uint8_t *buf2;

        if (iov) {
            buf2_size = iov_size(iov, 3);
1776
            buf2 = g_malloc(buf2_size);
1777 1778 1779 1780
            iov_to_buf(iov, 3, buf2, 0, buf2_size);
            buf = buf2;
        }

1781
        DPRINTF("+++ transmit loopback mode\n");
M
Mark McLoughlin 已提交
1782
        rtl8139_do_receive(&s->nic->nc, buf, size, do_interrupt);
1783 1784

        if (iov) {
1785
            g_free(buf2);
1786
        }
1787 1788 1789
    }
    else
    {
1790 1791 1792 1793 1794
        if (iov) {
            qemu_sendv_packet(&s->nic->nc, iov, 3);
        } else {
            qemu_send_packet(&s->nic->nc, buf, size);
        }
1795 1796 1797
    }
}

1798 1799 1800 1801
static int rtl8139_transmit_one(RTL8139State *s, int descriptor)
{
    if (!rtl8139_transmitter_enabled(s))
    {
1802 1803
        DPRINTF("+++ cannot transmit from descriptor %d: transmitter "
            "disabled\n", descriptor);
1804 1805 1806 1807 1808
        return 0;
    }

    if (s->TxStatus[descriptor] & TxHostOwns)
    {
1809 1810
        DPRINTF("+++ cannot transmit from descriptor %d: owned by host "
            "(%08x)\n", descriptor, s->TxStatus[descriptor]);
1811 1812 1813
        return 0;
    }

1814
    DPRINTF("+++ transmitting from descriptor %d\n", descriptor);
1815 1816 1817 1818

    int txsize = s->TxStatus[descriptor] & 0x1fff;
    uint8_t txbuffer[0x2000];

1819 1820
    DPRINTF("+++ transmit reading %d bytes from host memory at 0x%08x\n",
        txsize, s->TxAddr[descriptor]);
1821

1822
    pci_dma_read(&s->dev, s->TxAddr[descriptor], txbuffer, txsize);
1823 1824 1825 1826 1827

    /* Mark descriptor as transferred */
    s->TxStatus[descriptor] |= TxHostOwns;
    s->TxStatus[descriptor] |= TxStatOK;

1828
    rtl8139_transfer_frame(s, txbuffer, txsize, 0, NULL);
B
bellard 已提交
1829

1830 1831
    DPRINTF("+++ transmitted %d bytes from descriptor %d\n", txsize,
        descriptor);
1832 1833 1834 1835 1836 1837 1838 1839

    /* update interrupt */
    s->IntrStatus |= TxOK;
    rtl8139_update_irq(s);

    return 1;
}

1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926
/* structures and macros for task offloading */
typedef struct ip_header
{
    uint8_t  ip_ver_len;    /* version and header length */
    uint8_t  ip_tos;        /* type of service */
    uint16_t ip_len;        /* total length */
    uint16_t ip_id;         /* identification */
    uint16_t ip_off;        /* fragment offset field */
    uint8_t  ip_ttl;        /* time to live */
    uint8_t  ip_p;          /* protocol */
    uint16_t ip_sum;        /* checksum */
    uint32_t ip_src,ip_dst; /* source and dest address */
} ip_header;

#define IP_HEADER_VERSION_4 4
#define IP_HEADER_VERSION(ip) ((ip->ip_ver_len >> 4)&0xf)
#define IP_HEADER_LENGTH(ip) (((ip->ip_ver_len)&0xf) << 2)

typedef struct tcp_header
{
    uint16_t th_sport;		/* source port */
    uint16_t th_dport;		/* destination port */
    uint32_t th_seq;			/* sequence number */
    uint32_t th_ack;			/* acknowledgement number */
    uint16_t th_offset_flags; /* data offset, reserved 6 bits, TCP protocol flags */
    uint16_t th_win;			/* window */
    uint16_t th_sum;			/* checksum */
    uint16_t th_urp;			/* urgent pointer */
} tcp_header;

typedef struct udp_header
{
    uint16_t uh_sport; /* source port */
    uint16_t uh_dport; /* destination port */
    uint16_t uh_ulen;  /* udp length */
    uint16_t uh_sum;   /* udp checksum */
} udp_header;

typedef struct ip_pseudo_header
{
    uint32_t ip_src;
    uint32_t ip_dst;
    uint8_t  zeros;
    uint8_t  ip_proto;
    uint16_t ip_payload;
} ip_pseudo_header;

#define IP_PROTO_TCP 6
#define IP_PROTO_UDP 17

#define TCP_HEADER_DATA_OFFSET(tcp) (((be16_to_cpu(tcp->th_offset_flags) >> 12)&0xf) << 2)
#define TCP_FLAGS_ONLY(flags) ((flags)&0x3f)
#define TCP_HEADER_FLAGS(tcp) TCP_FLAGS_ONLY(be16_to_cpu(tcp->th_offset_flags))

#define TCP_HEADER_CLEAR_FLAGS(tcp, off) ((tcp)->th_offset_flags &= cpu_to_be16(~TCP_FLAGS_ONLY(off)))

#define TCP_FLAG_FIN  0x01
#define TCP_FLAG_PUSH 0x08

/* produces ones' complement sum of data */
static uint16_t ones_complement_sum(uint8_t *data, size_t len)
{
    uint32_t result = 0;

    for (; len > 1; data+=2, len-=2)
    {
        result += *(uint16_t*)data;
    }

    /* add the remainder byte */
    if (len)
    {
        uint8_t odd[2] = {*data, 0};
        result += *(uint16_t*)odd;
    }

    while (result>>16)
        result = (result & 0xffff) + (result >> 16);

    return result;
}

static uint16_t ip_checksum(void *data, size_t len)
{
    return ~ones_complement_sum((uint8_t*)data, len);
}

1927 1928 1929 1930
static int rtl8139_cplus_transmit_one(RTL8139State *s)
{
    if (!rtl8139_transmitter_enabled(s))
    {
1931
        DPRINTF("+++ C+ mode: transmitter disabled\n");
1932 1933 1934 1935 1936
        return 0;
    }

    if (!rtl8139_cp_transmitter_enabled(s))
    {
1937
        DPRINTF("+++ C+ mode: C+ transmitter disabled\n");
1938 1939 1940 1941 1942
        return 0 ;
    }

    int descriptor = s->currCPlusTxDesc;

1943
    dma_addr_t cplus_tx_ring_desc = rtl8139_addr64(s->TxAddr[0], s->TxAddr[1]);
1944 1945 1946 1947

    /* Normal priority ring */
    cplus_tx_ring_desc += 16 * descriptor;

1948
    DPRINTF("+++ C+ mode reading TX descriptor %d from host memory at "
1949
        "%08x %08x = 0x"DMA_ADDR_FMT"\n", descriptor, s->TxAddr[1],
1950
        s->TxAddr[0], cplus_tx_ring_desc);
1951 1952 1953

    uint32_t val, txdw0,txdw1,txbufLO,txbufHI;

1954
    pci_dma_read(&s->dev, cplus_tx_ring_desc,    (uint8_t *)&val, 4);
1955
    txdw0 = le32_to_cpu(val);
1956
    pci_dma_read(&s->dev, cplus_tx_ring_desc+4,  (uint8_t *)&val, 4);
1957
    txdw1 = le32_to_cpu(val);
1958
    pci_dma_read(&s->dev, cplus_tx_ring_desc+8,  (uint8_t *)&val, 4);
1959
    txbufLO = le32_to_cpu(val);
1960
    pci_dma_read(&s->dev, cplus_tx_ring_desc+12, (uint8_t *)&val, 4);
1961 1962
    txbufHI = le32_to_cpu(val);

1963 1964
    DPRINTF("+++ C+ mode TX descriptor %d %08x %08x %08x %08x\n", descriptor,
        txdw0, txdw1, txbufLO, txbufHI);
1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975

/* w0 ownership flag */
#define CP_TX_OWN (1<<31)
/* w0 end of ring flag */
#define CP_TX_EOR (1<<30)
/* first segment of received packet flag */
#define CP_TX_FS (1<<29)
/* last segment of received packet flag */
#define CP_TX_LS (1<<28)
/* large send packet flag */
#define CP_TX_LGSEN (1<<27)
1976 1977 1978
/* large send MSS mask, bits 16...25 */
#define CP_TC_LGSEN_MSS_MASK ((1 << 12) - 1)

1979 1980 1981 1982 1983 1984 1985 1986 1987 1988
/* IP checksum offload flag */
#define CP_TX_IPCS (1<<18)
/* UDP checksum offload flag */
#define CP_TX_UDPCS (1<<17)
/* TCP checksum offload flag */
#define CP_TX_TCPCS (1<<16)

/* w0 bits 0...15 : buffer size */
#define CP_TX_BUFFER_SIZE (1<<16)
#define CP_TX_BUFFER_SIZE_MASK (CP_TX_BUFFER_SIZE - 1)
1989 1990 1991
/* w1 add tag flag */
#define CP_TX_TAGC (1<<17)
/* w1 bits 0...15 : VLAN tag (big endian) */
1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009
#define CP_TX_VLAN_TAG_MASK ((1<<16) - 1)
/* w2 low  32bit of Rx buffer ptr */
/* w3 high 32bit of Rx buffer ptr */

/* set after transmission */
/* FIFO underrun flag */
#define CP_TX_STATUS_UNF (1<<25)
/* transmit error summary flag, valid if set any of three below */
#define CP_TX_STATUS_TES (1<<23)
/* out-of-window collision flag */
#define CP_TX_STATUS_OWC (1<<22)
/* link failure flag */
#define CP_TX_STATUS_LNKF (1<<21)
/* excessive collisions flag */
#define CP_TX_STATUS_EXC (1<<20)

    if (!(txdw0 & CP_TX_OWN))
    {
2010
        DPRINTF("C+ Tx mode : descriptor %d is owned by host\n", descriptor);
2011 2012 2013
        return 0 ;
    }

2014
    DPRINTF("+++ C+ Tx mode : transmitting from descriptor %d\n", descriptor);
B
bellard 已提交
2015 2016 2017

    if (txdw0 & CP_TX_FS)
    {
2018 2019
        DPRINTF("+++ C+ Tx mode : descriptor %d is first segment "
            "descriptor\n", descriptor);
B
bellard 已提交
2020 2021 2022 2023

        /* reset internal buffer offset */
        s->cplus_txbuffer_offset = 0;
    }
2024 2025

    int txsize = txdw0 & CP_TX_BUFFER_SIZE_MASK;
2026
    dma_addr_t tx_addr = rtl8139_addr64(txbufLO, txbufHI);
2027

B
bellard 已提交
2028 2029 2030 2031
    /* make sure we have enough space to assemble the packet */
    if (!s->cplus_txbuffer)
    {
        s->cplus_txbuffer_len = CP_TX_BUFFER_SIZE;
2032
        s->cplus_txbuffer = g_malloc(s->cplus_txbuffer_len);
B
bellard 已提交
2033
        s->cplus_txbuffer_offset = 0;
2034

2035 2036
        DPRINTF("+++ C+ mode transmission buffer allocated space %d\n",
            s->cplus_txbuffer_len);
B
bellard 已提交
2037 2038
    }

2039
    if (s->cplus_txbuffer_offset + txsize >= s->cplus_txbuffer_len)
B
bellard 已提交
2040
    {
2041 2042 2043 2044
        /* The spec didn't tell the maximum size, stick to CP_TX_BUFFER_SIZE */
        txsize = s->cplus_txbuffer_len - s->cplus_txbuffer_offset;
        DPRINTF("+++ C+ mode transmission buffer overrun, truncated descriptor"
                "length to %d\n", txsize);
B
bellard 已提交
2045 2046 2047 2048 2049
    }

    if (!s->cplus_txbuffer)
    {
        /* out of memory */
2050

2051 2052
        DPRINTF("+++ C+ mode transmiter failed to reallocate %d bytes\n",
            s->cplus_txbuffer_len);
B
bellard 已提交
2053 2054 2055 2056 2057 2058 2059 2060 2061 2062

        /* update tally counter */
        ++s->tally_counters.TxERR;
        ++s->tally_counters.TxAbt;

        return 0;
    }

    /* append more data to the packet */

2063
    DPRINTF("+++ C+ mode transmit reading %d bytes from host memory at "
2064 2065
            DMA_ADDR_FMT" to offset %d\n", txsize, tx_addr,
            s->cplus_txbuffer_offset);
B
bellard 已提交
2066

2067 2068
    pci_dma_read(&s->dev, tx_addr,
                 s->cplus_txbuffer + s->cplus_txbuffer_offset, txsize);
B
bellard 已提交
2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081
    s->cplus_txbuffer_offset += txsize;

    /* seek to next Rx descriptor */
    if (txdw0 & CP_TX_EOR)
    {
        s->currCPlusTxDesc = 0;
    }
    else
    {
        ++s->currCPlusTxDesc;
        if (s->currCPlusTxDesc >= 64)
            s->currCPlusTxDesc = 0;
    }
2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094

    /* transfer ownership to target */
    txdw0 &= ~CP_RX_OWN;

    /* reset error indicator bits */
    txdw0 &= ~CP_TX_STATUS_UNF;
    txdw0 &= ~CP_TX_STATUS_TES;
    txdw0 &= ~CP_TX_STATUS_OWC;
    txdw0 &= ~CP_TX_STATUS_LNKF;
    txdw0 &= ~CP_TX_STATUS_EXC;

    /* update ring data */
    val = cpu_to_le32(txdw0);
2095
    pci_dma_write(&s->dev, cplus_tx_ring_desc, (uint8_t *)&val, 4);
2096

B
bellard 已提交
2097 2098
    /* Now decide if descriptor being processed is holding the last segment of packet */
    if (txdw0 & CP_TX_LS)
2099
    {
2100 2101 2102
        uint8_t dot1q_buffer_space[VLAN_HLEN];
        uint16_t *dot1q_buffer;

2103 2104
        DPRINTF("+++ C+ Tx mode : descriptor %d is last segment descriptor\n",
            descriptor);
B
bellard 已提交
2105 2106 2107 2108 2109 2110 2111

        /* can transfer fully assembled packet */

        uint8_t *saved_buffer  = s->cplus_txbuffer;
        int      saved_size    = s->cplus_txbuffer_offset;
        int      saved_buffer_len = s->cplus_txbuffer_len;

2112 2113 2114 2115
        /* create vlan tag */
        if (txdw1 & CP_TX_TAGC) {
            /* the vlan tag is in BE byte order in the descriptor
             * BE + le_to_cpu() + ~swap()~ = cpu */
2116 2117
            DPRINTF("+++ C+ Tx mode : inserting vlan tag with ""tci: %u\n",
                bswap16(txdw1 & CP_TX_VLAN_TAG_MASK));
2118 2119 2120 2121 2122 2123 2124 2125 2126

            dot1q_buffer = (uint16_t *) dot1q_buffer_space;
            dot1q_buffer[0] = cpu_to_be16(ETH_P_8021Q);
            /* BE + le_to_cpu() + ~cpu_to_le()~ = BE */
            dot1q_buffer[1] = cpu_to_le16(txdw1 & CP_TX_VLAN_TAG_MASK);
        } else {
            dot1q_buffer = NULL;
        }

B
bellard 已提交
2127 2128 2129 2130 2131
        /* reset the card space to protect from recursive call */
        s->cplus_txbuffer = NULL;
        s->cplus_txbuffer_offset = 0;
        s->cplus_txbuffer_len = 0;

2132
        if (txdw0 & (CP_TX_IPCS | CP_TX_UDPCS | CP_TX_TCPCS | CP_TX_LGSEN))
B
bellard 已提交
2133
        {
2134
            DPRINTF("+++ C+ mode offloaded task checksum\n");
B
bellard 已提交
2135 2136

            /* ip packet header */
2137
            ip_header *ip = NULL;
B
bellard 已提交
2138
            int hlen = 0;
2139 2140
            uint8_t  ip_protocol = 0;
            uint16_t ip_data_len = 0;
B
bellard 已提交
2141

2142
            uint8_t *eth_payload_data = NULL;
2143
            size_t   eth_payload_len  = 0;
B
bellard 已提交
2144

2145
            int proto = be16_to_cpu(*(uint16_t *)(saved_buffer + 12));
B
bellard 已提交
2146 2147
            if (proto == ETH_P_IP)
            {
2148
                DPRINTF("+++ C+ mode has IP packet\n");
B
bellard 已提交
2149 2150

                /* not aligned */
2151 2152
                eth_payload_data = saved_buffer + ETH_HLEN;
                eth_payload_len  = saved_size   - ETH_HLEN;
B
bellard 已提交
2153

2154
                ip = (ip_header*)eth_payload_data;
B
bellard 已提交
2155

2156
                if (IP_HEADER_VERSION(ip) != IP_HEADER_VERSION_4) {
2157 2158 2159
                    DPRINTF("+++ C+ mode packet has bad IP version %d "
                        "expected %d\n", IP_HEADER_VERSION(ip),
                        IP_HEADER_VERSION_4);
B
bellard 已提交
2160 2161
                    ip = NULL;
                } else {
2162 2163 2164
                    hlen = IP_HEADER_LENGTH(ip);
                    ip_protocol = ip->ip_p;
                    ip_data_len = be16_to_cpu(ip->ip_len) - hlen;
B
bellard 已提交
2165 2166 2167 2168 2169 2170 2171
                }
            }

            if (ip)
            {
                if (txdw0 & CP_TX_IPCS)
                {
2172
                    DPRINTF("+++ C+ mode need IP checksum\n");
B
bellard 已提交
2173

2174
                    if (hlen<sizeof(ip_header) || hlen>eth_payload_len) {/* min header length */
B
bellard 已提交
2175 2176 2177 2178 2179 2180
                        /* bad packet header len */
                        /* or packet too short */
                    }
                    else
                    {
                        ip->ip_sum = 0;
2181
                        ip->ip_sum = ip_checksum(ip, hlen);
2182 2183
                        DPRINTF("+++ C+ mode IP header len=%d checksum=%04x\n",
                            hlen, ip->ip_sum);
B
bellard 已提交
2184 2185 2186
                    }
                }

2187
                if ((txdw0 & CP_TX_LGSEN) && ip_protocol == IP_PROTO_TCP)
B
bellard 已提交
2188
                {
2189
                    int large_send_mss = (txdw0 >> 16) & CP_TC_LGSEN_MSS_MASK;
2190

2191 2192 2193
                    DPRINTF("+++ C+ mode offloaded task TSO MTU=%d IP data %d "
                        "frame data %d specified MSS=%d\n", ETH_MTU,
                        ip_data_len, saved_size - ETH_HLEN, large_send_mss);
B
bellard 已提交
2194

2195 2196
                    int tcp_send_offset = 0;
                    int send_count = 0;
B
bellard 已提交
2197 2198 2199 2200

                    /* maximum IP header length is 60 bytes */
                    uint8_t saved_ip_header[60];

2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216
                    /* save IP header template; data area is used in tcp checksum calculation */
                    memcpy(saved_ip_header, eth_payload_data, hlen);

                    /* a placeholder for checksum calculation routine in tcp case */
                    uint8_t *data_to_checksum     = eth_payload_data + hlen - 12;
                    //                    size_t   data_to_checksum_len = eth_payload_len  - hlen + 12;

                    /* pointer to TCP header */
                    tcp_header *p_tcp_hdr = (tcp_header*)(eth_payload_data + hlen);

                    int tcp_hlen = TCP_HEADER_DATA_OFFSET(p_tcp_hdr);

                    /* ETH_MTU = ip header len + tcp header len + payload */
                    int tcp_data_len = ip_data_len - tcp_hlen;
                    int tcp_chunk_size = ETH_MTU - hlen - tcp_hlen;

2217 2218 2219
                    DPRINTF("+++ C+ mode TSO IP data len %d TCP hlen %d TCP "
                        "data len %d TCP chunk size %d\n", ip_data_len,
                        tcp_hlen, tcp_data_len, tcp_chunk_size);
2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236

                    /* note the cycle below overwrites IP header data,
                       but restores it from saved_ip_header before sending packet */

                    int is_last_frame = 0;

                    for (tcp_send_offset = 0; tcp_send_offset < tcp_data_len; tcp_send_offset += tcp_chunk_size)
                    {
                        uint16_t chunk_size = tcp_chunk_size;

                        /* check if this is the last frame */
                        if (tcp_send_offset + tcp_chunk_size >= tcp_data_len)
                        {
                            is_last_frame = 1;
                            chunk_size = tcp_data_len - tcp_send_offset;
                        }

2237 2238
                        DPRINTF("+++ C+ mode TSO TCP seqno %08x\n",
                            be32_to_cpu(p_tcp_hdr->th_seq));
2239 2240 2241 2242 2243

                        /* add 4 TCP pseudoheader fields */
                        /* copy IP source and destination fields */
                        memcpy(data_to_checksum, saved_ip_header + 12, 8);

2244 2245 2246
                        DPRINTF("+++ C+ mode TSO calculating TCP checksum for "
                            "packet with %d bytes data\n", tcp_hlen +
                            chunk_size);
2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257

                        if (tcp_send_offset)
                        {
                            memcpy((uint8_t*)p_tcp_hdr + tcp_hlen, (uint8_t*)p_tcp_hdr + tcp_hlen + tcp_send_offset, chunk_size);
                        }

                        /* keep PUSH and FIN flags only for the last frame */
                        if (!is_last_frame)
                        {
                            TCP_HEADER_CLEAR_FLAGS(p_tcp_hdr, TCP_FLAG_PUSH|TCP_FLAG_FIN);
                        }
B
bellard 已提交
2258

2259 2260 2261 2262 2263 2264 2265 2266 2267
                        /* recalculate TCP checksum */
                        ip_pseudo_header *p_tcpip_hdr = (ip_pseudo_header *)data_to_checksum;
                        p_tcpip_hdr->zeros      = 0;
                        p_tcpip_hdr->ip_proto   = IP_PROTO_TCP;
                        p_tcpip_hdr->ip_payload = cpu_to_be16(tcp_hlen + chunk_size);

                        p_tcp_hdr->th_sum = 0;

                        int tcp_checksum = ip_checksum(data_to_checksum, tcp_hlen + chunk_size + 12);
2268 2269
                        DPRINTF("+++ C+ mode TSO TCP checksum %04x\n",
                            tcp_checksum);
2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283

                        p_tcp_hdr->th_sum = tcp_checksum;

                        /* restore IP header */
                        memcpy(eth_payload_data, saved_ip_header, hlen);

                        /* set IP data length and recalculate IP checksum */
                        ip->ip_len = cpu_to_be16(hlen + tcp_hlen + chunk_size);

                        /* increment IP id for subsequent frames */
                        ip->ip_id = cpu_to_be16(tcp_send_offset/tcp_chunk_size + be16_to_cpu(ip->ip_id));

                        ip->ip_sum = 0;
                        ip->ip_sum = ip_checksum(eth_payload_data, hlen);
2284 2285
                        DPRINTF("+++ C+ mode TSO IP header len=%d "
                            "checksum=%04x\n", hlen, ip->ip_sum);
2286 2287

                        int tso_send_size = ETH_HLEN + hlen + tcp_hlen + chunk_size;
2288 2289
                        DPRINTF("+++ C+ mode TSO transferring packet size "
                            "%d\n", tso_send_size);
2290 2291
                        rtl8139_transfer_frame(s, saved_buffer, tso_send_size,
                            0, (uint8_t *) dot1q_buffer);
2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302

                        /* add transferred count to TCP sequence number */
                        p_tcp_hdr->th_seq = cpu_to_be32(chunk_size + be32_to_cpu(p_tcp_hdr->th_seq));
                        ++send_count;
                    }

                    /* Stop sending this frame */
                    saved_size = 0;
                }
                else if (txdw0 & (CP_TX_TCPCS|CP_TX_UDPCS))
                {
2303
                    DPRINTF("+++ C+ mode need TCP or UDP checksum\n");
2304 2305 2306 2307 2308 2309 2310

                    /* maximum IP header length is 60 bytes */
                    uint8_t saved_ip_header[60];
                    memcpy(saved_ip_header, eth_payload_data, hlen);

                    uint8_t *data_to_checksum     = eth_payload_data + hlen - 12;
                    //                    size_t   data_to_checksum_len = eth_payload_len  - hlen + 12;
B
bellard 已提交
2311 2312 2313

                    /* add 4 TCP pseudoheader fields */
                    /* copy IP source and destination fields */
2314
                    memcpy(data_to_checksum, saved_ip_header + 12, 8);
B
bellard 已提交
2315

2316
                    if ((txdw0 & CP_TX_TCPCS) && ip_protocol == IP_PROTO_TCP)
B
bellard 已提交
2317
                    {
2318 2319
                        DPRINTF("+++ C+ mode calculating TCP checksum for "
                            "packet with %d bytes data\n", ip_data_len);
B
bellard 已提交
2320

2321 2322 2323 2324
                        ip_pseudo_header *p_tcpip_hdr = (ip_pseudo_header *)data_to_checksum;
                        p_tcpip_hdr->zeros      = 0;
                        p_tcpip_hdr->ip_proto   = IP_PROTO_TCP;
                        p_tcpip_hdr->ip_payload = cpu_to_be16(ip_data_len);
B
bellard 已提交
2325

2326
                        tcp_header* p_tcp_hdr = (tcp_header *) (data_to_checksum+12);
B
bellard 已提交
2327 2328 2329

                        p_tcp_hdr->th_sum = 0;

2330
                        int tcp_checksum = ip_checksum(data_to_checksum, ip_data_len + 12);
2331 2332
                        DPRINTF("+++ C+ mode TCP checksum %04x\n",
                            tcp_checksum);
B
bellard 已提交
2333 2334 2335

                        p_tcp_hdr->th_sum = tcp_checksum;
                    }
2336
                    else if ((txdw0 & CP_TX_UDPCS) && ip_protocol == IP_PROTO_UDP)
B
bellard 已提交
2337
                    {
2338 2339
                        DPRINTF("+++ C+ mode calculating UDP checksum for "
                            "packet with %d bytes data\n", ip_data_len);
B
bellard 已提交
2340

2341 2342 2343 2344
                        ip_pseudo_header *p_udpip_hdr = (ip_pseudo_header *)data_to_checksum;
                        p_udpip_hdr->zeros      = 0;
                        p_udpip_hdr->ip_proto   = IP_PROTO_UDP;
                        p_udpip_hdr->ip_payload = cpu_to_be16(ip_data_len);
B
bellard 已提交
2345

2346
                        udp_header *p_udp_hdr = (udp_header *) (data_to_checksum+12);
B
bellard 已提交
2347 2348 2349

                        p_udp_hdr->uh_sum = 0;

2350
                        int udp_checksum = ip_checksum(data_to_checksum, ip_data_len + 12);
2351 2352
                        DPRINTF("+++ C+ mode UDP checksum %04x\n",
                            udp_checksum);
B
bellard 已提交
2353 2354 2355 2356 2357

                        p_udp_hdr->uh_sum = udp_checksum;
                    }

                    /* restore IP header */
2358
                    memcpy(eth_payload_data, saved_ip_header, hlen);
B
bellard 已提交
2359 2360 2361 2362 2363 2364 2365
                }
            }
        }

        /* update tally counter */
        ++s->tally_counters.TxOk;

2366
        DPRINTF("+++ C+ mode transmitting %d bytes packet\n", saved_size);
B
bellard 已提交
2367

2368 2369
        rtl8139_transfer_frame(s, saved_buffer, saved_size, 1,
            (uint8_t *) dot1q_buffer);
B
bellard 已提交
2370 2371 2372 2373 2374 2375 2376 2377 2378 2379

        /* restore card space if there was no recursion and reset offset */
        if (!s->cplus_txbuffer)
        {
            s->cplus_txbuffer        = saved_buffer;
            s->cplus_txbuffer_len    = saved_buffer_len;
            s->cplus_txbuffer_offset = 0;
        }
        else
        {
2380
            g_free(saved_buffer);
B
bellard 已提交
2381
        }
2382 2383 2384
    }
    else
    {
2385
        DPRINTF("+++ C+ mode transmission continue to next descriptor\n");
2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402
    }

    return 1;
}

static void rtl8139_cplus_transmit(RTL8139State *s)
{
    int txcount = 0;

    while (rtl8139_cplus_transmit_one(s))
    {
        ++txcount;
    }

    /* Mark transfer completed */
    if (!txcount)
    {
2403 2404
        DPRINTF("C+ mode : transmitter queue stalled, current TxDesc = %d\n",
            s->currCPlusTxDesc);
2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428
    }
    else
    {
        /* update interrupt status */
        s->IntrStatus |= TxOK;
        rtl8139_update_irq(s);
    }
}

static void rtl8139_transmit(RTL8139State *s)
{
    int descriptor = s->currTxDesc, txcount = 0;

    /*while*/
    if (rtl8139_transmit_one(s, descriptor))
    {
        ++s->currTxDesc;
        s->currTxDesc %= 4;
        ++txcount;
    }

    /* Mark transfer completed */
    if (!txcount)
    {
2429 2430
        DPRINTF("transmitter queue stalled, current TxDesc = %d\n",
            s->currTxDesc);
2431 2432 2433 2434 2435 2436 2437
    }
}

static void rtl8139_TxStatus_write(RTL8139State *s, uint32_t txRegOffset, uint32_t val)
{

    int descriptor = txRegOffset/4;
B
bellard 已提交
2438 2439 2440

    /* handle C+ transmit mode register configuration */

2441
    if (s->cplus_enabled)
B
bellard 已提交
2442
    {
2443 2444
        DPRINTF("RTL8139C+ DTCCR write offset=0x%x val=0x%08x "
            "descriptor=%d\n", txRegOffset, val, descriptor);
B
bellard 已提交
2445 2446 2447 2448 2449 2450

        /* handle Dump Tally Counters command */
        s->TxStatus[descriptor] = val;

        if (descriptor == 0 && (val & 0x8))
        {
A
Anthony Liguori 已提交
2451
            target_phys_addr_t tc_addr = rtl8139_addr64(s->TxStatus[0] & ~0x3f, s->TxStatus[1]);
B
bellard 已提交
2452 2453

            /* dump tally counters to specified memory location */
2454
            RTL8139TallyCounters_dma_write(s, tc_addr);
B
bellard 已提交
2455 2456 2457 2458 2459 2460 2461 2462

            /* mark dump completed */
            s->TxStatus[0] &= ~0x8;
        }

        return;
    }

2463 2464
    DPRINTF("TxStatus write offset=0x%x val=0x%08x descriptor=%d\n",
        txRegOffset, val, descriptor);
2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475

    /* mask only reserved bits */
    val &= ~0xff00c000; /* these bits are reset on write */
    val = SET_MASKED(val, 0x00c00000, s->TxStatus[descriptor]);

    s->TxStatus[descriptor] = val;

    /* attempt to start transmission */
    rtl8139_transmit(s);
}

2476 2477 2478
static uint32_t rtl8139_TxStatus_TxAddr_read(RTL8139State *s, uint32_t regs[],
                                             uint32_t base, uint8_t addr,
                                             int size)
2479
{
2480
    uint32_t reg = (addr - base) / 4;
2481 2482 2483 2484
    uint32_t offset = addr & 0x3;
    uint32_t ret = 0;

    if (addr & (size - 1)) {
2485 2486
        DPRINTF("not implemented read for TxStatus/TxAddr "
                "addr=0x%x size=0x%x\n", addr, size);
2487 2488
        return ret;
    }
2489

2490 2491 2492 2493
    switch (size) {
    case 1: /* fall through */
    case 2: /* fall through */
    case 4:
2494
        ret = (regs[reg] >> offset * 8) & (((uint64_t)1 << (size * 8)) - 1);
2495 2496
        DPRINTF("TxStatus/TxAddr[%d] read addr=0x%x size=0x%x val=0x%08x\n",
                reg, addr, size, ret);
2497 2498
        break;
    default:
2499
        DPRINTF("unsupported size 0x%x of TxStatus/TxAddr reading\n", size);
2500 2501
        break;
    }
2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520

    return ret;
}

static uint16_t rtl8139_TSAD_read(RTL8139State *s)
{
    uint16_t ret = 0;

    /* Simulate TSAD, it is read only anyway */

    ret = ((s->TxStatus[3] & TxStatOK  )?TSAD_TOK3:0)
         |((s->TxStatus[2] & TxStatOK  )?TSAD_TOK2:0)
         |((s->TxStatus[1] & TxStatOK  )?TSAD_TOK1:0)
         |((s->TxStatus[0] & TxStatOK  )?TSAD_TOK0:0)

         |((s->TxStatus[3] & TxUnderrun)?TSAD_TUN3:0)
         |((s->TxStatus[2] & TxUnderrun)?TSAD_TUN2:0)
         |((s->TxStatus[1] & TxUnderrun)?TSAD_TUN1:0)
         |((s->TxStatus[0] & TxUnderrun)?TSAD_TUN0:0)
2521

2522 2523 2524 2525
         |((s->TxStatus[3] & TxAborted )?TSAD_TABT3:0)
         |((s->TxStatus[2] & TxAborted )?TSAD_TABT2:0)
         |((s->TxStatus[1] & TxAborted )?TSAD_TABT1:0)
         |((s->TxStatus[0] & TxAborted )?TSAD_TABT0:0)
2526

2527 2528 2529 2530
         |((s->TxStatus[3] & TxHostOwns )?TSAD_OWN3:0)
         |((s->TxStatus[2] & TxHostOwns )?TSAD_OWN2:0)
         |((s->TxStatus[1] & TxHostOwns )?TSAD_OWN1:0)
         |((s->TxStatus[0] & TxHostOwns )?TSAD_OWN0:0) ;
2531

2532

2533
    DPRINTF("TSAD read val=0x%04x\n", ret);
2534 2535 2536 2537 2538 2539 2540 2541

    return ret;
}

static uint16_t rtl8139_CSCR_read(RTL8139State *s)
{
    uint16_t ret = s->CSCR;

2542
    DPRINTF("CSCR read val=0x%04x\n", ret);
2543 2544 2545 2546 2547 2548

    return ret;
}

static void rtl8139_TxAddr_write(RTL8139State *s, uint32_t txAddrOffset, uint32_t val)
{
2549
    DPRINTF("TxAddr write offset=0x%x val=0x%08x\n", txAddrOffset, val);
2550

2551
    s->TxAddr[txAddrOffset/4] = val;
2552 2553 2554 2555
}

static uint32_t rtl8139_TxAddr_read(RTL8139State *s, uint32_t txAddrOffset)
{
2556
    uint32_t ret = s->TxAddr[txAddrOffset/4];
2557

2558
    DPRINTF("TxAddr read offset=0x%x val=0x%08x\n", txAddrOffset, ret);
2559 2560 2561 2562 2563 2564

    return ret;
}

static void rtl8139_RxBufPtr_write(RTL8139State *s, uint32_t val)
{
2565
    DPRINTF("RxBufPtr write val=0x%04x\n", val);
2566 2567 2568 2569

    /* this value is off by 16 */
    s->RxBufPtr = MOD2(val + 0x10, s->RxBufferSize);

2570 2571
    DPRINTF(" CAPR write: rx buffer length %d head 0x%04x read 0x%04x\n",
        s->RxBufferSize, s->RxBufAddr, s->RxBufPtr);
2572 2573 2574 2575 2576 2577 2578
}

static uint32_t rtl8139_RxBufPtr_read(RTL8139State *s)
{
    /* this value is off by 16 */
    uint32_t ret = s->RxBufPtr - 0x10;

2579
    DPRINTF("RxBufPtr read val=0x%04x\n", ret);
B
bellard 已提交
2580 2581 2582 2583 2584 2585 2586 2587 2588

    return ret;
}

static uint32_t rtl8139_RxBufAddr_read(RTL8139State *s)
{
    /* this value is NOT off by 16 */
    uint32_t ret = s->RxBufAddr;

2589
    DPRINTF("RxBufAddr read val=0x%04x\n", ret);
2590 2591 2592 2593 2594 2595

    return ret;
}

static void rtl8139_RxBuf_write(RTL8139State *s, uint32_t val)
{
2596
    DPRINTF("RxBuf write val=0x%08x\n", val);
2597 2598 2599 2600 2601 2602 2603 2604 2605 2606

    s->RxBuf = val;

    /* may need to reset rxring here */
}

static uint32_t rtl8139_RxBuf_read(RTL8139State *s)
{
    uint32_t ret = s->RxBuf;

2607
    DPRINTF("RxBuf read val=0x%08x\n", ret);
2608 2609 2610 2611 2612 2613

    return ret;
}

static void rtl8139_IntrMask_write(RTL8139State *s, uint32_t val)
{
2614
    DPRINTF("IntrMask write(w) val=0x%04x\n", val);
2615

S
Stefan Weil 已提交
2616
    /* mask unwritable bits */
2617 2618 2619 2620
    val = SET_MASKED(val, 0x1e00, s->IntrMask);

    s->IntrMask = val;

2621
    rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
2622
    rtl8139_update_irq(s);
2623

2624 2625 2626 2627 2628 2629
}

static uint32_t rtl8139_IntrMask_read(RTL8139State *s)
{
    uint32_t ret = s->IntrMask;

2630
    DPRINTF("IntrMask read(w) val=0x%04x\n", ret);
2631 2632 2633 2634 2635 2636

    return ret;
}

static void rtl8139_IntrStatus_write(RTL8139State *s, uint32_t val)
{
2637
    DPRINTF("IntrStatus write(w) val=0x%04x\n", val);
2638 2639 2640 2641 2642 2643 2644 2645 2646 2647

#if 0

    /* writing to ISR has no effect */

    return;

#else
    uint16_t newStatus = s->IntrStatus & ~val;

S
Stefan Weil 已提交
2648
    /* mask unwritable bits */
2649 2650 2651 2652 2653 2654 2655
    newStatus = SET_MASKED(newStatus, 0x1e00, s->IntrStatus);

    /* writing 1 to interrupt status register bit clears it */
    s->IntrStatus = 0;
    rtl8139_update_irq(s);

    s->IntrStatus = newStatus;
2656 2657 2658 2659
    /*
     * Computing if we miss an interrupt here is not that correct but
     * considered that we should have had already an interrupt
     * and probably emulated is slower is better to assume this resetting was
S
Stefan Weil 已提交
2660
     * done before testing on previous rtl8139_update_irq lead to IRQ losing
2661
     */
2662
    rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
2663
    rtl8139_update_irq(s);
2664

2665 2666 2667 2668 2669
#endif
}

static uint32_t rtl8139_IntrStatus_read(RTL8139State *s)
{
2670
    rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
2671

2672 2673
    uint32_t ret = s->IntrStatus;

2674
    DPRINTF("IntrStatus read(w) val=0x%04x\n", ret);
2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689

#if 0

    /* reading ISR clears all interrupts */
    s->IntrStatus = 0;

    rtl8139_update_irq(s);

#endif

    return ret;
}

static void rtl8139_MultiIntr_write(RTL8139State *s, uint32_t val)
{
2690
    DPRINTF("MultiIntr write(w) val=0x%04x\n", val);
2691

S
Stefan Weil 已提交
2692
    /* mask unwritable bits */
2693 2694 2695 2696 2697 2698 2699 2700 2701
    val = SET_MASKED(val, 0xf000, s->MultiIntr);

    s->MultiIntr = val;
}

static uint32_t rtl8139_MultiIntr_read(RTL8139State *s)
{
    uint32_t ret = s->MultiIntr;

2702
    DPRINTF("MultiIntr read(w) val=0x%04x\n", ret);
2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747

    return ret;
}

static void rtl8139_io_writeb(void *opaque, uint8_t addr, uint32_t val)
{
    RTL8139State *s = opaque;

    switch (addr)
    {
        case MAC0 ... MAC0+5:
            s->phys[addr - MAC0] = val;
            break;
        case MAC0+6 ... MAC0+7:
            /* reserved */
            break;
        case MAR0 ... MAR0+7:
            s->mult[addr - MAR0] = val;
            break;
        case ChipCmd:
            rtl8139_ChipCmd_write(s, val);
            break;
        case Cfg9346:
            rtl8139_Cfg9346_write(s, val);
            break;
        case TxConfig: /* windows driver sometimes writes using byte-lenth call */
            rtl8139_TxConfig_writeb(s, val);
            break;
        case Config0:
            rtl8139_Config0_write(s, val);
            break;
        case Config1:
            rtl8139_Config1_write(s, val);
            break;
        case Config3:
            rtl8139_Config3_write(s, val);
            break;
        case Config4:
            rtl8139_Config4_write(s, val);
            break;
        case Config5:
            rtl8139_Config5_write(s, val);
            break;
        case MediaStatus:
            /* ignore */
2748 2749
            DPRINTF("not implemented write(b) to MediaStatus val=0x%02x\n",
                val);
2750 2751 2752
            break;

        case HltClk:
2753
            DPRINTF("HltClk write val=0x%08x\n", val);
2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764
            if (val == 'R')
            {
                s->clock_enabled = 1;
            }
            else if (val == 'H')
            {
                s->clock_enabled = 0;
            }
            break;

        case TxThresh:
2765
            DPRINTF("C+ TxThresh write(b) val=0x%02x\n", val);
2766 2767 2768 2769
            s->TxThresh = val;
            break;

        case TxPoll:
2770
            DPRINTF("C+ TxPoll write(b) val=0x%02x\n", val);
2771 2772
            if (val & (1 << 7))
            {
2773 2774
                DPRINTF("C+ TxPoll high priority transmission (not "
                    "implemented)\n");
2775 2776 2777 2778
                //rtl8139_cplus_transmit(s);
            }
            if (val & (1 << 6))
            {
2779
                DPRINTF("C+ TxPoll normal priority transmission\n");
2780 2781 2782 2783 2784 2785
                rtl8139_cplus_transmit(s);
            }

            break;

        default:
2786 2787
            DPRINTF("not implemented write(b) addr=0x%x val=0x%02x\n", addr,
                val);
2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820
            break;
    }
}

static void rtl8139_io_writew(void *opaque, uint8_t addr, uint32_t val)
{
    RTL8139State *s = opaque;

    switch (addr)
    {
        case IntrMask:
            rtl8139_IntrMask_write(s, val);
            break;

        case IntrStatus:
            rtl8139_IntrStatus_write(s, val);
            break;

        case MultiIntr:
            rtl8139_MultiIntr_write(s, val);
            break;

        case RxBufPtr:
            rtl8139_RxBufPtr_write(s, val);
            break;

        case BasicModeCtrl:
            rtl8139_BasicModeCtrl_write(s, val);
            break;
        case BasicModeStatus:
            rtl8139_BasicModeStatus_write(s, val);
            break;
        case NWayAdvert:
2821
            DPRINTF("NWayAdvert write(w) val=0x%04x\n", val);
2822 2823 2824
            s->NWayAdvert = val;
            break;
        case NWayLPAR:
2825
            DPRINTF("forbidden NWayLPAR write(w) val=0x%04x\n", val);
2826 2827
            break;
        case NWayExpansion:
2828
            DPRINTF("NWayExpansion write(w) val=0x%04x\n", val);
2829 2830 2831 2832 2833 2834 2835
            s->NWayExpansion = val;
            break;

        case CpCmd:
            rtl8139_CpCmd_write(s, val);
            break;

B
bellard 已提交
2836 2837 2838 2839
        case IntrMitigate:
            rtl8139_IntrMitigate_write(s, val);
            break;

2840
        default:
2841 2842
            DPRINTF("ioport write(w) addr=0x%x val=0x%04x via write(b)\n",
                addr, val);
2843 2844 2845 2846 2847 2848 2849

            rtl8139_io_writeb(opaque, addr, val & 0xff);
            rtl8139_io_writeb(opaque, addr + 1, (val >> 8) & 0xff);
            break;
    }
}

2850 2851 2852 2853 2854
static void rtl8139_set_next_tctr_time(RTL8139State *s, int64_t current_time)
{
    int64_t pci_time, next_time;
    uint32_t low_pci;

2855
    DPRINTF("entered rtl8139_set_next_tctr_time\n");
2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889

    if (s->TimerExpire && current_time >= s->TimerExpire) {
        s->IntrStatus |= PCSTimeout;
        rtl8139_update_irq(s);
    }

    /* Set QEMU timer only if needed that is
     * - TimerInt <> 0 (we have a timer)
     * - mask = 1 (we want an interrupt timer)
     * - irq = 0  (irq is not already active)
     * If any of above change we need to compute timer again
     * Also we must check if timer is passed without QEMU timer
     */
    s->TimerExpire = 0;
    if (!s->TimerInt) {
        return;
    }

    pci_time = muldiv64(current_time - s->TCTR_base, PCI_FREQUENCY,
                                get_ticks_per_sec());
    low_pci = pci_time & 0xffffffff;
    pci_time = pci_time - low_pci + s->TimerInt;
    if (low_pci >= s->TimerInt) {
        pci_time += 0x100000000LL;
    }
    next_time = s->TCTR_base + muldiv64(pci_time, get_ticks_per_sec(),
                                                PCI_FREQUENCY);
    s->TimerExpire = next_time;

    if ((s->IntrMask & PCSTimeout) != 0 && (s->IntrStatus & PCSTimeout) == 0) {
        qemu_mod_timer(s->timer, next_time);
    }
}

2890 2891 2892 2893 2894 2895 2896
static void rtl8139_io_writel(void *opaque, uint8_t addr, uint32_t val)
{
    RTL8139State *s = opaque;

    switch (addr)
    {
        case RxMissed:
2897
            DPRINTF("RxMissed clearing on write\n");
2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921
            s->RxMissed = 0;
            break;

        case TxConfig:
            rtl8139_TxConfig_write(s, val);
            break;

        case RxConfig:
            rtl8139_RxConfig_write(s, val);
            break;

        case TxStatus0 ... TxStatus0+4*4-1:
            rtl8139_TxStatus_write(s, addr-TxStatus0, val);
            break;

        case TxAddr0 ... TxAddr0+4*4-1:
            rtl8139_TxAddr_write(s, addr-TxAddr0, val);
            break;

        case RxBuf:
            rtl8139_RxBuf_write(s, val);
            break;

        case RxRingAddrLO:
2922
            DPRINTF("C+ RxRing low bits write val=0x%08x\n", val);
2923 2924 2925 2926
            s->RxRingAddrLO = val;
            break;

        case RxRingAddrHI:
2927
            DPRINTF("C+ RxRing high bits write val=0x%08x\n", val);
2928 2929 2930
            s->RxRingAddrHI = val;
            break;

B
bellard 已提交
2931
        case Timer:
2932
            DPRINTF("TCTR Timer reset on write\n");
2933
            s->TCTR_base = qemu_get_clock_ns(vm_clock);
2934
            rtl8139_set_next_tctr_time(s, s->TCTR_base);
B
bellard 已提交
2935 2936 2937
            break;

        case FlashReg:
2938
            DPRINTF("FlashReg TimerInt write val=0x%08x\n", val);
2939 2940
            if (s->TimerInt != val) {
                s->TimerInt = val;
2941
                rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
2942
            }
B
bellard 已提交
2943 2944
            break;

2945
        default:
2946 2947
            DPRINTF("ioport write(l) addr=0x%x val=0x%08x via write(b)\n",
                addr, val);
2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971
            rtl8139_io_writeb(opaque, addr, val & 0xff);
            rtl8139_io_writeb(opaque, addr + 1, (val >> 8) & 0xff);
            rtl8139_io_writeb(opaque, addr + 2, (val >> 16) & 0xff);
            rtl8139_io_writeb(opaque, addr + 3, (val >> 24) & 0xff);
            break;
    }
}

static uint32_t rtl8139_io_readb(void *opaque, uint8_t addr)
{
    RTL8139State *s = opaque;
    int ret;

    switch (addr)
    {
        case MAC0 ... MAC0+5:
            ret = s->phys[addr - MAC0];
            break;
        case MAC0+6 ... MAC0+7:
            ret = 0;
            break;
        case MAR0 ... MAR0+7:
            ret = s->mult[addr - MAR0];
            break;
2972
        case TxStatus0 ... TxStatus0+4*4-1:
2973 2974
            ret = rtl8139_TxStatus_TxAddr_read(s, s->TxStatus, TxStatus0,
                                               addr, 1);
2975
            break;
2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999
        case ChipCmd:
            ret = rtl8139_ChipCmd_read(s);
            break;
        case Cfg9346:
            ret = rtl8139_Cfg9346_read(s);
            break;
        case Config0:
            ret = rtl8139_Config0_read(s);
            break;
        case Config1:
            ret = rtl8139_Config1_read(s);
            break;
        case Config3:
            ret = rtl8139_Config3_read(s);
            break;
        case Config4:
            ret = rtl8139_Config4_read(s);
            break;
        case Config5:
            ret = rtl8139_Config5_read(s);
            break;

        case MediaStatus:
            ret = 0xd0;
3000
            DPRINTF("MediaStatus read 0x%x\n", ret);
3001 3002 3003 3004
            break;

        case HltClk:
            ret = s->clock_enabled;
3005
            DPRINTF("HltClk read 0x%x\n", ret);
3006 3007 3008
            break;

        case PCIRevisionID:
B
bellard 已提交
3009
            ret = RTL8139_PCI_REVID;
3010
            DPRINTF("PCI Revision ID read 0x%x\n", ret);
3011 3012 3013 3014
            break;

        case TxThresh:
            ret = s->TxThresh;
3015
            DPRINTF("C+ TxThresh read(b) val=0x%02x\n", ret);
3016 3017 3018 3019
            break;

        case 0x43: /* Part of TxConfig register. Windows driver tries to read it */
            ret = s->TxConfig >> 24;
3020
            DPRINTF("RTL8139C TxConfig at 0x43 read(b) val=0x%02x\n", ret);
3021 3022 3023
            break;

        default:
3024
            DPRINTF("not implemented read(b) addr=0x%x\n", addr);
3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038
            ret = 0;
            break;
    }

    return ret;
}

static uint32_t rtl8139_io_readw(void *opaque, uint8_t addr)
{
    RTL8139State *s = opaque;
    uint32_t ret;

    switch (addr)
    {
3039
        case TxAddr0 ... TxAddr0+4*4-1:
3040
            ret = rtl8139_TxStatus_TxAddr_read(s, s->TxAddr, TxAddr0, addr, 2);
3041
            break;
3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057
        case IntrMask:
            ret = rtl8139_IntrMask_read(s);
            break;

        case IntrStatus:
            ret = rtl8139_IntrStatus_read(s);
            break;

        case MultiIntr:
            ret = rtl8139_MultiIntr_read(s);
            break;

        case RxBufPtr:
            ret = rtl8139_RxBufPtr_read(s);
            break;

B
bellard 已提交
3058 3059 3060 3061
        case RxBufAddr:
            ret = rtl8139_RxBufAddr_read(s);
            break;

3062 3063 3064 3065 3066 3067 3068 3069
        case BasicModeCtrl:
            ret = rtl8139_BasicModeCtrl_read(s);
            break;
        case BasicModeStatus:
            ret = rtl8139_BasicModeStatus_read(s);
            break;
        case NWayAdvert:
            ret = s->NWayAdvert;
3070
            DPRINTF("NWayAdvert read(w) val=0x%04x\n", ret);
3071 3072 3073
            break;
        case NWayLPAR:
            ret = s->NWayLPAR;
3074
            DPRINTF("NWayLPAR read(w) val=0x%04x\n", ret);
3075 3076 3077
            break;
        case NWayExpansion:
            ret = s->NWayExpansion;
3078
            DPRINTF("NWayExpansion read(w) val=0x%04x\n", ret);
3079 3080 3081 3082 3083 3084
            break;

        case CpCmd:
            ret = rtl8139_CpCmd_read(s);
            break;

B
bellard 已提交
3085 3086 3087 3088
        case IntrMitigate:
            ret = rtl8139_IntrMitigate_read(s);
            break;

3089 3090 3091 3092 3093 3094 3095 3096 3097
        case TxSummary:
            ret = rtl8139_TSAD_read(s);
            break;

        case CSCR:
            ret = rtl8139_CSCR_read(s);
            break;

        default:
3098
            DPRINTF("ioport read(w) addr=0x%x via read(b)\n", addr);
3099 3100 3101 3102

            ret  = rtl8139_io_readb(opaque, addr);
            ret |= rtl8139_io_readb(opaque, addr + 1) << 8;

3103
            DPRINTF("ioport read(w) addr=0x%x val=0x%04x\n", addr, ret);
3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119
            break;
    }

    return ret;
}

static uint32_t rtl8139_io_readl(void *opaque, uint8_t addr)
{
    RTL8139State *s = opaque;
    uint32_t ret;

    switch (addr)
    {
        case RxMissed:
            ret = s->RxMissed;

3120
            DPRINTF("RxMissed read val=0x%08x\n", ret);
3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131
            break;

        case TxConfig:
            ret = rtl8139_TxConfig_read(s);
            break;

        case RxConfig:
            ret = rtl8139_RxConfig_read(s);
            break;

        case TxStatus0 ... TxStatus0+4*4-1:
3132 3133
            ret = rtl8139_TxStatus_TxAddr_read(s, s->TxStatus, TxStatus0,
                                               addr, 4);
3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145
            break;

        case TxAddr0 ... TxAddr0+4*4-1:
            ret = rtl8139_TxAddr_read(s, addr-TxAddr0);
            break;

        case RxBuf:
            ret = rtl8139_RxBuf_read(s);
            break;

        case RxRingAddrLO:
            ret = s->RxRingAddrLO;
3146
            DPRINTF("C+ RxRing low bits read val=0x%08x\n", ret);
3147 3148 3149 3150
            break;

        case RxRingAddrHI:
            ret = s->RxRingAddrHI;
3151
            DPRINTF("C+ RxRing high bits read val=0x%08x\n", ret);
B
bellard 已提交
3152 3153 3154
            break;

        case Timer:
3155
            ret = muldiv64(qemu_get_clock_ns(vm_clock) - s->TCTR_base,
3156
                           PCI_FREQUENCY, get_ticks_per_sec());
3157
            DPRINTF("TCTR Timer read val=0x%08x\n", ret);
B
bellard 已提交
3158 3159 3160 3161
            break;

        case FlashReg:
            ret = s->TimerInt;
3162
            DPRINTF("FlashReg TimerInt read val=0x%08x\n", ret);
3163 3164 3165
            break;

        default:
3166
            DPRINTF("ioport read(l) addr=0x%x via read(b)\n", addr);
3167 3168 3169 3170 3171 3172

            ret  = rtl8139_io_readb(opaque, addr);
            ret |= rtl8139_io_readb(opaque, addr + 1) << 8;
            ret |= rtl8139_io_readb(opaque, addr + 2) << 16;
            ret |= rtl8139_io_readb(opaque, addr + 3) << 24;

3173
            DPRINTF("read(l) addr=0x%x val=%08x\n", addr, ret);
3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213
            break;
    }

    return ret;
}

/* */

static void rtl8139_ioport_writeb(void *opaque, uint32_t addr, uint32_t val)
{
    rtl8139_io_writeb(opaque, addr & 0xFF, val);
}

static void rtl8139_ioport_writew(void *opaque, uint32_t addr, uint32_t val)
{
    rtl8139_io_writew(opaque, addr & 0xFF, val);
}

static void rtl8139_ioport_writel(void *opaque, uint32_t addr, uint32_t val)
{
    rtl8139_io_writel(opaque, addr & 0xFF, val);
}

static uint32_t rtl8139_ioport_readb(void *opaque, uint32_t addr)
{
    return rtl8139_io_readb(opaque, addr & 0xFF);
}

static uint32_t rtl8139_ioport_readw(void *opaque, uint32_t addr)
{
    return rtl8139_io_readw(opaque, addr & 0xFF);
}

static uint32_t rtl8139_ioport_readl(void *opaque, uint32_t addr)
{
    return rtl8139_io_readl(opaque, addr & 0xFF);
}

/* */

A
Anthony Liguori 已提交
3214
static void rtl8139_mmio_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
3215 3216 3217 3218
{
    rtl8139_io_writeb(opaque, addr & 0xFF, val);
}

A
Anthony Liguori 已提交
3219
static void rtl8139_mmio_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
3220 3221 3222 3223
{
    rtl8139_io_writew(opaque, addr & 0xFF, val);
}

A
Anthony Liguori 已提交
3224
static void rtl8139_mmio_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
3225 3226 3227 3228
{
    rtl8139_io_writel(opaque, addr & 0xFF, val);
}

A
Anthony Liguori 已提交
3229
static uint32_t rtl8139_mmio_readb(void *opaque, target_phys_addr_t addr)
3230 3231 3232 3233
{
    return rtl8139_io_readb(opaque, addr & 0xFF);
}

A
Anthony Liguori 已提交
3234
static uint32_t rtl8139_mmio_readw(void *opaque, target_phys_addr_t addr)
3235
{
3236 3237
    uint32_t val = rtl8139_io_readw(opaque, addr & 0xFF);
    return val;
3238 3239
}

A
Anthony Liguori 已提交
3240
static uint32_t rtl8139_mmio_readl(void *opaque, target_phys_addr_t addr)
3241
{
3242 3243
    uint32_t val = rtl8139_io_readl(opaque, addr & 0xFF);
    return val;
3244 3245
}

J
Juan Quintela 已提交
3246
static int rtl8139_post_load(void *opaque, int version_id)
3247
{
3248
    RTL8139State* s = opaque;
3249
    rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
J
Juan Quintela 已提交
3250
    if (version_id < 4) {
3251 3252 3253
        s->cplus_enabled = s->CpCmd != 0;
    }

3254 3255 3256
    return 0;
}

3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271
static bool rtl8139_hotplug_ready_needed(void *opaque)
{
    return qdev_machine_modified();
}

static const VMStateDescription vmstate_rtl8139_hotplug_ready ={
    .name = "rtl8139/hotplug_ready",
    .version_id = 1,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
    .fields      = (VMStateField []) {
        VMSTATE_END_OF_LIST()
    }
};

3272 3273 3274
static void rtl8139_pre_save(void *opaque)
{
    RTL8139State* s = opaque;
3275
    int64_t current_time = qemu_get_clock_ns(vm_clock);
3276 3277 3278 3279 3280

    /* set IntrStatus correctly */
    rtl8139_set_next_tctr_time(s, current_time);
    s->TCTR = muldiv64(current_time - s->TCTR_base, PCI_FREQUENCY,
                       get_ticks_per_sec());
A
Avi Kivity 已提交
3281
    s->rtl8139_mmio_io_addr_dummy = 0;
3282 3283
}

J
Juan Quintela 已提交
3284 3285 3286 3287 3288 3289
static const VMStateDescription vmstate_rtl8139 = {
    .name = "rtl8139",
    .version_id = 4,
    .minimum_version_id = 3,
    .minimum_version_id_old = 3,
    .post_load = rtl8139_post_load,
3290
    .pre_save  = rtl8139_pre_save,
J
Juan Quintela 已提交
3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333
    .fields      = (VMStateField []) {
        VMSTATE_PCI_DEVICE(dev, RTL8139State),
        VMSTATE_PARTIAL_BUFFER(phys, RTL8139State, 6),
        VMSTATE_BUFFER(mult, RTL8139State),
        VMSTATE_UINT32_ARRAY(TxStatus, RTL8139State, 4),
        VMSTATE_UINT32_ARRAY(TxAddr, RTL8139State, 4),

        VMSTATE_UINT32(RxBuf, RTL8139State),
        VMSTATE_UINT32(RxBufferSize, RTL8139State),
        VMSTATE_UINT32(RxBufPtr, RTL8139State),
        VMSTATE_UINT32(RxBufAddr, RTL8139State),

        VMSTATE_UINT16(IntrStatus, RTL8139State),
        VMSTATE_UINT16(IntrMask, RTL8139State),

        VMSTATE_UINT32(TxConfig, RTL8139State),
        VMSTATE_UINT32(RxConfig, RTL8139State),
        VMSTATE_UINT32(RxMissed, RTL8139State),
        VMSTATE_UINT16(CSCR, RTL8139State),

        VMSTATE_UINT8(Cfg9346, RTL8139State),
        VMSTATE_UINT8(Config0, RTL8139State),
        VMSTATE_UINT8(Config1, RTL8139State),
        VMSTATE_UINT8(Config3, RTL8139State),
        VMSTATE_UINT8(Config4, RTL8139State),
        VMSTATE_UINT8(Config5, RTL8139State),

        VMSTATE_UINT8(clock_enabled, RTL8139State),
        VMSTATE_UINT8(bChipCmdState, RTL8139State),

        VMSTATE_UINT16(MultiIntr, RTL8139State),

        VMSTATE_UINT16(BasicModeCtrl, RTL8139State),
        VMSTATE_UINT16(BasicModeStatus, RTL8139State),
        VMSTATE_UINT16(NWayAdvert, RTL8139State),
        VMSTATE_UINT16(NWayLPAR, RTL8139State),
        VMSTATE_UINT16(NWayExpansion, RTL8139State),

        VMSTATE_UINT16(CpCmd, RTL8139State),
        VMSTATE_UINT8(TxThresh, RTL8139State),

        VMSTATE_UNUSED(4),
        VMSTATE_MACADDR(conf.macaddr, RTL8139State),
3334
        VMSTATE_INT32(rtl8139_mmio_io_addr_dummy, RTL8139State),
J
Juan Quintela 已提交
3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362

        VMSTATE_UINT32(currTxDesc, RTL8139State),
        VMSTATE_UINT32(currCPlusRxDesc, RTL8139State),
        VMSTATE_UINT32(currCPlusTxDesc, RTL8139State),
        VMSTATE_UINT32(RxRingAddrLO, RTL8139State),
        VMSTATE_UINT32(RxRingAddrHI, RTL8139State),

        VMSTATE_UINT16_ARRAY(eeprom.contents, RTL8139State, EEPROM_9346_SIZE),
        VMSTATE_INT32(eeprom.mode, RTL8139State),
        VMSTATE_UINT32(eeprom.tick, RTL8139State),
        VMSTATE_UINT8(eeprom.address, RTL8139State),
        VMSTATE_UINT16(eeprom.input, RTL8139State),
        VMSTATE_UINT16(eeprom.output, RTL8139State),

        VMSTATE_UINT8(eeprom.eecs, RTL8139State),
        VMSTATE_UINT8(eeprom.eesk, RTL8139State),
        VMSTATE_UINT8(eeprom.eedi, RTL8139State),
        VMSTATE_UINT8(eeprom.eedo, RTL8139State),

        VMSTATE_UINT32(TCTR, RTL8139State),
        VMSTATE_UINT32(TimerInt, RTL8139State),
        VMSTATE_INT64(TCTR_base, RTL8139State),

        VMSTATE_STRUCT(tally_counters, RTL8139State, 0,
                       vmstate_tally_counters, RTL8139TallyCounters),

        VMSTATE_UINT32_V(cplus_enabled, RTL8139State, 4),
        VMSTATE_END_OF_LIST()
3363 3364 3365 3366 3367 3368 3369 3370
    },
    .subsections = (VMStateSubsection []) {
        {
            .vmsd = &vmstate_rtl8139_hotplug_ready,
            .needed = rtl8139_hotplug_ready_needed,
        }, {
            /* empty */
        }
J
Juan Quintela 已提交
3371 3372 3373
    }
};

3374 3375 3376
/***********************************************************/
/* PCI RTL8139 definitions */

A
Avi Kivity 已提交
3377 3378 3379 3380 3381 3382 3383 3384 3385
static const MemoryRegionPortio rtl8139_portio[] = {
    { 0, 0x100, 1, .read = rtl8139_ioport_readb, },
    { 0, 0x100, 1, .write = rtl8139_ioport_writeb, },
    { 0, 0x100, 2, .read = rtl8139_ioport_readw, },
    { 0, 0x100, 2, .write = rtl8139_ioport_writew, },
    { 0, 0x100, 4, .read = rtl8139_ioport_readl, },
    { 0, 0x100, 4, .write = rtl8139_ioport_writel, },
    PORTIO_END_OF_LIST()
};
3386

A
Avi Kivity 已提交
3387 3388 3389
static const MemoryRegionOps rtl8139_io_ops = {
    .old_portio = rtl8139_portio,
    .endianness = DEVICE_LITTLE_ENDIAN,
3390 3391
};

A
Avi Kivity 已提交
3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405
static const MemoryRegionOps rtl8139_mmio_ops = {
    .old_mmio = {
        .read = {
            rtl8139_mmio_readb,
            rtl8139_mmio_readw,
            rtl8139_mmio_readl,
        },
        .write = {
            rtl8139_mmio_writeb,
            rtl8139_mmio_writew,
            rtl8139_mmio_writel,
        },
    },
    .endianness = DEVICE_LITTLE_ENDIAN,
3406 3407
};

B
bellard 已提交
3408 3409 3410 3411 3412 3413
static void rtl8139_timer(void *opaque)
{
    RTL8139State *s = opaque;

    if (!s->clock_enabled)
    {
3414
        DPRINTF(">>> timer: clock is not running\n");
B
bellard 已提交
3415 3416 3417
        return;
    }

3418 3419
    s->IntrStatus |= PCSTimeout;
    rtl8139_update_irq(s);
3420
    rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
B
bellard 已提交
3421 3422
}

M
Mark McLoughlin 已提交
3423
static void rtl8139_cleanup(VLANClientState *nc)
3424
{
M
Mark McLoughlin 已提交
3425
    RTL8139State *s = DO_UPCAST(NICState, nc, nc)->opaque;
3426

M
Mark McLoughlin 已提交
3427
    s->nic = NULL;
3428 3429 3430 3431 3432 3433
}

static int pci_rtl8139_uninit(PCIDevice *dev)
{
    RTL8139State *s = DO_UPCAST(RTL8139State, dev, dev);

A
Avi Kivity 已提交
3434 3435
    memory_region_destroy(&s->bar_io);
    memory_region_destroy(&s->bar_mem);
3436
    if (s->cplus_txbuffer) {
3437
        g_free(s->cplus_txbuffer);
3438 3439 3440 3441
        s->cplus_txbuffer = NULL;
    }
    qemu_del_timer(s->timer);
    qemu_free_timer(s->timer);
M
Mark McLoughlin 已提交
3442
    qemu_del_vlan_client(&s->nic->nc);
3443 3444 3445
    return 0;
}

M
Mark McLoughlin 已提交
3446 3447 3448 3449 3450 3451 3452 3453
static NetClientInfo net_rtl8139_info = {
    .type = NET_CLIENT_TYPE_NIC,
    .size = sizeof(NICState),
    .can_receive = rtl8139_can_receive,
    .receive = rtl8139_receive,
    .cleanup = rtl8139_cleanup,
};

3454
static int pci_rtl8139_init(PCIDevice *dev)
3455
{
3456
    RTL8139State * s = DO_UPCAST(RTL8139State, dev, dev);
3457
    uint8_t *pci_conf;
3458

3459
    pci_conf = s->dev.config;
3460
    pci_conf[PCI_INTERRUPT_PIN] = 1;    /* interrupt pin A */
3461 3462 3463
    /* TODO: start of capability list, but no capability
     * list bit in status register, and offset 0xdc seems unused. */
    pci_conf[PCI_CAPABILITY_LIST] = 0xdc;
3464

A
Avi Kivity 已提交
3465 3466
    memory_region_init_io(&s->bar_io, &rtl8139_io_ops, s, "rtl8139", 0x100);
    memory_region_init_io(&s->bar_mem, &rtl8139_mmio_ops, s, "rtl8139", 0x100);
3467 3468
    pci_register_bar(&s->dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &s->bar_io);
    pci_register_bar(&s->dev, 1, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar_mem);
3469

3470
    qemu_macaddr_default_if_unset(&s->conf.macaddr);
3471

W
William Dauchy 已提交
3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482
    /* prepare eeprom */
    s->eeprom.contents[0] = 0x8129;
#if 1
    /* PCI vendor and device ID should be mirrored here */
    s->eeprom.contents[1] = PCI_VENDOR_ID_REALTEK;
    s->eeprom.contents[2] = PCI_DEVICE_ID_REALTEK_8139;
#endif
    s->eeprom.contents[7] = s->conf.macaddr.a[0] | s->conf.macaddr.a[1] << 8;
    s->eeprom.contents[8] = s->conf.macaddr.a[2] | s->conf.macaddr.a[3] << 8;
    s->eeprom.contents[9] = s->conf.macaddr.a[4] | s->conf.macaddr.a[5] << 8;

M
Mark McLoughlin 已提交
3483
    s->nic = qemu_new_nic(&net_rtl8139_info, &s->conf,
3484
                          object_get_typename(OBJECT(dev)), dev->qdev.id, s);
M
Mark McLoughlin 已提交
3485
    qemu_format_nic_info_str(&s->nic->nc, s->conf.macaddr.a);
B
bellard 已提交
3486 3487 3488 3489

    s->cplus_txbuffer = NULL;
    s->cplus_txbuffer_len = 0;
    s->cplus_txbuffer_offset = 0;
3490

3491
    s->TimerExpire = 0;
3492 3493
    s->timer = qemu_new_timer_ns(vm_clock, rtl8139_timer, s);
    rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
3494 3495 3496

    add_boot_device_path(s->conf.bootindex, &dev->qdev, "/ethernet-phy@0");

3497
    return 0;
3498
}
P
Paul Brook 已提交
3499

3500 3501 3502 3503 3504 3505 3506
static Property rtl8139_properties[] = {
    DEFINE_NIC_PROPERTIES(RTL8139State, conf),
    DEFINE_PROP_END_OF_LIST(),
};

static void rtl8139_class_init(ObjectClass *klass, void *data)
{
3507
    DeviceClass *dc = DEVICE_CLASS(klass);
3508 3509 3510 3511 3512 3513 3514 3515 3516
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);

    k->init = pci_rtl8139_init;
    k->exit = pci_rtl8139_uninit;
    k->romfile = "pxe-rtl8139.rom";
    k->vendor_id = PCI_VENDOR_ID_REALTEK;
    k->device_id = PCI_DEVICE_ID_REALTEK_8139;
    k->revision = RTL8139_PCI_REVID; /* >=0x20 is for 8139C+ */
    k->class_id = PCI_CLASS_NETWORK_ETHERNET;
3517 3518 3519
    dc->reset = rtl8139_reset;
    dc->vmsd = &vmstate_rtl8139;
    dc->props = rtl8139_properties;
3520 3521
}

3522 3523 3524 3525 3526
static TypeInfo rtl8139_info = {
    .name          = "rtl8139",
    .parent        = TYPE_PCI_DEVICE,
    .instance_size = sizeof(RTL8139State),
    .class_init    = rtl8139_class_init,
3527 3528
};

A
Andreas Färber 已提交
3529
static void rtl8139_register_types(void)
P
Paul Brook 已提交
3530
{
3531
    type_register_static(&rtl8139_info);
P
Paul Brook 已提交
3532 3533
}

A
Andreas Färber 已提交
3534
type_init(rtl8139_register_types)