cpu.c 58.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * QEMU ARM CPU
 *
 * Copyright (c) 2012 SUSE LINUX Products GmbH
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, see
 * <http://www.gnu.org/licenses/gpl-2.0.html>
 */

P
Peter Maydell 已提交
21
#include "qemu/osdep.h"
22
#include "qemu/error-report.h"
23
#include "qapi/error.h"
24
#include "cpu.h"
25
#include "internals.h"
26
#include "qemu-common.h"
27
#include "exec/exec-all.h"
28
#include "hw/qdev-properties.h"
29 30 31
#if !defined(CONFIG_USER_ONLY)
#include "hw/loader.h"
#endif
32
#include "hw/arm/arm.h"
33
#include "sysemu/sysemu.h"
34
#include "sysemu/hw_accel.h"
35
#include "kvm_arm.h"
36
#include "disas/capstone.h"
37

38 39 40 41 42 43 44
static void arm_cpu_set_pc(CPUState *cs, vaddr value)
{
    ARMCPU *cpu = ARM_CPU(cs);

    cpu->env.regs[15] = value;
}

45 46
static bool arm_cpu_has_work(CPUState *cs)
{
47 48
    ARMCPU *cpu = ARM_CPU(cs);

49
    return (cpu->power_state != PSCI_OFF)
50
        && cs->interrupt_request &
51 52 53
        (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD
         | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ
         | CPU_INTERRUPT_EXITTB);
54 55
}

56 57 58 59 60 61 62 63 64
void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHook *hook,
                                 void *opaque)
{
    /* We currently only support registering a single hook function */
    assert(!cpu->el_change_hook);
    cpu->el_change_hook = hook;
    cpu->el_change_hook_opaque = opaque;
}

65 66 67 68 69 70
static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque)
{
    /* Reset a single ARMCPRegInfo register */
    ARMCPRegInfo *ri = value;
    ARMCPU *cpu = opaque;

71
    if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) {
72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
        return;
    }

    if (ri->resetfn) {
        ri->resetfn(&cpu->env, ri);
        return;
    }

    /* A zero offset is never possible as it would be regs[0]
     * so we use it to indicate that reset is being handled elsewhere.
     * This is basically only used for fields in non-core coprocessors
     * (like the pxa2xx ones).
     */
    if (!ri->fieldoffset) {
        return;
    }

89
    if (cpreg_field_is_64bit(ri)) {
90 91 92 93 94 95
        CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue;
    } else {
        CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue;
    }
}

96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116
static void cp_reg_check_reset(gpointer key, gpointer value,  gpointer opaque)
{
    /* Purely an assertion check: we've already done reset once,
     * so now check that running the reset for the cpreg doesn't
     * change its value. This traps bugs where two different cpregs
     * both try to reset the same state field but to different values.
     */
    ARMCPRegInfo *ri = value;
    ARMCPU *cpu = opaque;
    uint64_t oldvalue, newvalue;

    if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) {
        return;
    }

    oldvalue = read_raw_cp_reg(&cpu->env, ri);
    cp_reg_reset(key, value, opaque);
    newvalue = read_raw_cp_reg(&cpu->env, ri);
    assert(oldvalue == newvalue);
}

117 118 119 120 121
/* CPUClass::reset() */
static void arm_cpu_reset(CPUState *s)
{
    ARMCPU *cpu = ARM_CPU(s);
    ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu);
122 123
    CPUARMState *env = &cpu->env;

124 125
    acc->parent_reset(s);

126 127
    memset(env, 0, offsetof(CPUARMState, end_reset_fields));

128
    g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu);
129 130
    g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu);

131 132 133
    env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid;
    env->vfp.xregs[ARM_VFP_MVFR0] = cpu->mvfr0;
    env->vfp.xregs[ARM_VFP_MVFR1] = cpu->mvfr1;
134
    env->vfp.xregs[ARM_VFP_MVFR2] = cpu->mvfr2;
135

136
    cpu->power_state = cpu->start_powered_off ? PSCI_OFF : PSCI_ON;
137 138
    s->halted = cpu->start_powered_off;

139 140 141 142
    if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
        env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q';
    }

143 144 145
    if (arm_feature(env, ARM_FEATURE_AARCH64)) {
        /* 64 bit CPUs always start in 64 bit mode */
        env->aarch64 = 1;
146 147
#if defined(CONFIG_USER_ONLY)
        env->pstate = PSTATE_MODE_EL0t;
148
        /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */
149
        env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE;
150
        /* and to the FP/Neon instructions */
151
        env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3);
152
#else
153 154 155 156 157 158 159 160
        /* Reset into the highest available EL */
        if (arm_feature(env, ARM_FEATURE_EL3)) {
            env->pstate = PSTATE_MODE_EL3h;
        } else if (arm_feature(env, ARM_FEATURE_EL2)) {
            env->pstate = PSTATE_MODE_EL2h;
        } else {
            env->pstate = PSTATE_MODE_EL1h;
        }
161
        env->pc = cpu->rvbar;
162 163 164 165
#endif
    } else {
#if defined(CONFIG_USER_ONLY)
        /* Userspace expects access to cp10 and cp11 for FP/Neon */
166
        env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf);
167
#endif
168 169
    }

170 171 172 173 174 175 176 177 178 179 180
#if defined(CONFIG_USER_ONLY)
    env->uncached_cpsr = ARM_CPU_MODE_USR;
    /* For user mode we must enable access to coprocessors */
    env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30;
    if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
        env->cp15.c15_cpar = 3;
    } else if (arm_feature(env, ARM_FEATURE_XSCALE)) {
        env->cp15.c15_cpar = 1;
    }
#else
    /* SVC mode with interrupts disabled.  */
181 182
    env->uncached_cpsr = ARM_CPU_MODE_SVC;
    env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F;
183

P
Peter Maydell 已提交
184
    if (arm_feature(env, ARM_FEATURE_M)) {
185 186
        uint32_t initial_msp; /* Loaded from 0x0 */
        uint32_t initial_pc; /* Loaded from 0x4 */
187
        uint8_t *rom;
188

189 190
        if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
            env->v7m.secure = true;
191 192 193 194 195 196 197
        } else {
            /* This bit resets to 0 if security is supported, but 1 if
             * it is not. The bit is not present in v7M, but we set it
             * here so we can avoid having to make checks on it conditional
             * on ARM_FEATURE_V8 (we don't let the guest see the bit).
             */
            env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK;
198 199
        }

200
        /* In v7M the reset value of this bit is IMPDEF, but ARM recommends
201
         * that it resets to 1, so QEMU always does that rather than making
202
         * it dependent on CPU model. In v8M it is RES1.
203
         */
204 205 206 207 208 209 210
        env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK;
        env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK;
        if (arm_feature(env, ARM_FEATURE_V8)) {
            /* in v8M the NONBASETHRDENA bit [0] is RES1 */
            env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK;
            env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK;
        }
211

212 213 214
        /* Unlike A/R profile, M profile defines the reset LR value */
        env->regs[14] = 0xffffffff;

215
        /* Load the initial SP and PC from the vector table at address 0 */
216 217
        rom = rom_ptr(0);
        if (rom) {
218 219 220 221 222 223 224 225 226 227 228 229 230
            /* Address zero is covered by ROM which hasn't yet been
             * copied into physical memory.
             */
            initial_msp = ldl_p(rom);
            initial_pc = ldl_p(rom + 4);
        } else {
            /* Address zero not covered by a ROM blob, or the ROM blob
             * is in non-modifiable memory and this is a second reset after
             * it got copied into memory. In the latter case, rom_ptr
             * will return a NULL pointer and we should use ldl_phys instead.
             */
            initial_msp = ldl_phys(s->as, 0);
            initial_pc = ldl_phys(s->as, 4);
231
        }
232 233 234 235

        env->regs[13] = initial_msp & 0xFFFFFFFC;
        env->regs[15] = initial_pc & ~1;
        env->thumb = initial_pc & 1;
236
    }
237

238 239 240 241 242
    /* AArch32 has a hard highvec setting of 0xFFFF0000.  If we are currently
     * executing as AArch32 then check if highvecs are enabled and
     * adjust the PC accordingly.
     */
    if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) {
243
        env->regs[15] = 0xFFFF0000;
244 245
    }

246 247 248 249 250 251
    /* M profile requires that reset clears the exclusive monitor;
     * A profile does not, but clearing it makes more sense than having it
     * set with an exclusive access on address zero.
     */
    arm_clear_exclusive(env);

252 253
    env->vfp.xregs[ARM_VFP_FPEXC] = 0;
#endif
254

255
    if (arm_feature(env, ARM_FEATURE_PMSA)) {
256
        if (cpu->pmsav7_dregion > 0) {
257
            if (arm_feature(env, ARM_FEATURE_V8)) {
258 259 260 261 262 263 264 265 266 267 268 269 270 271
                memset(env->pmsav8.rbar[M_REG_NS], 0,
                       sizeof(*env->pmsav8.rbar[M_REG_NS])
                       * cpu->pmsav7_dregion);
                memset(env->pmsav8.rlar[M_REG_NS], 0,
                       sizeof(*env->pmsav8.rlar[M_REG_NS])
                       * cpu->pmsav7_dregion);
                if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
                    memset(env->pmsav8.rbar[M_REG_S], 0,
                           sizeof(*env->pmsav8.rbar[M_REG_S])
                           * cpu->pmsav7_dregion);
                    memset(env->pmsav8.rlar[M_REG_S], 0,
                           sizeof(*env->pmsav8.rlar[M_REG_S])
                           * cpu->pmsav7_dregion);
                }
272 273 274 275 276 277 278 279
            } else if (arm_feature(env, ARM_FEATURE_V7)) {
                memset(env->pmsav7.drbar, 0,
                       sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion);
                memset(env->pmsav7.drsr, 0,
                       sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion);
                memset(env->pmsav7.dracr, 0,
                       sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion);
            }
280
        }
281 282
        env->pmsav7.rnr[M_REG_NS] = 0;
        env->pmsav7.rnr[M_REG_S] = 0;
283 284 285 286
        env->pmsav8.mair0[M_REG_NS] = 0;
        env->pmsav8.mair0[M_REG_S] = 0;
        env->pmsav8.mair1[M_REG_NS] = 0;
        env->pmsav8.mair1[M_REG_S] = 0;
287 288
    }

289 290 291 292 293 294 295 296 297 298 299 300
    if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
        if (cpu->sau_sregion > 0) {
            memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion);
            memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion);
        }
        env->sau.rnr = 0;
        /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what
         * the Cortex-M33 does.
         */
        env->sau.ctrl = 0;
    }

301 302 303 304 305 306 307
    set_flush_to_zero(1, &env->vfp.standard_fp_status);
    set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status);
    set_default_nan_mode(1, &env->vfp.standard_fp_status);
    set_float_detect_tininess(float_tininess_before_rounding,
                              &env->vfp.fp_status);
    set_float_detect_tininess(float_tininess_before_rounding,
                              &env->vfp.standard_fp_status);
308 309 310 311 312
#ifndef CONFIG_USER_ONLY
    if (kvm_enabled()) {
        kvm_arm_reset_vcpu(cpu);
    }
#endif
313

314
    hw_breakpoint_update_all(cpu);
315
    hw_watchpoint_update_all(cpu);
316 317
}

318 319 320
bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
{
    CPUClass *cc = CPU_GET_CLASS(cs);
321 322 323 324 325
    CPUARMState *env = cs->env_ptr;
    uint32_t cur_el = arm_current_el(env);
    bool secure = arm_is_secure(env);
    uint32_t target_el;
    uint32_t excp_idx;
326 327
    bool ret = false;

328 329 330 331 332 333 334 335 336
    if (interrupt_request & CPU_INTERRUPT_FIQ) {
        excp_idx = EXCP_FIQ;
        target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
337
    }
338 339 340 341 342 343 344 345 346
    if (interrupt_request & CPU_INTERRUPT_HARD) {
        excp_idx = EXCP_IRQ;
        target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
347
    }
348 349 350 351 352 353 354 355 356
    if (interrupt_request & CPU_INTERRUPT_VIRQ) {
        excp_idx = EXCP_VIRQ;
        target_el = 1;
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
357
    }
358 359 360 361 362 363 364 365 366
    if (interrupt_request & CPU_INTERRUPT_VFIQ) {
        excp_idx = EXCP_VFIQ;
        target_el = 1;
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
367
    }
368 369 370 371

    return ret;
}

372 373 374 375 376 377 378 379
#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
{
    CPUClass *cc = CPU_GET_CLASS(cs);
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;
    bool ret = false;

380
    /* ARMv7-M interrupt masking works differently than -A or -R.
381 382 383 384 385
     * There is no FIQ/IRQ distinction. Instead of I and F bits
     * masking FIQ and IRQ interrupts, an exception is taken only
     * if it is higher priority than the current execution priority
     * (which depends on state like BASEPRI, FAULTMASK and the
     * currently active exception).
386 387
     */
    if (interrupt_request & CPU_INTERRUPT_HARD
388
        && (armv7m_nvic_can_take_pending_exception(env->nvic))) {
389 390 391 392 393 394 395 396
        cs->exception_index = EXCP_IRQ;
        cc->do_interrupt(cs);
        ret = true;
    }
    return ret;
}
#endif

397 398 399 400
#ifndef CONFIG_USER_ONLY
static void arm_cpu_set_irq(void *opaque, int irq, int level)
{
    ARMCPU *cpu = opaque;
401
    CPUARMState *env = &cpu->env;
402
    CPUState *cs = CPU(cpu);
403 404 405 406 407 408
    static const int mask[] = {
        [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD,
        [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ,
        [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ,
        [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ
    };
409 410

    switch (irq) {
411 412
    case ARM_CPU_VIRQ:
    case ARM_CPU_VFIQ:
413
        assert(arm_feature(env, ARM_FEATURE_EL2));
414 415
        /* fall through */
    case ARM_CPU_IRQ:
416 417
    case ARM_CPU_FIQ:
        if (level) {
418
            cpu_interrupt(cs, mask[irq]);
419
        } else {
420
            cpu_reset_interrupt(cs, mask[irq]);
421 422 423
        }
        break;
    default:
424
        g_assert_not_reached();
425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442
    }
}

static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level)
{
#ifdef CONFIG_KVM
    ARMCPU *cpu = opaque;
    CPUState *cs = CPU(cpu);
    int kvm_irq = KVM_ARM_IRQ_TYPE_CPU << KVM_ARM_IRQ_TYPE_SHIFT;

    switch (irq) {
    case ARM_CPU_IRQ:
        kvm_irq |= KVM_ARM_IRQ_CPU_IRQ;
        break;
    case ARM_CPU_FIQ:
        kvm_irq |= KVM_ARM_IRQ_CPU_FIQ;
        break;
    default:
443
        g_assert_not_reached();
444 445 446 447 448
    }
    kvm_irq |= cs->cpu_index << KVM_ARM_IRQ_VCPU_SHIFT;
    kvm_set_irq(kvm_state, kvm_irq, level ? 1 : 0);
#endif
}
449

450
static bool arm_cpu_virtio_is_big_endian(CPUState *cs)
451 452 453 454 455
{
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;

    cpu_synchronize_state(cs);
456
    return arm_cpu_data_is_big_endian(env);
457 458
}

459 460
#endif

461 462
static inline void set_feature(CPUARMState *env, int feature)
{
463
    env->features |= 1ULL << feature;
464 465
}

466 467 468 469 470
static inline void unset_feature(CPUARMState *env, int feature)
{
    env->features &= ~(1ULL << feature);
}

471 472 473 474 475 476 477 478 479 480
static int
print_insn_thumb1(bfd_vma pc, disassemble_info *info)
{
  return print_insn_arm(pc | 1, info);
}

static void arm_disas_set_info(CPUState *cpu, disassemble_info *info)
{
    ARMCPU *ac = ARM_CPU(cpu);
    CPUARMState *env = &ac->env;
481
    bool sctlr_b;
482 483 484 485 486 487 488 489 490

    if (is_a64(env)) {
        /* We might not be compiled with the A64 disassembler
         * because it needs a C++ compiler. Leave print_insn
         * unset in this case to use the caller default behaviour.
         */
#if defined(CONFIG_ARM_A64_DIS)
        info->print_insn = print_insn_arm_a64;
#endif
491
        info->cap_arch = CS_ARCH_ARM64;
492 493
        info->cap_insn_unit = 4;
        info->cap_insn_split = 4;
494
    } else {
495 496 497
        int cap_mode;
        if (env->thumb) {
            info->print_insn = print_insn_thumb1;
498 499
            info->cap_insn_unit = 2;
            info->cap_insn_split = 4;
500 501 502
            cap_mode = CS_MODE_THUMB;
        } else {
            info->print_insn = print_insn_arm;
503 504
            info->cap_insn_unit = 4;
            info->cap_insn_split = 4;
505 506 507 508 509 510 511 512 513 514
            cap_mode = CS_MODE_ARM;
        }
        if (arm_feature(env, ARM_FEATURE_V8)) {
            cap_mode |= CS_MODE_V8;
        }
        if (arm_feature(env, ARM_FEATURE_M)) {
            cap_mode |= CS_MODE_MCLASS;
        }
        info->cap_arch = CS_ARCH_ARM;
        info->cap_mode = cap_mode;
515
    }
516 517 518

    sctlr_b = arm_sctlr_b(env);
    if (bswap_code(sctlr_b)) {
519 520 521 522 523 524
#ifdef TARGET_WORDS_BIGENDIAN
        info->endian = BFD_ENDIAN_LITTLE;
#else
        info->endian = BFD_ENDIAN_BIG;
#endif
    }
525
    info->flags &= ~INSN_ARM_BE32;
526 527
#ifndef CONFIG_USER_ONLY
    if (sctlr_b) {
528 529
        info->flags |= INSN_ARM_BE32;
    }
530
#endif
531 532
}

533 534 535 536 537 538 539
uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz)
{
    uint32_t Aff1 = idx / clustersz;
    uint32_t Aff0 = idx % clustersz;
    return (Aff1 << ARM_AFF1_SHIFT) | Aff0;
}

540 541
static void arm_cpu_initfn(Object *obj)
{
542
    CPUState *cs = CPU(obj);
543 544
    ARMCPU *cpu = ARM_CPU(obj);

545
    cs->env_ptr = &cpu->env;
546 547
    cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal,
                                         g_free, g_free);
548

549 550 551
#ifndef CONFIG_USER_ONLY
    /* Our inbound IRQ and FIQ lines */
    if (kvm_enabled()) {
552 553 554 555
        /* VIRQ and VFIQ are unused with KVM but we add them to maintain
         * the same interface as non-KVM CPUs.
         */
        qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4);
556
    } else {
557
        qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4);
558
    }
559

560
    cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
561
                                                arm_gt_ptimer_cb, cpu);
562
    cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
563
                                                arm_gt_vtimer_cb, cpu);
564 565
    cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
                                                arm_gt_htimer_cb, cpu);
566 567
    cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
                                                arm_gt_stimer_cb, cpu);
568 569
    qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs,
                       ARRAY_SIZE(cpu->gt_timer_outputs));
570 571 572

    qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt,
                             "gicv3-maintenance-interrupt", 1);
573 574
    qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt,
                             "pmu-interrupt", 1);
575 576
#endif

577 578 579 580 581
    /* DTB consumers generally don't in fact care what the 'compatible'
     * string is, so always provide some string and trust that a hypothetical
     * picky DTB consumer will also provide a helpful error message.
     */
    cpu->dtb_compatible = "qemu,unknown";
582
    cpu->psci_version = 1; /* By default assume PSCI v0.1 */
583
    cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE;
584

585 586
    if (tcg_enabled()) {
        cpu->psci_version = 2; /* TCG implements PSCI 0.2 */
587
    }
588 589
}

590
static Property arm_cpu_reset_cbar_property =
591
            DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0);
592

593 594 595
static Property arm_cpu_reset_hivecs_property =
            DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false);

596 597 598
static Property arm_cpu_rvbar_property =
            DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0);

599 600 601
static Property arm_cpu_has_el2_property =
            DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true);

602 603 604
static Property arm_cpu_has_el3_property =
            DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true);

605 606 607
static Property arm_cpu_cfgend_property =
            DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false);

608 609 610 611
/* use property name "pmu" to match other archs and virt tools */
static Property arm_cpu_has_pmu_property =
            DEFINE_PROP_BOOL("pmu", ARMCPU, has_pmu, true);

P
Peter Crosthwaite 已提交
612 613 614
static Property arm_cpu_has_mpu_property =
            DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true);

615 616 617 618 619
/* This is like DEFINE_PROP_UINT32 but it doesn't set the default value,
 * because the CPU initfn will have already set cpu->pmsav7_dregion to
 * the right value for that particular CPU type, and we don't want
 * to override that with an incorrect constant value.
 */
620
static Property arm_cpu_pmsav7_dregion_property =
621 622 623
            DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU,
                                           pmsav7_dregion,
                                           qdev_prop_uint32, uint32_t);
624

625 626 627 628
static void arm_cpu_post_init(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

629 630 631 632 633 634 635 636
    /* M profile implies PMSA. We have to do this here rather than
     * in realize with the other feature-implication checks because
     * we look at the PMSA bit to see if we should add some properties.
     */
    if (arm_feature(&cpu->env, ARM_FEATURE_M)) {
        set_feature(&cpu->env, ARM_FEATURE_PMSA);
    }

637 638
    if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) ||
        arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) {
639
        qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property,
640
                                 &error_abort);
641
    }
642 643 644

    if (!arm_feature(&cpu->env, ARM_FEATURE_M)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property,
645
                                 &error_abort);
646
    }
647 648 649 650 651

    if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property,
                                 &error_abort);
    }
652 653 654 655 656 657 658

    if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
        /* Add the has_el3 state CPU property only if EL3 is allowed.  This will
         * prevent "has_el3" from existing on CPUs which cannot support EL3.
         */
        qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property,
                                 &error_abort);
659 660 661 662 663 664 665 666 667

#ifndef CONFIG_USER_ONLY
        object_property_add_link(obj, "secure-memory",
                                 TYPE_MEMORY_REGION,
                                 (Object **)&cpu->secure_memory,
                                 qdev_prop_allow_set_link_before_realize,
                                 OBJ_PROP_LINK_UNREF_ON_RELEASE,
                                 &error_abort);
#endif
668
    }
P
Peter Crosthwaite 已提交
669

670 671 672 673 674
    if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property,
                                 &error_abort);
    }

675 676 677 678 679
    if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_has_pmu_property,
                                 &error_abort);
    }

680
    if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) {
P
Peter Crosthwaite 已提交
681 682
        qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property,
                                 &error_abort);
683 684 685 686 687
        if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
            qdev_property_add_static(DEVICE(obj),
                                     &arm_cpu_pmsav7_dregion_property,
                                     &error_abort);
        }
P
Peter Crosthwaite 已提交
688 689
    }

690 691
    qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property,
                             &error_abort);
692 693
}

694 695 696 697
static void arm_cpu_finalizefn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
    g_hash_table_destroy(cpu->cp_regs);
698 699
}

700
static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
701
{
702
    CPUState *cs = CPU(dev);
703 704
    ARMCPU *cpu = ARM_CPU(dev);
    ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev);
705
    CPUARMState *env = &cpu->env;
706
    int pagebits;
707 708 709 710 711 712 713
    Error *local_err = NULL;

    cpu_exec_realizefn(cs, &local_err);
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
714

715
    /* Some features automatically imply others: */
716 717 718 719 720
    if (arm_feature(env, ARM_FEATURE_V8)) {
        set_feature(env, ARM_FEATURE_V7);
        set_feature(env, ARM_FEATURE_ARM_DIV);
        set_feature(env, ARM_FEATURE_LPAE);
    }
721 722 723
    if (arm_feature(env, ARM_FEATURE_V7)) {
        set_feature(env, ARM_FEATURE_VAPA);
        set_feature(env, ARM_FEATURE_THUMB2);
P
Peter Maydell 已提交
724
        set_feature(env, ARM_FEATURE_MPIDR);
725 726 727 728 729
        if (!arm_feature(env, ARM_FEATURE_M)) {
            set_feature(env, ARM_FEATURE_V6K);
        } else {
            set_feature(env, ARM_FEATURE_V6);
        }
730 731 732 733 734

        /* Always define VBAR for V7 CPUs even if it doesn't exist in
         * non-EL3 configs. This is needed by some legacy boards.
         */
        set_feature(env, ARM_FEATURE_VBAR);
735 736 737 738 739 740 741
    }
    if (arm_feature(env, ARM_FEATURE_V6K)) {
        set_feature(env, ARM_FEATURE_V6);
        set_feature(env, ARM_FEATURE_MVFR);
    }
    if (arm_feature(env, ARM_FEATURE_V6)) {
        set_feature(env, ARM_FEATURE_V5);
742
        set_feature(env, ARM_FEATURE_JAZELLE);
743 744 745 746 747 748 749 750 751 752 753 754 755 756 757
        if (!arm_feature(env, ARM_FEATURE_M)) {
            set_feature(env, ARM_FEATURE_AUXCR);
        }
    }
    if (arm_feature(env, ARM_FEATURE_V5)) {
        set_feature(env, ARM_FEATURE_V4T);
    }
    if (arm_feature(env, ARM_FEATURE_M)) {
        set_feature(env, ARM_FEATURE_THUMB_DIV);
    }
    if (arm_feature(env, ARM_FEATURE_ARM_DIV)) {
        set_feature(env, ARM_FEATURE_THUMB_DIV);
    }
    if (arm_feature(env, ARM_FEATURE_VFP4)) {
        set_feature(env, ARM_FEATURE_VFP3);
758
        set_feature(env, ARM_FEATURE_VFP_FP16);
759 760 761 762
    }
    if (arm_feature(env, ARM_FEATURE_VFP3)) {
        set_feature(env, ARM_FEATURE_VFP);
    }
763
    if (arm_feature(env, ARM_FEATURE_LPAE)) {
764
        set_feature(env, ARM_FEATURE_V7MP);
765 766
        set_feature(env, ARM_FEATURE_PXN);
    }
767 768 769
    if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
        set_feature(env, ARM_FEATURE_CBAR);
    }
770 771 772 773
    if (arm_feature(env, ARM_FEATURE_THUMB2) &&
        !arm_feature(env, ARM_FEATURE_M)) {
        set_feature(env, ARM_FEATURE_THUMB_DSP);
    }
774

775 776
    if (arm_feature(env, ARM_FEATURE_V7) &&
        !arm_feature(env, ARM_FEATURE_M) &&
777
        !arm_feature(env, ARM_FEATURE_PMSA)) {
778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797
        /* v7VMSA drops support for the old ARMv5 tiny pages, so we
         * can use 4K pages.
         */
        pagebits = 12;
    } else {
        /* For CPUs which might have tiny 1K pages, or which have an
         * MPU and might have small region sizes, stick with 1K pages.
         */
        pagebits = 10;
    }
    if (!set_preferred_target_page_bits(pagebits)) {
        /* This can only ever happen for hotplugging a CPU, or if
         * the board code incorrectly creates a CPU which it has
         * promised via minimum_page_size that it will not.
         */
        error_setg(errp, "This CPU requires a smaller page size than the "
                   "system is using");
        return;
    }

798 799 800 801 802 803
    /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it.
     * We don't support setting cluster ID ([16..23]) (known as Aff2
     * in later ARM ARM versions), or any of the higher affinity level fields,
     * so these bits always RAZ.
     */
    if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) {
804 805
        cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index,
                                               ARM_DEFAULT_CPUS_PER_CLUSTER);
806 807
    }

808 809 810 811
    if (cpu->reset_hivecs) {
            cpu->reset_sctlr |= (1 << 13);
    }

812 813 814 815 816 817 818 819
    if (cpu->cfgend) {
        if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
            cpu->reset_sctlr |= SCTLR_EE;
        } else {
            cpu->reset_sctlr |= SCTLR_B;
        }
    }

820 821 822 823 824 825 826
    if (!cpu->has_el3) {
        /* If the has_el3 CPU property is disabled then we need to disable the
         * feature.
         */
        unset_feature(env, ARM_FEATURE_EL3);

        /* Disable the security extension feature bits in the processor feature
827
         * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12].
828 829
         */
        cpu->id_pfr1 &= ~0xf0;
830
        cpu->id_aa64pfr0 &= ~0xf000;
831 832
    }

833 834 835 836
    if (!cpu->has_el2) {
        unset_feature(env, ARM_FEATURE_EL2);
    }

837
    if (!cpu->has_pmu) {
838
        unset_feature(env, ARM_FEATURE_PMU);
839
        cpu->id_aa64dfr0 &= ~0xf00;
840 841
    }

842 843 844 845 846 847 848 849 850
    if (!arm_feature(env, ARM_FEATURE_EL2)) {
        /* Disable the hypervisor feature bits in the processor feature
         * registers if we don't have EL2. These are id_pfr1[15:12] and
         * id_aa64pfr0_el1[11:8].
         */
        cpu->id_aa64pfr0 &= ~0xf00;
        cpu->id_pfr1 &= ~0xf000;
    }

851 852 853
    /* MPU can be configured out of a PMSA CPU either by setting has-mpu
     * to false or by setting pmsav7-dregion to 0.
     */
P
Peter Crosthwaite 已提交
854
    if (!cpu->has_mpu) {
855 856 857 858
        cpu->pmsav7_dregion = 0;
    }
    if (cpu->pmsav7_dregion == 0) {
        cpu->has_mpu = false;
P
Peter Crosthwaite 已提交
859 860
    }

861
    if (arm_feature(env, ARM_FEATURE_PMSA) &&
862 863 864 865
        arm_feature(env, ARM_FEATURE_V7)) {
        uint32_t nr = cpu->pmsav7_dregion;

        if (nr > 0xff) {
866
            error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr);
867 868
            return;
        }
869 870

        if (nr) {
871 872
            if (arm_feature(env, ARM_FEATURE_V8)) {
                /* PMSAv8 */
873 874 875 876 877 878
                env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr);
                env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr);
                if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
                    env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr);
                    env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr);
                }
879 880 881 882 883
            } else {
                env->pmsav7.drbar = g_new0(uint32_t, nr);
                env->pmsav7.drsr = g_new0(uint32_t, nr);
                env->pmsav7.dracr = g_new0(uint32_t, nr);
            }
884
        }
885 886
    }

887 888 889 890 891 892 893 894 895 896 897 898 899 900
    if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
        uint32_t nr = cpu->sau_sregion;

        if (nr > 0xff) {
            error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr);
            return;
        }

        if (nr) {
            env->sau.rbar = g_new0(uint32_t, nr);
            env->sau.rlar = g_new0(uint32_t, nr);
        }
    }

901 902 903 904
    if (arm_feature(env, ARM_FEATURE_EL3)) {
        set_feature(env, ARM_FEATURE_VBAR);
    }

905
    register_cp_regs_for_features(cpu);
906 907
    arm_cpu_register_gdb_regs_for_features(cpu);

908 909
    init_cpreg_list(cpu);

910
#ifndef CONFIG_USER_ONLY
911 912 913
    if (cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY)) {
        cs->num_ases = 2;

914 915 916
        if (!cpu->secure_memory) {
            cpu->secure_memory = cs->memory;
        }
P
Peter Xu 已提交
917 918
        cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory",
                               cpu->secure_memory);
919 920
    } else {
        cs->num_ases = 1;
921
    }
P
Peter Xu 已提交
922
    cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory);
923 924
#endif

925
    qemu_init_vcpu(cs);
926
    cpu_reset(cs);
927 928

    acc->parent_realize(dev, errp);
929 930
}

931 932 933
static ObjectClass *arm_cpu_class_by_name(const char *cpu_model)
{
    ObjectClass *oc;
A
Andreas Färber 已提交
934
    char *typename;
935
    char **cpuname;
936

937
    cpuname = g_strsplit(cpu_model, ",", 1);
938
    typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpuname[0]);
A
Andreas Färber 已提交
939
    oc = object_class_by_name(typename);
940
    g_strfreev(cpuname);
A
Andreas Färber 已提交
941
    g_free(typename);
942 943
    if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) ||
        object_class_is_abstract(oc)) {
944 945 946 947 948
        return NULL;
    }
    return oc;
}

949 950 951
/* CPU models. These are not needed for the AArch64 linux-user build. */
#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)

952 953 954
static void arm926_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
955 956

    cpu->dtb_compatible = "arm,arm926";
957 958
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
959 960
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
961
    set_feature(&cpu->env, ARM_FEATURE_JAZELLE);
962
    cpu->midr = 0x41069265;
963
    cpu->reset_fpsid = 0x41011090;
964
    cpu->ctr = 0x1dd20d2;
965
    cpu->reset_sctlr = 0x00090078;
966 967 968 969 970
}

static void arm946_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
971 972

    cpu->dtb_compatible = "arm,arm946";
973
    set_feature(&cpu->env, ARM_FEATURE_V5);
974
    set_feature(&cpu->env, ARM_FEATURE_PMSA);
975
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
976
    cpu->midr = 0x41059461;
977
    cpu->ctr = 0x0f004006;
978
    cpu->reset_sctlr = 0x00000078;
979 980 981 982 983
}

static void arm1026_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
984 985

    cpu->dtb_compatible = "arm,arm1026";
986 987 988
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
    set_feature(&cpu->env, ARM_FEATURE_AUXCR);
989 990
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
991
    set_feature(&cpu->env, ARM_FEATURE_JAZELLE);
992
    cpu->midr = 0x4106a262;
993
    cpu->reset_fpsid = 0x410110a0;
994
    cpu->ctr = 0x1dd20d2;
995
    cpu->reset_sctlr = 0x00090078;
996
    cpu->reset_auxcr = 1;
997 998 999 1000 1001
    {
        /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */
        ARMCPRegInfo ifar = {
            .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1,
            .access = PL1_RW,
F
Fabian Aggeler 已提交
1002
            .fieldoffset = offsetof(CPUARMState, cp15.ifar_ns),
1003 1004 1005 1006
            .resetvalue = 0
        };
        define_one_arm_cp_reg(cpu, &ifar);
    }
1007 1008 1009 1010 1011
}

static void arm1136_r2_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1012 1013 1014 1015 1016 1017 1018
    /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an
     * older core than plain "arm1136". In particular this does not
     * have the v6K features.
     * These ID register values are correct for 1136 but may be wrong
     * for 1136_r2 (in particular r0p2 does not actually implement most
     * of the ID registers).
     */
1019 1020

    cpu->dtb_compatible = "arm,arm1136";
1021 1022
    set_feature(&cpu->env, ARM_FEATURE_V6);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
1023 1024 1025
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1026
    cpu->midr = 0x4107b362;
1027
    cpu->reset_fpsid = 0x410120b4;
1028 1029
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
1030
    cpu->ctr = 0x1dd20d2;
1031
    cpu->reset_sctlr = 0x00050078;
1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x1;
    cpu->id_dfr0 = 0x2;
    cpu->id_afr0 = 0x3;
    cpu->id_mmfr0 = 0x01130003;
    cpu->id_mmfr1 = 0x10030302;
    cpu->id_mmfr2 = 0x01222110;
    cpu->id_isar0 = 0x00140011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11231111;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x141;
1044
    cpu->reset_auxcr = 7;
1045 1046 1047 1048 1049
}

static void arm1136_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1050 1051

    cpu->dtb_compatible = "arm,arm1136";
1052 1053 1054
    set_feature(&cpu->env, ARM_FEATURE_V6K);
    set_feature(&cpu->env, ARM_FEATURE_V6);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
1055 1056 1057
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1058
    cpu->midr = 0x4117b363;
1059
    cpu->reset_fpsid = 0x410120b4;
1060 1061
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
1062
    cpu->ctr = 0x1dd20d2;
1063
    cpu->reset_sctlr = 0x00050078;
1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x1;
    cpu->id_dfr0 = 0x2;
    cpu->id_afr0 = 0x3;
    cpu->id_mmfr0 = 0x01130003;
    cpu->id_mmfr1 = 0x10030302;
    cpu->id_mmfr2 = 0x01222110;
    cpu->id_isar0 = 0x00140011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11231111;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x141;
1076
    cpu->reset_auxcr = 7;
1077 1078 1079 1080 1081
}

static void arm1176_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1082 1083

    cpu->dtb_compatible = "arm,arm1176";
1084 1085 1086
    set_feature(&cpu->env, ARM_FEATURE_V6K);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
    set_feature(&cpu->env, ARM_FEATURE_VAPA);
1087 1088 1089
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1090
    set_feature(&cpu->env, ARM_FEATURE_EL3);
1091
    cpu->midr = 0x410fb767;
1092
    cpu->reset_fpsid = 0x410120b5;
1093 1094
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
1095
    cpu->ctr = 0x1dd20d2;
1096
    cpu->reset_sctlr = 0x00050078;
1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x11;
    cpu->id_dfr0 = 0x33;
    cpu->id_afr0 = 0;
    cpu->id_mmfr0 = 0x01130003;
    cpu->id_mmfr1 = 0x10030302;
    cpu->id_mmfr2 = 0x01222100;
    cpu->id_isar0 = 0x0140011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11231121;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x01141;
1109
    cpu->reset_auxcr = 7;
1110 1111 1112 1113 1114
}

static void arm11mpcore_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1115 1116

    cpu->dtb_compatible = "arm,arm11mpcore";
1117 1118 1119
    set_feature(&cpu->env, ARM_FEATURE_V6K);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
    set_feature(&cpu->env, ARM_FEATURE_VAPA);
P
Peter Maydell 已提交
1120
    set_feature(&cpu->env, ARM_FEATURE_MPIDR);
1121
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1122
    cpu->midr = 0x410fb022;
1123
    cpu->reset_fpsid = 0x410120b4;
1124 1125
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
1126
    cpu->ctr = 0x1d192992; /* 32K icache 32K dcache */
1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x1;
    cpu->id_dfr0 = 0;
    cpu->id_afr0 = 0x2;
    cpu->id_mmfr0 = 0x01100103;
    cpu->id_mmfr1 = 0x10020302;
    cpu->id_mmfr2 = 0x01222000;
    cpu->id_isar0 = 0x00100011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11221011;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x141;
1139
    cpu->reset_auxcr = 1;
1140 1141 1142 1143 1144
}

static void cortex_m3_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1145 1146
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_M);
1147
    cpu->midr = 0x410fc231;
1148
    cpu->pmsav7_dregion = 8;
1149 1150
}

1151 1152 1153 1154 1155 1156 1157 1158
static void cortex_m4_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_M);
    set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
    cpu->midr = 0x410fc240; /* r0p0 */
1159
    cpu->pmsav7_dregion = 8;
1160
}
1161

1162 1163 1164 1165
static void arm_v7m_class_init(ObjectClass *oc, void *data)
{
    CPUClass *cc = CPU_CLASS(oc);

1166
#ifndef CONFIG_USER_ONLY
1167 1168
    cc->do_interrupt = arm_v7m_cpu_do_interrupt;
#endif
1169 1170

    cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt;
1171 1172
}

1173 1174 1175 1176 1177 1178
static const ARMCPRegInfo cortexr5_cp_reginfo[] = {
    /* Dummy the TCM region regs for the moment */
    { .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0,
      .access = PL1_RW, .type = ARM_CP_CONST },
    { .name = "BTCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1,
      .access = PL1_RW, .type = ARM_CP_CONST },
1179 1180
    { .name = "DCACHE_INVAL", .cp = 15, .opc1 = 0, .crn = 15, .crm = 5,
      .opc2 = 0, .access = PL1_W, .type = ARM_CP_NOP },
1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191
    REGINFO_SENTINEL
};

static void cortex_r5_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_THUMB_DIV);
    set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
    set_feature(&cpu->env, ARM_FEATURE_V7MP);
1192
    set_feature(&cpu->env, ARM_FEATURE_PMSA);
1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
    cpu->midr = 0x411fc153; /* r1p3 */
    cpu->id_pfr0 = 0x0131;
    cpu->id_pfr1 = 0x001;
    cpu->id_dfr0 = 0x010400;
    cpu->id_afr0 = 0x0;
    cpu->id_mmfr0 = 0x0210030;
    cpu->id_mmfr1 = 0x00000000;
    cpu->id_mmfr2 = 0x01200000;
    cpu->id_mmfr3 = 0x0211;
    cpu->id_isar0 = 0x2101111;
    cpu->id_isar1 = 0x13112111;
    cpu->id_isar2 = 0x21232141;
    cpu->id_isar3 = 0x01112131;
    cpu->id_isar4 = 0x0010142;
    cpu->id_isar5 = 0x0;
    cpu->mp_is_up = true;
1209
    cpu->pmsav7_dregion = 16;
1210 1211 1212
    define_arm_cp_regs(cpu, cortexr5_cp_reginfo);
}

1213 1214 1215 1216 1217 1218 1219 1220
static const ARMCPRegInfo cortexa8_cp_reginfo[] = {
    { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    REGINFO_SENTINEL
};

1221 1222 1223
static void cortex_a8_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1224 1225

    cpu->dtb_compatible = "arm,cortex-a8";
1226 1227 1228 1229
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP3);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1230
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1231
    set_feature(&cpu->env, ARM_FEATURE_EL3);
1232
    cpu->midr = 0x410fc080;
1233
    cpu->reset_fpsid = 0x410330c0;
1234
    cpu->mvfr0 = 0x11110222;
1235
    cpu->mvfr1 = 0x00011111;
1236
    cpu->ctr = 0x82048004;
1237
    cpu->reset_sctlr = 0x00c50078;
1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
    cpu->id_pfr0 = 0x1031;
    cpu->id_pfr1 = 0x11;
    cpu->id_dfr0 = 0x400;
    cpu->id_afr0 = 0;
    cpu->id_mmfr0 = 0x31100003;
    cpu->id_mmfr1 = 0x20000000;
    cpu->id_mmfr2 = 0x01202000;
    cpu->id_mmfr3 = 0x11;
    cpu->id_isar0 = 0x00101111;
    cpu->id_isar1 = 0x12112111;
    cpu->id_isar2 = 0x21232031;
    cpu->id_isar3 = 0x11112131;
    cpu->id_isar4 = 0x00111142;
1251
    cpu->dbgdidr = 0x15141000;
1252 1253 1254 1255
    cpu->clidr = (1 << 27) | (2 << 24) | 3;
    cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */
    cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */
    cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */
1256
    cpu->reset_auxcr = 2;
1257
    define_arm_cp_regs(cpu, cortexa8_cp_reginfo);
1258 1259
}

1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
static const ARMCPRegInfo cortexa9_cp_reginfo[] = {
    /* power_control should be set to maximum latency. Again,
     * default to 0 and set by private hook
     */
    { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW, .resetvalue = 0,
      .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) },
    { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1,
      .access = PL1_RW, .resetvalue = 0,
      .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) },
    { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0,
      .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) },
    { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    /* TLB lockdown control */
    { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2,
      .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
    { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4,
      .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
    { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    REGINFO_SENTINEL
};

1289 1290 1291
static void cortex_a9_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1292 1293

    cpu->dtb_compatible = "arm,cortex-a9";
1294 1295 1296 1297 1298
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP3);
    set_feature(&cpu->env, ARM_FEATURE_VFP_FP16);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1299
    set_feature(&cpu->env, ARM_FEATURE_EL3);
1300 1301 1302 1303 1304
    /* Note that A9 supports the MP extensions even for
     * A9UP and single-core A9MP (which are both different
     * and valid configurations; we don't model A9UP).
     */
    set_feature(&cpu->env, ARM_FEATURE_V7MP);
1305
    set_feature(&cpu->env, ARM_FEATURE_CBAR);
1306
    cpu->midr = 0x410fc090;
1307
    cpu->reset_fpsid = 0x41033090;
1308 1309
    cpu->mvfr0 = 0x11110222;
    cpu->mvfr1 = 0x01111111;
1310
    cpu->ctr = 0x80038003;
1311
    cpu->reset_sctlr = 0x00c50078;
1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
    cpu->id_pfr0 = 0x1031;
    cpu->id_pfr1 = 0x11;
    cpu->id_dfr0 = 0x000;
    cpu->id_afr0 = 0;
    cpu->id_mmfr0 = 0x00100103;
    cpu->id_mmfr1 = 0x20000000;
    cpu->id_mmfr2 = 0x01230000;
    cpu->id_mmfr3 = 0x00002111;
    cpu->id_isar0 = 0x00101111;
    cpu->id_isar1 = 0x13112111;
    cpu->id_isar2 = 0x21232041;
    cpu->id_isar3 = 0x11112131;
    cpu->id_isar4 = 0x00111142;
1325
    cpu->dbgdidr = 0x35141000;
1326
    cpu->clidr = (1 << 27) | (1 << 24) | 3;
1327 1328
    cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */
    cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */
1329
    define_arm_cp_regs(cpu, cortexa9_cp_reginfo);
1330 1331
}

1332
#ifndef CONFIG_USER_ONLY
1333
static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri)
1334 1335 1336 1337
{
    /* Linux wants the number of processors from here.
     * Might as well set the interrupt-controller bit too.
     */
1338
    return ((smp_cpus - 1) << 24) | (1 << 23);
1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
}
#endif

static const ARMCPRegInfo cortexa15_cp_reginfo[] = {
#ifndef CONFIG_USER_ONLY
    { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read,
      .writefn = arm_cp_write_ignore, },
#endif
    { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    REGINFO_SENTINEL
};

1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
static void cortex_a7_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    cpu->dtb_compatible = "arm,cortex-a7";
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP4);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
    set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
    set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
    set_feature(&cpu->env, ARM_FEATURE_LPAE);
    set_feature(&cpu->env, ARM_FEATURE_EL3);
    cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A7;
    cpu->midr = 0x410fc075;
    cpu->reset_fpsid = 0x41023075;
    cpu->mvfr0 = 0x10110222;
    cpu->mvfr1 = 0x11111111;
    cpu->ctr = 0x84448003;
    cpu->reset_sctlr = 0x00c50078;
    cpu->id_pfr0 = 0x00001131;
    cpu->id_pfr1 = 0x00011011;
    cpu->id_dfr0 = 0x02010555;
    cpu->pmceid0 = 0x00000000;
    cpu->pmceid1 = 0x00000000;
    cpu->id_afr0 = 0x00000000;
    cpu->id_mmfr0 = 0x10101105;
    cpu->id_mmfr1 = 0x40000000;
    cpu->id_mmfr2 = 0x01240000;
    cpu->id_mmfr3 = 0x02102211;
    cpu->id_isar0 = 0x01101110;
    cpu->id_isar1 = 0x13112111;
    cpu->id_isar2 = 0x21232041;
    cpu->id_isar3 = 0x11112131;
    cpu->id_isar4 = 0x10011142;
    cpu->dbgdidr = 0x3515f005;
    cpu->clidr = 0x0a200023;
    cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
    cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
    cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
    define_arm_cp_regs(cpu, cortexa15_cp_reginfo); /* Same as A15 */
}

1398 1399 1400
static void cortex_a15_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1401 1402

    cpu->dtb_compatible = "arm,cortex-a15";
1403 1404 1405 1406 1407 1408
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP4);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
    set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
    set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
1409
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1410
    set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
1411
    set_feature(&cpu->env, ARM_FEATURE_LPAE);
1412
    set_feature(&cpu->env, ARM_FEATURE_EL3);
1413
    cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15;
1414
    cpu->midr = 0x412fc0f1;
1415
    cpu->reset_fpsid = 0x410430f0;
1416 1417
    cpu->mvfr0 = 0x10110222;
    cpu->mvfr1 = 0x11111111;
1418
    cpu->ctr = 0x8444c004;
1419
    cpu->reset_sctlr = 0x00c50078;
1420 1421 1422
    cpu->id_pfr0 = 0x00001131;
    cpu->id_pfr1 = 0x00011011;
    cpu->id_dfr0 = 0x02010555;
1423 1424
    cpu->pmceid0 = 0x0000000;
    cpu->pmceid1 = 0x00000000;
1425 1426 1427 1428 1429 1430 1431 1432 1433 1434
    cpu->id_afr0 = 0x00000000;
    cpu->id_mmfr0 = 0x10201105;
    cpu->id_mmfr1 = 0x20000000;
    cpu->id_mmfr2 = 0x01240000;
    cpu->id_mmfr3 = 0x02102211;
    cpu->id_isar0 = 0x02101110;
    cpu->id_isar1 = 0x13112111;
    cpu->id_isar2 = 0x21232041;
    cpu->id_isar3 = 0x11112131;
    cpu->id_isar4 = 0x10011142;
1435
    cpu->dbgdidr = 0x3515f021;
1436 1437 1438 1439
    cpu->clidr = 0x0a200023;
    cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
    cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
    cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
1440
    define_arm_cp_regs(cpu, cortexa15_cp_reginfo);
1441 1442 1443 1444 1445
}

static void ti925t_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1446 1447
    set_feature(&cpu->env, ARM_FEATURE_V4T);
    set_feature(&cpu->env, ARM_FEATURE_OMAPCP);
1448
    cpu->midr = ARM_CPUID_TI925T;
1449
    cpu->ctr = 0x5109149;
1450
    cpu->reset_sctlr = 0x00000070;
1451 1452 1453 1454 1455
}

static void sa1100_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1456 1457

    cpu->dtb_compatible = "intel,sa1100";
1458
    set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1459
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1460
    cpu->midr = 0x4401A11B;
1461
    cpu->reset_sctlr = 0x00000070;
1462 1463 1464 1465 1466
}

static void sa1110_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1467
    set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1468
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1469
    cpu->midr = 0x6901B119;
1470
    cpu->reset_sctlr = 0x00000070;
1471 1472 1473 1474 1475
}

static void pxa250_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1476 1477

    cpu->dtb_compatible = "marvell,xscale";
1478 1479
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1480
    cpu->midr = 0x69052100;
1481
    cpu->ctr = 0xd172172;
1482
    cpu->reset_sctlr = 0x00000078;
1483 1484 1485 1486 1487
}

static void pxa255_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1488 1489

    cpu->dtb_compatible = "marvell,xscale";
1490 1491
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1492
    cpu->midr = 0x69052d00;
1493
    cpu->ctr = 0xd172172;
1494
    cpu->reset_sctlr = 0x00000078;
1495 1496 1497 1498 1499
}

static void pxa260_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1500 1501

    cpu->dtb_compatible = "marvell,xscale";
1502 1503
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1504
    cpu->midr = 0x69052903;
1505
    cpu->ctr = 0xd172172;
1506
    cpu->reset_sctlr = 0x00000078;
1507 1508 1509 1510 1511
}

static void pxa261_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1512 1513

    cpu->dtb_compatible = "marvell,xscale";
1514 1515
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1516
    cpu->midr = 0x69052d05;
1517
    cpu->ctr = 0xd172172;
1518
    cpu->reset_sctlr = 0x00000078;
1519 1520 1521 1522 1523
}

static void pxa262_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1524 1525

    cpu->dtb_compatible = "marvell,xscale";
1526 1527
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1528
    cpu->midr = 0x69052d06;
1529
    cpu->ctr = 0xd172172;
1530
    cpu->reset_sctlr = 0x00000078;
1531 1532 1533 1534 1535
}

static void pxa270a0_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1536 1537

    cpu->dtb_compatible = "marvell,xscale";
1538 1539 1540
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1541
    cpu->midr = 0x69054110;
1542
    cpu->ctr = 0xd172172;
1543
    cpu->reset_sctlr = 0x00000078;
1544 1545 1546 1547 1548
}

static void pxa270a1_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1549 1550

    cpu->dtb_compatible = "marvell,xscale";
1551 1552 1553
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1554
    cpu->midr = 0x69054111;
1555
    cpu->ctr = 0xd172172;
1556
    cpu->reset_sctlr = 0x00000078;
1557 1558 1559 1560 1561
}

static void pxa270b0_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1562 1563

    cpu->dtb_compatible = "marvell,xscale";
1564 1565 1566
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1567
    cpu->midr = 0x69054112;
1568
    cpu->ctr = 0xd172172;
1569
    cpu->reset_sctlr = 0x00000078;
1570 1571 1572 1573 1574
}

static void pxa270b1_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1575 1576

    cpu->dtb_compatible = "marvell,xscale";
1577 1578 1579
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1580
    cpu->midr = 0x69054113;
1581
    cpu->ctr = 0xd172172;
1582
    cpu->reset_sctlr = 0x00000078;
1583 1584 1585 1586 1587
}

static void pxa270c0_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1588 1589

    cpu->dtb_compatible = "marvell,xscale";
1590 1591 1592
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1593
    cpu->midr = 0x69054114;
1594
    cpu->ctr = 0xd172172;
1595
    cpu->reset_sctlr = 0x00000078;
1596 1597 1598 1599 1600
}

static void pxa270c5_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1601 1602

    cpu->dtb_compatible = "marvell,xscale";
1603 1604 1605
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1606
    cpu->midr = 0x69054117;
1607
    cpu->ctr = 0xd172172;
1608
    cpu->reset_sctlr = 0x00000078;
1609 1610
}

1611
#ifdef CONFIG_USER_ONLY
1612 1613 1614
static void arm_any_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1615
    set_feature(&cpu->env, ARM_FEATURE_V8);
1616 1617 1618
    set_feature(&cpu->env, ARM_FEATURE_VFP4);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1619 1620 1621 1622
    set_feature(&cpu->env, ARM_FEATURE_V8_AES);
    set_feature(&cpu->env, ARM_FEATURE_V8_SHA1);
    set_feature(&cpu->env, ARM_FEATURE_V8_SHA256);
    set_feature(&cpu->env, ARM_FEATURE_V8_PMULL);
1623
    set_feature(&cpu->env, ARM_FEATURE_CRC);
1624
    cpu->midr = 0xffffffff;
1625
}
1626
#endif
1627

1628 1629
#endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */

1630 1631 1632
typedef struct ARMCPUInfo {
    const char *name;
    void (*initfn)(Object *obj);
1633
    void (*class_init)(ObjectClass *oc, void *data);
1634 1635 1636
} ARMCPUInfo;

static const ARMCPUInfo arm_cpus[] = {
1637
#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648
    { .name = "arm926",      .initfn = arm926_initfn },
    { .name = "arm946",      .initfn = arm946_initfn },
    { .name = "arm1026",     .initfn = arm1026_initfn },
    /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an
     * older core than plain "arm1136". In particular this does not
     * have the v6K features.
     */
    { .name = "arm1136-r2",  .initfn = arm1136_r2_initfn },
    { .name = "arm1136",     .initfn = arm1136_initfn },
    { .name = "arm1176",     .initfn = arm1176_initfn },
    { .name = "arm11mpcore", .initfn = arm11mpcore_initfn },
1649 1650
    { .name = "cortex-m3",   .initfn = cortex_m3_initfn,
                             .class_init = arm_v7m_class_init },
1651 1652
    { .name = "cortex-m4",   .initfn = cortex_m4_initfn,
                             .class_init = arm_v7m_class_init },
1653
    { .name = "cortex-r5",   .initfn = cortex_r5_initfn },
1654
    { .name = "cortex-a7",   .initfn = cortex_a7_initfn },
1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673
    { .name = "cortex-a8",   .initfn = cortex_a8_initfn },
    { .name = "cortex-a9",   .initfn = cortex_a9_initfn },
    { .name = "cortex-a15",  .initfn = cortex_a15_initfn },
    { .name = "ti925t",      .initfn = ti925t_initfn },
    { .name = "sa1100",      .initfn = sa1100_initfn },
    { .name = "sa1110",      .initfn = sa1110_initfn },
    { .name = "pxa250",      .initfn = pxa250_initfn },
    { .name = "pxa255",      .initfn = pxa255_initfn },
    { .name = "pxa260",      .initfn = pxa260_initfn },
    { .name = "pxa261",      .initfn = pxa261_initfn },
    { .name = "pxa262",      .initfn = pxa262_initfn },
    /* "pxa270" is an alias for "pxa270-a0" */
    { .name = "pxa270",      .initfn = pxa270a0_initfn },
    { .name = "pxa270-a0",   .initfn = pxa270a0_initfn },
    { .name = "pxa270-a1",   .initfn = pxa270a1_initfn },
    { .name = "pxa270-b0",   .initfn = pxa270b0_initfn },
    { .name = "pxa270-b1",   .initfn = pxa270b1_initfn },
    { .name = "pxa270-c0",   .initfn = pxa270c0_initfn },
    { .name = "pxa270-c5",   .initfn = pxa270c5_initfn },
1674
#ifdef CONFIG_USER_ONLY
1675
    { .name = "any",         .initfn = arm_any_initfn },
1676
#endif
1677
#endif
1678
    { .name = NULL }
1679 1680
};

1681 1682
static Property arm_cpu_properties[] = {
    DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false),
1683
    DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0),
1684
    DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0),
1685 1686
    DEFINE_PROP_UINT64("mp-affinity", ARMCPU,
                        mp_affinity, ARM64_AFFINITY_INVALID),
1687
    DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID),
1688 1689 1690
    DEFINE_PROP_END_OF_LIST()
};

1691
#ifdef CONFIG_USER_ONLY
1692 1693
static int arm_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int size,
                                    int rw, int mmu_idx)
1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
{
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;

    env->exception.vaddress = address;
    if (rw == 2) {
        cs->exception_index = EXCP_PREFETCH_ABORT;
    } else {
        cs->exception_index = EXCP_DATA_ABORT;
    }
    return 1;
}
#endif

1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
static gchar *arm_gdb_arch_name(CPUState *cs)
{
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;

    if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
        return g_strdup("iwmmxt");
    }
    return g_strdup("arm");
}

1719 1720 1721 1722
static void arm_cpu_class_init(ObjectClass *oc, void *data)
{
    ARMCPUClass *acc = ARM_CPU_CLASS(oc);
    CPUClass *cc = CPU_CLASS(acc);
1723 1724
    DeviceClass *dc = DEVICE_CLASS(oc);

1725 1726
    device_class_set_parent_realize(dc, arm_cpu_realizefn,
                                    &acc->parent_realize);
1727
    dc->props = arm_cpu_properties;
1728 1729 1730

    acc->parent_reset = cc->reset;
    cc->reset = arm_cpu_reset;
1731 1732

    cc->class_by_name = arm_cpu_class_by_name;
1733
    cc->has_work = arm_cpu_has_work;
1734
    cc->cpu_exec_interrupt = arm_cpu_exec_interrupt;
1735
    cc->dump_state = arm_cpu_dump_state;
1736
    cc->set_pc = arm_cpu_set_pc;
1737 1738
    cc->gdb_read_register = arm_cpu_gdb_read_register;
    cc->gdb_write_register = arm_cpu_gdb_write_register;
1739 1740 1741
#ifdef CONFIG_USER_ONLY
    cc->handle_mmu_fault = arm_cpu_handle_mmu_fault;
#else
1742
    cc->do_interrupt = arm_cpu_do_interrupt;
1743
    cc->do_unaligned_access = arm_cpu_do_unaligned_access;
1744
    cc->do_transaction_failed = arm_cpu_do_transaction_failed;
1745
    cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug;
1746
    cc->asidx_from_attrs = arm_asidx_from_attrs;
1747
    cc->vmsd = &vmstate_arm_cpu;
1748
    cc->virtio_is_big_endian = arm_cpu_virtio_is_big_endian;
1749 1750
    cc->write_elf64_note = arm_cpu_write_elf64_note;
    cc->write_elf32_note = arm_cpu_write_elf32_note;
1751
#endif
1752
    cc->gdb_num_core_regs = 26;
1753
    cc->gdb_core_xml_file = "arm-core.xml";
1754
    cc->gdb_arch_name = arm_gdb_arch_name;
1755
    cc->gdb_stop_before_watchpoint = true;
1756
    cc->debug_excp_handler = arm_debug_excp_handler;
1757
    cc->debug_check_watchpoint = arm_debug_check_watchpoint;
1758 1759 1760
#if !defined(CONFIG_USER_ONLY)
    cc->adjust_watchpoint_address = arm_adjust_watchpoint_address;
#endif
1761 1762

    cc->disas_set_info = arm_disas_set_info;
1763
#ifdef CONFIG_TCG
1764
    cc->tcg_initialize = arm_translate_init;
1765
#endif
1766 1767
}

1768 1769 1770 1771 1772 1773 1774
static void cpu_register(const ARMCPUInfo *info)
{
    TypeInfo type_info = {
        .parent = TYPE_ARM_CPU,
        .instance_size = sizeof(ARMCPU),
        .instance_init = info->initfn,
        .class_size = sizeof(ARMCPUClass),
1775
        .class_init = info->class_init,
1776 1777
    };

A
Andreas Färber 已提交
1778
    type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name);
1779
    type_register(&type_info);
A
Andreas Färber 已提交
1780
    g_free((void *)type_info.name);
1781 1782
}

1783 1784 1785 1786
static const TypeInfo arm_cpu_type_info = {
    .name = TYPE_ARM_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(ARMCPU),
1787
    .instance_init = arm_cpu_initfn,
1788
    .instance_post_init = arm_cpu_post_init,
1789
    .instance_finalize = arm_cpu_finalizefn,
1790
    .abstract = true,
1791 1792 1793 1794 1795 1796
    .class_size = sizeof(ARMCPUClass),
    .class_init = arm_cpu_class_init,
};

static void arm_cpu_register_types(void)
{
1797
    const ARMCPUInfo *info = arm_cpus;
1798

1799
    type_register_static(&arm_cpu_type_info);
1800 1801 1802 1803

    while (info->name) {
        cpu_register(info);
        info++;
1804
    }
1805 1806 1807
}

type_init(arm_cpu_register_types)