e1000.c 56.8 KB
Newer Older
1 2 3
/*
 * QEMU e1000 emulation
 *
M
Michael S. Tsirkin 已提交
4 5 6
 * Software developer's manual:
 * http://download.intel.com/design/network/manuals/8254x_GBe_SDM.pdf
 *
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 * Nir Peleg, Tutis Systems Ltd. for Qumranet Inc.
 * Copyright (c) 2008 Qumranet
 * Based on work done by:
 * Copyright (c) 2007 Dan Aloni
 * Copyright (c) 2004 Antony T Curtis
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
24
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
25 26 27
 */


P
Peter Maydell 已提交
28
#include "qemu/osdep.h"
29 30
#include "hw/hw.h"
#include "hw/pci/pci.h"
P
Paolo Bonzini 已提交
31
#include "net/net.h"
32
#include "net/checksum.h"
33
#include "hw/loader.h"
34 35
#include "sysemu/sysemu.h"
#include "sysemu/dma.h"
36
#include "qemu/iov.h"
37
#include "qemu/range.h"
38

39
#include "e1000x_common.h"
40

41 42
static const uint8_t bcast[] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};

43
#define E1000_DEBUG
44

45
#ifdef E1000_DEBUG
46
enum {
L
Leonid Bloch 已提交
47 48 49
    DEBUG_GENERAL,      DEBUG_IO,       DEBUG_MMIO,     DEBUG_INTERRUPT,
    DEBUG_RX,           DEBUG_TX,       DEBUG_MDIC,     DEBUG_EEPROM,
    DEBUG_UNKNOWN,      DEBUG_TXSUM,    DEBUG_TXERR,    DEBUG_RXERR,
50
    DEBUG_RXFILTER,     DEBUG_PHY,      DEBUG_NOTYET,
51
};
L
Leonid Bloch 已提交
52
#define DBGBIT(x)    (1<<DEBUG_##x)
53 54
static int debugflags = DBGBIT(TXERR) | DBGBIT(GENERAL);

L
Leonid Bloch 已提交
55
#define DBGOUT(what, fmt, ...) do { \
56
    if (debugflags & DBGBIT(what)) \
57
        fprintf(stderr, "e1000: " fmt, ## __VA_ARGS__); \
58 59
    } while (0)
#else
L
Leonid Bloch 已提交
60
#define DBGOUT(what, fmt, ...) do {} while (0)
61 62 63
#endif

#define IOPORT_SIZE       0x40
64
#define PNPMMIO_SIZE      0x20000
65
#define MIN_BUF_SIZE      60 /* Min. octets in an ethernet frame sans FCS */
66

67 68
#define MAXIMUM_ETHERNET_HDR_LEN (14+4)

69 70
/*
 * HW models:
71
 *  E1000_DEV_ID_82540EM works with Windows, Linux, and OS X <= 10.8
72
 *  E1000_DEV_ID_82544GC_COPPER appears to work; not well tested
73
 *  E1000_DEV_ID_82545EM_COPPER works with Linux and OS X >= 10.6
74 75 76 77
 *  Others never tested
 */

typedef struct E1000State_st {
78 79 80 81
    /*< private >*/
    PCIDevice parent_obj;
    /*< public >*/

M
Mark McLoughlin 已提交
82
    NICState *nic;
83
    NICConf conf;
A
Avi Kivity 已提交
84 85
    MemoryRegion mmio;
    MemoryRegion io;
86 87 88 89 90 91 92 93 94

    uint32_t mac_reg[0x8000];
    uint16_t phy_reg[0x20];
    uint16_t eeprom_data[64];

    uint32_t rxbuf_size;
    uint32_t rxbuf_min_shift;
    struct e1000_tx {
        unsigned char header[256];
95
        unsigned char vlan_header[4];
S
Stefan Weil 已提交
96
        /* Fields vlan and data must not be reordered or separated. */
97
        unsigned char vlan[4];
98 99
        unsigned char data[0x10000];
        uint16_t size;
100
        unsigned char vlan_needed;
101
        e1000x_txd_props props;
102 103 104 105
        uint16_t tso_frames;
    } tx;

    struct {
L
Leonid Bloch 已提交
106
        uint32_t val_in;    /* shifted in from guest driver */
107 108 109 110 111
        uint16_t bitnum_in;
        uint16_t bitnum_out;
        uint16_t reading;
        uint32_t old_eecd;
    } eecd_state;
112 113

    QEMUTimer *autoneg_timer;
114

115 116 117 118 119
    QEMUTimer *mit_timer;      /* Mitigation timer. */
    bool mit_timer_on;         /* Mitigation timer is running. */
    bool mit_irq_level;        /* Tracks interrupt pin level. */
    uint32_t mit_ide;          /* Tracks E1000_TXD_CMD_IDE bit. */

120 121
/* Compatibility flags for migration to/from qemu 1.3.0 and older */
#define E1000_FLAG_AUTONEG_BIT 0
122
#define E1000_FLAG_MIT_BIT 1
123
#define E1000_FLAG_MAC_BIT 2
124
#define E1000_FLAG_AUTONEG (1 << E1000_FLAG_AUTONEG_BIT)
125
#define E1000_FLAG_MIT (1 << E1000_FLAG_MIT_BIT)
126
#define E1000_FLAG_MAC (1 << E1000_FLAG_MAC_BIT)
127
    uint32_t compat_flags;
128 129
} E1000State;

130 131
#define chkflag(x)     (s->compat_flags & E1000_FLAG_##x)

132 133 134 135 136 137
typedef struct E1000BaseClass {
    PCIDeviceClass parent_class;
    uint16_t phy_id2;
} E1000BaseClass;

#define TYPE_E1000_BASE "e1000-base"
P
Peter Crosthwaite 已提交
138 139

#define E1000(obj) \
140 141 142 143 144 145
    OBJECT_CHECK(E1000State, (obj), TYPE_E1000_BASE)

#define E1000_DEVICE_CLASS(klass) \
     OBJECT_CLASS_CHECK(E1000BaseClass, (klass), TYPE_E1000_BASE)
#define E1000_DEVICE_GET_CLASS(obj) \
    OBJECT_GET_CLASS(E1000BaseClass, (obj), TYPE_E1000_BASE)
P
Peter Crosthwaite 已提交
146

147
static void
148
e1000_link_up(E1000State *s)
149
{
150 151 152 153
    e1000x_update_regs_on_link_up(s->mac_reg, s->phy_reg);

    /* E1000_STATUS_LU is tested by e1000_can_receive() */
    qemu_flush_queued_packets(qemu_get_queue(s->nic));
154 155 156
}

static void
157
e1000_autoneg_done(E1000State *s)
158
{
159
    e1000x_update_regs_on_autoneg_done(s->mac_reg, s->phy_reg);
160 161 162

    /* E1000_STATUS_LU is tested by e1000_can_receive() */
    qemu_flush_queued_packets(qemu_get_queue(s->nic));
163 164
}

165 166 167
static bool
have_autoneg(E1000State *s)
{
168
    return chkflag(AUTONEG) && (s->phy_reg[PHY_CTRL] & MII_CR_AUTO_NEG_EN);
169 170
}

171 172 173
static void
set_phy_ctrl(E1000State *s, int index, uint16_t val)
{
174 175 176 177 178
    /* bits 0-5 reserved; MII_CR_[RESTART_AUTO_NEG,RESET] are self clearing */
    s->phy_reg[PHY_CTRL] = val & ~(0x3f |
                                   MII_CR_RESET |
                                   MII_CR_RESTART_AUTO_NEG);

179 180 181 182 183
    /*
     * QEMU 1.3 does not support link auto-negotiation emulation, so if we
     * migrate during auto negotiation, after migration the link will be
     * down.
     */
184
    if (have_autoneg(s) && (val & MII_CR_RESTART_AUTO_NEG)) {
185
        e1000x_restart_autoneg(s->mac_reg, s->phy_reg, s->autoneg_timer);
186 187 188 189 190 191 192 193 194
    }
}

static void (*phyreg_writeops[])(E1000State *, int, uint16_t) = {
    [PHY_CTRL] = set_phy_ctrl,
};

enum { NPHYWRITEOPS = ARRAY_SIZE(phyreg_writeops) };

195
enum { PHY_R = 1, PHY_W = 2, PHY_RW = PHY_R | PHY_W };
B
blueswir1 已提交
196
static const char phy_regcap[0x20] = {
L
Leonid Bloch 已提交
197 198 199 200 201 202
    [PHY_STATUS]      = PHY_R,     [M88E1000_EXT_PHY_SPEC_CTRL] = PHY_RW,
    [PHY_ID1]         = PHY_R,     [M88E1000_PHY_SPEC_CTRL]     = PHY_RW,
    [PHY_CTRL]        = PHY_RW,    [PHY_1000T_CTRL]             = PHY_RW,
    [PHY_LP_ABILITY]  = PHY_R,     [PHY_1000T_STATUS]           = PHY_R,
    [PHY_AUTONEG_ADV] = PHY_RW,    [M88E1000_RX_ERR_CNTR]       = PHY_R,
    [PHY_ID2]         = PHY_R,     [M88E1000_PHY_SPEC_STATUS]   = PHY_R,
203
    [PHY_AUTONEG_EXP] = PHY_R,
204 205
};

206
/* PHY_ID2 documented in 8254x_GBe_SDM.pdf, pp. 250 */
207
static const uint16_t phy_reg_init[] = {
L
Leonid Bloch 已提交
208
    [PHY_CTRL]   = MII_CR_SPEED_SELECT_MSB |
209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229
                   MII_CR_FULL_DUPLEX |
                   MII_CR_AUTO_NEG_EN,

    [PHY_STATUS] = MII_SR_EXTENDED_CAPS |
                   MII_SR_LINK_STATUS |   /* link initially up */
                   MII_SR_AUTONEG_CAPS |
                   /* MII_SR_AUTONEG_COMPLETE: initially NOT completed */
                   MII_SR_PREAMBLE_SUPPRESS |
                   MII_SR_EXTENDED_STATUS |
                   MII_SR_10T_HD_CAPS |
                   MII_SR_10T_FD_CAPS |
                   MII_SR_100X_HD_CAPS |
                   MII_SR_100X_FD_CAPS,

    [PHY_ID1] = 0x141,
    /* [PHY_ID2] configured per DevId, from e1000_reset() */
    [PHY_AUTONEG_ADV] = 0xde1,
    [PHY_LP_ABILITY] = 0x1e0,
    [PHY_1000T_CTRL] = 0x0e00,
    [PHY_1000T_STATUS] = 0x3c00,
    [M88E1000_PHY_SPEC_CTRL] = 0x360,
230
    [M88E1000_PHY_SPEC_STATUS] = 0xac00,
231
    [M88E1000_EXT_PHY_SPEC_CTRL] = 0x0d60,
232 233 234
};

static const uint32_t mac_reg_init[] = {
L
Leonid Bloch 已提交
235 236 237
    [PBA]     = 0x00100030,
    [LEDCTL]  = 0x602,
    [CTRL]    = E1000_CTRL_SWDPIN2 | E1000_CTRL_SWDPIN0 |
238
                E1000_CTRL_SPD_1000 | E1000_CTRL_SLU,
L
Leonid Bloch 已提交
239
    [STATUS]  = 0x80000000 | E1000_STATUS_GIO_MASTER_ENABLE |
240 241 242
                E1000_STATUS_ASDV | E1000_STATUS_MTXCKOK |
                E1000_STATUS_SPEED_1000 | E1000_STATUS_FD |
                E1000_STATUS_LU,
L
Leonid Bloch 已提交
243
    [MANC]    = E1000_MANC_EN_MNG2HOST | E1000_MANC_RCV_TCO_EN |
244 245 246 247
                E1000_MANC_ARP_EN | E1000_MANC_0298_EN |
                E1000_MANC_RMCP_EN,
};

248 249 250 251 252 253 254 255 256
/* Helper function, *curr == 0 means the value is not set */
static inline void
mit_update_delay(uint32_t *curr, uint32_t value)
{
    if (value && (*curr == 0 || value < *curr)) {
        *curr = value;
    }
}

257 258 259
static void
set_interrupt_cause(E1000State *s, int index, uint32_t val)
{
260
    PCIDevice *d = PCI_DEVICE(s);
261 262
    uint32_t pending_ints;
    uint32_t mit_delay;
263

264
    s->mac_reg[ICR] = val;
265 266 267 268 269 270 271 272 273

    /*
     * Make sure ICR and ICS registers have the same value.
     * The spec says that the ICS register is write-only.  However in practice,
     * on real hardware ICS is readable, and for reads it has the same value as
     * ICR (except that ICS does not have the clear on read behaviour of ICR).
     *
     * The VxWorks PRO/1000 driver uses this behaviour.
     */
274
    s->mac_reg[ICS] = val;
275

276 277 278 279 280 281 282 283 284 285 286 287 288 289
    pending_ints = (s->mac_reg[IMS] & s->mac_reg[ICR]);
    if (!s->mit_irq_level && pending_ints) {
        /*
         * Here we detect a potential raising edge. We postpone raising the
         * interrupt line if we are inside the mitigation delay window
         * (s->mit_timer_on == 1).
         * We provide a partial implementation of interrupt mitigation,
         * emulating only RADV, TADV and ITR (lower 16 bits, 1024ns units for
         * RADV and TADV, 256ns units for ITR). RDTR is only used to enable
         * RADV; relative timers based on TIDV and RDTR are not implemented.
         */
        if (s->mit_timer_on) {
            return;
        }
290
        if (chkflag(MIT)) {
291 292 293 294 295 296 297 298 299 300 301 302 303 304 305
            /* Compute the next mitigation delay according to pending
             * interrupts and the current values of RADV (provided
             * RDTR!=0), TADV and ITR.
             * Then rearm the timer.
             */
            mit_delay = 0;
            if (s->mit_ide &&
                    (pending_ints & (E1000_ICR_TXQE | E1000_ICR_TXDW))) {
                mit_update_delay(&mit_delay, s->mac_reg[TADV] * 4);
            }
            if (s->mac_reg[RDTR] && (pending_ints & E1000_ICS_RXT0)) {
                mit_update_delay(&mit_delay, s->mac_reg[RADV] * 4);
            }
            mit_update_delay(&mit_delay, s->mac_reg[ITR]);

S
Sameeh Jubran 已提交
306 307 308 309 310 311 312 313
            /*
             * According to e1000 SPEC, the Ethernet controller guarantees
             * a maximum observable interrupt rate of 7813 interrupts/sec.
             * Thus if mit_delay < 500 then the delay should be set to the
             * minimum delay possible which is 500.
             */
            mit_delay = (mit_delay < 500) ? 500 : mit_delay;

314 315 316
            s->mit_timer_on = 1;
            timer_mod(s->mit_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
                      mit_delay * 256);
317 318 319 320 321
            s->mit_ide = 0;
        }
    }

    s->mit_irq_level = (pending_ints != 0);
322
    pci_set_irq(d, s->mit_irq_level);
323 324 325 326 327 328 329 330 331 332
}

static void
e1000_mit_timer(void *opaque)
{
    E1000State *s = opaque;

    s->mit_timer_on = 0;
    /* Call set_interrupt_cause to update the irq level (if necessary). */
    set_interrupt_cause(s, 0, s->mac_reg[ICR]);
333 334 335 336 337 338 339 340 341 342
}

static void
set_ics(E1000State *s, int index, uint32_t val)
{
    DBGOUT(INTERRUPT, "set_ics %x, ICR %x, IMR %x\n", val, s->mac_reg[ICR],
        s->mac_reg[IMS]);
    set_interrupt_cause(s, 0, val | s->mac_reg[ICR]);
}

343 344 345 346 347
static void
e1000_autoneg_timer(void *opaque)
{
    E1000State *s = opaque;
    if (!qemu_get_queue(s->nic)->link_down) {
348
        e1000_autoneg_done(s);
349 350 351 352
        set_ics(s, 0, E1000_ICS_LSC); /* signal link status change to guest */
    }
}

353 354 355
static void e1000_reset(void *opaque)
{
    E1000State *d = opaque;
356
    E1000BaseClass *edc = E1000_DEVICE_GET_CLASS(d);
357
    uint8_t *macaddr = d->conf.macaddr.a;
358

359
    timer_del(d->autoneg_timer);
360 361 362 363
    timer_del(d->mit_timer);
    d->mit_timer_on = 0;
    d->mit_irq_level = 0;
    d->mit_ide = 0;
364 365
    memset(d->phy_reg, 0, sizeof d->phy_reg);
    memmove(d->phy_reg, phy_reg_init, sizeof phy_reg_init);
366
    d->phy_reg[PHY_ID2] = edc->phy_id2;
367 368 369 370 371
    memset(d->mac_reg, 0, sizeof d->mac_reg);
    memmove(d->mac_reg, mac_reg_init, sizeof mac_reg_init);
    d->rxbuf_min_shift = 1;
    memset(&d->tx, 0, sizeof d->tx);

J
Jason Wang 已提交
372
    if (qemu_get_queue(d->nic)->link_down) {
373
        e1000x_update_regs_on_link_down(d->mac_reg, d->phy_reg);
374
    }
375

376
    e1000x_reset_mac_addr(d->nic, d->mac_reg, macaddr);
377 378
}

K
Kevin Wolf 已提交
379 380 381 382 383 384 385
static void
set_ctrl(E1000State *s, int index, uint32_t val)
{
    /* RST is self clearing */
    s->mac_reg[CTRL] = val & ~E1000_CTRL_RST;
}

386 387 388 389
static void
set_rx_control(E1000State *s, int index, uint32_t val)
{
    s->mac_reg[RCTL] = val;
390
    s->rxbuf_size = e1000x_rxbufsize(val);
391 392 393
    s->rxbuf_min_shift = ((val / E1000_RCTL_RDMTS_QUAT) & 3) + 1;
    DBGOUT(RX, "RCTL: %d, mac_reg[RCTL] = 0x%x\n", s->mac_reg[RDT],
           s->mac_reg[RCTL]);
J
Jason Wang 已提交
394
    qemu_flush_queued_packets(qemu_get_queue(s->nic));
395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416
}

static void
set_mdic(E1000State *s, int index, uint32_t val)
{
    uint32_t data = val & E1000_MDIC_DATA_MASK;
    uint32_t addr = ((val & E1000_MDIC_REG_MASK) >> E1000_MDIC_REG_SHIFT);

    if ((val & E1000_MDIC_PHY_MASK) >> E1000_MDIC_PHY_SHIFT != 1) // phy #
        val = s->mac_reg[MDIC] | E1000_MDIC_ERROR;
    else if (val & E1000_MDIC_OP_READ) {
        DBGOUT(MDIC, "MDIC read reg 0x%x\n", addr);
        if (!(phy_regcap[addr] & PHY_R)) {
            DBGOUT(MDIC, "MDIC read reg %x unhandled\n", addr);
            val |= E1000_MDIC_ERROR;
        } else
            val = (val ^ data) | s->phy_reg[addr];
    } else if (val & E1000_MDIC_OP_WRITE) {
        DBGOUT(MDIC, "MDIC write reg 0x%x, value 0x%x\n", addr, data);
        if (!(phy_regcap[addr] & PHY_W)) {
            DBGOUT(MDIC, "MDIC write reg %x unhandled\n", addr);
            val |= E1000_MDIC_ERROR;
417 418 419
        } else {
            if (addr < NPHYWRITEOPS && phyreg_writeops[addr]) {
                phyreg_writeops[addr](s, index, data);
420 421
            } else {
                s->phy_reg[addr] = data;
422 423
            }
        }
424 425
    }
    s->mac_reg[MDIC] = val | E1000_MDIC_READY;
426 427 428 429

    if (val & E1000_MDIC_INT_EN) {
        set_ics(s, 0, E1000_ICR_MDAC);
    }
430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452
}

static uint32_t
get_eecd(E1000State *s, int index)
{
    uint32_t ret = E1000_EECD_PRES|E1000_EECD_GNT | s->eecd_state.old_eecd;

    DBGOUT(EEPROM, "reading eeprom bit %d (reading %d)\n",
           s->eecd_state.bitnum_out, s->eecd_state.reading);
    if (!s->eecd_state.reading ||
        ((s->eeprom_data[(s->eecd_state.bitnum_out >> 4) & 0x3f] >>
          ((s->eecd_state.bitnum_out & 0xf) ^ 0xf))) & 1)
        ret |= E1000_EECD_DO;
    return ret;
}

static void
set_eecd(E1000State *s, int index, uint32_t val)
{
    uint32_t oldval = s->eecd_state.old_eecd;

    s->eecd_state.old_eecd = val & (E1000_EECD_SK | E1000_EECD_CS |
            E1000_EECD_DI|E1000_EECD_FWE_MASK|E1000_EECD_REQ);
L
Leonid Bloch 已提交
453 454 455 456 457 458 459 460
    if (!(E1000_EECD_CS & val)) {            /* CS inactive; nothing to do */
        return;
    }
    if (E1000_EECD_CS & (val ^ oldval)) {    /* CS rise edge; reset state */
        s->eecd_state.val_in = 0;
        s->eecd_state.bitnum_in = 0;
        s->eecd_state.bitnum_out = 0;
        s->eecd_state.reading = 0;
461
    }
L
Leonid Bloch 已提交
462
    if (!(E1000_EECD_SK & (val ^ oldval))) {    /* no clock edge */
463
        return;
L
Leonid Bloch 已提交
464 465
    }
    if (!(E1000_EECD_SK & val)) {               /* falling edge */
466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486
        s->eecd_state.bitnum_out++;
        return;
    }
    s->eecd_state.val_in <<= 1;
    if (val & E1000_EECD_DI)
        s->eecd_state.val_in |= 1;
    if (++s->eecd_state.bitnum_in == 9 && !s->eecd_state.reading) {
        s->eecd_state.bitnum_out = ((s->eecd_state.val_in & 0x3f)<<4)-1;
        s->eecd_state.reading = (((s->eecd_state.val_in >> 6) & 7) ==
            EEPROM_READ_OPCODE_MICROWIRE);
    }
    DBGOUT(EEPROM, "eeprom bitnum in %d out %d, reading %d\n",
           s->eecd_state.bitnum_in, s->eecd_state.bitnum_out,
           s->eecd_state.reading);
}

static uint32_t
flash_eerd_read(E1000State *s, int x)
{
    unsigned int index, r = s->mac_reg[EERD] & ~E1000_EEPROM_RW_REG_START;

487 488 489
    if ((s->mac_reg[EERD] & E1000_EEPROM_RW_REG_START) == 0)
        return (s->mac_reg[EERD]);

490
    if ((index = r >> E1000_EEPROM_RW_ADDR_SHIFT) > EEPROM_CHECKSUM_REG)
491 492 493 494
        return (E1000_EEPROM_RW_REG_DONE | r);

    return ((s->eeprom_data[index] << E1000_EEPROM_RW_REG_DATA) |
           E1000_EEPROM_RW_REG_DONE | r);
495 496 497 498 499
}

static void
putsum(uint8_t *data, uint32_t n, uint32_t sloc, uint32_t css, uint32_t cse)
{
A
aliguori 已提交
500 501
    uint32_t sum;

502 503
    if (cse && cse < n)
        n = cse + 1;
A
aliguori 已提交
504 505
    if (sloc < n-1) {
        sum = net_checksum_add(n-css, data+css);
P
Peter Maydell 已提交
506
        stw_be_p(data + sloc, net_checksum_finish(sum));
A
aliguori 已提交
507
    }
508 509
}

510 511 512 513
static inline void
inc_tx_bcast_or_mcast_count(E1000State *s, const unsigned char *arr)
{
    if (!memcmp(arr, bcast, sizeof bcast)) {
514
        e1000x_inc_reg_if_not_full(s->mac_reg, BPTC);
515
    } else if (arr[0] & 1) {
516
        e1000x_inc_reg_if_not_full(s->mac_reg, MPTC);
517 518 519
    }
}

J
Jason Wang 已提交
520 521 522
static void
e1000_send_packet(E1000State *s, const uint8_t *buf, int size)
{
523 524 525
    static const int PTCregs[6] = { PTC64, PTC127, PTC255, PTC511,
                                    PTC1023, PTC1522 };

J
Jason Wang 已提交
526
    NetClientState *nc = qemu_get_queue(s->nic);
J
Jason Wang 已提交
527
    if (s->phy_reg[PHY_CTRL] & MII_CR_LOOPBACK) {
J
Jason Wang 已提交
528
        nc->info->receive(nc, buf, size);
J
Jason Wang 已提交
529
    } else {
J
Jason Wang 已提交
530
        qemu_send_packet(nc, buf, size);
J
Jason Wang 已提交
531
    }
532
    inc_tx_bcast_or_mcast_count(s, buf);
533
    e1000x_increase_size_stats(s->mac_reg, PTCregs, size);
J
Jason Wang 已提交
534 535
}

536 537 538 539
static void
xmit_seg(E1000State *s)
{
    uint16_t len, *sp;
540
    unsigned int frames = s->tx.tso_frames, css, sofar;
541 542
    struct e1000_tx *tp = &s->tx;

543 544
    if (tp->props.tse && tp->props.cptse) {
        css = tp->props.ipcss;
545 546
        DBGOUT(TXSUM, "frames %d size %d ipcss %d\n",
               frames, tp->size, css);
547
        if (tp->props.ip) {    /* IPv4 */
P
Peter Maydell 已提交
548 549
            stw_be_p(tp->data+css+2, tp->size - css);
            stw_be_p(tp->data+css+4,
L
Leonid Bloch 已提交
550 551
                     be16_to_cpup((uint16_t *)(tp->data+css+4))+frames);
        } else {         /* IPv6 */
P
Peter Maydell 已提交
552
            stw_be_p(tp->data+css+4, tp->size - css);
L
Leonid Bloch 已提交
553
        }
554
        css = tp->props.tucss;
555
        len = tp->size - css;
556 557 558
        DBGOUT(TXSUM, "tcp %d tucss %d len %d\n", tp->props.tcp, css, len);
        if (tp->props.tcp) {
            sofar = frames * tp->props.mss;
P
Peter Maydell 已提交
559
            stl_be_p(tp->data+css+4, ldl_be_p(tp->data+css+4)+sofar); /* seq */
560
            if (tp->props.paylen - sofar > tp->props.mss) {
L
Leonid Bloch 已提交
561
                tp->data[css + 13] &= ~9;    /* PSH, FIN */
562
            } else if (frames) {
563
                e1000x_inc_reg_if_not_full(s->mac_reg, TSCTC);
564
            }
L
Leonid Bloch 已提交
565
        } else    /* UDP */
P
Peter Maydell 已提交
566
            stw_be_p(tp->data+css+4, len);
567
        if (tp->props.sum_needed & E1000_TXD_POPTS_TXSM) {
568
            unsigned int phsum;
569
            // add pseudo-header length before checksum calculation
570
            sp = (uint16_t *)(tp->data + tp->props.tucso);
571 572
            phsum = be16_to_cpup(sp) + len;
            phsum = (phsum >> 16) + (phsum & 0xffff);
P
Peter Maydell 已提交
573
            stw_be_p(sp, phsum);
574 575 576 577
        }
        tp->tso_frames++;
    }

578 579 580 581 582 583 584 585
    if (tp->props.sum_needed & E1000_TXD_POPTS_TXSM) {
        putsum(tp->data, tp->size, tp->props.tucso,
               tp->props.tucss, tp->props.tucse);
    }
    if (tp->props.sum_needed & E1000_TXD_POPTS_IXSM) {
        putsum(tp->data, tp->size, tp->props.ipcso,
               tp->props.ipcss, tp->props.ipcse);
    }
586
    if (tp->vlan_needed) {
S
Stefan Weil 已提交
587 588
        memmove(tp->vlan, tp->data, 4);
        memmove(tp->data, tp->data + 4, 8);
589
        memcpy(tp->data + 8, tp->vlan_header, 4);
J
Jason Wang 已提交
590
        e1000_send_packet(s, tp->vlan, tp->size + 4);
L
Leonid Bloch 已提交
591
    } else {
J
Jason Wang 已提交
592
        e1000_send_packet(s, tp->data, tp->size);
L
Leonid Bloch 已提交
593 594
    }

595 596
    e1000x_inc_reg_if_not_full(s->mac_reg, TPT);
    e1000x_grow_8reg_if_not_full(s->mac_reg, TOTL, s->tx.size);
597
    s->mac_reg[GPTC] = s->mac_reg[TPT];
598 599
    s->mac_reg[GOTCL] = s->mac_reg[TOTL];
    s->mac_reg[GOTCH] = s->mac_reg[TOTH];
600 601 602 603 604
}

static void
process_tx_desc(E1000State *s, struct e1000_tx_desc *dp)
{
605
    PCIDevice *d = PCI_DEVICE(s);
606 607
    uint32_t txd_lower = le32_to_cpu(dp->lower.data);
    uint32_t dtype = txd_lower & (E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D);
608
    unsigned int split_size = txd_lower & 0xffff, bytes, sz;
A
Andrew Jones 已提交
609
    unsigned int msh = 0xfffff;
610 611 612 613
    uint64_t addr;
    struct e1000_context_desc *xp = (struct e1000_context_desc *)dp;
    struct e1000_tx *tp = &s->tx;

614
    s->mit_ide |= (txd_lower & E1000_TXD_CMD_IDE);
L
Leonid Bloch 已提交
615
    if (dtype == E1000_TXD_CMD_DEXT) {    /* context descriptor */
616
        e1000x_read_tx_ctx_descr(xp, &tp->props);
617
        tp->tso_frames = 0;
618
        if (tp->props.tucso == 0) {    /* this is probably wrong */
619
            DBGOUT(TXSUM, "TCP/UDP: cso 0!\n");
620
            tp->props.tucso = tp->props.tucss + (tp->props.tcp ? 16 : 6);
621 622
        }
        return;
623 624
    } else if (dtype == (E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D)) {
        // data descriptor
625
        if (tp->size == 0) {
626
            tp->props.sum_needed = le32_to_cpu(dp->upper.data) >> 8;
627
        }
628
        tp->props.cptse = (txd_lower & E1000_TXD_CMD_TSE) ? 1 : 0;
J
Jes Sorensen 已提交
629
    } else {
630
        // legacy descriptor
631
        tp->props.cptse = 0;
J
Jes Sorensen 已提交
632
    }
633

634 635 636
    if (e1000x_vlan_enabled(s->mac_reg) &&
        e1000x_is_vlan_txd(txd_lower) &&
        (tp->props.cptse || txd_lower & E1000_TXD_CMD_EOP)) {
637
        tp->vlan_needed = 1;
P
Peter Maydell 已提交
638
        stw_be_p(tp->vlan_header,
639
                      le16_to_cpu(s->mac_reg[VET]));
P
Peter Maydell 已提交
640
        stw_be_p(tp->vlan_header + 2,
641 642
                      le16_to_cpu(dp->upper.fields.special));
    }
L
Leonid Bloch 已提交
643

644
    addr = le64_to_cpu(dp->buffer_addr);
645 646
    if (tp->props.tse && tp->props.cptse) {
        msh = tp->props.hdr_len + tp->props.mss;
647 648 649 650
        do {
            bytes = split_size;
            if (tp->size + bytes > msh)
                bytes = msh - tp->size;
651 652

            bytes = MIN(sizeof(tp->data) - tp->size, bytes);
653
            pci_dma_read(d, addr, tp->data + tp->size, bytes);
A
Andrew Jones 已提交
654
            sz = tp->size + bytes;
655 656
            if (sz >= tp->props.hdr_len && tp->size < tp->props.hdr_len) {
                memmove(tp->header, tp->data, tp->props.hdr_len);
A
Andrew Jones 已提交
657
            }
658 659 660 661
            tp->size = sz;
            addr += bytes;
            if (sz == msh) {
                xmit_seg(s);
662 663
                memmove(tp->data, tp->header, tp->props.hdr_len);
                tp->size = tp->props.hdr_len;
664
            }
665 666
            split_size -= bytes;
        } while (bytes && split_size);
667
    } else if (!tp->props.tse && tp->props.cptse) {
668
        // context descriptor TSE is not set, while data descriptor TSE is set
669
        DBGOUT(TXERR, "TCP segmentation error\n");
670
    } else {
671
        split_size = MIN(sizeof(tp->data) - tp->size, split_size);
672
        pci_dma_read(d, addr, tp->data + tp->size, split_size);
673
        tp->size += split_size;
674 675 676 677
    }

    if (!(txd_lower & E1000_TXD_CMD_EOP))
        return;
678
    if (!(tp->props.tse && tp->props.cptse && tp->size < tp->props.hdr_len)) {
679
        xmit_seg(s);
A
Andrew Jones 已提交
680
    }
681
    tp->tso_frames = 0;
682
    tp->props.sum_needed = 0;
683
    tp->vlan_needed = 0;
684
    tp->size = 0;
685
    tp->props.cptse = 0;
686 687 688
}

static uint32_t
689
txdesc_writeback(E1000State *s, dma_addr_t base, struct e1000_tx_desc *dp)
690
{
691
    PCIDevice *d = PCI_DEVICE(s);
692 693 694 695 696 697 698
    uint32_t txd_upper, txd_lower = le32_to_cpu(dp->lower.data);

    if (!(txd_lower & (E1000_TXD_CMD_RS|E1000_TXD_CMD_RPS)))
        return 0;
    txd_upper = (le32_to_cpu(dp->upper.data) | E1000_TXD_STAT_DD) &
                ~(E1000_TXD_STAT_EC | E1000_TXD_STAT_LC | E1000_TXD_STAT_TU);
    dp->upper.data = cpu_to_le32(txd_upper);
699
    pci_dma_write(d, base + ((char *)&dp->upper - (char *)dp),
700
                  &dp->upper, sizeof(dp->upper));
701 702 703
    return E1000_ICR_TXDW;
}

704 705 706 707 708 709 710 711
static uint64_t tx_desc_base(E1000State *s)
{
    uint64_t bah = s->mac_reg[TDBAH];
    uint64_t bal = s->mac_reg[TDBAL] & ~0xf;

    return (bah << 32) + bal;
}

712 713 714
static void
start_xmit(E1000State *s)
{
715
    PCIDevice *d = PCI_DEVICE(s);
716
    dma_addr_t base;
717 718 719 720 721 722 723 724 725
    struct e1000_tx_desc desc;
    uint32_t tdh_start = s->mac_reg[TDH], cause = E1000_ICS_TXQE;

    if (!(s->mac_reg[TCTL] & E1000_TCTL_EN)) {
        DBGOUT(TX, "tx disabled\n");
        return;
    }

    while (s->mac_reg[TDH] != s->mac_reg[TDT]) {
726
        base = tx_desc_base(s) +
727
               sizeof(struct e1000_tx_desc) * s->mac_reg[TDH];
728
        pci_dma_read(d, base, &desc, sizeof(desc));
729 730

        DBGOUT(TX, "index %d: %p : %x %x\n", s->mac_reg[TDH],
T
ths 已提交
731
               (void *)(intptr_t)desc.buffer_addr, desc.lower.data,
732 733 734
               desc.upper.data);

        process_tx_desc(s, &desc);
735
        cause |= txdesc_writeback(s, base, &desc);
736 737 738 739 740 741 742 743

        if (++s->mac_reg[TDH] * sizeof(desc) >= s->mac_reg[TDLEN])
            s->mac_reg[TDH] = 0;
        /*
         * the following could happen only if guest sw assigns
         * bogus values to TDT/TDLEN.
         * there's nothing too intelligent we could do about this.
         */
744 745
        if (s->mac_reg[TDH] == tdh_start ||
            tdh_start >= s->mac_reg[TDLEN] / sizeof(desc)) {
746 747 748 749 750 751 752 753 754 755 756
            DBGOUT(TXERR, "TDH wraparound @%x, TDT %x, TDLEN %x\n",
                   tdh_start, s->mac_reg[TDT], s->mac_reg[TDLEN]);
            break;
        }
    }
    set_ics(s, 0, cause);
}

static int
receive_filter(E1000State *s, const uint8_t *buf, int size)
{
757
    uint32_t rctl = s->mac_reg[RCTL];
758
    int isbcast = !memcmp(buf, bcast, sizeof bcast), ismcast = (buf[0] & 1);
759

760 761
    if (e1000x_is_vlan_packet(buf, le16_to_cpu(s->mac_reg[VET])) &&
        e1000x_vlan_rx_filter_enabled(s->mac_reg)) {
762 763 764 765 766 767 768
        uint16_t vid = be16_to_cpup((uint16_t *)(buf + 14));
        uint32_t vfta = le32_to_cpup((uint32_t *)(s->mac_reg + VFTA) +
                                     ((vid >> 5) & 0x7f));
        if ((vfta & (1 << (vid & 0x1f))) == 0)
            return 0;
    }

769
    if (!isbcast && !ismcast && (rctl & E1000_RCTL_UPE)) { /* promiscuous ucast */
770
        return 1;
771
    }
772

773
    if (ismcast && (rctl & E1000_RCTL_MPE)) {          /* promiscuous mcast */
774
        e1000x_inc_reg_if_not_full(s->mac_reg, MPRC);
775
        return 1;
776
    }
777

778
    if (isbcast && (rctl & E1000_RCTL_BAM)) {          /* broadcast enabled */
779
        e1000x_inc_reg_if_not_full(s->mac_reg, BPRC);
780
        return 1;
781
    }
782

783
    return e1000x_rx_group_filter(s->mac_reg, buf);
784 785
}

786
static void
787
e1000_set_link_status(NetClientState *nc)
788
{
J
Jason Wang 已提交
789
    E1000State *s = qemu_get_nic_opaque(nc);
790 791
    uint32_t old_status = s->mac_reg[STATUS];

792
    if (nc->link_down) {
793
        e1000x_update_regs_on_link_down(s->mac_reg, s->phy_reg);
794
    } else {
795
        if (have_autoneg(s) &&
796
            !(s->phy_reg[PHY_STATUS] & MII_SR_AUTONEG_COMPLETE)) {
797
            e1000x_restart_autoneg(s->mac_reg, s->phy_reg, s->autoneg_timer);
798 799 800
        } else {
            e1000_link_up(s);
        }
801
    }
802 803 804 805 806

    if (s->mac_reg[STATUS] != old_status)
        set_ics(s, 0, E1000_ICR_LSC);
}

807 808 809 810 811
static bool e1000_has_rxbufs(E1000State *s, size_t total_size)
{
    int bufs;
    /* Fast-path short packets */
    if (total_size <= s->rxbuf_size) {
812
        return s->mac_reg[RDH] != s->mac_reg[RDT];
813 814 815
    }
    if (s->mac_reg[RDH] < s->mac_reg[RDT]) {
        bufs = s->mac_reg[RDT] - s->mac_reg[RDH];
816
    } else if (s->mac_reg[RDH] > s->mac_reg[RDT]) {
817 818 819 820 821 822 823 824
        bufs = s->mac_reg[RDLEN] /  sizeof(struct e1000_rx_desc) +
            s->mac_reg[RDT] - s->mac_reg[RDH];
    } else {
        return false;
    }
    return total_size <= bufs * s->rxbuf_size;
}

825
static int
826
e1000_can_receive(NetClientState *nc)
827
{
J
Jason Wang 已提交
828
    E1000State *s = qemu_get_nic_opaque(nc);
829

830
    return e1000x_rx_ready(&s->parent_obj, s->mac_reg) &&
831
        e1000_has_rxbufs(s, 1);
832 833
}

834 835 836 837 838 839 840 841
static uint64_t rx_desc_base(E1000State *s)
{
    uint64_t bah = s->mac_reg[RDBAH];
    uint64_t bal = s->mac_reg[RDBAL] & ~0xf;

    return (bah << 32) + bal;
}

842
static ssize_t
843
e1000_receive_iov(NetClientState *nc, const struct iovec *iov, int iovcnt)
844
{
J
Jason Wang 已提交
845
    E1000State *s = qemu_get_nic_opaque(nc);
846
    PCIDevice *d = PCI_DEVICE(s);
847
    struct e1000_rx_desc desc;
848
    dma_addr_t base;
849 850
    unsigned int n, rdt;
    uint32_t rdh_start;
851
    uint16_t vlan_special = 0;
852
    uint8_t vlan_status = 0;
853
    uint8_t min_buf[MIN_BUF_SIZE];
854 855 856 857
    struct iovec min_iov;
    uint8_t *filter_buf = iov->iov_base;
    size_t size = iov_size(iov, iovcnt);
    size_t iov_ofs = 0;
858 859 860
    size_t desc_offset;
    size_t desc_size;
    size_t total_size;
861

862
    if (!e1000x_hw_rx_enabled(s->mac_reg)) {
863
        return -1;
864
    }
865

866 867
    /* Pad to minimum Ethernet frame length */
    if (size < sizeof(min_buf)) {
868
        iov_to_buf(iov, iovcnt, 0, min_buf, size);
869
        memset(&min_buf[size], 0, sizeof(min_buf) - size);
870
        e1000x_inc_reg_if_not_full(s->mac_reg, RUC);
871 872 873 874 875 876 877 878
        min_iov.iov_base = filter_buf = min_buf;
        min_iov.iov_len = size = sizeof(min_buf);
        iovcnt = 1;
        iov = &min_iov;
    } else if (iov->iov_len < MAXIMUM_ETHERNET_HDR_LEN) {
        /* This is very unlikely, but may happen. */
        iov_to_buf(iov, iovcnt, 0, min_buf, MAXIMUM_ETHERNET_HDR_LEN);
        filter_buf = min_buf;
879 880
    }

881
    /* Discard oversized packets if !LPE and !SBP. */
882
    if (e1000x_is_oversized(s->mac_reg, size)) {
883 884 885
        return size;
    }

886
    if (!receive_filter(s, filter_buf, size)) {
887
        return size;
888
    }
889

890 891
    if (e1000x_vlan_enabled(s->mac_reg) &&
        e1000x_is_vlan_packet(filter_buf, le16_to_cpu(s->mac_reg[VET]))) {
892 893 894 895 896 897 898 899 900 901 902 903
        vlan_special = cpu_to_le16(be16_to_cpup((uint16_t *)(filter_buf
                                                                + 14)));
        iov_ofs = 4;
        if (filter_buf == iov->iov_base) {
            memmove(filter_buf + 4, filter_buf, 12);
        } else {
            iov_from_buf(iov, iovcnt, 4, filter_buf, 12);
            while (iov->iov_len <= iov_ofs) {
                iov_ofs -= iov->iov_len;
                iov++;
            }
        }
904 905 906 907
        vlan_status = E1000_RXD_STAT_VP;
        size -= 4;
    }

908
    rdh_start = s->mac_reg[RDH];
909
    desc_offset = 0;
910
    total_size = size + e1000x_fcs_len(s->mac_reg);
911 912 913 914
    if (!e1000_has_rxbufs(s, total_size)) {
            set_ics(s, 0, E1000_ICS_RXO);
            return -1;
    }
915
    do {
916 917 918 919
        desc_size = total_size - desc_offset;
        if (desc_size > s->rxbuf_size) {
            desc_size = s->rxbuf_size;
        }
920
        base = rx_desc_base(s) + sizeof(desc) * s->mac_reg[RDH];
921
        pci_dma_read(d, base, &desc, sizeof(desc));
922 923
        desc.special = vlan_special;
        desc.status |= (vlan_status | E1000_RXD_STAT_DD);
924
        if (desc.buffer_addr) {
925
            if (desc_offset < size) {
926 927
                size_t iov_copy;
                hwaddr ba = le64_to_cpu(desc.buffer_addr);
928 929 930 931
                size_t copy_size = size - desc_offset;
                if (copy_size > s->rxbuf_size) {
                    copy_size = s->rxbuf_size;
                }
932 933 934 935 936 937 938 939 940 941 942
                do {
                    iov_copy = MIN(copy_size, iov->iov_len - iov_ofs);
                    pci_dma_write(d, ba, iov->iov_base + iov_ofs, iov_copy);
                    copy_size -= iov_copy;
                    ba += iov_copy;
                    iov_ofs += iov_copy;
                    if (iov_ofs == iov->iov_len) {
                        iov++;
                        iov_ofs = 0;
                    }
                } while (copy_size);
943 944
            }
            desc_offset += desc_size;
945
            desc.length = cpu_to_le16(desc_size);
946 947 948
            if (desc_offset >= total_size) {
                desc.status |= E1000_RXD_STAT_EOP | E1000_RXD_STAT_IXSM;
            } else {
949 950 951
                /* Guest zeroing out status is not a hardware requirement.
                   Clear EOP in case guest didn't do it. */
                desc.status &= ~E1000_RXD_STAT_EOP;
952
            }
J
Jes Sorensen 已提交
953
        } else { // as per intel docs; skip descriptors with null buf addr
954
            DBGOUT(RX, "Null RX descriptor!!\n");
J
Jes Sorensen 已提交
955
        }
956
        pci_dma_write(d, base, &desc, sizeof(desc));
957 958 959 960

        if (++s->mac_reg[RDH] * sizeof(desc) >= s->mac_reg[RDLEN])
            s->mac_reg[RDH] = 0;
        /* see comment in start_xmit; same here */
961 962
        if (s->mac_reg[RDH] == rdh_start ||
            rdh_start >= s->mac_reg[RDLEN] / sizeof(desc)) {
963 964 965
            DBGOUT(RXERR, "RDH wraparound @%x, RDT %x, RDLEN %x\n",
                   rdh_start, s->mac_reg[RDT], s->mac_reg[RDLEN]);
            set_ics(s, 0, E1000_ICS_RXO);
966
            return -1;
967
        }
968
    } while (desc_offset < total_size);
969

970
    e1000x_update_rx_total_stats(s->mac_reg, size, total_size);
971 972 973 974

    n = E1000_ICS_RXT0;
    if ((rdt = s->mac_reg[RDT]) < s->mac_reg[RDH])
        rdt += s->mac_reg[RDLEN] / sizeof(desc);
975 976
    if (((rdt - s->mac_reg[RDH]) * sizeof(desc)) <= s->mac_reg[RDLEN] >>
        s->rxbuf_min_shift)
977 978 979
        n |= E1000_ICS_RXDMT0;

    set_ics(s, 0, n);
980 981

    return size;
982 983
}

984 985 986 987 988 989 990 991 992 993 994
static ssize_t
e1000_receive(NetClientState *nc, const uint8_t *buf, size_t size)
{
    const struct iovec iov = {
        .iov_base = (uint8_t *)buf,
        .iov_len = size
    };

    return e1000_receive_iov(nc, &iov, 1);
}

995 996 997 998 999 1000
static uint32_t
mac_readreg(E1000State *s, int index)
{
    return s->mac_reg[index];
}

1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
static uint32_t
mac_low4_read(E1000State *s, int index)
{
    return s->mac_reg[index] & 0xf;
}

static uint32_t
mac_low11_read(E1000State *s, int index)
{
    return s->mac_reg[index] & 0x7ff;
}

static uint32_t
mac_low13_read(E1000State *s, int index)
{
    return s->mac_reg[index] & 0x1fff;
}

static uint32_t
mac_low16_read(E1000State *s, int index)
{
    return s->mac_reg[index] & 0xffff;
}

1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056
static uint32_t
mac_icr_read(E1000State *s, int index)
{
    uint32_t ret = s->mac_reg[ICR];

    DBGOUT(INTERRUPT, "ICR read: %x\n", ret);
    set_interrupt_cause(s, 0, 0);
    return ret;
}

static uint32_t
mac_read_clr4(E1000State *s, int index)
{
    uint32_t ret = s->mac_reg[index];

    s->mac_reg[index] = 0;
    return ret;
}

static uint32_t
mac_read_clr8(E1000State *s, int index)
{
    uint32_t ret = s->mac_reg[index];

    s->mac_reg[index] = 0;
    s->mac_reg[index-1] = 0;
    return ret;
}

static void
mac_writereg(E1000State *s, int index, uint32_t val)
{
1057 1058
    uint32_t macaddr[2];

1059
    s->mac_reg[index] = val;
1060

1061
    if (index == RA + 1) {
1062 1063 1064 1065
        macaddr[0] = cpu_to_le32(s->mac_reg[RA]);
        macaddr[1] = cpu_to_le32(s->mac_reg[RA + 1]);
        qemu_format_nic_info_str(qemu_get_queue(s->nic), (uint8_t *)macaddr);
    }
1066 1067 1068 1069 1070 1071
}

static void
set_rdt(E1000State *s, int index, uint32_t val)
{
    s->mac_reg[index] = val & 0xffff;
1072
    if (e1000_has_rxbufs(s, 1)) {
J
Jason Wang 已提交
1073
        qemu_flush_queued_packets(qemu_get_queue(s->nic));
1074
    }
1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
}

static void
set_16bit(E1000State *s, int index, uint32_t val)
{
    s->mac_reg[index] = val & 0xffff;
}

static void
set_dlen(E1000State *s, int index, uint32_t val)
{
    s->mac_reg[index] = val & 0xfff80;
}

static void
set_tctl(E1000State *s, int index, uint32_t val)
{
    s->mac_reg[index] = val;
    s->mac_reg[TDT] &= 0xffff;
    start_xmit(s);
}

static void
set_icr(E1000State *s, int index, uint32_t val)
{
    DBGOUT(INTERRUPT, "set_icr %x\n", val);
    set_interrupt_cause(s, 0, s->mac_reg[ICR] & ~val);
}

static void
set_imc(E1000State *s, int index, uint32_t val)
{
    s->mac_reg[IMS] &= ~val;
    set_ics(s, 0, 0);
}

static void
set_ims(E1000State *s, int index, uint32_t val)
{
    s->mac_reg[IMS] |= val;
    set_ics(s, 0, 0);
}

L
Leonid Bloch 已提交
1118
#define getreg(x)    [x] = mac_readreg
1119
static uint32_t (*macreg_readops[])(E1000State *, int) = {
L
Leonid Bloch 已提交
1120 1121 1122 1123 1124 1125 1126
    getreg(PBA),      getreg(RCTL),     getreg(TDH),      getreg(TXDCTL),
    getreg(WUFC),     getreg(TDT),      getreg(CTRL),     getreg(LEDCTL),
    getreg(MANC),     getreg(MDIC),     getreg(SWSM),     getreg(STATUS),
    getreg(TORL),     getreg(TOTL),     getreg(IMS),      getreg(TCTL),
    getreg(RDH),      getreg(RDT),      getreg(VET),      getreg(ICS),
    getreg(TDBAL),    getreg(TDBAH),    getreg(RDBAH),    getreg(RDBAL),
    getreg(TDLEN),    getreg(RDLEN),    getreg(RDTR),     getreg(RADV),
1127 1128 1129 1130 1131 1132
    getreg(TADV),     getreg(ITR),      getreg(FCRUC),    getreg(IPAV),
    getreg(WUC),      getreg(WUS),      getreg(SCC),      getreg(ECOL),
    getreg(MCC),      getreg(LATECOL),  getreg(COLC),     getreg(DC),
    getreg(TNCRS),    getreg(SEC),      getreg(CEXTERR),  getreg(RLEC),
    getreg(XONRXC),   getreg(XONTXC),   getreg(XOFFRXC),  getreg(XOFFTXC),
    getreg(RFC),      getreg(RJC),      getreg(RNBC),     getreg(TSCTFC),
1133 1134
    getreg(MGTPRC),   getreg(MGTPDC),   getreg(MGTPTC),   getreg(GORCL),
    getreg(GOTCL),
L
Leonid Bloch 已提交
1135 1136

    [TOTH]    = mac_read_clr8,      [TORH]    = mac_read_clr8,
1137 1138 1139 1140 1141 1142 1143
    [GOTCH]   = mac_read_clr8,      [GORCH]   = mac_read_clr8,
    [PRC64]   = mac_read_clr4,      [PRC127]  = mac_read_clr4,
    [PRC255]  = mac_read_clr4,      [PRC511]  = mac_read_clr4,
    [PRC1023] = mac_read_clr4,      [PRC1522] = mac_read_clr4,
    [PTC64]   = mac_read_clr4,      [PTC127]  = mac_read_clr4,
    [PTC255]  = mac_read_clr4,      [PTC511]  = mac_read_clr4,
    [PTC1023] = mac_read_clr4,      [PTC1522] = mac_read_clr4,
L
Leonid Bloch 已提交
1144 1145
    [GPRC]    = mac_read_clr4,      [GPTC]    = mac_read_clr4,
    [TPT]     = mac_read_clr4,      [TPR]     = mac_read_clr4,
1146 1147 1148 1149
    [RUC]     = mac_read_clr4,      [ROC]     = mac_read_clr4,
    [BPRC]    = mac_read_clr4,      [MPRC]    = mac_read_clr4,
    [TSCTC]   = mac_read_clr4,      [BPTC]    = mac_read_clr4,
    [MPTC]    = mac_read_clr4,
L
Leonid Bloch 已提交
1150 1151
    [ICR]     = mac_icr_read,       [EECD]    = get_eecd,
    [EERD]    = flash_eerd_read,
1152 1153 1154 1155 1156 1157 1158
    [RDFH]    = mac_low13_read,     [RDFT]    = mac_low13_read,
    [RDFHS]   = mac_low13_read,     [RDFTS]   = mac_low13_read,
    [RDFPC]   = mac_low13_read,
    [TDFH]    = mac_low11_read,     [TDFT]    = mac_low11_read,
    [TDFHS]   = mac_low13_read,     [TDFTS]   = mac_low13_read,
    [TDFPC]   = mac_low13_read,
    [AIT]     = mac_low16_read,
L
Leonid Bloch 已提交
1159 1160

    [CRCERRS ... MPC]   = &mac_readreg,
1161 1162
    [IP6AT ... IP6AT+3] = &mac_readreg,    [IP4AT ... IP4AT+6] = &mac_readreg,
    [FFLT ... FFLT+6]   = &mac_low11_read,
L
Leonid Bloch 已提交
1163
    [RA ... RA+31]      = &mac_readreg,
1164
    [WUPM ... WUPM+31]  = &mac_readreg,
L
Leonid Bloch 已提交
1165
    [MTA ... MTA+127]   = &mac_readreg,
1166
    [VFTA ... VFTA+127] = &mac_readreg,
1167 1168 1169
    [FFMT ... FFMT+254] = &mac_low4_read,
    [FFVT ... FFVT+254] = &mac_readreg,
    [PBM ... PBM+16383] = &mac_readreg,
1170
};
1171
enum { NREADOPS = ARRAY_SIZE(macreg_readops) };
1172

L
Leonid Bloch 已提交
1173
#define putreg(x)    [x] = mac_writereg
1174
static void (*macreg_writeops[])(E1000State *, int, uint32_t) = {
L
Leonid Bloch 已提交
1175 1176
    putreg(PBA),      putreg(EERD),     putreg(SWSM),     putreg(WUFC),
    putreg(TDBAL),    putreg(TDBAH),    putreg(TXDCTL),   putreg(RDBAH),
1177 1178 1179 1180 1181
    putreg(RDBAL),    putreg(LEDCTL),   putreg(VET),      putreg(FCRUC),
    putreg(TDFH),     putreg(TDFT),     putreg(TDFHS),    putreg(TDFTS),
    putreg(TDFPC),    putreg(RDFH),     putreg(RDFT),     putreg(RDFHS),
    putreg(RDFTS),    putreg(RDFPC),    putreg(IPAV),     putreg(WUC),
    putreg(WUS),      putreg(AIT),
L
Leonid Bloch 已提交
1182 1183 1184 1185 1186 1187 1188 1189 1190

    [TDLEN]  = set_dlen,   [RDLEN]  = set_dlen,       [TCTL] = set_tctl,
    [TDT]    = set_tctl,   [MDIC]   = set_mdic,       [ICS]  = set_ics,
    [TDH]    = set_16bit,  [RDH]    = set_16bit,      [RDT]  = set_rdt,
    [IMC]    = set_imc,    [IMS]    = set_ims,        [ICR]  = set_icr,
    [EECD]   = set_eecd,   [RCTL]   = set_rx_control, [CTRL] = set_ctrl,
    [RDTR]   = set_16bit,  [RADV]   = set_16bit,      [TADV] = set_16bit,
    [ITR]    = set_16bit,

1191 1192
    [IP6AT ... IP6AT+3] = &mac_writereg, [IP4AT ... IP4AT+6] = &mac_writereg,
    [FFLT ... FFLT+6]   = &mac_writereg,
L
Leonid Bloch 已提交
1193
    [RA ... RA+31]      = &mac_writereg,
1194
    [WUPM ... WUPM+31]  = &mac_writereg,
L
Leonid Bloch 已提交
1195
    [MTA ... MTA+127]   = &mac_writereg,
1196
    [VFTA ... VFTA+127] = &mac_writereg,
1197 1198
    [FFMT ... FFMT+254] = &mac_writereg, [FFVT ... FFVT+254] = &mac_writereg,
    [PBM ... PBM+16383] = &mac_writereg,
1199
};
1200

1201
enum { NWRITEOPS = ARRAY_SIZE(macreg_writeops) };
1202

1203 1204 1205 1206 1207 1208 1209 1210 1211 1212
enum { MAC_ACCESS_PARTIAL = 1, MAC_ACCESS_FLAG_NEEDED = 2 };

#define markflag(x)    ((E1000_FLAG_##x << 2) | MAC_ACCESS_FLAG_NEEDED)
/* In the array below the meaning of the bits is: [f|f|f|f|f|f|n|p]
 * f - flag bits (up to 6 possible flags)
 * n - flag needed
 * p - partially implenented */
static const uint8_t mac_reg_access[0x8000] = {
    [RDTR]    = markflag(MIT),    [TADV]    = markflag(MIT),
    [RADV]    = markflag(MIT),    [ITR]     = markflag(MIT),
1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229

    [IPAV]    = markflag(MAC),    [WUC]     = markflag(MAC),
    [IP6AT]   = markflag(MAC),    [IP4AT]   = markflag(MAC),
    [FFVT]    = markflag(MAC),    [WUPM]    = markflag(MAC),
    [ECOL]    = markflag(MAC),    [MCC]     = markflag(MAC),
    [DC]      = markflag(MAC),    [TNCRS]   = markflag(MAC),
    [RLEC]    = markflag(MAC),    [XONRXC]  = markflag(MAC),
    [XOFFTXC] = markflag(MAC),    [RFC]     = markflag(MAC),
    [TSCTFC]  = markflag(MAC),    [MGTPRC]  = markflag(MAC),
    [WUS]     = markflag(MAC),    [AIT]     = markflag(MAC),
    [FFLT]    = markflag(MAC),    [FFMT]    = markflag(MAC),
    [SCC]     = markflag(MAC),    [FCRUC]   = markflag(MAC),
    [LATECOL] = markflag(MAC),    [COLC]    = markflag(MAC),
    [SEC]     = markflag(MAC),    [CEXTERR] = markflag(MAC),
    [XONTXC]  = markflag(MAC),    [XOFFRXC] = markflag(MAC),
    [RJC]     = markflag(MAC),    [RNBC]    = markflag(MAC),
    [MGTPDC]  = markflag(MAC),    [MGTPTC]  = markflag(MAC),
1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
    [RUC]     = markflag(MAC),    [ROC]     = markflag(MAC),
    [GORCL]   = markflag(MAC),    [GORCH]   = markflag(MAC),
    [GOTCL]   = markflag(MAC),    [GOTCH]   = markflag(MAC),
    [BPRC]    = markflag(MAC),    [MPRC]    = markflag(MAC),
    [TSCTC]   = markflag(MAC),    [PRC64]   = markflag(MAC),
    [PRC127]  = markflag(MAC),    [PRC255]  = markflag(MAC),
    [PRC511]  = markflag(MAC),    [PRC1023] = markflag(MAC),
    [PRC1522] = markflag(MAC),    [PTC64]   = markflag(MAC),
    [PTC127]  = markflag(MAC),    [PTC255]  = markflag(MAC),
    [PTC511]  = markflag(MAC),    [PTC1023] = markflag(MAC),
    [PTC1522] = markflag(MAC),    [MPTC]    = markflag(MAC),
    [BPTC]    = markflag(MAC),
1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253

    [TDFH]  = markflag(MAC) | MAC_ACCESS_PARTIAL,
    [TDFT]  = markflag(MAC) | MAC_ACCESS_PARTIAL,
    [TDFHS] = markflag(MAC) | MAC_ACCESS_PARTIAL,
    [TDFTS] = markflag(MAC) | MAC_ACCESS_PARTIAL,
    [TDFPC] = markflag(MAC) | MAC_ACCESS_PARTIAL,
    [RDFH]  = markflag(MAC) | MAC_ACCESS_PARTIAL,
    [RDFT]  = markflag(MAC) | MAC_ACCESS_PARTIAL,
    [RDFHS] = markflag(MAC) | MAC_ACCESS_PARTIAL,
    [RDFTS] = markflag(MAC) | MAC_ACCESS_PARTIAL,
    [RDFPC] = markflag(MAC) | MAC_ACCESS_PARTIAL,
    [PBM]   = markflag(MAC) | MAC_ACCESS_PARTIAL,
1254 1255
};

1256
static void
A
Avi Kivity 已提交
1257
e1000_mmio_write(void *opaque, hwaddr addr, uint64_t val,
A
Avi Kivity 已提交
1258
                 unsigned size)
1259 1260
{
    E1000State *s = opaque;
1261
    unsigned int index = (addr & 0x1ffff) >> 2;
1262

J
Jes Sorensen 已提交
1263
    if (index < NWRITEOPS && macreg_writeops[index]) {
1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
        if (!(mac_reg_access[index] & MAC_ACCESS_FLAG_NEEDED)
            || (s->compat_flags & (mac_reg_access[index] >> 2))) {
            if (mac_reg_access[index] & MAC_ACCESS_PARTIAL) {
                DBGOUT(GENERAL, "Writing to register at offset: 0x%08x. "
                       "It is not fully implemented.\n", index<<2);
            }
            macreg_writeops[index](s, index, val);
        } else {    /* "flag needed" bit is set, but the flag is not active */
            DBGOUT(MMIO, "MMIO write attempt to disabled reg. addr=0x%08x\n",
                   index<<2);
        }
J
Jes Sorensen 已提交
1275
    } else if (index < NREADOPS && macreg_readops[index]) {
1276 1277
        DBGOUT(MMIO, "e1000_mmio_writel RO %x: 0x%04"PRIx64"\n",
               index<<2, val);
J
Jes Sorensen 已提交
1278
    } else {
A
Avi Kivity 已提交
1279
        DBGOUT(UNKNOWN, "MMIO unknown write addr=0x%08x,val=0x%08"PRIx64"\n",
1280
               index<<2, val);
J
Jes Sorensen 已提交
1281
    }
1282 1283
}

A
Avi Kivity 已提交
1284
static uint64_t
A
Avi Kivity 已提交
1285
e1000_mmio_read(void *opaque, hwaddr addr, unsigned size)
1286 1287
{
    E1000State *s = opaque;
1288
    unsigned int index = (addr & 0x1ffff) >> 2;
1289

1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303
    if (index < NREADOPS && macreg_readops[index]) {
        if (!(mac_reg_access[index] & MAC_ACCESS_FLAG_NEEDED)
            || (s->compat_flags & (mac_reg_access[index] >> 2))) {
            if (mac_reg_access[index] & MAC_ACCESS_PARTIAL) {
                DBGOUT(GENERAL, "Reading register at offset: 0x%08x. "
                       "It is not fully implemented.\n", index<<2);
            }
            return macreg_readops[index](s, index);
        } else {    /* "flag needed" bit is set, but the flag is not active */
            DBGOUT(MMIO, "MMIO read attempt of disabled reg. addr=0x%08x\n",
                   index<<2);
        }
    } else {
        DBGOUT(UNKNOWN, "MMIO unknown read addr=0x%08x\n", index<<2);
A
aurel32 已提交
1304
    }
1305 1306 1307
    return 0;
}

A
Avi Kivity 已提交
1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
static const MemoryRegionOps e1000_mmio_ops = {
    .read = e1000_mmio_read,
    .write = e1000_mmio_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
    .impl = {
        .min_access_size = 4,
        .max_access_size = 4,
    },
};

A
Avi Kivity 已提交
1318
static uint64_t e1000_io_read(void *opaque, hwaddr addr,
A
Avi Kivity 已提交
1319
                              unsigned size)
1320
{
A
Avi Kivity 已提交
1321 1322 1323 1324
    E1000State *s = opaque;

    (void)s;
    return 0;
1325 1326
}

A
Avi Kivity 已提交
1327
static void e1000_io_write(void *opaque, hwaddr addr,
A
Avi Kivity 已提交
1328
                           uint64_t val, unsigned size)
1329
{
A
Avi Kivity 已提交
1330 1331 1332
    E1000State *s = opaque;

    (void)s;
1333 1334
}

A
Avi Kivity 已提交
1335 1336 1337 1338 1339 1340
static const MemoryRegionOps e1000_io_ops = {
    .read = e1000_io_read,
    .write = e1000_io_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
};

J
Juan Quintela 已提交
1341
static bool is_version_1(void *opaque, int version_id)
1342
{
J
Juan Quintela 已提交
1343
    return version_id == 1;
1344 1345
}

1346 1347 1348 1349
static void e1000_pre_save(void *opaque)
{
    E1000State *s = opaque;
    NetClientState *nc = qemu_get_queue(s->nic);
1350

1351 1352 1353 1354 1355
    /* If the mitigation timer is active, emulate a timeout now. */
    if (s->mit_timer_on) {
        e1000_mit_timer(s);
    }

1356
    /*
1357 1358 1359
     * If link is down and auto-negotiation is supported and ongoing,
     * complete auto-negotiation immediately. This allows us to look
     * at MII_SR_AUTONEG_COMPLETE to infer link status on load.
1360
     */
1361 1362
    if (nc->link_down && have_autoneg(s)) {
        s->phy_reg[PHY_STATUS] |= MII_SR_AUTONEG_COMPLETE;
1363 1364 1365
    }
}

1366 1367 1368
static int e1000_post_load(void *opaque, int version_id)
{
    E1000State *s = opaque;
J
Jason Wang 已提交
1369
    NetClientState *nc = qemu_get_queue(s->nic);
1370

1371
    if (!chkflag(MIT)) {
1372 1373 1374 1375 1376 1377 1378
        s->mac_reg[ITR] = s->mac_reg[RDTR] = s->mac_reg[RADV] =
            s->mac_reg[TADV] = 0;
        s->mit_irq_level = false;
    }
    s->mit_ide = 0;
    s->mit_timer_on = false;

1379
    /* nc.link_down can't be migrated, so infer link_down according
1380 1381
     * to link status bit in mac_reg[STATUS].
     * Alternatively, restart link negotiation if it was in progress. */
J
Jason Wang 已提交
1382
    nc->link_down = (s->mac_reg[STATUS] & E1000_STATUS_LU) == 0;
1383

1384
    if (have_autoneg(s) &&
1385 1386
        !(s->phy_reg[PHY_STATUS] & MII_SR_AUTONEG_COMPLETE)) {
        nc->link_down = false;
1387 1388
        timer_mod(s->autoneg_timer,
                  qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 500);
1389
    }
1390 1391 1392 1393

    return 0;
}

1394 1395 1396 1397
static bool e1000_mit_state_needed(void *opaque)
{
    E1000State *s = opaque;

1398
    return chkflag(MIT);
1399 1400
}

1401 1402 1403 1404
static bool e1000_full_mac_needed(void *opaque)
{
    E1000State *s = opaque;

1405
    return chkflag(MAC);
1406 1407
}

1408 1409 1410 1411
static const VMStateDescription vmstate_e1000_mit_state = {
    .name = "e1000/mit_state",
    .version_id = 1,
    .minimum_version_id = 1,
1412
    .needed = e1000_mit_state_needed,
1413
    .fields = (VMStateField[]) {
1414 1415 1416 1417 1418 1419 1420 1421 1422
        VMSTATE_UINT32(mac_reg[RDTR], E1000State),
        VMSTATE_UINT32(mac_reg[RADV], E1000State),
        VMSTATE_UINT32(mac_reg[TADV], E1000State),
        VMSTATE_UINT32(mac_reg[ITR], E1000State),
        VMSTATE_BOOL(mit_irq_level, E1000State),
        VMSTATE_END_OF_LIST()
    }
};

1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433
static const VMStateDescription vmstate_e1000_full_mac_state = {
    .name = "e1000/full_mac_state",
    .version_id = 1,
    .minimum_version_id = 1,
    .needed = e1000_full_mac_needed,
    .fields = (VMStateField[]) {
        VMSTATE_UINT32_ARRAY(mac_reg, E1000State, 0x8000),
        VMSTATE_END_OF_LIST()
    }
};

J
Juan Quintela 已提交
1434 1435 1436 1437
static const VMStateDescription vmstate_e1000 = {
    .name = "e1000",
    .version_id = 2,
    .minimum_version_id = 1,
1438
    .pre_save = e1000_pre_save,
1439
    .post_load = e1000_post_load,
1440
    .fields = (VMStateField[]) {
1441
        VMSTATE_PCI_DEVICE(parent_obj, E1000State),
J
Juan Quintela 已提交
1442 1443 1444 1445 1446 1447 1448 1449 1450
        VMSTATE_UNUSED_TEST(is_version_1, 4), /* was instance id */
        VMSTATE_UNUSED(4), /* Was mmio_base.  */
        VMSTATE_UINT32(rxbuf_size, E1000State),
        VMSTATE_UINT32(rxbuf_min_shift, E1000State),
        VMSTATE_UINT32(eecd_state.val_in, E1000State),
        VMSTATE_UINT16(eecd_state.bitnum_in, E1000State),
        VMSTATE_UINT16(eecd_state.bitnum_out, E1000State),
        VMSTATE_UINT16(eecd_state.reading, E1000State),
        VMSTATE_UINT32(eecd_state.old_eecd, E1000State),
1451 1452 1453 1454 1455 1456 1457 1458 1459
        VMSTATE_UINT8(tx.props.ipcss, E1000State),
        VMSTATE_UINT8(tx.props.ipcso, E1000State),
        VMSTATE_UINT16(tx.props.ipcse, E1000State),
        VMSTATE_UINT8(tx.props.tucss, E1000State),
        VMSTATE_UINT8(tx.props.tucso, E1000State),
        VMSTATE_UINT16(tx.props.tucse, E1000State),
        VMSTATE_UINT32(tx.props.paylen, E1000State),
        VMSTATE_UINT8(tx.props.hdr_len, E1000State),
        VMSTATE_UINT16(tx.props.mss, E1000State),
J
Juan Quintela 已提交
1460 1461
        VMSTATE_UINT16(tx.size, E1000State),
        VMSTATE_UINT16(tx.tso_frames, E1000State),
1462 1463 1464
        VMSTATE_UINT8(tx.props.sum_needed, E1000State),
        VMSTATE_INT8(tx.props.ip, E1000State),
        VMSTATE_INT8(tx.props.tcp, E1000State),
J
Juan Quintela 已提交
1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509
        VMSTATE_BUFFER(tx.header, E1000State),
        VMSTATE_BUFFER(tx.data, E1000State),
        VMSTATE_UINT16_ARRAY(eeprom_data, E1000State, 64),
        VMSTATE_UINT16_ARRAY(phy_reg, E1000State, 0x20),
        VMSTATE_UINT32(mac_reg[CTRL], E1000State),
        VMSTATE_UINT32(mac_reg[EECD], E1000State),
        VMSTATE_UINT32(mac_reg[EERD], E1000State),
        VMSTATE_UINT32(mac_reg[GPRC], E1000State),
        VMSTATE_UINT32(mac_reg[GPTC], E1000State),
        VMSTATE_UINT32(mac_reg[ICR], E1000State),
        VMSTATE_UINT32(mac_reg[ICS], E1000State),
        VMSTATE_UINT32(mac_reg[IMC], E1000State),
        VMSTATE_UINT32(mac_reg[IMS], E1000State),
        VMSTATE_UINT32(mac_reg[LEDCTL], E1000State),
        VMSTATE_UINT32(mac_reg[MANC], E1000State),
        VMSTATE_UINT32(mac_reg[MDIC], E1000State),
        VMSTATE_UINT32(mac_reg[MPC], E1000State),
        VMSTATE_UINT32(mac_reg[PBA], E1000State),
        VMSTATE_UINT32(mac_reg[RCTL], E1000State),
        VMSTATE_UINT32(mac_reg[RDBAH], E1000State),
        VMSTATE_UINT32(mac_reg[RDBAL], E1000State),
        VMSTATE_UINT32(mac_reg[RDH], E1000State),
        VMSTATE_UINT32(mac_reg[RDLEN], E1000State),
        VMSTATE_UINT32(mac_reg[RDT], E1000State),
        VMSTATE_UINT32(mac_reg[STATUS], E1000State),
        VMSTATE_UINT32(mac_reg[SWSM], E1000State),
        VMSTATE_UINT32(mac_reg[TCTL], E1000State),
        VMSTATE_UINT32(mac_reg[TDBAH], E1000State),
        VMSTATE_UINT32(mac_reg[TDBAL], E1000State),
        VMSTATE_UINT32(mac_reg[TDH], E1000State),
        VMSTATE_UINT32(mac_reg[TDLEN], E1000State),
        VMSTATE_UINT32(mac_reg[TDT], E1000State),
        VMSTATE_UINT32(mac_reg[TORH], E1000State),
        VMSTATE_UINT32(mac_reg[TORL], E1000State),
        VMSTATE_UINT32(mac_reg[TOTH], E1000State),
        VMSTATE_UINT32(mac_reg[TOTL], E1000State),
        VMSTATE_UINT32(mac_reg[TPR], E1000State),
        VMSTATE_UINT32(mac_reg[TPT], E1000State),
        VMSTATE_UINT32(mac_reg[TXDCTL], E1000State),
        VMSTATE_UINT32(mac_reg[WUFC], E1000State),
        VMSTATE_UINT32(mac_reg[VET], E1000State),
        VMSTATE_UINT32_SUB_ARRAY(mac_reg, E1000State, RA, 32),
        VMSTATE_UINT32_SUB_ARRAY(mac_reg, E1000State, MTA, 128),
        VMSTATE_UINT32_SUB_ARRAY(mac_reg, E1000State, VFTA, 128),
        VMSTATE_END_OF_LIST()
1510
    },
1511 1512
    .subsections = (const VMStateDescription*[]) {
        &vmstate_e1000_mit_state,
1513
        &vmstate_e1000_full_mac_state,
1514
        NULL
J
Juan Quintela 已提交
1515 1516
    }
};
1517

1518 1519 1520 1521
/*
 * EEPROM contents documented in Tables 5-2 and 5-3, pp. 98-102.
 * Note: A valid DevId will be inserted during pci_e1000_init().
 */
B
blueswir1 已提交
1522
static const uint16_t e1000_eeprom_template[64] = {
1523
    0x0000, 0x0000, 0x0000, 0x0000,      0xffff, 0x0000,      0x0000, 0x0000,
1524
    0x3000, 0x1000, 0x6403, 0 /*DevId*/, 0x8086, 0 /*DevId*/, 0x8086, 0x3040,
1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535
    0x0008, 0x2000, 0x7e14, 0x0048,      0x1000, 0x00d8,      0x0000, 0x2700,
    0x6cc9, 0x3150, 0x0722, 0x040b,      0x0984, 0x0000,      0xc000, 0x0706,
    0x1008, 0x0000, 0x0f04, 0x7fff,      0x4d01, 0xffff,      0xffff, 0xffff,
    0xffff, 0xffff, 0xffff, 0xffff,      0xffff, 0xffff,      0xffff, 0xffff,
    0x0100, 0x4000, 0x121c, 0xffff,      0xffff, 0xffff,      0xffff, 0xffff,
    0xffff, 0xffff, 0xffff, 0xffff,      0xffff, 0xffff,      0xffff, 0x0000,
};

/* PCI interface */

static void
A
Avi Kivity 已提交
1536
e1000_mmio_setup(E1000State *d)
1537
{
A
aliguori 已提交
1538 1539 1540 1541 1542 1543
    int i;
    const uint32_t excluded_regs[] = {
        E1000_MDIC, E1000_ICR, E1000_ICS, E1000_IMS,
        E1000_IMC, E1000_TCTL, E1000_TDT, PNPMMIO_SIZE
    };

1544 1545
    memory_region_init_io(&d->mmio, OBJECT(d), &e1000_mmio_ops, d,
                          "e1000-mmio", PNPMMIO_SIZE);
A
Avi Kivity 已提交
1546
    memory_region_add_coalescing(&d->mmio, 0, excluded_regs[0]);
A
aliguori 已提交
1547
    for (i = 0; excluded_regs[i] != PNPMMIO_SIZE; i++)
A
Avi Kivity 已提交
1548 1549
        memory_region_add_coalescing(&d->mmio, excluded_regs[i] + 4,
                                     excluded_regs[i+1] - excluded_regs[i] - 4);
1550
    memory_region_init_io(&d->io, OBJECT(d), &e1000_io_ops, d, "e1000-io", IOPORT_SIZE);
1551 1552
}

1553
static void
1554 1555
pci_e1000_uninit(PCIDevice *dev)
{
P
Peter Crosthwaite 已提交
1556
    E1000State *d = E1000(dev);
1557

1558 1559
    timer_del(d->autoneg_timer);
    timer_free(d->autoneg_timer);
1560 1561
    timer_del(d->mit_timer);
    timer_free(d->mit_timer);
J
Jason Wang 已提交
1562
    qemu_del_nic(d->nic);
1563 1564
}

M
Mark McLoughlin 已提交
1565
static NetClientInfo net_e1000_info = {
1566
    .type = NET_CLIENT_OPTIONS_KIND_NIC,
M
Mark McLoughlin 已提交
1567 1568 1569
    .size = sizeof(NICState),
    .can_receive = e1000_can_receive,
    .receive = e1000_receive,
1570
    .receive_iov = e1000_receive_iov,
M
Mark McLoughlin 已提交
1571 1572 1573
    .link_status_changed = e1000_set_link_status,
};

1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
static void e1000_write_config(PCIDevice *pci_dev, uint32_t address,
                                uint32_t val, int len)
{
    E1000State *s = E1000(pci_dev);

    pci_default_write_config(pci_dev, address, val, len);

    if (range_covers_byte(address, len, PCI_COMMAND) &&
        (pci_dev->config[PCI_COMMAND] & PCI_COMMAND_MASTER)) {
        qemu_flush_queued_packets(qemu_get_queue(s->nic));
    }
}

1587
static void pci_e1000_realize(PCIDevice *pci_dev, Error **errp)
1588
{
P
Peter Crosthwaite 已提交
1589 1590
    DeviceState *dev = DEVICE(pci_dev);
    E1000State *d = E1000(pci_dev);
1591
    uint8_t *pci_conf;
1592
    uint8_t *macaddr;
1593

1594 1595
    pci_dev->config_write = e1000_write_config;

1596
    pci_conf = pci_dev->config;
1597

1598 1599
    /* TODO: RST# value should be 0, PCI spec 6.2.4 */
    pci_conf[PCI_CACHE_LINE_SIZE] = 0x10;
1600

1601
    pci_conf[PCI_INTERRUPT_PIN] = 1; /* interrupt pin A */
1602

A
Avi Kivity 已提交
1603
    e1000_mmio_setup(d);
1604

1605
    pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio);
1606

1607
    pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &d->io);
1608

1609 1610
    qemu_macaddr_default_if_unset(&d->conf.macaddr);
    macaddr = d->conf.macaddr.a;
1611 1612 1613 1614 1615 1616

    e1000x_core_prepare_eeprom(d->eeprom_data,
                               e1000_eeprom_template,
                               sizeof(e1000_eeprom_template),
                               PCI_DEVICE_GET_CLASS(pci_dev)->device_id,
                               macaddr);
1617

M
Mark McLoughlin 已提交
1618
    d->nic = qemu_new_nic(&net_e1000_info, &d->conf,
P
Peter Crosthwaite 已提交
1619
                          object_get_typename(OBJECT(d)), dev->id, d);
1620

J
Jason Wang 已提交
1621
    qemu_format_nic_info_str(qemu_get_queue(d->nic), macaddr);
1622

1623
    d->autoneg_timer = timer_new_ms(QEMU_CLOCK_VIRTUAL, e1000_autoneg_timer, d);
1624
    d->mit_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, e1000_mit_timer, d);
P
Paul Brook 已提交
1625
}
1626

1627 1628
static void qdev_e1000_reset(DeviceState *dev)
{
P
Peter Crosthwaite 已提交
1629
    E1000State *d = E1000(dev);
1630 1631 1632
    e1000_reset(d);
}

1633 1634
static Property e1000_properties[] = {
    DEFINE_NIC_PROPERTIES(E1000State, conf),
1635 1636
    DEFINE_PROP_BIT("autonegotiation", E1000State,
                    compat_flags, E1000_FLAG_AUTONEG_BIT, true),
1637 1638
    DEFINE_PROP_BIT("mitigation", E1000State,
                    compat_flags, E1000_FLAG_MIT_BIT, true),
1639 1640
    DEFINE_PROP_BIT("extra_mac_registers", E1000State,
                    compat_flags, E1000_FLAG_MAC_BIT, true),
1641 1642 1643
    DEFINE_PROP_END_OF_LIST(),
};

1644 1645 1646 1647 1648 1649 1650
typedef struct E1000Info {
    const char *name;
    uint16_t   device_id;
    uint8_t    revision;
    uint16_t   phy_id2;
} E1000Info;

1651 1652
static void e1000_class_init(ObjectClass *klass, void *data)
{
1653
    DeviceClass *dc = DEVICE_CLASS(klass);
1654
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1655 1656
    E1000BaseClass *e = E1000_DEVICE_CLASS(klass);
    const E1000Info *info = data;
1657

1658
    k->realize = pci_e1000_realize;
1659
    k->exit = pci_e1000_uninit;
1660
    k->romfile = "efi-e1000.rom";
1661
    k->vendor_id = PCI_VENDOR_ID_INTEL;
1662 1663 1664
    k->device_id = info->device_id;
    k->revision = info->revision;
    e->phy_id2 = info->phy_id2;
1665
    k->class_id = PCI_CLASS_NETWORK_ETHERNET;
1666
    set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
1667 1668 1669 1670
    dc->desc = "Intel Gigabit Ethernet";
    dc->reset = qdev_e1000_reset;
    dc->vmsd = &vmstate_e1000;
    dc->props = e1000_properties;
1671 1672
}

G
Gonglei 已提交
1673 1674 1675 1676 1677 1678 1679 1680
static void e1000_instance_init(Object *obj)
{
    E1000State *n = E1000(obj);
    device_add_bootindex_property(obj, &n->conf.bootindex,
                                  "bootindex", "/ethernet-phy@0",
                                  DEVICE(n), NULL);
}

1681 1682
static const TypeInfo e1000_base_info = {
    .name          = TYPE_E1000_BASE,
1683 1684
    .parent        = TYPE_PCI_DEVICE,
    .instance_size = sizeof(E1000State),
G
Gonglei 已提交
1685
    .instance_init = e1000_instance_init,
1686 1687 1688 1689 1690 1691
    .class_size    = sizeof(E1000BaseClass),
    .abstract      = true,
};

static const E1000Info e1000_devices[] = {
    {
J
Jason Wang 已提交
1692
        .name      = "e1000",
1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710
        .device_id = E1000_DEV_ID_82540EM,
        .revision  = 0x03,
        .phy_id2   = E1000_PHY_ID2_8254xx_DEFAULT,
    },
    {
        .name      = "e1000-82544gc",
        .device_id = E1000_DEV_ID_82544GC_COPPER,
        .revision  = 0x03,
        .phy_id2   = E1000_PHY_ID2_82544x,
    },
    {
        .name      = "e1000-82545em",
        .device_id = E1000_DEV_ID_82545EM_COPPER,
        .revision  = 0x03,
        .phy_id2   = E1000_PHY_ID2_8254xx_DEFAULT,
    },
};

A
Andreas Färber 已提交
1711
static void e1000_register_types(void)
P
Paul Brook 已提交
1712
{
1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723
    int i;

    type_register_static(&e1000_base_info);
    for (i = 0; i < ARRAY_SIZE(e1000_devices); i++) {
        const E1000Info *info = &e1000_devices[i];
        TypeInfo type_info = {};

        type_info.name = info->name;
        type_info.parent = TYPE_E1000_BASE;
        type_info.class_data = (void *)info;
        type_info.class_init = e1000_class_init;
G
Gonglei 已提交
1724
        type_info.instance_init = e1000_instance_init;
1725 1726 1727

        type_register(&type_info);
    }
1728
}
P
Paul Brook 已提交
1729

A
Andreas Färber 已提交
1730
type_init(e1000_register_types)