e1000.c 64.2 KB
Newer Older
1 2 3
/*
 * QEMU e1000 emulation
 *
M
Michael S. Tsirkin 已提交
4 5 6
 * Software developer's manual:
 * http://download.intel.com/design/network/manuals/8254x_GBe_SDM.pdf
 *
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 * Nir Peleg, Tutis Systems Ltd. for Qumranet Inc.
 * Copyright (c) 2008 Qumranet
 * Based on work done by:
 * Copyright (c) 2007 Dan Aloni
 * Copyright (c) 2004 Antony T Curtis
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
24
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
25 26 27
 */


P
Peter Maydell 已提交
28
#include "qemu/osdep.h"
29 30
#include "hw/hw.h"
#include "hw/pci/pci.h"
P
Paolo Bonzini 已提交
31
#include "net/net.h"
32
#include "net/checksum.h"
33
#include "hw/loader.h"
34 35
#include "sysemu/sysemu.h"
#include "sysemu/dma.h"
36
#include "qemu/iov.h"
37
#include "qemu/range.h"
38

39
#include "e1000_regs.h"
40

41 42
static const uint8_t bcast[] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};

43
#define E1000_DEBUG
44

45
#ifdef E1000_DEBUG
46
enum {
L
Leonid Bloch 已提交
47 48 49
    DEBUG_GENERAL,      DEBUG_IO,       DEBUG_MMIO,     DEBUG_INTERRUPT,
    DEBUG_RX,           DEBUG_TX,       DEBUG_MDIC,     DEBUG_EEPROM,
    DEBUG_UNKNOWN,      DEBUG_TXSUM,    DEBUG_TXERR,    DEBUG_RXERR,
50
    DEBUG_RXFILTER,     DEBUG_PHY,      DEBUG_NOTYET,
51
};
L
Leonid Bloch 已提交
52
#define DBGBIT(x)    (1<<DEBUG_##x)
53 54
static int debugflags = DBGBIT(TXERR) | DBGBIT(GENERAL);

L
Leonid Bloch 已提交
55
#define DBGOUT(what, fmt, ...) do { \
56
    if (debugflags & DBGBIT(what)) \
57
        fprintf(stderr, "e1000: " fmt, ## __VA_ARGS__); \
58 59
    } while (0)
#else
L
Leonid Bloch 已提交
60
#define DBGOUT(what, fmt, ...) do {} while (0)
61 62 63
#endif

#define IOPORT_SIZE       0x40
64
#define PNPMMIO_SIZE      0x20000
65
#define MIN_BUF_SIZE      60 /* Min. octets in an ethernet frame sans FCS */
66

67 68
/* this is the size past which hardware will drop packets when setting LPE=0 */
#define MAXIMUM_ETHERNET_VLAN_SIZE 1522
69 70
/* this is the size past which hardware will drop packets when setting LPE=1 */
#define MAXIMUM_ETHERNET_LPE_SIZE 16384
71

72 73
#define MAXIMUM_ETHERNET_HDR_LEN (14+4)

74 75
/*
 * HW models:
76
 *  E1000_DEV_ID_82540EM works with Windows, Linux, and OS X <= 10.8
77
 *  E1000_DEV_ID_82544GC_COPPER appears to work; not well tested
78
 *  E1000_DEV_ID_82545EM_COPPER works with Linux and OS X >= 10.6
79 80 81 82
 *  Others never tested
 */

typedef struct E1000State_st {
83 84 85 86
    /*< private >*/
    PCIDevice parent_obj;
    /*< public >*/

M
Mark McLoughlin 已提交
87
    NICState *nic;
88
    NICConf conf;
A
Avi Kivity 已提交
89 90
    MemoryRegion mmio;
    MemoryRegion io;
91 92 93 94 95 96 97 98 99

    uint32_t mac_reg[0x8000];
    uint16_t phy_reg[0x20];
    uint16_t eeprom_data[64];

    uint32_t rxbuf_size;
    uint32_t rxbuf_min_shift;
    struct e1000_tx {
        unsigned char header[256];
100
        unsigned char vlan_header[4];
S
Stefan Weil 已提交
101
        /* Fields vlan and data must not be reordered or separated. */
102
        unsigned char vlan[4];
103 104 105
        unsigned char data[0x10000];
        uint16_t size;
        unsigned char sum_needed;
106
        unsigned char vlan_needed;
107 108 109 110 111 112 113 114 115 116 117
        uint8_t ipcss;
        uint8_t ipcso;
        uint16_t ipcse;
        uint8_t tucss;
        uint8_t tucso;
        uint16_t tucse;
        uint8_t hdr_len;
        uint16_t mss;
        uint32_t paylen;
        uint16_t tso_frames;
        char tse;
B
blueswir1 已提交
118 119
        int8_t ip;
        int8_t tcp;
120
        char cptse;     // current packet tse bit
121 122 123
    } tx;

    struct {
L
Leonid Bloch 已提交
124
        uint32_t val_in;    /* shifted in from guest driver */
125 126 127 128 129
        uint16_t bitnum_in;
        uint16_t bitnum_out;
        uint16_t reading;
        uint32_t old_eecd;
    } eecd_state;
130 131

    QEMUTimer *autoneg_timer;
132

133 134 135 136 137
    QEMUTimer *mit_timer;      /* Mitigation timer. */
    bool mit_timer_on;         /* Mitigation timer is running. */
    bool mit_irq_level;        /* Tracks interrupt pin level. */
    uint32_t mit_ide;          /* Tracks E1000_TXD_CMD_IDE bit. */

138 139
/* Compatibility flags for migration to/from qemu 1.3.0 and older */
#define E1000_FLAG_AUTONEG_BIT 0
140
#define E1000_FLAG_MIT_BIT 1
141
#define E1000_FLAG_MAC_BIT 2
142
#define E1000_FLAG_AUTONEG (1 << E1000_FLAG_AUTONEG_BIT)
143
#define E1000_FLAG_MIT (1 << E1000_FLAG_MIT_BIT)
144
#define E1000_FLAG_MAC (1 << E1000_FLAG_MAC_BIT)
145
    uint32_t compat_flags;
146 147
} E1000State;

148 149
#define chkflag(x)     (s->compat_flags & E1000_FLAG_##x)

150 151 152 153 154 155
typedef struct E1000BaseClass {
    PCIDeviceClass parent_class;
    uint16_t phy_id2;
} E1000BaseClass;

#define TYPE_E1000_BASE "e1000-base"
P
Peter Crosthwaite 已提交
156 157

#define E1000(obj) \
158 159 160 161 162 163
    OBJECT_CHECK(E1000State, (obj), TYPE_E1000_BASE)

#define E1000_DEVICE_CLASS(klass) \
     OBJECT_CLASS_CHECK(E1000BaseClass, (klass), TYPE_E1000_BASE)
#define E1000_DEVICE_GET_CLASS(obj) \
    OBJECT_GET_CLASS(E1000BaseClass, (obj), TYPE_E1000_BASE)
P
Peter Crosthwaite 已提交
164

L
Leonid Bloch 已提交
165
#define defreg(x)    x = (E1000_##x>>2)
166
enum {
L
Leonid Bloch 已提交
167 168 169 170 171 172 173 174 175 176 177
    defreg(CTRL),    defreg(EECD),    defreg(EERD),    defreg(GPRC),
    defreg(GPTC),    defreg(ICR),     defreg(ICS),     defreg(IMC),
    defreg(IMS),     defreg(LEDCTL),  defreg(MANC),    defreg(MDIC),
    defreg(MPC),     defreg(PBA),     defreg(RCTL),    defreg(RDBAH),
    defreg(RDBAL),   defreg(RDH),     defreg(RDLEN),   defreg(RDT),
    defreg(STATUS),  defreg(SWSM),    defreg(TCTL),    defreg(TDBAH),
    defreg(TDBAL),   defreg(TDH),     defreg(TDLEN),   defreg(TDT),
    defreg(TORH),    defreg(TORL),    defreg(TOTH),    defreg(TOTL),
    defreg(TPR),     defreg(TPT),     defreg(TXDCTL),  defreg(WUFC),
    defreg(RA),      defreg(MTA),     defreg(CRCERRS), defreg(VFTA),
    defreg(VET),     defreg(RDTR),    defreg(RADV),    defreg(TADV),
178 179 180 181 182 183 184 185 186 187
    defreg(ITR),     defreg(FCRUC),   defreg(TDFH),    defreg(TDFT),
    defreg(TDFHS),   defreg(TDFTS),   defreg(TDFPC),   defreg(RDFH),
    defreg(RDFT),    defreg(RDFHS),   defreg(RDFTS),   defreg(RDFPC),
    defreg(IPAV),    defreg(WUC),     defreg(WUS),     defreg(AIT),
    defreg(IP6AT),   defreg(IP4AT),   defreg(FFLT),    defreg(FFMT),
    defreg(FFVT),    defreg(WUPM),    defreg(PBM),     defreg(SCC),
    defreg(ECOL),    defreg(MCC),     defreg(LATECOL), defreg(COLC),
    defreg(DC),      defreg(TNCRS),   defreg(SEC),     defreg(CEXTERR),
    defreg(RLEC),    defreg(XONRXC),  defreg(XONTXC),  defreg(XOFFRXC),
    defreg(XOFFTXC), defreg(RFC),     defreg(RJC),     defreg(RNBC),
188 189 190 191 192 193 194
    defreg(TSCTFC),  defreg(MGTPRC),  defreg(MGTPDC),  defreg(MGTPTC),
    defreg(RUC),     defreg(ROC),     defreg(GORCL),   defreg(GORCH),
    defreg(GOTCL),   defreg(GOTCH),   defreg(BPRC),    defreg(MPRC),
    defreg(TSCTC),   defreg(PRC64),   defreg(PRC127),  defreg(PRC255),
    defreg(PRC511),  defreg(PRC1023), defreg(PRC1522), defreg(PTC64),
    defreg(PTC127),  defreg(PTC255),  defreg(PTC511),  defreg(PTC1023),
    defreg(PTC1522), defreg(MPTC),    defreg(BPTC)
195 196
};

197 198 199 200 201
static void
e1000_link_down(E1000State *s)
{
    s->mac_reg[STATUS] &= ~E1000_STATUS_LU;
    s->phy_reg[PHY_STATUS] &= ~MII_SR_LINK_STATUS;
202
    s->phy_reg[PHY_STATUS] &= ~MII_SR_AUTONEG_COMPLETE;
203
    s->phy_reg[PHY_LP_ABILITY] &= ~MII_LPAR_LPACK;
204 205 206 207 208 209 210
}

static void
e1000_link_up(E1000State *s)
{
    s->mac_reg[STATUS] |= E1000_STATUS_LU;
    s->phy_reg[PHY_STATUS] |= MII_SR_LINK_STATUS;
211 212 213

    /* E1000_STATUS_LU is tested by e1000_can_receive() */
    qemu_flush_queued_packets(qemu_get_queue(s->nic));
214 215
}

216 217 218
static bool
have_autoneg(E1000State *s)
{
219
    return chkflag(AUTONEG) && (s->phy_reg[PHY_CTRL] & MII_CR_AUTO_NEG_EN);
220 221
}

222 223 224
static void
set_phy_ctrl(E1000State *s, int index, uint16_t val)
{
225 226 227 228 229
    /* bits 0-5 reserved; MII_CR_[RESTART_AUTO_NEG,RESET] are self clearing */
    s->phy_reg[PHY_CTRL] = val & ~(0x3f |
                                   MII_CR_RESET |
                                   MII_CR_RESTART_AUTO_NEG);

230 231 232 233 234
    /*
     * QEMU 1.3 does not support link auto-negotiation emulation, so if we
     * migrate during auto negotiation, after migration the link will be
     * down.
     */
235
    if (have_autoneg(s) && (val & MII_CR_RESTART_AUTO_NEG)) {
236 237
        e1000_link_down(s);
        DBGOUT(PHY, "Start link auto negotiation\n");
238 239
        timer_mod(s->autoneg_timer,
                  qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 500);
240 241 242 243 244 245 246 247 248
    }
}

static void (*phyreg_writeops[])(E1000State *, int, uint16_t) = {
    [PHY_CTRL] = set_phy_ctrl,
};

enum { NPHYWRITEOPS = ARRAY_SIZE(phyreg_writeops) };

249
enum { PHY_R = 1, PHY_W = 2, PHY_RW = PHY_R | PHY_W };
B
blueswir1 已提交
250
static const char phy_regcap[0x20] = {
L
Leonid Bloch 已提交
251 252 253 254 255 256
    [PHY_STATUS]      = PHY_R,     [M88E1000_EXT_PHY_SPEC_CTRL] = PHY_RW,
    [PHY_ID1]         = PHY_R,     [M88E1000_PHY_SPEC_CTRL]     = PHY_RW,
    [PHY_CTRL]        = PHY_RW,    [PHY_1000T_CTRL]             = PHY_RW,
    [PHY_LP_ABILITY]  = PHY_R,     [PHY_1000T_STATUS]           = PHY_R,
    [PHY_AUTONEG_ADV] = PHY_RW,    [M88E1000_RX_ERR_CNTR]       = PHY_R,
    [PHY_ID2]         = PHY_R,     [M88E1000_PHY_SPEC_STATUS]   = PHY_R,
257
    [PHY_AUTONEG_EXP] = PHY_R,
258 259
};

260
/* PHY_ID2 documented in 8254x_GBe_SDM.pdf, pp. 250 */
261
static const uint16_t phy_reg_init[] = {
L
Leonid Bloch 已提交
262
    [PHY_CTRL]   = MII_CR_SPEED_SELECT_MSB |
263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
                   MII_CR_FULL_DUPLEX |
                   MII_CR_AUTO_NEG_EN,

    [PHY_STATUS] = MII_SR_EXTENDED_CAPS |
                   MII_SR_LINK_STATUS |   /* link initially up */
                   MII_SR_AUTONEG_CAPS |
                   /* MII_SR_AUTONEG_COMPLETE: initially NOT completed */
                   MII_SR_PREAMBLE_SUPPRESS |
                   MII_SR_EXTENDED_STATUS |
                   MII_SR_10T_HD_CAPS |
                   MII_SR_10T_FD_CAPS |
                   MII_SR_100X_HD_CAPS |
                   MII_SR_100X_FD_CAPS,

    [PHY_ID1] = 0x141,
    /* [PHY_ID2] configured per DevId, from e1000_reset() */
    [PHY_AUTONEG_ADV] = 0xde1,
    [PHY_LP_ABILITY] = 0x1e0,
    [PHY_1000T_CTRL] = 0x0e00,
    [PHY_1000T_STATUS] = 0x3c00,
    [M88E1000_PHY_SPEC_CTRL] = 0x360,
284
    [M88E1000_PHY_SPEC_STATUS] = 0xac00,
285
    [M88E1000_EXT_PHY_SPEC_CTRL] = 0x0d60,
286 287 288
};

static const uint32_t mac_reg_init[] = {
L
Leonid Bloch 已提交
289 290 291
    [PBA]     = 0x00100030,
    [LEDCTL]  = 0x602,
    [CTRL]    = E1000_CTRL_SWDPIN2 | E1000_CTRL_SWDPIN0 |
292
                E1000_CTRL_SPD_1000 | E1000_CTRL_SLU,
L
Leonid Bloch 已提交
293
    [STATUS]  = 0x80000000 | E1000_STATUS_GIO_MASTER_ENABLE |
294 295 296
                E1000_STATUS_ASDV | E1000_STATUS_MTXCKOK |
                E1000_STATUS_SPEED_1000 | E1000_STATUS_FD |
                E1000_STATUS_LU,
L
Leonid Bloch 已提交
297
    [MANC]    = E1000_MANC_EN_MNG2HOST | E1000_MANC_RCV_TCO_EN |
298 299 300 301
                E1000_MANC_ARP_EN | E1000_MANC_0298_EN |
                E1000_MANC_RMCP_EN,
};

302 303 304 305 306 307 308 309 310
/* Helper function, *curr == 0 means the value is not set */
static inline void
mit_update_delay(uint32_t *curr, uint32_t value)
{
    if (value && (*curr == 0 || value < *curr)) {
        *curr = value;
    }
}

311 312 313
static void
set_interrupt_cause(E1000State *s, int index, uint32_t val)
{
314
    PCIDevice *d = PCI_DEVICE(s);
315 316
    uint32_t pending_ints;
    uint32_t mit_delay;
317

318
    s->mac_reg[ICR] = val;
319 320 321 322 323 324 325 326 327

    /*
     * Make sure ICR and ICS registers have the same value.
     * The spec says that the ICS register is write-only.  However in practice,
     * on real hardware ICS is readable, and for reads it has the same value as
     * ICR (except that ICS does not have the clear on read behaviour of ICR).
     *
     * The VxWorks PRO/1000 driver uses this behaviour.
     */
328
    s->mac_reg[ICS] = val;
329

330 331 332 333 334 335 336 337 338 339 340 341 342 343
    pending_ints = (s->mac_reg[IMS] & s->mac_reg[ICR]);
    if (!s->mit_irq_level && pending_ints) {
        /*
         * Here we detect a potential raising edge. We postpone raising the
         * interrupt line if we are inside the mitigation delay window
         * (s->mit_timer_on == 1).
         * We provide a partial implementation of interrupt mitigation,
         * emulating only RADV, TADV and ITR (lower 16 bits, 1024ns units for
         * RADV and TADV, 256ns units for ITR). RDTR is only used to enable
         * RADV; relative timers based on TIDV and RDTR are not implemented.
         */
        if (s->mit_timer_on) {
            return;
        }
344
        if (chkflag(MIT)) {
345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369
            /* Compute the next mitigation delay according to pending
             * interrupts and the current values of RADV (provided
             * RDTR!=0), TADV and ITR.
             * Then rearm the timer.
             */
            mit_delay = 0;
            if (s->mit_ide &&
                    (pending_ints & (E1000_ICR_TXQE | E1000_ICR_TXDW))) {
                mit_update_delay(&mit_delay, s->mac_reg[TADV] * 4);
            }
            if (s->mac_reg[RDTR] && (pending_ints & E1000_ICS_RXT0)) {
                mit_update_delay(&mit_delay, s->mac_reg[RADV] * 4);
            }
            mit_update_delay(&mit_delay, s->mac_reg[ITR]);

            if (mit_delay) {
                s->mit_timer_on = 1;
                timer_mod(s->mit_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
                          mit_delay * 256);
            }
            s->mit_ide = 0;
        }
    }

    s->mit_irq_level = (pending_ints != 0);
370
    pci_set_irq(d, s->mit_irq_level);
371 372 373 374 375 376 377 378 379 380
}

static void
e1000_mit_timer(void *opaque)
{
    E1000State *s = opaque;

    s->mit_timer_on = 0;
    /* Call set_interrupt_cause to update the irq level (if necessary). */
    set_interrupt_cause(s, 0, s->mac_reg[ICR]);
381 382 383 384 385 386 387 388 389 390
}

static void
set_ics(E1000State *s, int index, uint32_t val)
{
    DBGOUT(INTERRUPT, "set_ics %x, ICR %x, IMR %x\n", val, s->mac_reg[ICR],
        s->mac_reg[IMS]);
    set_interrupt_cause(s, 0, val | s->mac_reg[ICR]);
}

391 392 393 394 395 396 397 398 399 400 401 402 403
static void
e1000_autoneg_timer(void *opaque)
{
    E1000State *s = opaque;
    if (!qemu_get_queue(s->nic)->link_down) {
        e1000_link_up(s);
        s->phy_reg[PHY_LP_ABILITY] |= MII_LPAR_LPACK;
        s->phy_reg[PHY_STATUS] |= MII_SR_AUTONEG_COMPLETE;
        DBGOUT(PHY, "Auto negotiation is completed\n");
        set_ics(s, 0, E1000_ICS_LSC); /* signal link status change to guest */
    }
}

404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426
static int
rxbufsize(uint32_t v)
{
    v &= E1000_RCTL_BSEX | E1000_RCTL_SZ_16384 | E1000_RCTL_SZ_8192 |
         E1000_RCTL_SZ_4096 | E1000_RCTL_SZ_2048 | E1000_RCTL_SZ_1024 |
         E1000_RCTL_SZ_512 | E1000_RCTL_SZ_256;
    switch (v) {
    case E1000_RCTL_BSEX | E1000_RCTL_SZ_16384:
        return 16384;
    case E1000_RCTL_BSEX | E1000_RCTL_SZ_8192:
        return 8192;
    case E1000_RCTL_BSEX | E1000_RCTL_SZ_4096:
        return 4096;
    case E1000_RCTL_SZ_1024:
        return 1024;
    case E1000_RCTL_SZ_512:
        return 512;
    case E1000_RCTL_SZ_256:
        return 256;
    }
    return 2048;
}

427 428 429
static void e1000_reset(void *opaque)
{
    E1000State *d = opaque;
430
    E1000BaseClass *edc = E1000_DEVICE_GET_CLASS(d);
431 432
    uint8_t *macaddr = d->conf.macaddr.a;
    int i;
433

434
    timer_del(d->autoneg_timer);
435 436 437 438
    timer_del(d->mit_timer);
    d->mit_timer_on = 0;
    d->mit_irq_level = 0;
    d->mit_ide = 0;
439 440
    memset(d->phy_reg, 0, sizeof d->phy_reg);
    memmove(d->phy_reg, phy_reg_init, sizeof phy_reg_init);
441
    d->phy_reg[PHY_ID2] = edc->phy_id2;
442 443 444 445 446
    memset(d->mac_reg, 0, sizeof d->mac_reg);
    memmove(d->mac_reg, mac_reg_init, sizeof mac_reg_init);
    d->rxbuf_min_shift = 1;
    memset(&d->tx, 0, sizeof d->tx);

J
Jason Wang 已提交
447
    if (qemu_get_queue(d->nic)->link_down) {
448
        e1000_link_down(d);
449
    }
450

451 452 453 454 455
    /* Throttle interrupts to prevent guest (e.g Win 2012) from
     * reinjecting interrupts endlessly. TODO: fix non ITR case.
     */
    d->mac_reg[ITR] = 250;

456 457 458 459 460 461 462
    /* Some guests expect pre-initialized RAH/RAL (AddrValid flag + MACaddr) */
    d->mac_reg[RA] = 0;
    d->mac_reg[RA + 1] = E1000_RAH_AV;
    for (i = 0; i < 4; i++) {
        d->mac_reg[RA] |= macaddr[i] << (8 * i);
        d->mac_reg[RA + 1] |= (i < 2) ? macaddr[i + 4] << (8 * i) : 0;
    }
463
    qemu_format_nic_info_str(qemu_get_queue(d->nic), macaddr);
464 465
}

K
Kevin Wolf 已提交
466 467 468 469 470 471 472
static void
set_ctrl(E1000State *s, int index, uint32_t val)
{
    /* RST is self clearing */
    s->mac_reg[CTRL] = val & ~E1000_CTRL_RST;
}

473 474 475 476 477 478 479 480
static void
set_rx_control(E1000State *s, int index, uint32_t val)
{
    s->mac_reg[RCTL] = val;
    s->rxbuf_size = rxbufsize(val);
    s->rxbuf_min_shift = ((val / E1000_RCTL_RDMTS_QUAT) & 3) + 1;
    DBGOUT(RX, "RCTL: %d, mac_reg[RCTL] = 0x%x\n", s->mac_reg[RDT],
           s->mac_reg[RCTL]);
J
Jason Wang 已提交
481
    qemu_flush_queued_packets(qemu_get_queue(s->nic));
482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503
}

static void
set_mdic(E1000State *s, int index, uint32_t val)
{
    uint32_t data = val & E1000_MDIC_DATA_MASK;
    uint32_t addr = ((val & E1000_MDIC_REG_MASK) >> E1000_MDIC_REG_SHIFT);

    if ((val & E1000_MDIC_PHY_MASK) >> E1000_MDIC_PHY_SHIFT != 1) // phy #
        val = s->mac_reg[MDIC] | E1000_MDIC_ERROR;
    else if (val & E1000_MDIC_OP_READ) {
        DBGOUT(MDIC, "MDIC read reg 0x%x\n", addr);
        if (!(phy_regcap[addr] & PHY_R)) {
            DBGOUT(MDIC, "MDIC read reg %x unhandled\n", addr);
            val |= E1000_MDIC_ERROR;
        } else
            val = (val ^ data) | s->phy_reg[addr];
    } else if (val & E1000_MDIC_OP_WRITE) {
        DBGOUT(MDIC, "MDIC write reg 0x%x, value 0x%x\n", addr, data);
        if (!(phy_regcap[addr] & PHY_W)) {
            DBGOUT(MDIC, "MDIC write reg %x unhandled\n", addr);
            val |= E1000_MDIC_ERROR;
504 505 506
        } else {
            if (addr < NPHYWRITEOPS && phyreg_writeops[addr]) {
                phyreg_writeops[addr](s, index, data);
507 508
            } else {
                s->phy_reg[addr] = data;
509 510
            }
        }
511 512
    }
    s->mac_reg[MDIC] = val | E1000_MDIC_READY;
513 514 515 516

    if (val & E1000_MDIC_INT_EN) {
        set_ics(s, 0, E1000_ICR_MDAC);
    }
517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539
}

static uint32_t
get_eecd(E1000State *s, int index)
{
    uint32_t ret = E1000_EECD_PRES|E1000_EECD_GNT | s->eecd_state.old_eecd;

    DBGOUT(EEPROM, "reading eeprom bit %d (reading %d)\n",
           s->eecd_state.bitnum_out, s->eecd_state.reading);
    if (!s->eecd_state.reading ||
        ((s->eeprom_data[(s->eecd_state.bitnum_out >> 4) & 0x3f] >>
          ((s->eecd_state.bitnum_out & 0xf) ^ 0xf))) & 1)
        ret |= E1000_EECD_DO;
    return ret;
}

static void
set_eecd(E1000State *s, int index, uint32_t val)
{
    uint32_t oldval = s->eecd_state.old_eecd;

    s->eecd_state.old_eecd = val & (E1000_EECD_SK | E1000_EECD_CS |
            E1000_EECD_DI|E1000_EECD_FWE_MASK|E1000_EECD_REQ);
L
Leonid Bloch 已提交
540 541 542 543 544 545 546 547
    if (!(E1000_EECD_CS & val)) {            /* CS inactive; nothing to do */
        return;
    }
    if (E1000_EECD_CS & (val ^ oldval)) {    /* CS rise edge; reset state */
        s->eecd_state.val_in = 0;
        s->eecd_state.bitnum_in = 0;
        s->eecd_state.bitnum_out = 0;
        s->eecd_state.reading = 0;
548
    }
L
Leonid Bloch 已提交
549
    if (!(E1000_EECD_SK & (val ^ oldval))) {    /* no clock edge */
550
        return;
L
Leonid Bloch 已提交
551 552
    }
    if (!(E1000_EECD_SK & val)) {               /* falling edge */
553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573
        s->eecd_state.bitnum_out++;
        return;
    }
    s->eecd_state.val_in <<= 1;
    if (val & E1000_EECD_DI)
        s->eecd_state.val_in |= 1;
    if (++s->eecd_state.bitnum_in == 9 && !s->eecd_state.reading) {
        s->eecd_state.bitnum_out = ((s->eecd_state.val_in & 0x3f)<<4)-1;
        s->eecd_state.reading = (((s->eecd_state.val_in >> 6) & 7) ==
            EEPROM_READ_OPCODE_MICROWIRE);
    }
    DBGOUT(EEPROM, "eeprom bitnum in %d out %d, reading %d\n",
           s->eecd_state.bitnum_in, s->eecd_state.bitnum_out,
           s->eecd_state.reading);
}

static uint32_t
flash_eerd_read(E1000State *s, int x)
{
    unsigned int index, r = s->mac_reg[EERD] & ~E1000_EEPROM_RW_REG_START;

574 575 576
    if ((s->mac_reg[EERD] & E1000_EEPROM_RW_REG_START) == 0)
        return (s->mac_reg[EERD]);

577
    if ((index = r >> E1000_EEPROM_RW_ADDR_SHIFT) > EEPROM_CHECKSUM_REG)
578 579 580 581
        return (E1000_EEPROM_RW_REG_DONE | r);

    return ((s->eeprom_data[index] << E1000_EEPROM_RW_REG_DATA) |
           E1000_EEPROM_RW_REG_DONE | r);
582 583 584 585 586
}

static void
putsum(uint8_t *data, uint32_t n, uint32_t sloc, uint32_t css, uint32_t cse)
{
A
aliguori 已提交
587 588
    uint32_t sum;

589 590
    if (cse && cse < n)
        n = cse + 1;
A
aliguori 已提交
591 592
    if (sloc < n-1) {
        sum = net_checksum_add(n-css, data+css);
P
Peter Maydell 已提交
593
        stw_be_p(data + sloc, net_checksum_finish(sum));
A
aliguori 已提交
594
    }
595 596
}

597 598 599 600 601 602 603 604
static inline void
inc_reg_if_not_full(E1000State *s, int index)
{
    if (s->mac_reg[index] != 0xffffffff) {
        s->mac_reg[index]++;
    }
}

605 606 607 608 609 610 611 612 613 614
static inline void
inc_tx_bcast_or_mcast_count(E1000State *s, const unsigned char *arr)
{
    if (!memcmp(arr, bcast, sizeof bcast)) {
        inc_reg_if_not_full(s, BPTC);
    } else if (arr[0] & 1) {
        inc_reg_if_not_full(s, MPTC);
    }
}

615 616 617 618 619 620 621 622 623 624 625 626 627 628
static void
grow_8reg_if_not_full(E1000State *s, int index, int size)
{
    uint64_t sum = s->mac_reg[index] | (uint64_t)s->mac_reg[index+1] << 32;

    if (sum + size < sum) {
        sum = ~0ULL;
    } else {
        sum += size;
    }
    s->mac_reg[index] = sum;
    s->mac_reg[index+1] = sum >> 32;
}

629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646
static void
increase_size_stats(E1000State *s, const int *size_regs, int size)
{
    if (size > 1023) {
        inc_reg_if_not_full(s, size_regs[5]);
    } else if (size > 511) {
        inc_reg_if_not_full(s, size_regs[4]);
    } else if (size > 255) {
        inc_reg_if_not_full(s, size_regs[3]);
    } else if (size > 127) {
        inc_reg_if_not_full(s, size_regs[2]);
    } else if (size > 64) {
        inc_reg_if_not_full(s, size_regs[1]);
    } else if (size == 64) {
        inc_reg_if_not_full(s, size_regs[0]);
    }
}

647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662
static inline int
vlan_enabled(E1000State *s)
{
    return ((s->mac_reg[CTRL] & E1000_CTRL_VME) != 0);
}

static inline int
vlan_rx_filter_enabled(E1000State *s)
{
    return ((s->mac_reg[RCTL] & E1000_RCTL_VFE) != 0);
}

static inline int
is_vlan_packet(E1000State *s, const uint8_t *buf)
{
    return (be16_to_cpup((uint16_t *)(buf + 12)) ==
663
                le16_to_cpu(s->mac_reg[VET]));
664 665 666 667 668 669 670 671
}

static inline int
is_vlan_txd(uint32_t txd_lower)
{
    return ((txd_lower & E1000_TXD_CMD_VLE) != 0);
}

M
Michael S. Tsirkin 已提交
672 673
/* FCS aka Ethernet CRC-32. We don't get it from backends and can't
 * fill it in, just pad descriptor length by 4 bytes unless guest
M
Michael S. Tsirkin 已提交
674
 * told us to strip it off the packet. */
M
Michael S. Tsirkin 已提交
675 676 677 678 679 680
static inline int
fcs_len(E1000State *s)
{
    return (s->mac_reg[RCTL] & E1000_RCTL_SECRC) ? 0 : 4;
}

J
Jason Wang 已提交
681 682 683
static void
e1000_send_packet(E1000State *s, const uint8_t *buf, int size)
{
684 685 686
    static const int PTCregs[6] = { PTC64, PTC127, PTC255, PTC511,
                                    PTC1023, PTC1522 };

J
Jason Wang 已提交
687
    NetClientState *nc = qemu_get_queue(s->nic);
J
Jason Wang 已提交
688
    if (s->phy_reg[PHY_CTRL] & MII_CR_LOOPBACK) {
J
Jason Wang 已提交
689
        nc->info->receive(nc, buf, size);
J
Jason Wang 已提交
690
    } else {
J
Jason Wang 已提交
691
        qemu_send_packet(nc, buf, size);
J
Jason Wang 已提交
692
    }
693 694
    inc_tx_bcast_or_mcast_count(s, buf);
    increase_size_stats(s, PTCregs, size);
J
Jason Wang 已提交
695 696
}

697 698 699 700
static void
xmit_seg(E1000State *s)
{
    uint16_t len, *sp;
701
    unsigned int frames = s->tx.tso_frames, css, sofar;
702 703
    struct e1000_tx *tp = &s->tx;

704
    if (tp->tse && tp->cptse) {
705 706 707
        css = tp->ipcss;
        DBGOUT(TXSUM, "frames %d size %d ipcss %d\n",
               frames, tp->size, css);
L
Leonid Bloch 已提交
708
        if (tp->ip) {    /* IPv4 */
P
Peter Maydell 已提交
709 710
            stw_be_p(tp->data+css+2, tp->size - css);
            stw_be_p(tp->data+css+4,
L
Leonid Bloch 已提交
711 712
                     be16_to_cpup((uint16_t *)(tp->data+css+4))+frames);
        } else {         /* IPv6 */
P
Peter Maydell 已提交
713
            stw_be_p(tp->data+css+4, tp->size - css);
L
Leonid Bloch 已提交
714
        }
715 716 717 718 719
        css = tp->tucss;
        len = tp->size - css;
        DBGOUT(TXSUM, "tcp %d tucss %d len %d\n", tp->tcp, css, len);
        if (tp->tcp) {
            sofar = frames * tp->mss;
P
Peter Maydell 已提交
720
            stl_be_p(tp->data+css+4, ldl_be_p(tp->data+css+4)+sofar); /* seq */
721
            if (tp->paylen - sofar > tp->mss) {
L
Leonid Bloch 已提交
722
                tp->data[css + 13] &= ~9;    /* PSH, FIN */
723 724 725
            } else if (frames) {
                inc_reg_if_not_full(s, TSCTC);
            }
L
Leonid Bloch 已提交
726
        } else    /* UDP */
P
Peter Maydell 已提交
727
            stw_be_p(tp->data+css+4, len);
728
        if (tp->sum_needed & E1000_TXD_POPTS_TXSM) {
729
            unsigned int phsum;
730 731
            // add pseudo-header length before checksum calculation
            sp = (uint16_t *)(tp->data + tp->tucso);
732 733
            phsum = be16_to_cpup(sp) + len;
            phsum = (phsum >> 16) + (phsum & 0xffff);
P
Peter Maydell 已提交
734
            stw_be_p(sp, phsum);
735 736 737 738 739 740 741 742
        }
        tp->tso_frames++;
    }

    if (tp->sum_needed & E1000_TXD_POPTS_TXSM)
        putsum(tp->data, tp->size, tp->tucso, tp->tucss, tp->tucse);
    if (tp->sum_needed & E1000_TXD_POPTS_IXSM)
        putsum(tp->data, tp->size, tp->ipcso, tp->ipcss, tp->ipcse);
743
    if (tp->vlan_needed) {
S
Stefan Weil 已提交
744 745
        memmove(tp->vlan, tp->data, 4);
        memmove(tp->data, tp->data + 4, 8);
746
        memcpy(tp->data + 8, tp->vlan_header, 4);
J
Jason Wang 已提交
747
        e1000_send_packet(s, tp->vlan, tp->size + 4);
L
Leonid Bloch 已提交
748
    } else {
J
Jason Wang 已提交
749
        e1000_send_packet(s, tp->data, tp->size);
L
Leonid Bloch 已提交
750 751
    }

752
    inc_reg_if_not_full(s, TPT);
753
    grow_8reg_if_not_full(s, TOTL, s->tx.size);
754
    s->mac_reg[GPTC] = s->mac_reg[TPT];
755 756
    s->mac_reg[GOTCL] = s->mac_reg[TOTL];
    s->mac_reg[GOTCH] = s->mac_reg[TOTH];
757 758 759 760 761
}

static void
process_tx_desc(E1000State *s, struct e1000_tx_desc *dp)
{
762
    PCIDevice *d = PCI_DEVICE(s);
763 764 765
    uint32_t txd_lower = le32_to_cpu(dp->lower.data);
    uint32_t dtype = txd_lower & (E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D);
    unsigned int split_size = txd_lower & 0xffff, bytes, sz, op;
A
Andrew Jones 已提交
766
    unsigned int msh = 0xfffff;
767 768 769 770
    uint64_t addr;
    struct e1000_context_desc *xp = (struct e1000_context_desc *)dp;
    struct e1000_tx *tp = &s->tx;

771
    s->mit_ide |= (txd_lower & E1000_TXD_CMD_IDE);
L
Leonid Bloch 已提交
772
    if (dtype == E1000_TXD_CMD_DEXT) {    /* context descriptor */
773 774 775 776 777 778 779 780 781 782 783 784 785 786
        op = le32_to_cpu(xp->cmd_and_length);
        tp->ipcss = xp->lower_setup.ip_fields.ipcss;
        tp->ipcso = xp->lower_setup.ip_fields.ipcso;
        tp->ipcse = le16_to_cpu(xp->lower_setup.ip_fields.ipcse);
        tp->tucss = xp->upper_setup.tcp_fields.tucss;
        tp->tucso = xp->upper_setup.tcp_fields.tucso;
        tp->tucse = le16_to_cpu(xp->upper_setup.tcp_fields.tucse);
        tp->paylen = op & 0xfffff;
        tp->hdr_len = xp->tcp_seg_setup.fields.hdr_len;
        tp->mss = le16_to_cpu(xp->tcp_seg_setup.fields.mss);
        tp->ip = (op & E1000_TXD_CMD_IP) ? 1 : 0;
        tp->tcp = (op & E1000_TXD_CMD_TCP) ? 1 : 0;
        tp->tse = (op & E1000_TXD_CMD_TSE) ? 1 : 0;
        tp->tso_frames = 0;
L
Leonid Bloch 已提交
787
        if (tp->tucso == 0) {    /* this is probably wrong */
788 789 790 791
            DBGOUT(TXSUM, "TCP/UDP: cso 0!\n");
            tp->tucso = tp->tucss + (tp->tcp ? 16 : 6);
        }
        return;
792 793
    } else if (dtype == (E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D)) {
        // data descriptor
794 795 796
        if (tp->size == 0) {
            tp->sum_needed = le32_to_cpu(dp->upper.data) >> 8;
        }
797
        tp->cptse = ( txd_lower & E1000_TXD_CMD_TSE ) ? 1 : 0;
J
Jes Sorensen 已提交
798
    } else {
799 800
        // legacy descriptor
        tp->cptse = 0;
J
Jes Sorensen 已提交
801
    }
802

803 804 805
    if (vlan_enabled(s) && is_vlan_txd(txd_lower) &&
        (tp->cptse || txd_lower & E1000_TXD_CMD_EOP)) {
        tp->vlan_needed = 1;
P
Peter Maydell 已提交
806
        stw_be_p(tp->vlan_header,
807
                      le16_to_cpu(s->mac_reg[VET]));
P
Peter Maydell 已提交
808
        stw_be_p(tp->vlan_header + 2,
809 810
                      le16_to_cpu(dp->upper.fields.special));
    }
L
Leonid Bloch 已提交
811

812
    addr = le64_to_cpu(dp->buffer_addr);
813
    if (tp->tse && tp->cptse) {
A
Andrew Jones 已提交
814
        msh = tp->hdr_len + tp->mss;
815 816 817 818
        do {
            bytes = split_size;
            if (tp->size + bytes > msh)
                bytes = msh - tp->size;
819 820

            bytes = MIN(sizeof(tp->data) - tp->size, bytes);
821
            pci_dma_read(d, addr, tp->data + tp->size, bytes);
A
Andrew Jones 已提交
822 823 824 825
            sz = tp->size + bytes;
            if (sz >= tp->hdr_len && tp->size < tp->hdr_len) {
                memmove(tp->header, tp->data, tp->hdr_len);
            }
826 827 828 829
            tp->size = sz;
            addr += bytes;
            if (sz == msh) {
                xmit_seg(s);
A
Andrew Jones 已提交
830 831
                memmove(tp->data, tp->header, tp->hdr_len);
                tp->size = tp->hdr_len;
832
            }
833 834
            split_size -= bytes;
        } while (bytes && split_size);
835 836
    } else if (!tp->tse && tp->cptse) {
        // context descriptor TSE is not set, while data descriptor TSE is set
837
        DBGOUT(TXERR, "TCP segmentation error\n");
838
    } else {
839
        split_size = MIN(sizeof(tp->data) - tp->size, split_size);
840
        pci_dma_read(d, addr, tp->data + tp->size, split_size);
841
        tp->size += split_size;
842 843 844 845
    }

    if (!(txd_lower & E1000_TXD_CMD_EOP))
        return;
A
Andrew Jones 已提交
846
    if (!(tp->tse && tp->cptse && tp->size < tp->hdr_len)) {
847
        xmit_seg(s);
A
Andrew Jones 已提交
848
    }
849 850
    tp->tso_frames = 0;
    tp->sum_needed = 0;
851
    tp->vlan_needed = 0;
852
    tp->size = 0;
853
    tp->cptse = 0;
854 855 856
}

static uint32_t
857
txdesc_writeback(E1000State *s, dma_addr_t base, struct e1000_tx_desc *dp)
858
{
859
    PCIDevice *d = PCI_DEVICE(s);
860 861 862 863 864 865 866
    uint32_t txd_upper, txd_lower = le32_to_cpu(dp->lower.data);

    if (!(txd_lower & (E1000_TXD_CMD_RS|E1000_TXD_CMD_RPS)))
        return 0;
    txd_upper = (le32_to_cpu(dp->upper.data) | E1000_TXD_STAT_DD) &
                ~(E1000_TXD_STAT_EC | E1000_TXD_STAT_LC | E1000_TXD_STAT_TU);
    dp->upper.data = cpu_to_le32(txd_upper);
867
    pci_dma_write(d, base + ((char *)&dp->upper - (char *)dp),
868
                  &dp->upper, sizeof(dp->upper));
869 870 871
    return E1000_ICR_TXDW;
}

872 873 874 875 876 877 878 879
static uint64_t tx_desc_base(E1000State *s)
{
    uint64_t bah = s->mac_reg[TDBAH];
    uint64_t bal = s->mac_reg[TDBAL] & ~0xf;

    return (bah << 32) + bal;
}

880 881 882
static void
start_xmit(E1000State *s)
{
883
    PCIDevice *d = PCI_DEVICE(s);
884
    dma_addr_t base;
885 886 887 888 889 890 891 892 893
    struct e1000_tx_desc desc;
    uint32_t tdh_start = s->mac_reg[TDH], cause = E1000_ICS_TXQE;

    if (!(s->mac_reg[TCTL] & E1000_TCTL_EN)) {
        DBGOUT(TX, "tx disabled\n");
        return;
    }

    while (s->mac_reg[TDH] != s->mac_reg[TDT]) {
894
        base = tx_desc_base(s) +
895
               sizeof(struct e1000_tx_desc) * s->mac_reg[TDH];
896
        pci_dma_read(d, base, &desc, sizeof(desc));
897 898

        DBGOUT(TX, "index %d: %p : %x %x\n", s->mac_reg[TDH],
T
ths 已提交
899
               (void *)(intptr_t)desc.buffer_addr, desc.lower.data,
900 901 902
               desc.upper.data);

        process_tx_desc(s, &desc);
903
        cause |= txdesc_writeback(s, base, &desc);
904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923

        if (++s->mac_reg[TDH] * sizeof(desc) >= s->mac_reg[TDLEN])
            s->mac_reg[TDH] = 0;
        /*
         * the following could happen only if guest sw assigns
         * bogus values to TDT/TDLEN.
         * there's nothing too intelligent we could do about this.
         */
        if (s->mac_reg[TDH] == tdh_start) {
            DBGOUT(TXERR, "TDH wraparound @%x, TDT %x, TDLEN %x\n",
                   tdh_start, s->mac_reg[TDT], s->mac_reg[TDLEN]);
            break;
        }
    }
    set_ics(s, 0, cause);
}

static int
receive_filter(E1000State *s, const uint8_t *buf, int size)
{
B
Blue Swirl 已提交
924
    static const int mta_shift[] = {4, 3, 2, 0};
925
    uint32_t f, rctl = s->mac_reg[RCTL], ra[2], *rp;
926
    int isbcast = !memcmp(buf, bcast, sizeof bcast), ismcast = (buf[0] & 1);
927

928 929 930 931 932 933 934 935
    if (is_vlan_packet(s, buf) && vlan_rx_filter_enabled(s)) {
        uint16_t vid = be16_to_cpup((uint16_t *)(buf + 14));
        uint32_t vfta = le32_to_cpup((uint32_t *)(s->mac_reg + VFTA) +
                                     ((vid >> 5) & 0x7f));
        if ((vfta & (1 << (vid & 0x1f))) == 0)
            return 0;
    }

936
    if (!isbcast && !ismcast && (rctl & E1000_RCTL_UPE)) { /* promiscuous ucast */
937
        return 1;
938
    }
939

940
    if (ismcast && (rctl & E1000_RCTL_MPE)) {          /* promiscuous mcast */
941
        inc_reg_if_not_full(s, MPRC);
942
        return 1;
943
    }
944

945
    if (isbcast && (rctl & E1000_RCTL_BAM)) {          /* broadcast enabled */
946
        inc_reg_if_not_full(s, BPRC);
947
        return 1;
948
    }
949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967

    for (rp = s->mac_reg + RA; rp < s->mac_reg + RA + 32; rp += 2) {
        if (!(rp[1] & E1000_RAH_AV))
            continue;
        ra[0] = cpu_to_le32(rp[0]);
        ra[1] = cpu_to_le32(rp[1]);
        if (!memcmp(buf, (uint8_t *)ra, 6)) {
            DBGOUT(RXFILTER,
                   "unicast match[%d]: %02x:%02x:%02x:%02x:%02x:%02x\n",
                   (int)(rp - s->mac_reg - RA)/2,
                   buf[0], buf[1], buf[2], buf[3], buf[4], buf[5]);
            return 1;
        }
    }
    DBGOUT(RXFILTER, "unicast mismatch: %02x:%02x:%02x:%02x:%02x:%02x\n",
           buf[0], buf[1], buf[2], buf[3], buf[4], buf[5]);

    f = mta_shift[(rctl >> E1000_RCTL_MO_SHIFT) & 3];
    f = (((buf[5] << 8) | buf[4]) >> f) & 0xfff;
968 969
    if (s->mac_reg[MTA + (f >> 5)] & (1 << (f & 0x1f))) {
        inc_reg_if_not_full(s, MPRC);
970
        return 1;
971
    }
972 973 974 975 976 977 978 979 980
    DBGOUT(RXFILTER,
           "dropping, inexact filter mismatch: %02x:%02x:%02x:%02x:%02x:%02x MO %d MTA[%d] %x\n",
           buf[0], buf[1], buf[2], buf[3], buf[4], buf[5],
           (rctl >> E1000_RCTL_MO_SHIFT) & 3, f >> 5,
           s->mac_reg[MTA + (f >> 5)]);

    return 0;
}

981
static void
982
e1000_set_link_status(NetClientState *nc)
983
{
J
Jason Wang 已提交
984
    E1000State *s = qemu_get_nic_opaque(nc);
985 986
    uint32_t old_status = s->mac_reg[STATUS];

987
    if (nc->link_down) {
988
        e1000_link_down(s);
989
    } else {
990
        if (have_autoneg(s) &&
991 992 993 994 995 996 997
            !(s->phy_reg[PHY_STATUS] & MII_SR_AUTONEG_COMPLETE)) {
            /* emulate auto-negotiation if supported */
            timer_mod(s->autoneg_timer,
                      qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 500);
        } else {
            e1000_link_up(s);
        }
998
    }
999 1000 1001 1002 1003

    if (s->mac_reg[STATUS] != old_status)
        set_ics(s, 0, E1000_ICR_LSC);
}

1004 1005 1006 1007 1008
static bool e1000_has_rxbufs(E1000State *s, size_t total_size)
{
    int bufs;
    /* Fast-path short packets */
    if (total_size <= s->rxbuf_size) {
1009
        return s->mac_reg[RDH] != s->mac_reg[RDT];
1010 1011 1012
    }
    if (s->mac_reg[RDH] < s->mac_reg[RDT]) {
        bufs = s->mac_reg[RDT] - s->mac_reg[RDH];
1013
    } else if (s->mac_reg[RDH] > s->mac_reg[RDT]) {
1014 1015 1016 1017 1018 1019 1020 1021
        bufs = s->mac_reg[RDLEN] /  sizeof(struct e1000_rx_desc) +
            s->mac_reg[RDT] - s->mac_reg[RDH];
    } else {
        return false;
    }
    return total_size <= bufs * s->rxbuf_size;
}

1022
static int
1023
e1000_can_receive(NetClientState *nc)
1024
{
J
Jason Wang 已提交
1025
    E1000State *s = qemu_get_nic_opaque(nc);
1026

1027
    return (s->mac_reg[STATUS] & E1000_STATUS_LU) &&
1028 1029 1030
        (s->mac_reg[RCTL] & E1000_RCTL_EN) &&
        (s->parent_obj.config[PCI_COMMAND] & PCI_COMMAND_MASTER) &&
        e1000_has_rxbufs(s, 1);
1031 1032
}

1033 1034 1035 1036 1037 1038 1039 1040
static uint64_t rx_desc_base(E1000State *s)
{
    uint64_t bah = s->mac_reg[RDBAH];
    uint64_t bal = s->mac_reg[RDBAL] & ~0xf;

    return (bah << 32) + bal;
}

1041
static ssize_t
1042
e1000_receive_iov(NetClientState *nc, const struct iovec *iov, int iovcnt)
1043
{
J
Jason Wang 已提交
1044
    E1000State *s = qemu_get_nic_opaque(nc);
1045
    PCIDevice *d = PCI_DEVICE(s);
1046
    struct e1000_rx_desc desc;
1047
    dma_addr_t base;
1048 1049
    unsigned int n, rdt;
    uint32_t rdh_start;
1050
    uint16_t vlan_special = 0;
1051
    uint8_t vlan_status = 0;
1052
    uint8_t min_buf[MIN_BUF_SIZE];
1053 1054 1055 1056
    struct iovec min_iov;
    uint8_t *filter_buf = iov->iov_base;
    size_t size = iov_size(iov, iovcnt);
    size_t iov_ofs = 0;
1057 1058 1059
    size_t desc_offset;
    size_t desc_size;
    size_t total_size;
1060 1061
    static const int PRCregs[6] = { PRC64, PRC127, PRC255, PRC511,
                                    PRC1023, PRC1522 };
1062

1063 1064 1065 1066 1067
    if (!(s->mac_reg[STATUS] & E1000_STATUS_LU)) {
        return -1;
    }

    if (!(s->mac_reg[RCTL] & E1000_RCTL_EN)) {
1068
        return -1;
1069
    }
1070

1071 1072
    /* Pad to minimum Ethernet frame length */
    if (size < sizeof(min_buf)) {
1073
        iov_to_buf(iov, iovcnt, 0, min_buf, size);
1074
        memset(&min_buf[size], 0, sizeof(min_buf) - size);
1075
        inc_reg_if_not_full(s, RUC);
1076 1077 1078 1079 1080 1081 1082 1083
        min_iov.iov_base = filter_buf = min_buf;
        min_iov.iov_len = size = sizeof(min_buf);
        iovcnt = 1;
        iov = &min_iov;
    } else if (iov->iov_len < MAXIMUM_ETHERNET_HDR_LEN) {
        /* This is very unlikely, but may happen. */
        iov_to_buf(iov, iovcnt, 0, min_buf, MAXIMUM_ETHERNET_HDR_LEN);
        filter_buf = min_buf;
1084 1085
    }

1086
    /* Discard oversized packets if !LPE and !SBP. */
1087 1088 1089
    if ((size > MAXIMUM_ETHERNET_LPE_SIZE ||
        (size > MAXIMUM_ETHERNET_VLAN_SIZE
        && !(s->mac_reg[RCTL] & E1000_RCTL_LPE)))
1090
        && !(s->mac_reg[RCTL] & E1000_RCTL_SBP)) {
1091
        inc_reg_if_not_full(s, ROC);
1092 1093 1094
        return size;
    }

1095
    if (!receive_filter(s, filter_buf, size)) {
1096
        return size;
1097
    }
1098

1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111
    if (vlan_enabled(s) && is_vlan_packet(s, filter_buf)) {
        vlan_special = cpu_to_le16(be16_to_cpup((uint16_t *)(filter_buf
                                                                + 14)));
        iov_ofs = 4;
        if (filter_buf == iov->iov_base) {
            memmove(filter_buf + 4, filter_buf, 12);
        } else {
            iov_from_buf(iov, iovcnt, 4, filter_buf, 12);
            while (iov->iov_len <= iov_ofs) {
                iov_ofs -= iov->iov_len;
                iov++;
            }
        }
1112 1113 1114 1115
        vlan_status = E1000_RXD_STAT_VP;
        size -= 4;
    }

1116
    rdh_start = s->mac_reg[RDH];
1117 1118
    desc_offset = 0;
    total_size = size + fcs_len(s);
1119 1120 1121 1122
    if (!e1000_has_rxbufs(s, total_size)) {
            set_ics(s, 0, E1000_ICS_RXO);
            return -1;
    }
1123
    do {
1124 1125 1126 1127
        desc_size = total_size - desc_offset;
        if (desc_size > s->rxbuf_size) {
            desc_size = s->rxbuf_size;
        }
1128
        base = rx_desc_base(s) + sizeof(desc) * s->mac_reg[RDH];
1129
        pci_dma_read(d, base, &desc, sizeof(desc));
1130 1131
        desc.special = vlan_special;
        desc.status |= (vlan_status | E1000_RXD_STAT_DD);
1132
        if (desc.buffer_addr) {
1133
            if (desc_offset < size) {
1134 1135
                size_t iov_copy;
                hwaddr ba = le64_to_cpu(desc.buffer_addr);
1136 1137 1138 1139
                size_t copy_size = size - desc_offset;
                if (copy_size > s->rxbuf_size) {
                    copy_size = s->rxbuf_size;
                }
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
                do {
                    iov_copy = MIN(copy_size, iov->iov_len - iov_ofs);
                    pci_dma_write(d, ba, iov->iov_base + iov_ofs, iov_copy);
                    copy_size -= iov_copy;
                    ba += iov_copy;
                    iov_ofs += iov_copy;
                    if (iov_ofs == iov->iov_len) {
                        iov++;
                        iov_ofs = 0;
                    }
                } while (copy_size);
1151 1152
            }
            desc_offset += desc_size;
1153
            desc.length = cpu_to_le16(desc_size);
1154 1155 1156
            if (desc_offset >= total_size) {
                desc.status |= E1000_RXD_STAT_EOP | E1000_RXD_STAT_IXSM;
            } else {
1157 1158 1159
                /* Guest zeroing out status is not a hardware requirement.
                   Clear EOP in case guest didn't do it. */
                desc.status &= ~E1000_RXD_STAT_EOP;
1160
            }
J
Jes Sorensen 已提交
1161
        } else { // as per intel docs; skip descriptors with null buf addr
1162
            DBGOUT(RX, "Null RX descriptor!!\n");
J
Jes Sorensen 已提交
1163
        }
1164
        pci_dma_write(d, base, &desc, sizeof(desc));
1165 1166 1167 1168 1169 1170 1171 1172

        if (++s->mac_reg[RDH] * sizeof(desc) >= s->mac_reg[RDLEN])
            s->mac_reg[RDH] = 0;
        /* see comment in start_xmit; same here */
        if (s->mac_reg[RDH] == rdh_start) {
            DBGOUT(RXERR, "RDH wraparound @%x, RDT %x, RDLEN %x\n",
                   rdh_start, s->mac_reg[RDT], s->mac_reg[RDLEN]);
            set_ics(s, 0, E1000_ICS_RXO);
1173
            return -1;
1174
        }
1175
    } while (desc_offset < total_size);
1176

1177
    increase_size_stats(s, PRCregs, total_size);
1178 1179
    inc_reg_if_not_full(s, TPR);
    s->mac_reg[GPRC] = s->mac_reg[TPR];
M
Michael S. Tsirkin 已提交
1180 1181 1182
    /* TOR - Total Octets Received:
     * This register includes bytes received in a packet from the <Destination
     * Address> field through the <CRC> field, inclusively.
1183
     * Always include FCS length (4) in size.
M
Michael S. Tsirkin 已提交
1184
     */
1185
    grow_8reg_if_not_full(s, TORL, size+4);
1186 1187
    s->mac_reg[GORCL] = s->mac_reg[TORL];
    s->mac_reg[GORCH] = s->mac_reg[TORH];
1188 1189 1190 1191

    n = E1000_ICS_RXT0;
    if ((rdt = s->mac_reg[RDT]) < s->mac_reg[RDH])
        rdt += s->mac_reg[RDLEN] / sizeof(desc);
1192 1193
    if (((rdt - s->mac_reg[RDH]) * sizeof(desc)) <= s->mac_reg[RDLEN] >>
        s->rxbuf_min_shift)
1194 1195 1196
        n |= E1000_ICS_RXDMT0;

    set_ics(s, 0, n);
1197 1198

    return size;
1199 1200
}

1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211
static ssize_t
e1000_receive(NetClientState *nc, const uint8_t *buf, size_t size)
{
    const struct iovec iov = {
        .iov_base = (uint8_t *)buf,
        .iov_len = size
    };

    return e1000_receive_iov(nc, &iov, 1);
}

1212 1213 1214 1215 1216 1217
static uint32_t
mac_readreg(E1000State *s, int index)
{
    return s->mac_reg[index];
}

1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
static uint32_t
mac_low4_read(E1000State *s, int index)
{
    return s->mac_reg[index] & 0xf;
}

static uint32_t
mac_low11_read(E1000State *s, int index)
{
    return s->mac_reg[index] & 0x7ff;
}

static uint32_t
mac_low13_read(E1000State *s, int index)
{
    return s->mac_reg[index] & 0x1fff;
}

static uint32_t
mac_low16_read(E1000State *s, int index)
{
    return s->mac_reg[index] & 0xffff;
}

1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
static uint32_t
mac_icr_read(E1000State *s, int index)
{
    uint32_t ret = s->mac_reg[ICR];

    DBGOUT(INTERRUPT, "ICR read: %x\n", ret);
    set_interrupt_cause(s, 0, 0);
    return ret;
}

static uint32_t
mac_read_clr4(E1000State *s, int index)
{
    uint32_t ret = s->mac_reg[index];

    s->mac_reg[index] = 0;
    return ret;
}

static uint32_t
mac_read_clr8(E1000State *s, int index)
{
    uint32_t ret = s->mac_reg[index];

    s->mac_reg[index] = 0;
    s->mac_reg[index-1] = 0;
    return ret;
}

static void
mac_writereg(E1000State *s, int index, uint32_t val)
{
1274 1275
    uint32_t macaddr[2];

1276
    s->mac_reg[index] = val;
1277

1278
    if (index == RA + 1) {
1279 1280 1281 1282
        macaddr[0] = cpu_to_le32(s->mac_reg[RA]);
        macaddr[1] = cpu_to_le32(s->mac_reg[RA + 1]);
        qemu_format_nic_info_str(qemu_get_queue(s->nic), (uint8_t *)macaddr);
    }
1283 1284 1285 1286 1287 1288
}

static void
set_rdt(E1000State *s, int index, uint32_t val)
{
    s->mac_reg[index] = val & 0xffff;
1289
    if (e1000_has_rxbufs(s, 1)) {
J
Jason Wang 已提交
1290
        qemu_flush_queued_packets(qemu_get_queue(s->nic));
1291
    }
1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334
}

static void
set_16bit(E1000State *s, int index, uint32_t val)
{
    s->mac_reg[index] = val & 0xffff;
}

static void
set_dlen(E1000State *s, int index, uint32_t val)
{
    s->mac_reg[index] = val & 0xfff80;
}

static void
set_tctl(E1000State *s, int index, uint32_t val)
{
    s->mac_reg[index] = val;
    s->mac_reg[TDT] &= 0xffff;
    start_xmit(s);
}

static void
set_icr(E1000State *s, int index, uint32_t val)
{
    DBGOUT(INTERRUPT, "set_icr %x\n", val);
    set_interrupt_cause(s, 0, s->mac_reg[ICR] & ~val);
}

static void
set_imc(E1000State *s, int index, uint32_t val)
{
    s->mac_reg[IMS] &= ~val;
    set_ics(s, 0, 0);
}

static void
set_ims(E1000State *s, int index, uint32_t val)
{
    s->mac_reg[IMS] |= val;
    set_ics(s, 0, 0);
}

L
Leonid Bloch 已提交
1335
#define getreg(x)    [x] = mac_readreg
1336
static uint32_t (*macreg_readops[])(E1000State *, int) = {
L
Leonid Bloch 已提交
1337 1338 1339 1340 1341 1342 1343
    getreg(PBA),      getreg(RCTL),     getreg(TDH),      getreg(TXDCTL),
    getreg(WUFC),     getreg(TDT),      getreg(CTRL),     getreg(LEDCTL),
    getreg(MANC),     getreg(MDIC),     getreg(SWSM),     getreg(STATUS),
    getreg(TORL),     getreg(TOTL),     getreg(IMS),      getreg(TCTL),
    getreg(RDH),      getreg(RDT),      getreg(VET),      getreg(ICS),
    getreg(TDBAL),    getreg(TDBAH),    getreg(RDBAH),    getreg(RDBAL),
    getreg(TDLEN),    getreg(RDLEN),    getreg(RDTR),     getreg(RADV),
1344 1345 1346 1347 1348 1349
    getreg(TADV),     getreg(ITR),      getreg(FCRUC),    getreg(IPAV),
    getreg(WUC),      getreg(WUS),      getreg(SCC),      getreg(ECOL),
    getreg(MCC),      getreg(LATECOL),  getreg(COLC),     getreg(DC),
    getreg(TNCRS),    getreg(SEC),      getreg(CEXTERR),  getreg(RLEC),
    getreg(XONRXC),   getreg(XONTXC),   getreg(XOFFRXC),  getreg(XOFFTXC),
    getreg(RFC),      getreg(RJC),      getreg(RNBC),     getreg(TSCTFC),
1350 1351
    getreg(MGTPRC),   getreg(MGTPDC),   getreg(MGTPTC),   getreg(GORCL),
    getreg(GOTCL),
L
Leonid Bloch 已提交
1352 1353

    [TOTH]    = mac_read_clr8,      [TORH]    = mac_read_clr8,
1354 1355 1356 1357 1358 1359 1360
    [GOTCH]   = mac_read_clr8,      [GORCH]   = mac_read_clr8,
    [PRC64]   = mac_read_clr4,      [PRC127]  = mac_read_clr4,
    [PRC255]  = mac_read_clr4,      [PRC511]  = mac_read_clr4,
    [PRC1023] = mac_read_clr4,      [PRC1522] = mac_read_clr4,
    [PTC64]   = mac_read_clr4,      [PTC127]  = mac_read_clr4,
    [PTC255]  = mac_read_clr4,      [PTC511]  = mac_read_clr4,
    [PTC1023] = mac_read_clr4,      [PTC1522] = mac_read_clr4,
L
Leonid Bloch 已提交
1361 1362
    [GPRC]    = mac_read_clr4,      [GPTC]    = mac_read_clr4,
    [TPT]     = mac_read_clr4,      [TPR]     = mac_read_clr4,
1363 1364 1365 1366
    [RUC]     = mac_read_clr4,      [ROC]     = mac_read_clr4,
    [BPRC]    = mac_read_clr4,      [MPRC]    = mac_read_clr4,
    [TSCTC]   = mac_read_clr4,      [BPTC]    = mac_read_clr4,
    [MPTC]    = mac_read_clr4,
L
Leonid Bloch 已提交
1367 1368
    [ICR]     = mac_icr_read,       [EECD]    = get_eecd,
    [EERD]    = flash_eerd_read,
1369 1370 1371 1372 1373 1374 1375
    [RDFH]    = mac_low13_read,     [RDFT]    = mac_low13_read,
    [RDFHS]   = mac_low13_read,     [RDFTS]   = mac_low13_read,
    [RDFPC]   = mac_low13_read,
    [TDFH]    = mac_low11_read,     [TDFT]    = mac_low11_read,
    [TDFHS]   = mac_low13_read,     [TDFTS]   = mac_low13_read,
    [TDFPC]   = mac_low13_read,
    [AIT]     = mac_low16_read,
L
Leonid Bloch 已提交
1376 1377

    [CRCERRS ... MPC]   = &mac_readreg,
1378 1379
    [IP6AT ... IP6AT+3] = &mac_readreg,    [IP4AT ... IP4AT+6] = &mac_readreg,
    [FFLT ... FFLT+6]   = &mac_low11_read,
L
Leonid Bloch 已提交
1380
    [RA ... RA+31]      = &mac_readreg,
1381
    [WUPM ... WUPM+31]  = &mac_readreg,
L
Leonid Bloch 已提交
1382
    [MTA ... MTA+127]   = &mac_readreg,
1383
    [VFTA ... VFTA+127] = &mac_readreg,
1384 1385 1386
    [FFMT ... FFMT+254] = &mac_low4_read,
    [FFVT ... FFVT+254] = &mac_readreg,
    [PBM ... PBM+16383] = &mac_readreg,
1387
};
1388
enum { NREADOPS = ARRAY_SIZE(macreg_readops) };
1389

L
Leonid Bloch 已提交
1390
#define putreg(x)    [x] = mac_writereg
1391
static void (*macreg_writeops[])(E1000State *, int, uint32_t) = {
L
Leonid Bloch 已提交
1392 1393
    putreg(PBA),      putreg(EERD),     putreg(SWSM),     putreg(WUFC),
    putreg(TDBAL),    putreg(TDBAH),    putreg(TXDCTL),   putreg(RDBAH),
1394 1395 1396 1397 1398
    putreg(RDBAL),    putreg(LEDCTL),   putreg(VET),      putreg(FCRUC),
    putreg(TDFH),     putreg(TDFT),     putreg(TDFHS),    putreg(TDFTS),
    putreg(TDFPC),    putreg(RDFH),     putreg(RDFT),     putreg(RDFHS),
    putreg(RDFTS),    putreg(RDFPC),    putreg(IPAV),     putreg(WUC),
    putreg(WUS),      putreg(AIT),
L
Leonid Bloch 已提交
1399 1400 1401 1402 1403 1404 1405 1406 1407

    [TDLEN]  = set_dlen,   [RDLEN]  = set_dlen,       [TCTL] = set_tctl,
    [TDT]    = set_tctl,   [MDIC]   = set_mdic,       [ICS]  = set_ics,
    [TDH]    = set_16bit,  [RDH]    = set_16bit,      [RDT]  = set_rdt,
    [IMC]    = set_imc,    [IMS]    = set_ims,        [ICR]  = set_icr,
    [EECD]   = set_eecd,   [RCTL]   = set_rx_control, [CTRL] = set_ctrl,
    [RDTR]   = set_16bit,  [RADV]   = set_16bit,      [TADV] = set_16bit,
    [ITR]    = set_16bit,

1408 1409
    [IP6AT ... IP6AT+3] = &mac_writereg, [IP4AT ... IP4AT+6] = &mac_writereg,
    [FFLT ... FFLT+6]   = &mac_writereg,
L
Leonid Bloch 已提交
1410
    [RA ... RA+31]      = &mac_writereg,
1411
    [WUPM ... WUPM+31]  = &mac_writereg,
L
Leonid Bloch 已提交
1412
    [MTA ... MTA+127]   = &mac_writereg,
1413
    [VFTA ... VFTA+127] = &mac_writereg,
1414 1415
    [FFMT ... FFMT+254] = &mac_writereg, [FFVT ... FFVT+254] = &mac_writereg,
    [PBM ... PBM+16383] = &mac_writereg,
1416
};
1417

1418
enum { NWRITEOPS = ARRAY_SIZE(macreg_writeops) };
1419

1420 1421 1422 1423 1424 1425 1426 1427 1428 1429
enum { MAC_ACCESS_PARTIAL = 1, MAC_ACCESS_FLAG_NEEDED = 2 };

#define markflag(x)    ((E1000_FLAG_##x << 2) | MAC_ACCESS_FLAG_NEEDED)
/* In the array below the meaning of the bits is: [f|f|f|f|f|f|n|p]
 * f - flag bits (up to 6 possible flags)
 * n - flag needed
 * p - partially implenented */
static const uint8_t mac_reg_access[0x8000] = {
    [RDTR]    = markflag(MIT),    [TADV]    = markflag(MIT),
    [RADV]    = markflag(MIT),    [ITR]     = markflag(MIT),
1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446

    [IPAV]    = markflag(MAC),    [WUC]     = markflag(MAC),
    [IP6AT]   = markflag(MAC),    [IP4AT]   = markflag(MAC),
    [FFVT]    = markflag(MAC),    [WUPM]    = markflag(MAC),
    [ECOL]    = markflag(MAC),    [MCC]     = markflag(MAC),
    [DC]      = markflag(MAC),    [TNCRS]   = markflag(MAC),
    [RLEC]    = markflag(MAC),    [XONRXC]  = markflag(MAC),
    [XOFFTXC] = markflag(MAC),    [RFC]     = markflag(MAC),
    [TSCTFC]  = markflag(MAC),    [MGTPRC]  = markflag(MAC),
    [WUS]     = markflag(MAC),    [AIT]     = markflag(MAC),
    [FFLT]    = markflag(MAC),    [FFMT]    = markflag(MAC),
    [SCC]     = markflag(MAC),    [FCRUC]   = markflag(MAC),
    [LATECOL] = markflag(MAC),    [COLC]    = markflag(MAC),
    [SEC]     = markflag(MAC),    [CEXTERR] = markflag(MAC),
    [XONTXC]  = markflag(MAC),    [XOFFRXC] = markflag(MAC),
    [RJC]     = markflag(MAC),    [RNBC]    = markflag(MAC),
    [MGTPDC]  = markflag(MAC),    [MGTPTC]  = markflag(MAC),
1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458
    [RUC]     = markflag(MAC),    [ROC]     = markflag(MAC),
    [GORCL]   = markflag(MAC),    [GORCH]   = markflag(MAC),
    [GOTCL]   = markflag(MAC),    [GOTCH]   = markflag(MAC),
    [BPRC]    = markflag(MAC),    [MPRC]    = markflag(MAC),
    [TSCTC]   = markflag(MAC),    [PRC64]   = markflag(MAC),
    [PRC127]  = markflag(MAC),    [PRC255]  = markflag(MAC),
    [PRC511]  = markflag(MAC),    [PRC1023] = markflag(MAC),
    [PRC1522] = markflag(MAC),    [PTC64]   = markflag(MAC),
    [PTC127]  = markflag(MAC),    [PTC255]  = markflag(MAC),
    [PTC511]  = markflag(MAC),    [PTC1023] = markflag(MAC),
    [PTC1522] = markflag(MAC),    [MPTC]    = markflag(MAC),
    [BPTC]    = markflag(MAC),
1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470

    [TDFH]  = markflag(MAC) | MAC_ACCESS_PARTIAL,
    [TDFT]  = markflag(MAC) | MAC_ACCESS_PARTIAL,
    [TDFHS] = markflag(MAC) | MAC_ACCESS_PARTIAL,
    [TDFTS] = markflag(MAC) | MAC_ACCESS_PARTIAL,
    [TDFPC] = markflag(MAC) | MAC_ACCESS_PARTIAL,
    [RDFH]  = markflag(MAC) | MAC_ACCESS_PARTIAL,
    [RDFT]  = markflag(MAC) | MAC_ACCESS_PARTIAL,
    [RDFHS] = markflag(MAC) | MAC_ACCESS_PARTIAL,
    [RDFTS] = markflag(MAC) | MAC_ACCESS_PARTIAL,
    [RDFPC] = markflag(MAC) | MAC_ACCESS_PARTIAL,
    [PBM]   = markflag(MAC) | MAC_ACCESS_PARTIAL,
1471 1472
};

1473
static void
A
Avi Kivity 已提交
1474
e1000_mmio_write(void *opaque, hwaddr addr, uint64_t val,
A
Avi Kivity 已提交
1475
                 unsigned size)
1476 1477
{
    E1000State *s = opaque;
1478
    unsigned int index = (addr & 0x1ffff) >> 2;
1479

J
Jes Sorensen 已提交
1480
    if (index < NWRITEOPS && macreg_writeops[index]) {
1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491
        if (!(mac_reg_access[index] & MAC_ACCESS_FLAG_NEEDED)
            || (s->compat_flags & (mac_reg_access[index] >> 2))) {
            if (mac_reg_access[index] & MAC_ACCESS_PARTIAL) {
                DBGOUT(GENERAL, "Writing to register at offset: 0x%08x. "
                       "It is not fully implemented.\n", index<<2);
            }
            macreg_writeops[index](s, index, val);
        } else {    /* "flag needed" bit is set, but the flag is not active */
            DBGOUT(MMIO, "MMIO write attempt to disabled reg. addr=0x%08x\n",
                   index<<2);
        }
J
Jes Sorensen 已提交
1492
    } else if (index < NREADOPS && macreg_readops[index]) {
1493 1494
        DBGOUT(MMIO, "e1000_mmio_writel RO %x: 0x%04"PRIx64"\n",
               index<<2, val);
J
Jes Sorensen 已提交
1495
    } else {
A
Avi Kivity 已提交
1496
        DBGOUT(UNKNOWN, "MMIO unknown write addr=0x%08x,val=0x%08"PRIx64"\n",
1497
               index<<2, val);
J
Jes Sorensen 已提交
1498
    }
1499 1500
}

A
Avi Kivity 已提交
1501
static uint64_t
A
Avi Kivity 已提交
1502
e1000_mmio_read(void *opaque, hwaddr addr, unsigned size)
1503 1504
{
    E1000State *s = opaque;
1505
    unsigned int index = (addr & 0x1ffff) >> 2;
1506

1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520
    if (index < NREADOPS && macreg_readops[index]) {
        if (!(mac_reg_access[index] & MAC_ACCESS_FLAG_NEEDED)
            || (s->compat_flags & (mac_reg_access[index] >> 2))) {
            if (mac_reg_access[index] & MAC_ACCESS_PARTIAL) {
                DBGOUT(GENERAL, "Reading register at offset: 0x%08x. "
                       "It is not fully implemented.\n", index<<2);
            }
            return macreg_readops[index](s, index);
        } else {    /* "flag needed" bit is set, but the flag is not active */
            DBGOUT(MMIO, "MMIO read attempt of disabled reg. addr=0x%08x\n",
                   index<<2);
        }
    } else {
        DBGOUT(UNKNOWN, "MMIO unknown read addr=0x%08x\n", index<<2);
A
aurel32 已提交
1521
    }
1522 1523 1524
    return 0;
}

A
Avi Kivity 已提交
1525 1526 1527 1528 1529 1530 1531 1532 1533 1534
static const MemoryRegionOps e1000_mmio_ops = {
    .read = e1000_mmio_read,
    .write = e1000_mmio_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
    .impl = {
        .min_access_size = 4,
        .max_access_size = 4,
    },
};

A
Avi Kivity 已提交
1535
static uint64_t e1000_io_read(void *opaque, hwaddr addr,
A
Avi Kivity 已提交
1536
                              unsigned size)
1537
{
A
Avi Kivity 已提交
1538 1539 1540 1541
    E1000State *s = opaque;

    (void)s;
    return 0;
1542 1543
}

A
Avi Kivity 已提交
1544
static void e1000_io_write(void *opaque, hwaddr addr,
A
Avi Kivity 已提交
1545
                           uint64_t val, unsigned size)
1546
{
A
Avi Kivity 已提交
1547 1548 1549
    E1000State *s = opaque;

    (void)s;
1550 1551
}

A
Avi Kivity 已提交
1552 1553 1554 1555 1556 1557
static const MemoryRegionOps e1000_io_ops = {
    .read = e1000_io_read,
    .write = e1000_io_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
};

J
Juan Quintela 已提交
1558
static bool is_version_1(void *opaque, int version_id)
1559
{
J
Juan Quintela 已提交
1560
    return version_id == 1;
1561 1562
}

1563 1564 1565 1566
static void e1000_pre_save(void *opaque)
{
    E1000State *s = opaque;
    NetClientState *nc = qemu_get_queue(s->nic);
1567

1568 1569 1570 1571 1572
    /* If the mitigation timer is active, emulate a timeout now. */
    if (s->mit_timer_on) {
        e1000_mit_timer(s);
    }

1573
    /*
1574 1575 1576
     * If link is down and auto-negotiation is supported and ongoing,
     * complete auto-negotiation immediately. This allows us to look
     * at MII_SR_AUTONEG_COMPLETE to infer link status on load.
1577
     */
1578 1579
    if (nc->link_down && have_autoneg(s)) {
        s->phy_reg[PHY_STATUS] |= MII_SR_AUTONEG_COMPLETE;
1580 1581 1582
    }
}

1583 1584 1585
static int e1000_post_load(void *opaque, int version_id)
{
    E1000State *s = opaque;
J
Jason Wang 已提交
1586
    NetClientState *nc = qemu_get_queue(s->nic);
1587

1588
    if (!chkflag(MIT)) {
1589 1590 1591 1592 1593 1594 1595
        s->mac_reg[ITR] = s->mac_reg[RDTR] = s->mac_reg[RADV] =
            s->mac_reg[TADV] = 0;
        s->mit_irq_level = false;
    }
    s->mit_ide = 0;
    s->mit_timer_on = false;

1596
    /* nc.link_down can't be migrated, so infer link_down according
1597 1598
     * to link status bit in mac_reg[STATUS].
     * Alternatively, restart link negotiation if it was in progress. */
J
Jason Wang 已提交
1599
    nc->link_down = (s->mac_reg[STATUS] & E1000_STATUS_LU) == 0;
1600

1601
    if (have_autoneg(s) &&
1602 1603
        !(s->phy_reg[PHY_STATUS] & MII_SR_AUTONEG_COMPLETE)) {
        nc->link_down = false;
1604 1605
        timer_mod(s->autoneg_timer,
                  qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 500);
1606
    }
1607 1608 1609 1610

    return 0;
}

1611 1612 1613 1614
static bool e1000_mit_state_needed(void *opaque)
{
    E1000State *s = opaque;

1615
    return chkflag(MIT);
1616 1617
}

1618 1619 1620 1621
static bool e1000_full_mac_needed(void *opaque)
{
    E1000State *s = opaque;

1622
    return chkflag(MAC);
1623 1624
}

1625 1626 1627 1628
static const VMStateDescription vmstate_e1000_mit_state = {
    .name = "e1000/mit_state",
    .version_id = 1,
    .minimum_version_id = 1,
1629
    .needed = e1000_mit_state_needed,
1630
    .fields = (VMStateField[]) {
1631 1632 1633 1634 1635 1636 1637 1638 1639
        VMSTATE_UINT32(mac_reg[RDTR], E1000State),
        VMSTATE_UINT32(mac_reg[RADV], E1000State),
        VMSTATE_UINT32(mac_reg[TADV], E1000State),
        VMSTATE_UINT32(mac_reg[ITR], E1000State),
        VMSTATE_BOOL(mit_irq_level, E1000State),
        VMSTATE_END_OF_LIST()
    }
};

1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650
static const VMStateDescription vmstate_e1000_full_mac_state = {
    .name = "e1000/full_mac_state",
    .version_id = 1,
    .minimum_version_id = 1,
    .needed = e1000_full_mac_needed,
    .fields = (VMStateField[]) {
        VMSTATE_UINT32_ARRAY(mac_reg, E1000State, 0x8000),
        VMSTATE_END_OF_LIST()
    }
};

J
Juan Quintela 已提交
1651 1652 1653 1654
static const VMStateDescription vmstate_e1000 = {
    .name = "e1000",
    .version_id = 2,
    .minimum_version_id = 1,
1655
    .pre_save = e1000_pre_save,
1656
    .post_load = e1000_post_load,
1657
    .fields = (VMStateField[]) {
1658
        VMSTATE_PCI_DEVICE(parent_obj, E1000State),
J
Juan Quintela 已提交
1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726
        VMSTATE_UNUSED_TEST(is_version_1, 4), /* was instance id */
        VMSTATE_UNUSED(4), /* Was mmio_base.  */
        VMSTATE_UINT32(rxbuf_size, E1000State),
        VMSTATE_UINT32(rxbuf_min_shift, E1000State),
        VMSTATE_UINT32(eecd_state.val_in, E1000State),
        VMSTATE_UINT16(eecd_state.bitnum_in, E1000State),
        VMSTATE_UINT16(eecd_state.bitnum_out, E1000State),
        VMSTATE_UINT16(eecd_state.reading, E1000State),
        VMSTATE_UINT32(eecd_state.old_eecd, E1000State),
        VMSTATE_UINT8(tx.ipcss, E1000State),
        VMSTATE_UINT8(tx.ipcso, E1000State),
        VMSTATE_UINT16(tx.ipcse, E1000State),
        VMSTATE_UINT8(tx.tucss, E1000State),
        VMSTATE_UINT8(tx.tucso, E1000State),
        VMSTATE_UINT16(tx.tucse, E1000State),
        VMSTATE_UINT32(tx.paylen, E1000State),
        VMSTATE_UINT8(tx.hdr_len, E1000State),
        VMSTATE_UINT16(tx.mss, E1000State),
        VMSTATE_UINT16(tx.size, E1000State),
        VMSTATE_UINT16(tx.tso_frames, E1000State),
        VMSTATE_UINT8(tx.sum_needed, E1000State),
        VMSTATE_INT8(tx.ip, E1000State),
        VMSTATE_INT8(tx.tcp, E1000State),
        VMSTATE_BUFFER(tx.header, E1000State),
        VMSTATE_BUFFER(tx.data, E1000State),
        VMSTATE_UINT16_ARRAY(eeprom_data, E1000State, 64),
        VMSTATE_UINT16_ARRAY(phy_reg, E1000State, 0x20),
        VMSTATE_UINT32(mac_reg[CTRL], E1000State),
        VMSTATE_UINT32(mac_reg[EECD], E1000State),
        VMSTATE_UINT32(mac_reg[EERD], E1000State),
        VMSTATE_UINT32(mac_reg[GPRC], E1000State),
        VMSTATE_UINT32(mac_reg[GPTC], E1000State),
        VMSTATE_UINT32(mac_reg[ICR], E1000State),
        VMSTATE_UINT32(mac_reg[ICS], E1000State),
        VMSTATE_UINT32(mac_reg[IMC], E1000State),
        VMSTATE_UINT32(mac_reg[IMS], E1000State),
        VMSTATE_UINT32(mac_reg[LEDCTL], E1000State),
        VMSTATE_UINT32(mac_reg[MANC], E1000State),
        VMSTATE_UINT32(mac_reg[MDIC], E1000State),
        VMSTATE_UINT32(mac_reg[MPC], E1000State),
        VMSTATE_UINT32(mac_reg[PBA], E1000State),
        VMSTATE_UINT32(mac_reg[RCTL], E1000State),
        VMSTATE_UINT32(mac_reg[RDBAH], E1000State),
        VMSTATE_UINT32(mac_reg[RDBAL], E1000State),
        VMSTATE_UINT32(mac_reg[RDH], E1000State),
        VMSTATE_UINT32(mac_reg[RDLEN], E1000State),
        VMSTATE_UINT32(mac_reg[RDT], E1000State),
        VMSTATE_UINT32(mac_reg[STATUS], E1000State),
        VMSTATE_UINT32(mac_reg[SWSM], E1000State),
        VMSTATE_UINT32(mac_reg[TCTL], E1000State),
        VMSTATE_UINT32(mac_reg[TDBAH], E1000State),
        VMSTATE_UINT32(mac_reg[TDBAL], E1000State),
        VMSTATE_UINT32(mac_reg[TDH], E1000State),
        VMSTATE_UINT32(mac_reg[TDLEN], E1000State),
        VMSTATE_UINT32(mac_reg[TDT], E1000State),
        VMSTATE_UINT32(mac_reg[TORH], E1000State),
        VMSTATE_UINT32(mac_reg[TORL], E1000State),
        VMSTATE_UINT32(mac_reg[TOTH], E1000State),
        VMSTATE_UINT32(mac_reg[TOTL], E1000State),
        VMSTATE_UINT32(mac_reg[TPR], E1000State),
        VMSTATE_UINT32(mac_reg[TPT], E1000State),
        VMSTATE_UINT32(mac_reg[TXDCTL], E1000State),
        VMSTATE_UINT32(mac_reg[WUFC], E1000State),
        VMSTATE_UINT32(mac_reg[VET], E1000State),
        VMSTATE_UINT32_SUB_ARRAY(mac_reg, E1000State, RA, 32),
        VMSTATE_UINT32_SUB_ARRAY(mac_reg, E1000State, MTA, 128),
        VMSTATE_UINT32_SUB_ARRAY(mac_reg, E1000State, VFTA, 128),
        VMSTATE_END_OF_LIST()
1727
    },
1728 1729
    .subsections = (const VMStateDescription*[]) {
        &vmstate_e1000_mit_state,
1730
        &vmstate_e1000_full_mac_state,
1731
        NULL
J
Juan Quintela 已提交
1732 1733
    }
};
1734

1735 1736 1737 1738
/*
 * EEPROM contents documented in Tables 5-2 and 5-3, pp. 98-102.
 * Note: A valid DevId will be inserted during pci_e1000_init().
 */
B
blueswir1 已提交
1739
static const uint16_t e1000_eeprom_template[64] = {
1740
    0x0000, 0x0000, 0x0000, 0x0000,      0xffff, 0x0000,      0x0000, 0x0000,
1741
    0x3000, 0x1000, 0x6403, 0 /*DevId*/, 0x8086, 0 /*DevId*/, 0x8086, 0x3040,
1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752
    0x0008, 0x2000, 0x7e14, 0x0048,      0x1000, 0x00d8,      0x0000, 0x2700,
    0x6cc9, 0x3150, 0x0722, 0x040b,      0x0984, 0x0000,      0xc000, 0x0706,
    0x1008, 0x0000, 0x0f04, 0x7fff,      0x4d01, 0xffff,      0xffff, 0xffff,
    0xffff, 0xffff, 0xffff, 0xffff,      0xffff, 0xffff,      0xffff, 0xffff,
    0x0100, 0x4000, 0x121c, 0xffff,      0xffff, 0xffff,      0xffff, 0xffff,
    0xffff, 0xffff, 0xffff, 0xffff,      0xffff, 0xffff,      0xffff, 0x0000,
};

/* PCI interface */

static void
A
Avi Kivity 已提交
1753
e1000_mmio_setup(E1000State *d)
1754
{
A
aliguori 已提交
1755 1756 1757 1758 1759 1760
    int i;
    const uint32_t excluded_regs[] = {
        E1000_MDIC, E1000_ICR, E1000_ICS, E1000_IMS,
        E1000_IMC, E1000_TCTL, E1000_TDT, PNPMMIO_SIZE
    };

1761 1762
    memory_region_init_io(&d->mmio, OBJECT(d), &e1000_mmio_ops, d,
                          "e1000-mmio", PNPMMIO_SIZE);
A
Avi Kivity 已提交
1763
    memory_region_add_coalescing(&d->mmio, 0, excluded_regs[0]);
A
aliguori 已提交
1764
    for (i = 0; excluded_regs[i] != PNPMMIO_SIZE; i++)
A
Avi Kivity 已提交
1765 1766
        memory_region_add_coalescing(&d->mmio, excluded_regs[i] + 4,
                                     excluded_regs[i+1] - excluded_regs[i] - 4);
1767
    memory_region_init_io(&d->io, OBJECT(d), &e1000_io_ops, d, "e1000-io", IOPORT_SIZE);
1768 1769
}

1770
static void
1771 1772
pci_e1000_uninit(PCIDevice *dev)
{
P
Peter Crosthwaite 已提交
1773
    E1000State *d = E1000(dev);
1774

1775 1776
    timer_del(d->autoneg_timer);
    timer_free(d->autoneg_timer);
1777 1778
    timer_del(d->mit_timer);
    timer_free(d->mit_timer);
J
Jason Wang 已提交
1779
    qemu_del_nic(d->nic);
1780 1781
}

M
Mark McLoughlin 已提交
1782
static NetClientInfo net_e1000_info = {
1783
    .type = NET_CLIENT_OPTIONS_KIND_NIC,
M
Mark McLoughlin 已提交
1784 1785 1786
    .size = sizeof(NICState),
    .can_receive = e1000_can_receive,
    .receive = e1000_receive,
1787
    .receive_iov = e1000_receive_iov,
M
Mark McLoughlin 已提交
1788 1789 1790
    .link_status_changed = e1000_set_link_status,
};

1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804
static void e1000_write_config(PCIDevice *pci_dev, uint32_t address,
                                uint32_t val, int len)
{
    E1000State *s = E1000(pci_dev);

    pci_default_write_config(pci_dev, address, val, len);

    if (range_covers_byte(address, len, PCI_COMMAND) &&
        (pci_dev->config[PCI_COMMAND] & PCI_COMMAND_MASTER)) {
        qemu_flush_queued_packets(qemu_get_queue(s->nic));
    }
}


1805
static void pci_e1000_realize(PCIDevice *pci_dev, Error **errp)
1806
{
P
Peter Crosthwaite 已提交
1807 1808
    DeviceState *dev = DEVICE(pci_dev);
    E1000State *d = E1000(pci_dev);
1809
    PCIDeviceClass *pdc = PCI_DEVICE_GET_CLASS(pci_dev);
1810 1811 1812
    uint8_t *pci_conf;
    uint16_t checksum = 0;
    int i;
1813
    uint8_t *macaddr;
1814

1815 1816
    pci_dev->config_write = e1000_write_config;

1817
    pci_conf = pci_dev->config;
1818

1819 1820
    /* TODO: RST# value should be 0, PCI spec 6.2.4 */
    pci_conf[PCI_CACHE_LINE_SIZE] = 0x10;
1821

1822
    pci_conf[PCI_INTERRUPT_PIN] = 1; /* interrupt pin A */
1823

A
Avi Kivity 已提交
1824
    e1000_mmio_setup(d);
1825

1826
    pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio);
1827

1828
    pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &d->io);
1829 1830 1831

    memmove(d->eeprom_data, e1000_eeprom_template,
        sizeof e1000_eeprom_template);
1832 1833
    qemu_macaddr_default_if_unset(&d->conf.macaddr);
    macaddr = d->conf.macaddr.a;
1834
    for (i = 0; i < 3; i++)
P
Paul Brook 已提交
1835
        d->eeprom_data[i] = (macaddr[2*i+1]<<8) | macaddr[2*i];
1836
    d->eeprom_data[11] = d->eeprom_data[13] = pdc->device_id;
1837 1838 1839 1840 1841
    for (i = 0; i < EEPROM_CHECKSUM_REG; i++)
        checksum += d->eeprom_data[i];
    checksum = (uint16_t) EEPROM_SUM - checksum;
    d->eeprom_data[EEPROM_CHECKSUM_REG] = checksum;

M
Mark McLoughlin 已提交
1842
    d->nic = qemu_new_nic(&net_e1000_info, &d->conf,
P
Peter Crosthwaite 已提交
1843
                          object_get_typename(OBJECT(d)), dev->id, d);
1844

J
Jason Wang 已提交
1845
    qemu_format_nic_info_str(qemu_get_queue(d->nic), macaddr);
1846

1847
    d->autoneg_timer = timer_new_ms(QEMU_CLOCK_VIRTUAL, e1000_autoneg_timer, d);
1848
    d->mit_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, e1000_mit_timer, d);
P
Paul Brook 已提交
1849
}
1850

1851 1852
static void qdev_e1000_reset(DeviceState *dev)
{
P
Peter Crosthwaite 已提交
1853
    E1000State *d = E1000(dev);
1854 1855 1856
    e1000_reset(d);
}

1857 1858
static Property e1000_properties[] = {
    DEFINE_NIC_PROPERTIES(E1000State, conf),
1859 1860
    DEFINE_PROP_BIT("autonegotiation", E1000State,
                    compat_flags, E1000_FLAG_AUTONEG_BIT, true),
1861 1862
    DEFINE_PROP_BIT("mitigation", E1000State,
                    compat_flags, E1000_FLAG_MIT_BIT, true),
1863 1864
    DEFINE_PROP_BIT("extra_mac_registers", E1000State,
                    compat_flags, E1000_FLAG_MAC_BIT, true),
1865 1866 1867
    DEFINE_PROP_END_OF_LIST(),
};

1868 1869 1870 1871 1872 1873 1874
typedef struct E1000Info {
    const char *name;
    uint16_t   device_id;
    uint8_t    revision;
    uint16_t   phy_id2;
} E1000Info;

1875 1876
static void e1000_class_init(ObjectClass *klass, void *data)
{
1877
    DeviceClass *dc = DEVICE_CLASS(klass);
1878
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1879 1880
    E1000BaseClass *e = E1000_DEVICE_CLASS(klass);
    const E1000Info *info = data;
1881

1882
    k->realize = pci_e1000_realize;
1883
    k->exit = pci_e1000_uninit;
1884
    k->romfile = "efi-e1000.rom";
1885
    k->vendor_id = PCI_VENDOR_ID_INTEL;
1886 1887 1888
    k->device_id = info->device_id;
    k->revision = info->revision;
    e->phy_id2 = info->phy_id2;
1889
    k->class_id = PCI_CLASS_NETWORK_ETHERNET;
1890
    set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
1891 1892 1893 1894
    dc->desc = "Intel Gigabit Ethernet";
    dc->reset = qdev_e1000_reset;
    dc->vmsd = &vmstate_e1000;
    dc->props = e1000_properties;
1895 1896
}

G
Gonglei 已提交
1897 1898 1899 1900 1901 1902 1903 1904
static void e1000_instance_init(Object *obj)
{
    E1000State *n = E1000(obj);
    device_add_bootindex_property(obj, &n->conf.bootindex,
                                  "bootindex", "/ethernet-phy@0",
                                  DEVICE(n), NULL);
}

1905 1906
static const TypeInfo e1000_base_info = {
    .name          = TYPE_E1000_BASE,
1907 1908
    .parent        = TYPE_PCI_DEVICE,
    .instance_size = sizeof(E1000State),
G
Gonglei 已提交
1909
    .instance_init = e1000_instance_init,
1910 1911 1912 1913 1914 1915
    .class_size    = sizeof(E1000BaseClass),
    .abstract      = true,
};

static const E1000Info e1000_devices[] = {
    {
J
Jason Wang 已提交
1916
        .name      = "e1000",
1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934
        .device_id = E1000_DEV_ID_82540EM,
        .revision  = 0x03,
        .phy_id2   = E1000_PHY_ID2_8254xx_DEFAULT,
    },
    {
        .name      = "e1000-82544gc",
        .device_id = E1000_DEV_ID_82544GC_COPPER,
        .revision  = 0x03,
        .phy_id2   = E1000_PHY_ID2_82544x,
    },
    {
        .name      = "e1000-82545em",
        .device_id = E1000_DEV_ID_82545EM_COPPER,
        .revision  = 0x03,
        .phy_id2   = E1000_PHY_ID2_8254xx_DEFAULT,
    },
};

A
Andreas Färber 已提交
1935
static void e1000_register_types(void)
P
Paul Brook 已提交
1936
{
1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947
    int i;

    type_register_static(&e1000_base_info);
    for (i = 0; i < ARRAY_SIZE(e1000_devices); i++) {
        const E1000Info *info = &e1000_devices[i];
        TypeInfo type_info = {};

        type_info.name = info->name;
        type_info.parent = TYPE_E1000_BASE;
        type_info.class_data = (void *)info;
        type_info.class_init = e1000_class_init;
G
Gonglei 已提交
1948
        type_info.instance_init = e1000_instance_init;
1949 1950 1951

        type_register(&type_info);
    }
1952
}
P
Paul Brook 已提交
1953

A
Andreas Färber 已提交
1954
type_init(e1000_register_types)