e1000.c 44.4 KB
Newer Older
1 2 3
/*
 * QEMU e1000 emulation
 *
M
Michael S. Tsirkin 已提交
4 5 6
 * Software developer's manual:
 * http://download.intel.com/design/network/manuals/8254x_GBe_SDM.pdf
 *
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 * Nir Peleg, Tutis Systems Ltd. for Qumranet Inc.
 * Copyright (c) 2008 Qumranet
 * Based on work done by:
 * Copyright (c) 2007 Dan Aloni
 * Copyright (c) 2004 Antony T Curtis
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
24
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
25 26 27
 */


28 29
#include "hw/hw.h"
#include "hw/pci/pci.h"
P
Paolo Bonzini 已提交
30
#include "net/net.h"
31
#include "net/checksum.h"
32
#include "hw/loader.h"
33 34
#include "sysemu/sysemu.h"
#include "sysemu/dma.h"
35

36
#include "e1000_regs.h"
37

38
#define E1000_DEBUG
39

40
#ifdef E1000_DEBUG
41 42 43 44
enum {
    DEBUG_GENERAL,	DEBUG_IO,	DEBUG_MMIO,	DEBUG_INTERRUPT,
    DEBUG_RX,		DEBUG_TX,	DEBUG_MDIC,	DEBUG_EEPROM,
    DEBUG_UNKNOWN,	DEBUG_TXSUM,	DEBUG_TXERR,	DEBUG_RXERR,
45
    DEBUG_RXFILTER,     DEBUG_PHY,      DEBUG_NOTYET,
46 47 48 49
};
#define DBGBIT(x)	(1<<DEBUG_##x)
static int debugflags = DBGBIT(TXERR) | DBGBIT(GENERAL);

50
#define	DBGOUT(what, fmt, ...) do { \
51
    if (debugflags & DBGBIT(what)) \
52
        fprintf(stderr, "e1000: " fmt, ## __VA_ARGS__); \
53 54
    } while (0)
#else
55
#define	DBGOUT(what, fmt, ...) do {} while (0)
56 57 58
#endif

#define IOPORT_SIZE       0x40
59
#define PNPMMIO_SIZE      0x20000
60
#define MIN_BUF_SIZE      60 /* Min. octets in an ethernet frame sans FCS */
61

62 63
/* this is the size past which hardware will drop packets when setting LPE=0 */
#define MAXIMUM_ETHERNET_VLAN_SIZE 1522
64 65
/* this is the size past which hardware will drop packets when setting LPE=1 */
#define MAXIMUM_ETHERNET_LPE_SIZE 16384
66

67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87
/*
 * HW models:
 *  E1000_DEV_ID_82540EM works with Windows and Linux
 *  E1000_DEV_ID_82573L OK with windoze and Linux 2.6.22,
 *	appears to perform better than 82540EM, but breaks with Linux 2.6.18
 *  E1000_DEV_ID_82544GC_COPPER appears to work; not well tested
 *  Others never tested
 */
enum { E1000_DEVID = E1000_DEV_ID_82540EM };

/*
 * May need to specify additional MAC-to-PHY entries --
 * Intel's Windows driver refuses to initialize unless they match
 */
enum {
    PHY_ID2_INIT = E1000_DEVID == E1000_DEV_ID_82573L ?		0xcc2 :
                   E1000_DEVID == E1000_DEV_ID_82544GC_COPPER ?	0xc30 :
                   /* default to E1000_DEV_ID_82540EM */	0xc20
};

typedef struct E1000State_st {
88 89 90 91
    /*< private >*/
    PCIDevice parent_obj;
    /*< public >*/

M
Mark McLoughlin 已提交
92
    NICState *nic;
93
    NICConf conf;
A
Avi Kivity 已提交
94 95
    MemoryRegion mmio;
    MemoryRegion io;
96 97 98 99 100 101 102 103 104

    uint32_t mac_reg[0x8000];
    uint16_t phy_reg[0x20];
    uint16_t eeprom_data[64];

    uint32_t rxbuf_size;
    uint32_t rxbuf_min_shift;
    struct e1000_tx {
        unsigned char header[256];
105
        unsigned char vlan_header[4];
S
Stefan Weil 已提交
106
        /* Fields vlan and data must not be reordered or separated. */
107
        unsigned char vlan[4];
108 109 110
        unsigned char data[0x10000];
        uint16_t size;
        unsigned char sum_needed;
111
        unsigned char vlan_needed;
112 113 114 115 116 117 118 119 120 121 122
        uint8_t ipcss;
        uint8_t ipcso;
        uint16_t ipcse;
        uint8_t tucss;
        uint8_t tucso;
        uint16_t tucse;
        uint8_t hdr_len;
        uint16_t mss;
        uint32_t paylen;
        uint16_t tso_frames;
        char tse;
B
blueswir1 已提交
123 124
        int8_t ip;
        int8_t tcp;
125
        char cptse;     // current packet tse bit
126 127 128 129 130 131 132 133 134
    } tx;

    struct {
        uint32_t val_in;	// shifted in from guest driver
        uint16_t bitnum_in;
        uint16_t bitnum_out;
        uint16_t reading;
        uint32_t old_eecd;
    } eecd_state;
135 136

    QEMUTimer *autoneg_timer;
137 138 139 140 141

/* Compatibility flags for migration to/from qemu 1.3.0 and older */
#define E1000_FLAG_AUTONEG_BIT 0
#define E1000_FLAG_AUTONEG (1 << E1000_FLAG_AUTONEG_BIT)
    uint32_t compat_flags;
142 143
} E1000State;

P
Peter Crosthwaite 已提交
144 145 146 147 148
#define TYPE_E1000 "e1000"

#define E1000(obj) \
    OBJECT_CHECK(E1000State, (obj), TYPE_E1000)

149 150 151 152 153 154 155 156 157 158 159
#define	defreg(x)	x = (E1000_##x>>2)
enum {
    defreg(CTRL),	defreg(EECD),	defreg(EERD),	defreg(GPRC),
    defreg(GPTC),	defreg(ICR),	defreg(ICS),	defreg(IMC),
    defreg(IMS),	defreg(LEDCTL),	defreg(MANC),	defreg(MDIC),
    defreg(MPC),	defreg(PBA),	defreg(RCTL),	defreg(RDBAH),
    defreg(RDBAL),	defreg(RDH),	defreg(RDLEN),	defreg(RDT),
    defreg(STATUS),	defreg(SWSM),	defreg(TCTL),	defreg(TDBAH),
    defreg(TDBAL),	defreg(TDH),	defreg(TDLEN),	defreg(TDT),
    defreg(TORH),	defreg(TORL),	defreg(TOTH),	defreg(TOTL),
    defreg(TPR),	defreg(TPT),	defreg(TXDCTL),	defreg(WUFC),
160 161
    defreg(RA),		defreg(MTA),	defreg(CRCERRS),defreg(VFTA),
    defreg(VET),
162 163
};

164 165 166 167 168 169 170 171 172 173 174 175 176 177
static void
e1000_link_down(E1000State *s)
{
    s->mac_reg[STATUS] &= ~E1000_STATUS_LU;
    s->phy_reg[PHY_STATUS] &= ~MII_SR_LINK_STATUS;
}

static void
e1000_link_up(E1000State *s)
{
    s->mac_reg[STATUS] |= E1000_STATUS_LU;
    s->phy_reg[PHY_STATUS] |= MII_SR_LINK_STATUS;
}

178 179 180
static void
set_phy_ctrl(E1000State *s, int index, uint16_t val)
{
181 182 183 184 185 186 187 188
    /*
     * QEMU 1.3 does not support link auto-negotiation emulation, so if we
     * migrate during auto negotiation, after migration the link will be
     * down.
     */
    if (!(s->compat_flags & E1000_FLAG_AUTONEG)) {
        return;
    }
189 190 191 192 193 194 195 196 197 198 199 200
    if ((val & MII_CR_AUTO_NEG_EN) && (val & MII_CR_RESTART_AUTO_NEG)) {
        e1000_link_down(s);
        s->phy_reg[PHY_STATUS] &= ~MII_SR_AUTONEG_COMPLETE;
        DBGOUT(PHY, "Start link auto negotiation\n");
        qemu_mod_timer(s->autoneg_timer, qemu_get_clock_ms(vm_clock) + 500);
    }
}

static void
e1000_autoneg_timer(void *opaque)
{
    E1000State *s = opaque;
201 202 203
    if (!qemu_get_queue(s->nic)->link_down) {
        e1000_link_up(s);
    }
204 205 206 207 208 209 210 211 212 213
    s->phy_reg[PHY_STATUS] |= MII_SR_AUTONEG_COMPLETE;
    DBGOUT(PHY, "Auto negotiation is completed\n");
}

static void (*phyreg_writeops[])(E1000State *, int, uint16_t) = {
    [PHY_CTRL] = set_phy_ctrl,
};

enum { NPHYWRITEOPS = ARRAY_SIZE(phyreg_writeops) };

214
enum { PHY_R = 1, PHY_W = 2, PHY_RW = PHY_R | PHY_W };
B
blueswir1 已提交
215
static const char phy_regcap[0x20] = {
216 217 218 219 220
    [PHY_STATUS] = PHY_R,	[M88E1000_EXT_PHY_SPEC_CTRL] = PHY_RW,
    [PHY_ID1] = PHY_R,		[M88E1000_PHY_SPEC_CTRL] = PHY_RW,
    [PHY_CTRL] = PHY_RW,	[PHY_1000T_CTRL] = PHY_RW,
    [PHY_LP_ABILITY] = PHY_R,	[PHY_1000T_STATUS] = PHY_R,
    [PHY_AUTONEG_ADV] = PHY_RW,	[M88E1000_RX_ERR_CNTR] = PHY_R,
221
    [PHY_ID2] = PHY_R,		[M88E1000_PHY_SPEC_STATUS] = PHY_R
222 223
};

224
static const uint16_t phy_reg_init[] = {
225 226
    [PHY_CTRL] = 0x1140,
    [PHY_STATUS] = 0x794d, /* link initially up with not completed autoneg */
227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247
    [PHY_ID1] = 0x141,				[PHY_ID2] = PHY_ID2_INIT,
    [PHY_1000T_CTRL] = 0x0e00,			[M88E1000_PHY_SPEC_CTRL] = 0x360,
    [M88E1000_EXT_PHY_SPEC_CTRL] = 0x0d60,	[PHY_AUTONEG_ADV] = 0xde1,
    [PHY_LP_ABILITY] = 0x1e0,			[PHY_1000T_STATUS] = 0x3c00,
    [M88E1000_PHY_SPEC_STATUS] = 0xac00,
};

static const uint32_t mac_reg_init[] = {
    [PBA] =     0x00100030,
    [LEDCTL] =  0x602,
    [CTRL] =    E1000_CTRL_SWDPIN2 | E1000_CTRL_SWDPIN0 |
                E1000_CTRL_SPD_1000 | E1000_CTRL_SLU,
    [STATUS] =  0x80000000 | E1000_STATUS_GIO_MASTER_ENABLE |
                E1000_STATUS_ASDV | E1000_STATUS_MTXCKOK |
                E1000_STATUS_SPEED_1000 | E1000_STATUS_FD |
                E1000_STATUS_LU,
    [MANC] =    E1000_MANC_EN_MNG2HOST | E1000_MANC_RCV_TCO_EN |
                E1000_MANC_ARP_EN | E1000_MANC_0298_EN |
                E1000_MANC_RMCP_EN,
};

248 249 250
static void
set_interrupt_cause(E1000State *s, int index, uint32_t val)
{
251 252
    PCIDevice *d = PCI_DEVICE(s);

253 254
    if (val && (E1000_DEVID >= E1000_DEV_ID_82547EI_MOBILE)) {
        /* Only for 8257x */
255
        val |= E1000_ICR_INT_ASSERTED;
256
    }
257
    s->mac_reg[ICR] = val;
258 259 260 261 262 263 264 265 266

    /*
     * Make sure ICR and ICS registers have the same value.
     * The spec says that the ICS register is write-only.  However in practice,
     * on real hardware ICS is readable, and for reads it has the same value as
     * ICR (except that ICS does not have the clear on read behaviour of ICR).
     *
     * The VxWorks PRO/1000 driver uses this behaviour.
     */
267
    s->mac_reg[ICS] = val;
268

269
    qemu_set_irq(d->irq[0], (s->mac_reg[IMS] & s->mac_reg[ICR]) != 0);
270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302
}

static void
set_ics(E1000State *s, int index, uint32_t val)
{
    DBGOUT(INTERRUPT, "set_ics %x, ICR %x, IMR %x\n", val, s->mac_reg[ICR],
        s->mac_reg[IMS]);
    set_interrupt_cause(s, 0, val | s->mac_reg[ICR]);
}

static int
rxbufsize(uint32_t v)
{
    v &= E1000_RCTL_BSEX | E1000_RCTL_SZ_16384 | E1000_RCTL_SZ_8192 |
         E1000_RCTL_SZ_4096 | E1000_RCTL_SZ_2048 | E1000_RCTL_SZ_1024 |
         E1000_RCTL_SZ_512 | E1000_RCTL_SZ_256;
    switch (v) {
    case E1000_RCTL_BSEX | E1000_RCTL_SZ_16384:
        return 16384;
    case E1000_RCTL_BSEX | E1000_RCTL_SZ_8192:
        return 8192;
    case E1000_RCTL_BSEX | E1000_RCTL_SZ_4096:
        return 4096;
    case E1000_RCTL_SZ_1024:
        return 1024;
    case E1000_RCTL_SZ_512:
        return 512;
    case E1000_RCTL_SZ_256:
        return 256;
    }
    return 2048;
}

303 304 305
static void e1000_reset(void *opaque)
{
    E1000State *d = opaque;
306 307
    uint8_t *macaddr = d->conf.macaddr.a;
    int i;
308

309
    qemu_del_timer(d->autoneg_timer);
310 311 312 313 314 315 316
    memset(d->phy_reg, 0, sizeof d->phy_reg);
    memmove(d->phy_reg, phy_reg_init, sizeof phy_reg_init);
    memset(d->mac_reg, 0, sizeof d->mac_reg);
    memmove(d->mac_reg, mac_reg_init, sizeof mac_reg_init);
    d->rxbuf_min_shift = 1;
    memset(&d->tx, 0, sizeof d->tx);

J
Jason Wang 已提交
317
    if (qemu_get_queue(d->nic)->link_down) {
318
        e1000_link_down(d);
319
    }
320 321 322 323 324 325 326 327

    /* Some guests expect pre-initialized RAH/RAL (AddrValid flag + MACaddr) */
    d->mac_reg[RA] = 0;
    d->mac_reg[RA + 1] = E1000_RAH_AV;
    for (i = 0; i < 4; i++) {
        d->mac_reg[RA] |= macaddr[i] << (8 * i);
        d->mac_reg[RA + 1] |= (i < 2) ? macaddr[i + 4] << (8 * i) : 0;
    }
328 329
}

K
Kevin Wolf 已提交
330 331 332 333 334 335 336
static void
set_ctrl(E1000State *s, int index, uint32_t val)
{
    /* RST is self clearing */
    s->mac_reg[CTRL] = val & ~E1000_CTRL_RST;
}

337 338 339 340 341 342 343 344
static void
set_rx_control(E1000State *s, int index, uint32_t val)
{
    s->mac_reg[RCTL] = val;
    s->rxbuf_size = rxbufsize(val);
    s->rxbuf_min_shift = ((val / E1000_RCTL_RDMTS_QUAT) & 3) + 1;
    DBGOUT(RX, "RCTL: %d, mac_reg[RCTL] = 0x%x\n", s->mac_reg[RDT],
           s->mac_reg[RCTL]);
J
Jason Wang 已提交
345
    qemu_flush_queued_packets(qemu_get_queue(s->nic));
346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367
}

static void
set_mdic(E1000State *s, int index, uint32_t val)
{
    uint32_t data = val & E1000_MDIC_DATA_MASK;
    uint32_t addr = ((val & E1000_MDIC_REG_MASK) >> E1000_MDIC_REG_SHIFT);

    if ((val & E1000_MDIC_PHY_MASK) >> E1000_MDIC_PHY_SHIFT != 1) // phy #
        val = s->mac_reg[MDIC] | E1000_MDIC_ERROR;
    else if (val & E1000_MDIC_OP_READ) {
        DBGOUT(MDIC, "MDIC read reg 0x%x\n", addr);
        if (!(phy_regcap[addr] & PHY_R)) {
            DBGOUT(MDIC, "MDIC read reg %x unhandled\n", addr);
            val |= E1000_MDIC_ERROR;
        } else
            val = (val ^ data) | s->phy_reg[addr];
    } else if (val & E1000_MDIC_OP_WRITE) {
        DBGOUT(MDIC, "MDIC write reg 0x%x, value 0x%x\n", addr, data);
        if (!(phy_regcap[addr] & PHY_W)) {
            DBGOUT(MDIC, "MDIC write reg %x unhandled\n", addr);
            val |= E1000_MDIC_ERROR;
368 369 370 371
        } else {
            if (addr < NPHYWRITEOPS && phyreg_writeops[addr]) {
                phyreg_writeops[addr](s, index, data);
            }
372
            s->phy_reg[addr] = data;
373
        }
374 375
    }
    s->mac_reg[MDIC] = val | E1000_MDIC_READY;
376 377 378 379

    if (val & E1000_MDIC_INT_EN) {
        set_ics(s, 0, E1000_ICR_MDAC);
    }
380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402
}

static uint32_t
get_eecd(E1000State *s, int index)
{
    uint32_t ret = E1000_EECD_PRES|E1000_EECD_GNT | s->eecd_state.old_eecd;

    DBGOUT(EEPROM, "reading eeprom bit %d (reading %d)\n",
           s->eecd_state.bitnum_out, s->eecd_state.reading);
    if (!s->eecd_state.reading ||
        ((s->eeprom_data[(s->eecd_state.bitnum_out >> 4) & 0x3f] >>
          ((s->eecd_state.bitnum_out & 0xf) ^ 0xf))) & 1)
        ret |= E1000_EECD_DO;
    return ret;
}

static void
set_eecd(E1000State *s, int index, uint32_t val)
{
    uint32_t oldval = s->eecd_state.old_eecd;

    s->eecd_state.old_eecd = val & (E1000_EECD_SK | E1000_EECD_CS |
            E1000_EECD_DI|E1000_EECD_FWE_MASK|E1000_EECD_REQ);
403 404 405 406 407 408 409 410
    if (!(E1000_EECD_CS & val))			// CS inactive; nothing to do
	return;
    if (E1000_EECD_CS & (val ^ oldval)) {	// CS rise edge; reset state
	s->eecd_state.val_in = 0;
	s->eecd_state.bitnum_in = 0;
	s->eecd_state.bitnum_out = 0;
	s->eecd_state.reading = 0;
    }
411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434
    if (!(E1000_EECD_SK & (val ^ oldval)))	// no clock edge
        return;
    if (!(E1000_EECD_SK & val)) {		// falling edge
        s->eecd_state.bitnum_out++;
        return;
    }
    s->eecd_state.val_in <<= 1;
    if (val & E1000_EECD_DI)
        s->eecd_state.val_in |= 1;
    if (++s->eecd_state.bitnum_in == 9 && !s->eecd_state.reading) {
        s->eecd_state.bitnum_out = ((s->eecd_state.val_in & 0x3f)<<4)-1;
        s->eecd_state.reading = (((s->eecd_state.val_in >> 6) & 7) ==
            EEPROM_READ_OPCODE_MICROWIRE);
    }
    DBGOUT(EEPROM, "eeprom bitnum in %d out %d, reading %d\n",
           s->eecd_state.bitnum_in, s->eecd_state.bitnum_out,
           s->eecd_state.reading);
}

static uint32_t
flash_eerd_read(E1000State *s, int x)
{
    unsigned int index, r = s->mac_reg[EERD] & ~E1000_EEPROM_RW_REG_START;

435 436 437
    if ((s->mac_reg[EERD] & E1000_EEPROM_RW_REG_START) == 0)
        return (s->mac_reg[EERD]);

438
    if ((index = r >> E1000_EEPROM_RW_ADDR_SHIFT) > EEPROM_CHECKSUM_REG)
439 440 441 442
        return (E1000_EEPROM_RW_REG_DONE | r);

    return ((s->eeprom_data[index] << E1000_EEPROM_RW_REG_DATA) |
           E1000_EEPROM_RW_REG_DONE | r);
443 444 445 446 447
}

static void
putsum(uint8_t *data, uint32_t n, uint32_t sloc, uint32_t css, uint32_t cse)
{
A
aliguori 已提交
448 449
    uint32_t sum;

450 451
    if (cse && cse < n)
        n = cse + 1;
A
aliguori 已提交
452 453
    if (sloc < n-1) {
        sum = net_checksum_add(n-css, data+css);
454
        cpu_to_be16wu((uint16_t *)(data + sloc),
A
aliguori 已提交
455 456
                      net_checksum_finish(sum));
    }
457 458
}

459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483
static inline int
vlan_enabled(E1000State *s)
{
    return ((s->mac_reg[CTRL] & E1000_CTRL_VME) != 0);
}

static inline int
vlan_rx_filter_enabled(E1000State *s)
{
    return ((s->mac_reg[RCTL] & E1000_RCTL_VFE) != 0);
}

static inline int
is_vlan_packet(E1000State *s, const uint8_t *buf)
{
    return (be16_to_cpup((uint16_t *)(buf + 12)) ==
                le16_to_cpup((uint16_t *)(s->mac_reg + VET)));
}

static inline int
is_vlan_txd(uint32_t txd_lower)
{
    return ((txd_lower & E1000_TXD_CMD_VLE) != 0);
}

M
Michael S. Tsirkin 已提交
484 485
/* FCS aka Ethernet CRC-32. We don't get it from backends and can't
 * fill it in, just pad descriptor length by 4 bytes unless guest
M
Michael S. Tsirkin 已提交
486
 * told us to strip it off the packet. */
M
Michael S. Tsirkin 已提交
487 488 489 490 491 492
static inline int
fcs_len(E1000State *s)
{
    return (s->mac_reg[RCTL] & E1000_RCTL_SECRC) ? 0 : 4;
}

J
Jason Wang 已提交
493 494 495
static void
e1000_send_packet(E1000State *s, const uint8_t *buf, int size)
{
J
Jason Wang 已提交
496
    NetClientState *nc = qemu_get_queue(s->nic);
J
Jason Wang 已提交
497
    if (s->phy_reg[PHY_CTRL] & MII_CR_LOOPBACK) {
J
Jason Wang 已提交
498
        nc->info->receive(nc, buf, size);
J
Jason Wang 已提交
499
    } else {
J
Jason Wang 已提交
500
        qemu_send_packet(nc, buf, size);
J
Jason Wang 已提交
501 502 503
    }
}

504 505 506 507 508 509 510
static void
xmit_seg(E1000State *s)
{
    uint16_t len, *sp;
    unsigned int frames = s->tx.tso_frames, css, sofar, n;
    struct e1000_tx *tp = &s->tx;

511
    if (tp->tse && tp->cptse) {
512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528
        css = tp->ipcss;
        DBGOUT(TXSUM, "frames %d size %d ipcss %d\n",
               frames, tp->size, css);
        if (tp->ip) {		// IPv4
            cpu_to_be16wu((uint16_t *)(tp->data+css+2),
                          tp->size - css);
            cpu_to_be16wu((uint16_t *)(tp->data+css+4),
                          be16_to_cpup((uint16_t *)(tp->data+css+4))+frames);
        } else			// IPv6
            cpu_to_be16wu((uint16_t *)(tp->data+css+4),
                          tp->size - css);
        css = tp->tucss;
        len = tp->size - css;
        DBGOUT(TXSUM, "tcp %d tucss %d len %d\n", tp->tcp, css, len);
        if (tp->tcp) {
            sofar = frames * tp->mss;
            cpu_to_be32wu((uint32_t *)(tp->data+css+4),	// seq
A
aurel32 已提交
529
                be32_to_cpupu((uint32_t *)(tp->data+css+4))+sofar);
530 531 532 533 534
            if (tp->paylen - sofar > tp->mss)
                tp->data[css + 13] &= ~9;		// PSH, FIN
        } else	// UDP
            cpu_to_be16wu((uint16_t *)(tp->data+css+4), len);
        if (tp->sum_needed & E1000_TXD_POPTS_TXSM) {
535
            unsigned int phsum;
536 537
            // add pseudo-header length before checksum calculation
            sp = (uint16_t *)(tp->data + tp->tucso);
538 539 540
            phsum = be16_to_cpup(sp) + len;
            phsum = (phsum >> 16) + (phsum & 0xffff);
            cpu_to_be16wu(sp, phsum);
541 542 543 544 545 546 547 548
        }
        tp->tso_frames++;
    }

    if (tp->sum_needed & E1000_TXD_POPTS_TXSM)
        putsum(tp->data, tp->size, tp->tucso, tp->tucss, tp->tucse);
    if (tp->sum_needed & E1000_TXD_POPTS_IXSM)
        putsum(tp->data, tp->size, tp->ipcso, tp->ipcss, tp->ipcse);
549
    if (tp->vlan_needed) {
S
Stefan Weil 已提交
550 551
        memmove(tp->vlan, tp->data, 4);
        memmove(tp->data, tp->data + 4, 8);
552
        memcpy(tp->data + 8, tp->vlan_header, 4);
J
Jason Wang 已提交
553
        e1000_send_packet(s, tp->vlan, tp->size + 4);
554
    } else
J
Jason Wang 已提交
555
        e1000_send_packet(s, tp->data, tp->size);
556 557 558 559 560 561 562 563 564 565
    s->mac_reg[TPT]++;
    s->mac_reg[GPTC]++;
    n = s->mac_reg[TOTL];
    if ((s->mac_reg[TOTL] += s->tx.size) < n)
        s->mac_reg[TOTH]++;
}

static void
process_tx_desc(E1000State *s, struct e1000_tx_desc *dp)
{
566
    PCIDevice *d = PCI_DEVICE(s);
567 568 569
    uint32_t txd_lower = le32_to_cpu(dp->lower.data);
    uint32_t dtype = txd_lower & (E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D);
    unsigned int split_size = txd_lower & 0xffff, bytes, sz, op;
A
Andrew Jones 已提交
570
    unsigned int msh = 0xfffff;
571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594
    uint64_t addr;
    struct e1000_context_desc *xp = (struct e1000_context_desc *)dp;
    struct e1000_tx *tp = &s->tx;

    if (dtype == E1000_TXD_CMD_DEXT) {	// context descriptor
        op = le32_to_cpu(xp->cmd_and_length);
        tp->ipcss = xp->lower_setup.ip_fields.ipcss;
        tp->ipcso = xp->lower_setup.ip_fields.ipcso;
        tp->ipcse = le16_to_cpu(xp->lower_setup.ip_fields.ipcse);
        tp->tucss = xp->upper_setup.tcp_fields.tucss;
        tp->tucso = xp->upper_setup.tcp_fields.tucso;
        tp->tucse = le16_to_cpu(xp->upper_setup.tcp_fields.tucse);
        tp->paylen = op & 0xfffff;
        tp->hdr_len = xp->tcp_seg_setup.fields.hdr_len;
        tp->mss = le16_to_cpu(xp->tcp_seg_setup.fields.mss);
        tp->ip = (op & E1000_TXD_CMD_IP) ? 1 : 0;
        tp->tcp = (op & E1000_TXD_CMD_TCP) ? 1 : 0;
        tp->tse = (op & E1000_TXD_CMD_TSE) ? 1 : 0;
        tp->tso_frames = 0;
        if (tp->tucso == 0) {	// this is probably wrong
            DBGOUT(TXSUM, "TCP/UDP: cso 0!\n");
            tp->tucso = tp->tucss + (tp->tcp ? 16 : 6);
        }
        return;
595 596
    } else if (dtype == (E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D)) {
        // data descriptor
597 598 599
        if (tp->size == 0) {
            tp->sum_needed = le32_to_cpu(dp->upper.data) >> 8;
        }
600
        tp->cptse = ( txd_lower & E1000_TXD_CMD_TSE ) ? 1 : 0;
J
Jes Sorensen 已提交
601
    } else {
602 603
        // legacy descriptor
        tp->cptse = 0;
J
Jes Sorensen 已提交
604
    }
605

606 607 608 609 610 611 612 613 614
    if (vlan_enabled(s) && is_vlan_txd(txd_lower) &&
        (tp->cptse || txd_lower & E1000_TXD_CMD_EOP)) {
        tp->vlan_needed = 1;
        cpu_to_be16wu((uint16_t *)(tp->vlan_header),
                      le16_to_cpup((uint16_t *)(s->mac_reg + VET)));
        cpu_to_be16wu((uint16_t *)(tp->vlan_header + 2),
                      le16_to_cpu(dp->upper.fields.special));
    }
        
615
    addr = le64_to_cpu(dp->buffer_addr);
616
    if (tp->tse && tp->cptse) {
A
Andrew Jones 已提交
617
        msh = tp->hdr_len + tp->mss;
618 619 620 621
        do {
            bytes = split_size;
            if (tp->size + bytes > msh)
                bytes = msh - tp->size;
622 623

            bytes = MIN(sizeof(tp->data) - tp->size, bytes);
624
            pci_dma_read(d, addr, tp->data + tp->size, bytes);
A
Andrew Jones 已提交
625 626 627 628
            sz = tp->size + bytes;
            if (sz >= tp->hdr_len && tp->size < tp->hdr_len) {
                memmove(tp->header, tp->data, tp->hdr_len);
            }
629 630 631 632
            tp->size = sz;
            addr += bytes;
            if (sz == msh) {
                xmit_seg(s);
A
Andrew Jones 已提交
633 634
                memmove(tp->data, tp->header, tp->hdr_len);
                tp->size = tp->hdr_len;
635 636 637 638
            }
        } while (split_size -= bytes);
    } else if (!tp->tse && tp->cptse) {
        // context descriptor TSE is not set, while data descriptor TSE is set
639
        DBGOUT(TXERR, "TCP segmentation error\n");
640
    } else {
641
        split_size = MIN(sizeof(tp->data) - tp->size, split_size);
642
        pci_dma_read(d, addr, tp->data + tp->size, split_size);
643
        tp->size += split_size;
644 645 646 647
    }

    if (!(txd_lower & E1000_TXD_CMD_EOP))
        return;
A
Andrew Jones 已提交
648
    if (!(tp->tse && tp->cptse && tp->size < tp->hdr_len)) {
649
        xmit_seg(s);
A
Andrew Jones 已提交
650
    }
651 652
    tp->tso_frames = 0;
    tp->sum_needed = 0;
653
    tp->vlan_needed = 0;
654
    tp->size = 0;
655
    tp->cptse = 0;
656 657 658
}

static uint32_t
659
txdesc_writeback(E1000State *s, dma_addr_t base, struct e1000_tx_desc *dp)
660
{
661
    PCIDevice *d = PCI_DEVICE(s);
662 663 664 665 666 667 668
    uint32_t txd_upper, txd_lower = le32_to_cpu(dp->lower.data);

    if (!(txd_lower & (E1000_TXD_CMD_RS|E1000_TXD_CMD_RPS)))
        return 0;
    txd_upper = (le32_to_cpu(dp->upper.data) | E1000_TXD_STAT_DD) &
                ~(E1000_TXD_STAT_EC | E1000_TXD_STAT_LC | E1000_TXD_STAT_TU);
    dp->upper.data = cpu_to_le32(txd_upper);
669
    pci_dma_write(d, base + ((char *)&dp->upper - (char *)dp),
670
                  &dp->upper, sizeof(dp->upper));
671 672 673
    return E1000_ICR_TXDW;
}

674 675 676 677 678 679 680 681
static uint64_t tx_desc_base(E1000State *s)
{
    uint64_t bah = s->mac_reg[TDBAH];
    uint64_t bal = s->mac_reg[TDBAL] & ~0xf;

    return (bah << 32) + bal;
}

682 683 684
static void
start_xmit(E1000State *s)
{
685
    PCIDevice *d = PCI_DEVICE(s);
686
    dma_addr_t base;
687 688 689 690 691 692 693 694 695
    struct e1000_tx_desc desc;
    uint32_t tdh_start = s->mac_reg[TDH], cause = E1000_ICS_TXQE;

    if (!(s->mac_reg[TCTL] & E1000_TCTL_EN)) {
        DBGOUT(TX, "tx disabled\n");
        return;
    }

    while (s->mac_reg[TDH] != s->mac_reg[TDT]) {
696
        base = tx_desc_base(s) +
697
               sizeof(struct e1000_tx_desc) * s->mac_reg[TDH];
698
        pci_dma_read(d, base, &desc, sizeof(desc));
699 700

        DBGOUT(TX, "index %d: %p : %x %x\n", s->mac_reg[TDH],
T
ths 已提交
701
               (void *)(intptr_t)desc.buffer_addr, desc.lower.data,
702 703 704
               desc.upper.data);

        process_tx_desc(s, &desc);
705
        cause |= txdesc_writeback(s, base, &desc);
706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725

        if (++s->mac_reg[TDH] * sizeof(desc) >= s->mac_reg[TDLEN])
            s->mac_reg[TDH] = 0;
        /*
         * the following could happen only if guest sw assigns
         * bogus values to TDT/TDLEN.
         * there's nothing too intelligent we could do about this.
         */
        if (s->mac_reg[TDH] == tdh_start) {
            DBGOUT(TXERR, "TDH wraparound @%x, TDT %x, TDLEN %x\n",
                   tdh_start, s->mac_reg[TDT], s->mac_reg[TDLEN]);
            break;
        }
    }
    set_ics(s, 0, cause);
}

static int
receive_filter(E1000State *s, const uint8_t *buf, int size)
{
B
Blue Swirl 已提交
726 727
    static const uint8_t bcast[] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
    static const int mta_shift[] = {4, 3, 2, 0};
728 729
    uint32_t f, rctl = s->mac_reg[RCTL], ra[2], *rp;

730 731 732 733 734 735 736 737
    if (is_vlan_packet(s, buf) && vlan_rx_filter_enabled(s)) {
        uint16_t vid = be16_to_cpup((uint16_t *)(buf + 14));
        uint32_t vfta = le32_to_cpup((uint32_t *)(s->mac_reg + VFTA) +
                                     ((vid >> 5) & 0x7f));
        if ((vfta & (1 << (vid & 0x1f))) == 0)
            return 0;
    }

738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775
    if (rctl & E1000_RCTL_UPE)			// promiscuous
        return 1;

    if ((buf[0] & 1) && (rctl & E1000_RCTL_MPE))	// promiscuous mcast
        return 1;

    if ((rctl & E1000_RCTL_BAM) && !memcmp(buf, bcast, sizeof bcast))
        return 1;

    for (rp = s->mac_reg + RA; rp < s->mac_reg + RA + 32; rp += 2) {
        if (!(rp[1] & E1000_RAH_AV))
            continue;
        ra[0] = cpu_to_le32(rp[0]);
        ra[1] = cpu_to_le32(rp[1]);
        if (!memcmp(buf, (uint8_t *)ra, 6)) {
            DBGOUT(RXFILTER,
                   "unicast match[%d]: %02x:%02x:%02x:%02x:%02x:%02x\n",
                   (int)(rp - s->mac_reg - RA)/2,
                   buf[0], buf[1], buf[2], buf[3], buf[4], buf[5]);
            return 1;
        }
    }
    DBGOUT(RXFILTER, "unicast mismatch: %02x:%02x:%02x:%02x:%02x:%02x\n",
           buf[0], buf[1], buf[2], buf[3], buf[4], buf[5]);

    f = mta_shift[(rctl >> E1000_RCTL_MO_SHIFT) & 3];
    f = (((buf[5] << 8) | buf[4]) >> f) & 0xfff;
    if (s->mac_reg[MTA + (f >> 5)] & (1 << (f & 0x1f)))
        return 1;
    DBGOUT(RXFILTER,
           "dropping, inexact filter mismatch: %02x:%02x:%02x:%02x:%02x:%02x MO %d MTA[%d] %x\n",
           buf[0], buf[1], buf[2], buf[3], buf[4], buf[5],
           (rctl >> E1000_RCTL_MO_SHIFT) & 3, f >> 5,
           s->mac_reg[MTA + (f >> 5)]);

    return 0;
}

776
static void
777
e1000_set_link_status(NetClientState *nc)
778
{
J
Jason Wang 已提交
779
    E1000State *s = qemu_get_nic_opaque(nc);
780 781
    uint32_t old_status = s->mac_reg[STATUS];

782
    if (nc->link_down) {
783
        e1000_link_down(s);
784
    } else {
785
        e1000_link_up(s);
786
    }
787 788 789 790 791

    if (s->mac_reg[STATUS] != old_status)
        set_ics(s, 0, E1000_ICR_LSC);
}

792 793 794 795 796
static bool e1000_has_rxbufs(E1000State *s, size_t total_size)
{
    int bufs;
    /* Fast-path short packets */
    if (total_size <= s->rxbuf_size) {
797
        return s->mac_reg[RDH] != s->mac_reg[RDT];
798 799 800
    }
    if (s->mac_reg[RDH] < s->mac_reg[RDT]) {
        bufs = s->mac_reg[RDT] - s->mac_reg[RDH];
801
    } else if (s->mac_reg[RDH] > s->mac_reg[RDT]) {
802 803 804 805 806 807 808 809
        bufs = s->mac_reg[RDLEN] /  sizeof(struct e1000_rx_desc) +
            s->mac_reg[RDT] - s->mac_reg[RDH];
    } else {
        return false;
    }
    return total_size <= bufs * s->rxbuf_size;
}

810
static int
811
e1000_can_receive(NetClientState *nc)
812
{
J
Jason Wang 已提交
813
    E1000State *s = qemu_get_nic_opaque(nc);
814

815 816
    return (s->mac_reg[STATUS] & E1000_STATUS_LU) &&
        (s->mac_reg[RCTL] & E1000_RCTL_EN) && e1000_has_rxbufs(s, 1);
817 818
}

819 820 821 822 823 824 825 826
static uint64_t rx_desc_base(E1000State *s)
{
    uint64_t bah = s->mac_reg[RDBAH];
    uint64_t bal = s->mac_reg[RDBAL] & ~0xf;

    return (bah << 32) + bal;
}

827
static ssize_t
828
e1000_receive(NetClientState *nc, const uint8_t *buf, size_t size)
829
{
J
Jason Wang 已提交
830
    E1000State *s = qemu_get_nic_opaque(nc);
831
    PCIDevice *d = PCI_DEVICE(s);
832
    struct e1000_rx_desc desc;
833
    dma_addr_t base;
834 835
    unsigned int n, rdt;
    uint32_t rdh_start;
836 837
    uint16_t vlan_special = 0;
    uint8_t vlan_status = 0, vlan_offset = 0;
838
    uint8_t min_buf[MIN_BUF_SIZE];
839 840 841
    size_t desc_offset;
    size_t desc_size;
    size_t total_size;
842

843 844 845 846 847
    if (!(s->mac_reg[STATUS] & E1000_STATUS_LU)) {
        return -1;
    }

    if (!(s->mac_reg[RCTL] & E1000_RCTL_EN)) {
848
        return -1;
849
    }
850

851 852 853 854 855 856 857 858
    /* Pad to minimum Ethernet frame length */
    if (size < sizeof(min_buf)) {
        memcpy(min_buf, buf, size);
        memset(&min_buf[size], 0, sizeof(min_buf) - size);
        buf = min_buf;
        size = sizeof(min_buf);
    }

859
    /* Discard oversized packets if !LPE and !SBP. */
860 861 862
    if ((size > MAXIMUM_ETHERNET_LPE_SIZE ||
        (size > MAXIMUM_ETHERNET_VLAN_SIZE
        && !(s->mac_reg[RCTL] & E1000_RCTL_LPE)))
863 864 865 866
        && !(s->mac_reg[RCTL] & E1000_RCTL_SBP)) {
        return size;
    }

867
    if (!receive_filter(s, buf, size))
868
        return size;
869

870 871
    if (vlan_enabled(s) && is_vlan_packet(s, buf)) {
        vlan_special = cpu_to_le16(be16_to_cpup((uint16_t *)(buf + 14)));
872
        memmove((uint8_t *)buf + 4, buf, 12);
873 874 875 876 877
        vlan_status = E1000_RXD_STAT_VP;
        vlan_offset = 4;
        size -= 4;
    }

878
    rdh_start = s->mac_reg[RDH];
879 880
    desc_offset = 0;
    total_size = size + fcs_len(s);
881 882 883 884
    if (!e1000_has_rxbufs(s, total_size)) {
            set_ics(s, 0, E1000_ICS_RXO);
            return -1;
    }
885
    do {
886 887 888 889
        desc_size = total_size - desc_offset;
        if (desc_size > s->rxbuf_size) {
            desc_size = s->rxbuf_size;
        }
890
        base = rx_desc_base(s) + sizeof(desc) * s->mac_reg[RDH];
891
        pci_dma_read(d, base, &desc, sizeof(desc));
892 893
        desc.special = vlan_special;
        desc.status |= (vlan_status | E1000_RXD_STAT_DD);
894
        if (desc.buffer_addr) {
895 896 897 898 899
            if (desc_offset < size) {
                size_t copy_size = size - desc_offset;
                if (copy_size > s->rxbuf_size) {
                    copy_size = s->rxbuf_size;
                }
900
                pci_dma_write(d, le64_to_cpu(desc.buffer_addr),
901
                              buf + desc_offset + vlan_offset, copy_size);
902 903
            }
            desc_offset += desc_size;
904
            desc.length = cpu_to_le16(desc_size);
905 906 907
            if (desc_offset >= total_size) {
                desc.status |= E1000_RXD_STAT_EOP | E1000_RXD_STAT_IXSM;
            } else {
908 909 910
                /* Guest zeroing out status is not a hardware requirement.
                   Clear EOP in case guest didn't do it. */
                desc.status &= ~E1000_RXD_STAT_EOP;
911
            }
J
Jes Sorensen 已提交
912
        } else { // as per intel docs; skip descriptors with null buf addr
913
            DBGOUT(RX, "Null RX descriptor!!\n");
J
Jes Sorensen 已提交
914
        }
915
        pci_dma_write(d, base, &desc, sizeof(desc));
916 917 918 919 920 921 922 923

        if (++s->mac_reg[RDH] * sizeof(desc) >= s->mac_reg[RDLEN])
            s->mac_reg[RDH] = 0;
        /* see comment in start_xmit; same here */
        if (s->mac_reg[RDH] == rdh_start) {
            DBGOUT(RXERR, "RDH wraparound @%x, RDT %x, RDLEN %x\n",
                   rdh_start, s->mac_reg[RDT], s->mac_reg[RDLEN]);
            set_ics(s, 0, E1000_ICS_RXO);
924
            return -1;
925
        }
926
    } while (desc_offset < total_size);
927 928 929

    s->mac_reg[GPRC]++;
    s->mac_reg[TPR]++;
M
Michael S. Tsirkin 已提交
930 931 932 933 934 935
    /* TOR - Total Octets Received:
     * This register includes bytes received in a packet from the <Destination
     * Address> field through the <CRC> field, inclusively.
     */
    n = s->mac_reg[TORL] + size + /* Always include FCS length. */ 4;
    if (n < s->mac_reg[TORL])
936
        s->mac_reg[TORH]++;
M
Michael S. Tsirkin 已提交
937
    s->mac_reg[TORL] = n;
938 939 940 941

    n = E1000_ICS_RXT0;
    if ((rdt = s->mac_reg[RDT]) < s->mac_reg[RDH])
        rdt += s->mac_reg[RDLEN] / sizeof(desc);
942 943
    if (((rdt - s->mac_reg[RDH]) * sizeof(desc)) <= s->mac_reg[RDLEN] >>
        s->rxbuf_min_shift)
944 945 946
        n |= E1000_ICS_RXDMT0;

    set_ics(s, 0, n);
947 948

    return size;
949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995
}

static uint32_t
mac_readreg(E1000State *s, int index)
{
    return s->mac_reg[index];
}

static uint32_t
mac_icr_read(E1000State *s, int index)
{
    uint32_t ret = s->mac_reg[ICR];

    DBGOUT(INTERRUPT, "ICR read: %x\n", ret);
    set_interrupt_cause(s, 0, 0);
    return ret;
}

static uint32_t
mac_read_clr4(E1000State *s, int index)
{
    uint32_t ret = s->mac_reg[index];

    s->mac_reg[index] = 0;
    return ret;
}

static uint32_t
mac_read_clr8(E1000State *s, int index)
{
    uint32_t ret = s->mac_reg[index];

    s->mac_reg[index] = 0;
    s->mac_reg[index-1] = 0;
    return ret;
}

static void
mac_writereg(E1000State *s, int index, uint32_t val)
{
    s->mac_reg[index] = val;
}

static void
set_rdt(E1000State *s, int index, uint32_t val)
{
    s->mac_reg[index] = val & 0xffff;
996
    if (e1000_has_rxbufs(s, 1)) {
J
Jason Wang 已提交
997
        qemu_flush_queued_packets(qemu_get_queue(s->nic));
998
    }
999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
}

static void
set_16bit(E1000State *s, int index, uint32_t val)
{
    s->mac_reg[index] = val & 0xffff;
}

static void
set_dlen(E1000State *s, int index, uint32_t val)
{
    s->mac_reg[index] = val & 0xfff80;
}

static void
set_tctl(E1000State *s, int index, uint32_t val)
{
    s->mac_reg[index] = val;
    s->mac_reg[TDT] &= 0xffff;
    start_xmit(s);
}

static void
set_icr(E1000State *s, int index, uint32_t val)
{
    DBGOUT(INTERRUPT, "set_icr %x\n", val);
    set_interrupt_cause(s, 0, s->mac_reg[ICR] & ~val);
}

static void
set_imc(E1000State *s, int index, uint32_t val)
{
    s->mac_reg[IMS] &= ~val;
    set_ics(s, 0, 0);
}

static void
set_ims(E1000State *s, int index, uint32_t val)
{
    s->mac_reg[IMS] |= val;
    set_ics(s, 0, 0);
}

#define getreg(x)	[x] = mac_readreg
static uint32_t (*macreg_readops[])(E1000State *, int) = {
    getreg(PBA),	getreg(RCTL),	getreg(TDH),	getreg(TXDCTL),
    getreg(WUFC),	getreg(TDT),	getreg(CTRL),	getreg(LEDCTL),
    getreg(MANC),	getreg(MDIC),	getreg(SWSM),	getreg(STATUS),
    getreg(TORL),	getreg(TOTL),	getreg(IMS),	getreg(TCTL),
1048
    getreg(RDH),	getreg(RDT),	getreg(VET),	getreg(ICS),
1049 1050
    getreg(TDBAL),	getreg(TDBAH),	getreg(RDBAH),	getreg(RDBAL),
    getreg(TDLEN),	getreg(RDLEN),
1051 1052 1053 1054 1055 1056 1057

    [TOTH] = mac_read_clr8,	[TORH] = mac_read_clr8,	[GPRC] = mac_read_clr4,
    [GPTC] = mac_read_clr4,	[TPR] = mac_read_clr4,	[TPT] = mac_read_clr4,
    [ICR] = mac_icr_read,	[EECD] = get_eecd,	[EERD] = flash_eerd_read,
    [CRCERRS ... MPC] = &mac_readreg,
    [RA ... RA+31] = &mac_readreg,
    [MTA ... MTA+127] = &mac_readreg,
1058
    [VFTA ... VFTA+127] = &mac_readreg,
1059
};
1060
enum { NREADOPS = ARRAY_SIZE(macreg_readops) };
1061 1062 1063 1064 1065

#define putreg(x)	[x] = mac_writereg
static void (*macreg_writeops[])(E1000State *, int, uint32_t) = {
    putreg(PBA),	putreg(EERD),	putreg(SWSM),	putreg(WUFC),
    putreg(TDBAL),	putreg(TDBAH),	putreg(TXDCTL),	putreg(RDBAH),
K
Kevin Wolf 已提交
1066
    putreg(RDBAL),	putreg(LEDCTL), putreg(VET),
1067 1068 1069 1070
    [TDLEN] = set_dlen,	[RDLEN] = set_dlen,	[TCTL] = set_tctl,
    [TDT] = set_tctl,	[MDIC] = set_mdic,	[ICS] = set_ics,
    [TDH] = set_16bit,	[RDH] = set_16bit,	[RDT] = set_rdt,
    [IMC] = set_imc,	[IMS] = set_ims,	[ICR] = set_icr,
K
Kevin Wolf 已提交
1071
    [EECD] = set_eecd,	[RCTL] = set_rx_control, [CTRL] = set_ctrl,
1072 1073
    [RA ... RA+31] = &mac_writereg,
    [MTA ... MTA+127] = &mac_writereg,
1074
    [VFTA ... VFTA+127] = &mac_writereg,
1075
};
1076

1077
enum { NWRITEOPS = ARRAY_SIZE(macreg_writeops) };
1078 1079

static void
A
Avi Kivity 已提交
1080
e1000_mmio_write(void *opaque, hwaddr addr, uint64_t val,
A
Avi Kivity 已提交
1081
                 unsigned size)
1082 1083
{
    E1000State *s = opaque;
1084
    unsigned int index = (addr & 0x1ffff) >> 2;
1085

J
Jes Sorensen 已提交
1086
    if (index < NWRITEOPS && macreg_writeops[index]) {
A
aurel32 已提交
1087
        macreg_writeops[index](s, index, val);
J
Jes Sorensen 已提交
1088
    } else if (index < NREADOPS && macreg_readops[index]) {
A
Avi Kivity 已提交
1089
        DBGOUT(MMIO, "e1000_mmio_writel RO %x: 0x%04"PRIx64"\n", index<<2, val);
J
Jes Sorensen 已提交
1090
    } else {
A
Avi Kivity 已提交
1091
        DBGOUT(UNKNOWN, "MMIO unknown write addr=0x%08x,val=0x%08"PRIx64"\n",
1092
               index<<2, val);
J
Jes Sorensen 已提交
1093
    }
1094 1095
}

A
Avi Kivity 已提交
1096
static uint64_t
A
Avi Kivity 已提交
1097
e1000_mmio_read(void *opaque, hwaddr addr, unsigned size)
1098 1099
{
    E1000State *s = opaque;
1100
    unsigned int index = (addr & 0x1ffff) >> 2;
1101 1102

    if (index < NREADOPS && macreg_readops[index])
A
aurel32 已提交
1103
    {
A
Alexander Graf 已提交
1104
        return macreg_readops[index](s, index);
A
aurel32 已提交
1105
    }
1106 1107 1108 1109
    DBGOUT(UNKNOWN, "MMIO unknown read addr=0x%08x\n", index<<2);
    return 0;
}

A
Avi Kivity 已提交
1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
static const MemoryRegionOps e1000_mmio_ops = {
    .read = e1000_mmio_read,
    .write = e1000_mmio_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
    .impl = {
        .min_access_size = 4,
        .max_access_size = 4,
    },
};

A
Avi Kivity 已提交
1120
static uint64_t e1000_io_read(void *opaque, hwaddr addr,
A
Avi Kivity 已提交
1121
                              unsigned size)
1122
{
A
Avi Kivity 已提交
1123 1124 1125 1126
    E1000State *s = opaque;

    (void)s;
    return 0;
1127 1128
}

A
Avi Kivity 已提交
1129
static void e1000_io_write(void *opaque, hwaddr addr,
A
Avi Kivity 已提交
1130
                           uint64_t val, unsigned size)
1131
{
A
Avi Kivity 已提交
1132 1133 1134
    E1000State *s = opaque;

    (void)s;
1135 1136
}

A
Avi Kivity 已提交
1137 1138 1139 1140 1141 1142
static const MemoryRegionOps e1000_io_ops = {
    .read = e1000_io_read,
    .write = e1000_io_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
};

J
Juan Quintela 已提交
1143
static bool is_version_1(void *opaque, int version_id)
1144
{
J
Juan Quintela 已提交
1145
    return version_id == 1;
1146 1147
}

1148 1149 1150 1151
static void e1000_pre_save(void *opaque)
{
    E1000State *s = opaque;
    NetClientState *nc = qemu_get_queue(s->nic);
1152 1153 1154 1155 1156

    if (!(s->compat_flags & E1000_FLAG_AUTONEG)) {
        return;
    }

1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
    /*
     * If link is down and auto-negotiation is ongoing, complete
     * auto-negotiation immediately.  This allows is to look at
     * MII_SR_AUTONEG_COMPLETE to infer link status on load.
     */
    if (nc->link_down &&
        s->phy_reg[PHY_CTRL] & MII_CR_AUTO_NEG_EN &&
        s->phy_reg[PHY_CTRL] & MII_CR_RESTART_AUTO_NEG) {
         s->phy_reg[PHY_STATUS] |= MII_SR_AUTONEG_COMPLETE;
    }
}

1169 1170 1171
static int e1000_post_load(void *opaque, int version_id)
{
    E1000State *s = opaque;
J
Jason Wang 已提交
1172
    NetClientState *nc = qemu_get_queue(s->nic);
1173 1174

    /* nc.link_down can't be migrated, so infer link_down according
1175 1176
     * to link status bit in mac_reg[STATUS].
     * Alternatively, restart link negotiation if it was in progress. */
J
Jason Wang 已提交
1177
    nc->link_down = (s->mac_reg[STATUS] & E1000_STATUS_LU) == 0;
1178 1179 1180 1181 1182

    if (!(s->compat_flags & E1000_FLAG_AUTONEG)) {
        return 0;
    }

1183 1184 1185 1186 1187 1188
    if (s->phy_reg[PHY_CTRL] & MII_CR_AUTO_NEG_EN &&
        s->phy_reg[PHY_CTRL] & MII_CR_RESTART_AUTO_NEG &&
        !(s->phy_reg[PHY_STATUS] & MII_SR_AUTONEG_COMPLETE)) {
        nc->link_down = false;
        qemu_mod_timer(s->autoneg_timer, qemu_get_clock_ms(vm_clock) + 500);
    }
1189 1190 1191 1192

    return 0;
}

J
Juan Quintela 已提交
1193 1194 1195 1196 1197
static const VMStateDescription vmstate_e1000 = {
    .name = "e1000",
    .version_id = 2,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
1198
    .pre_save = e1000_pre_save,
1199
    .post_load = e1000_post_load,
J
Juan Quintela 已提交
1200
    .fields      = (VMStateField []) {
1201
        VMSTATE_PCI_DEVICE(parent_obj, E1000State),
J
Juan Quintela 已提交
1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271
        VMSTATE_UNUSED_TEST(is_version_1, 4), /* was instance id */
        VMSTATE_UNUSED(4), /* Was mmio_base.  */
        VMSTATE_UINT32(rxbuf_size, E1000State),
        VMSTATE_UINT32(rxbuf_min_shift, E1000State),
        VMSTATE_UINT32(eecd_state.val_in, E1000State),
        VMSTATE_UINT16(eecd_state.bitnum_in, E1000State),
        VMSTATE_UINT16(eecd_state.bitnum_out, E1000State),
        VMSTATE_UINT16(eecd_state.reading, E1000State),
        VMSTATE_UINT32(eecd_state.old_eecd, E1000State),
        VMSTATE_UINT8(tx.ipcss, E1000State),
        VMSTATE_UINT8(tx.ipcso, E1000State),
        VMSTATE_UINT16(tx.ipcse, E1000State),
        VMSTATE_UINT8(tx.tucss, E1000State),
        VMSTATE_UINT8(tx.tucso, E1000State),
        VMSTATE_UINT16(tx.tucse, E1000State),
        VMSTATE_UINT32(tx.paylen, E1000State),
        VMSTATE_UINT8(tx.hdr_len, E1000State),
        VMSTATE_UINT16(tx.mss, E1000State),
        VMSTATE_UINT16(tx.size, E1000State),
        VMSTATE_UINT16(tx.tso_frames, E1000State),
        VMSTATE_UINT8(tx.sum_needed, E1000State),
        VMSTATE_INT8(tx.ip, E1000State),
        VMSTATE_INT8(tx.tcp, E1000State),
        VMSTATE_BUFFER(tx.header, E1000State),
        VMSTATE_BUFFER(tx.data, E1000State),
        VMSTATE_UINT16_ARRAY(eeprom_data, E1000State, 64),
        VMSTATE_UINT16_ARRAY(phy_reg, E1000State, 0x20),
        VMSTATE_UINT32(mac_reg[CTRL], E1000State),
        VMSTATE_UINT32(mac_reg[EECD], E1000State),
        VMSTATE_UINT32(mac_reg[EERD], E1000State),
        VMSTATE_UINT32(mac_reg[GPRC], E1000State),
        VMSTATE_UINT32(mac_reg[GPTC], E1000State),
        VMSTATE_UINT32(mac_reg[ICR], E1000State),
        VMSTATE_UINT32(mac_reg[ICS], E1000State),
        VMSTATE_UINT32(mac_reg[IMC], E1000State),
        VMSTATE_UINT32(mac_reg[IMS], E1000State),
        VMSTATE_UINT32(mac_reg[LEDCTL], E1000State),
        VMSTATE_UINT32(mac_reg[MANC], E1000State),
        VMSTATE_UINT32(mac_reg[MDIC], E1000State),
        VMSTATE_UINT32(mac_reg[MPC], E1000State),
        VMSTATE_UINT32(mac_reg[PBA], E1000State),
        VMSTATE_UINT32(mac_reg[RCTL], E1000State),
        VMSTATE_UINT32(mac_reg[RDBAH], E1000State),
        VMSTATE_UINT32(mac_reg[RDBAL], E1000State),
        VMSTATE_UINT32(mac_reg[RDH], E1000State),
        VMSTATE_UINT32(mac_reg[RDLEN], E1000State),
        VMSTATE_UINT32(mac_reg[RDT], E1000State),
        VMSTATE_UINT32(mac_reg[STATUS], E1000State),
        VMSTATE_UINT32(mac_reg[SWSM], E1000State),
        VMSTATE_UINT32(mac_reg[TCTL], E1000State),
        VMSTATE_UINT32(mac_reg[TDBAH], E1000State),
        VMSTATE_UINT32(mac_reg[TDBAL], E1000State),
        VMSTATE_UINT32(mac_reg[TDH], E1000State),
        VMSTATE_UINT32(mac_reg[TDLEN], E1000State),
        VMSTATE_UINT32(mac_reg[TDT], E1000State),
        VMSTATE_UINT32(mac_reg[TORH], E1000State),
        VMSTATE_UINT32(mac_reg[TORL], E1000State),
        VMSTATE_UINT32(mac_reg[TOTH], E1000State),
        VMSTATE_UINT32(mac_reg[TOTL], E1000State),
        VMSTATE_UINT32(mac_reg[TPR], E1000State),
        VMSTATE_UINT32(mac_reg[TPT], E1000State),
        VMSTATE_UINT32(mac_reg[TXDCTL], E1000State),
        VMSTATE_UINT32(mac_reg[WUFC], E1000State),
        VMSTATE_UINT32(mac_reg[VET], E1000State),
        VMSTATE_UINT32_SUB_ARRAY(mac_reg, E1000State, RA, 32),
        VMSTATE_UINT32_SUB_ARRAY(mac_reg, E1000State, MTA, 128),
        VMSTATE_UINT32_SUB_ARRAY(mac_reg, E1000State, VFTA, 128),
        VMSTATE_END_OF_LIST()
    }
};
1272

B
blueswir1 已提交
1273
static const uint16_t e1000_eeprom_template[64] = {
1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286
    0x0000, 0x0000, 0x0000, 0x0000,      0xffff, 0x0000,      0x0000, 0x0000,
    0x3000, 0x1000, 0x6403, E1000_DEVID, 0x8086, E1000_DEVID, 0x8086, 0x3040,
    0x0008, 0x2000, 0x7e14, 0x0048,      0x1000, 0x00d8,      0x0000, 0x2700,
    0x6cc9, 0x3150, 0x0722, 0x040b,      0x0984, 0x0000,      0xc000, 0x0706,
    0x1008, 0x0000, 0x0f04, 0x7fff,      0x4d01, 0xffff,      0xffff, 0xffff,
    0xffff, 0xffff, 0xffff, 0xffff,      0xffff, 0xffff,      0xffff, 0xffff,
    0x0100, 0x4000, 0x121c, 0xffff,      0xffff, 0xffff,      0xffff, 0xffff,
    0xffff, 0xffff, 0xffff, 0xffff,      0xffff, 0xffff,      0xffff, 0x0000,
};

/* PCI interface */

static void
A
Avi Kivity 已提交
1287
e1000_mmio_setup(E1000State *d)
1288
{
A
aliguori 已提交
1289 1290 1291 1292 1293 1294
    int i;
    const uint32_t excluded_regs[] = {
        E1000_MDIC, E1000_ICR, E1000_ICS, E1000_IMS,
        E1000_IMC, E1000_TCTL, E1000_TDT, PNPMMIO_SIZE
    };

1295 1296
    memory_region_init_io(&d->mmio, OBJECT(d), &e1000_mmio_ops, d,
                          "e1000-mmio", PNPMMIO_SIZE);
A
Avi Kivity 已提交
1297
    memory_region_add_coalescing(&d->mmio, 0, excluded_regs[0]);
A
aliguori 已提交
1298
    for (i = 0; excluded_regs[i] != PNPMMIO_SIZE; i++)
A
Avi Kivity 已提交
1299 1300
        memory_region_add_coalescing(&d->mmio, excluded_regs[i] + 4,
                                     excluded_regs[i+1] - excluded_regs[i] - 4);
1301
    memory_region_init_io(&d->io, OBJECT(d), &e1000_io_ops, d, "e1000-io", IOPORT_SIZE);
1302 1303
}

1304
static void
1305
e1000_cleanup(NetClientState *nc)
1306
{
J
Jason Wang 已提交
1307
    E1000State *s = qemu_get_nic_opaque(nc);
1308

M
Mark McLoughlin 已提交
1309
    s->nic = NULL;
1310 1311
}

1312
static void
1313 1314
pci_e1000_uninit(PCIDevice *dev)
{
P
Peter Crosthwaite 已提交
1315
    E1000State *d = E1000(dev);
1316

1317 1318
    qemu_del_timer(d->autoneg_timer);
    qemu_free_timer(d->autoneg_timer);
A
Avi Kivity 已提交
1319 1320
    memory_region_destroy(&d->mmio);
    memory_region_destroy(&d->io);
J
Jason Wang 已提交
1321
    qemu_del_nic(d->nic);
1322 1323
}

M
Mark McLoughlin 已提交
1324
static NetClientInfo net_e1000_info = {
1325
    .type = NET_CLIENT_OPTIONS_KIND_NIC,
M
Mark McLoughlin 已提交
1326 1327 1328 1329 1330 1331 1332
    .size = sizeof(NICState),
    .can_receive = e1000_can_receive,
    .receive = e1000_receive,
    .cleanup = e1000_cleanup,
    .link_status_changed = e1000_set_link_status,
};

1333
static int pci_e1000_init(PCIDevice *pci_dev)
1334
{
P
Peter Crosthwaite 已提交
1335 1336
    DeviceState *dev = DEVICE(pci_dev);
    E1000State *d = E1000(pci_dev);
1337 1338 1339
    uint8_t *pci_conf;
    uint16_t checksum = 0;
    int i;
1340
    uint8_t *macaddr;
1341

1342
    pci_conf = pci_dev->config;
1343

1344 1345
    /* TODO: RST# value should be 0, PCI spec 6.2.4 */
    pci_conf[PCI_CACHE_LINE_SIZE] = 0x10;
1346

1347
    pci_conf[PCI_INTERRUPT_PIN] = 1; /* interrupt pin A */
1348

A
Avi Kivity 已提交
1349
    e1000_mmio_setup(d);
1350

1351
    pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio);
1352

1353
    pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &d->io);
1354 1355 1356

    memmove(d->eeprom_data, e1000_eeprom_template,
        sizeof e1000_eeprom_template);
1357 1358
    qemu_macaddr_default_if_unset(&d->conf.macaddr);
    macaddr = d->conf.macaddr.a;
1359
    for (i = 0; i < 3; i++)
P
Paul Brook 已提交
1360
        d->eeprom_data[i] = (macaddr[2*i+1]<<8) | macaddr[2*i];
1361 1362 1363 1364 1365
    for (i = 0; i < EEPROM_CHECKSUM_REG; i++)
        checksum += d->eeprom_data[i];
    checksum = (uint16_t) EEPROM_SUM - checksum;
    d->eeprom_data[EEPROM_CHECKSUM_REG] = checksum;

M
Mark McLoughlin 已提交
1366
    d->nic = qemu_new_nic(&net_e1000_info, &d->conf,
P
Peter Crosthwaite 已提交
1367
                          object_get_typename(OBJECT(d)), dev->id, d);
1368

J
Jason Wang 已提交
1369
    qemu_format_nic_info_str(qemu_get_queue(d->nic), macaddr);
1370

P
Peter Crosthwaite 已提交
1371
    add_boot_device_path(d->conf.bootindex, dev, "/ethernet-phy@0");
1372

1373 1374
    d->autoneg_timer = qemu_new_timer_ms(vm_clock, e1000_autoneg_timer, d);

1375
    return 0;
P
Paul Brook 已提交
1376
}
1377

1378 1379
static void qdev_e1000_reset(DeviceState *dev)
{
P
Peter Crosthwaite 已提交
1380
    E1000State *d = E1000(dev);
1381 1382 1383
    e1000_reset(d);
}

1384 1385
static Property e1000_properties[] = {
    DEFINE_NIC_PROPERTIES(E1000State, conf),
1386 1387
    DEFINE_PROP_BIT("autonegotiation", E1000State,
                    compat_flags, E1000_FLAG_AUTONEG_BIT, true),
1388 1389 1390 1391 1392
    DEFINE_PROP_END_OF_LIST(),
};

static void e1000_class_init(ObjectClass *klass, void *data)
{
1393
    DeviceClass *dc = DEVICE_CLASS(klass);
1394 1395 1396 1397
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);

    k->init = pci_e1000_init;
    k->exit = pci_e1000_uninit;
1398
    k->romfile = "efi-e1000.rom";
1399 1400 1401 1402
    k->vendor_id = PCI_VENDOR_ID_INTEL;
    k->device_id = E1000_DEVID;
    k->revision = 0x03;
    k->class_id = PCI_CLASS_NETWORK_ETHERNET;
1403
    set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
1404 1405 1406 1407
    dc->desc = "Intel Gigabit Ethernet";
    dc->reset = qdev_e1000_reset;
    dc->vmsd = &vmstate_e1000;
    dc->props = e1000_properties;
1408 1409
}

1410
static const TypeInfo e1000_info = {
P
Peter Crosthwaite 已提交
1411
    .name          = TYPE_E1000,
1412 1413 1414
    .parent        = TYPE_PCI_DEVICE,
    .instance_size = sizeof(E1000State),
    .class_init    = e1000_class_init,
1415 1416
};

A
Andreas Färber 已提交
1417
static void e1000_register_types(void)
P
Paul Brook 已提交
1418
{
1419
    type_register_static(&e1000_info);
1420
}
P
Paul Brook 已提交
1421

A
Andreas Färber 已提交
1422
type_init(e1000_register_types)