cpu.c 63.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * QEMU ARM CPU
 *
 * Copyright (c) 2012 SUSE LINUX Products GmbH
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, see
 * <http://www.gnu.org/licenses/gpl-2.0.html>
 */

P
Peter Maydell 已提交
21
#include "qemu/osdep.h"
22
#include "target/arm/idau.h"
23
#include "qemu/error-report.h"
24
#include "qapi/error.h"
25
#include "cpu.h"
26
#include "internals.h"
27
#include "qemu-common.h"
28
#include "exec/exec-all.h"
29
#include "hw/qdev-properties.h"
30 31 32
#if !defined(CONFIG_USER_ONLY)
#include "hw/loader.h"
#endif
33
#include "hw/arm/arm.h"
34
#include "sysemu/sysemu.h"
35
#include "sysemu/hw_accel.h"
36
#include "kvm_arm.h"
37
#include "disas/capstone.h"
38
#include "fpu/softfloat.h"
39

40 41 42 43 44 45 46
static void arm_cpu_set_pc(CPUState *cs, vaddr value)
{
    ARMCPU *cpu = ARM_CPU(cs);

    cpu->env.regs[15] = value;
}

47 48
static bool arm_cpu_has_work(CPUState *cs)
{
49 50
    ARMCPU *cpu = ARM_CPU(cs);

51
    return (cpu->power_state != PSCI_OFF)
52
        && cs->interrupt_request &
53 54 55
        (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD
         | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ
         | CPU_INTERRUPT_EXITTB);
56 57
}

58 59 60 61 62 63 64 65 66
void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHook *hook,
                                 void *opaque)
{
    /* We currently only support registering a single hook function */
    assert(!cpu->el_change_hook);
    cpu->el_change_hook = hook;
    cpu->el_change_hook_opaque = opaque;
}

67 68 69 70 71 72
static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque)
{
    /* Reset a single ARMCPRegInfo register */
    ARMCPRegInfo *ri = value;
    ARMCPU *cpu = opaque;

73
    if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) {
74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
        return;
    }

    if (ri->resetfn) {
        ri->resetfn(&cpu->env, ri);
        return;
    }

    /* A zero offset is never possible as it would be regs[0]
     * so we use it to indicate that reset is being handled elsewhere.
     * This is basically only used for fields in non-core coprocessors
     * (like the pxa2xx ones).
     */
    if (!ri->fieldoffset) {
        return;
    }

91
    if (cpreg_field_is_64bit(ri)) {
92 93 94 95 96 97
        CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue;
    } else {
        CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue;
    }
}

98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
static void cp_reg_check_reset(gpointer key, gpointer value,  gpointer opaque)
{
    /* Purely an assertion check: we've already done reset once,
     * so now check that running the reset for the cpreg doesn't
     * change its value. This traps bugs where two different cpregs
     * both try to reset the same state field but to different values.
     */
    ARMCPRegInfo *ri = value;
    ARMCPU *cpu = opaque;
    uint64_t oldvalue, newvalue;

    if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) {
        return;
    }

    oldvalue = read_raw_cp_reg(&cpu->env, ri);
    cp_reg_reset(key, value, opaque);
    newvalue = read_raw_cp_reg(&cpu->env, ri);
    assert(oldvalue == newvalue);
}

119 120 121 122 123
/* CPUClass::reset() */
static void arm_cpu_reset(CPUState *s)
{
    ARMCPU *cpu = ARM_CPU(s);
    ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu);
124 125
    CPUARMState *env = &cpu->env;

126 127
    acc->parent_reset(s);

128 129
    memset(env, 0, offsetof(CPUARMState, end_reset_fields));

130
    g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu);
131 132
    g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu);

133 134 135
    env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid;
    env->vfp.xregs[ARM_VFP_MVFR0] = cpu->mvfr0;
    env->vfp.xregs[ARM_VFP_MVFR1] = cpu->mvfr1;
136
    env->vfp.xregs[ARM_VFP_MVFR2] = cpu->mvfr2;
137

138
    cpu->power_state = cpu->start_powered_off ? PSCI_OFF : PSCI_ON;
139 140
    s->halted = cpu->start_powered_off;

141 142 143 144
    if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
        env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q';
    }

145 146 147
    if (arm_feature(env, ARM_FEATURE_AARCH64)) {
        /* 64 bit CPUs always start in 64 bit mode */
        env->aarch64 = 1;
148 149
#if defined(CONFIG_USER_ONLY)
        env->pstate = PSTATE_MODE_EL0t;
150
        /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */
151
        env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE;
152
        /* and to the FP/Neon instructions */
153
        env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3);
154
#else
155 156 157 158 159 160 161 162
        /* Reset into the highest available EL */
        if (arm_feature(env, ARM_FEATURE_EL3)) {
            env->pstate = PSTATE_MODE_EL3h;
        } else if (arm_feature(env, ARM_FEATURE_EL2)) {
            env->pstate = PSTATE_MODE_EL2h;
        } else {
            env->pstate = PSTATE_MODE_EL1h;
        }
163
        env->pc = cpu->rvbar;
164 165 166 167
#endif
    } else {
#if defined(CONFIG_USER_ONLY)
        /* Userspace expects access to cp10 and cp11 for FP/Neon */
168
        env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf);
169
#endif
170 171
    }

172 173 174 175 176 177 178 179 180 181 182
#if defined(CONFIG_USER_ONLY)
    env->uncached_cpsr = ARM_CPU_MODE_USR;
    /* For user mode we must enable access to coprocessors */
    env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30;
    if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
        env->cp15.c15_cpar = 3;
    } else if (arm_feature(env, ARM_FEATURE_XSCALE)) {
        env->cp15.c15_cpar = 1;
    }
#else
    /* SVC mode with interrupts disabled.  */
183 184
    env->uncached_cpsr = ARM_CPU_MODE_SVC;
    env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F;
185

P
Peter Maydell 已提交
186
    if (arm_feature(env, ARM_FEATURE_M)) {
187 188
        uint32_t initial_msp; /* Loaded from 0x0 */
        uint32_t initial_pc; /* Loaded from 0x4 */
189
        uint8_t *rom;
190
        uint32_t vecbase;
191

192 193
        if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
            env->v7m.secure = true;
194 195 196 197 198 199 200
        } else {
            /* This bit resets to 0 if security is supported, but 1 if
             * it is not. The bit is not present in v7M, but we set it
             * here so we can avoid having to make checks on it conditional
             * on ARM_FEATURE_V8 (we don't let the guest see the bit).
             */
            env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK;
201 202
        }

203
        /* In v7M the reset value of this bit is IMPDEF, but ARM recommends
204
         * that it resets to 1, so QEMU always does that rather than making
205
         * it dependent on CPU model. In v8M it is RES1.
206
         */
207 208 209 210 211 212 213
        env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK;
        env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK;
        if (arm_feature(env, ARM_FEATURE_V8)) {
            /* in v8M the NONBASETHRDENA bit [0] is RES1 */
            env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK;
            env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK;
        }
214

215 216 217
        /* Unlike A/R profile, M profile defines the reset LR value */
        env->regs[14] = 0xffffffff;

218 219 220 221 222
        env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80;

        /* Load the initial SP and PC from offset 0 and 4 in the vector table */
        vecbase = env->v7m.vecbase[env->v7m.secure];
        rom = rom_ptr(vecbase);
223
        if (rom) {
224 225 226 227 228 229 230 231 232 233 234
            /* Address zero is covered by ROM which hasn't yet been
             * copied into physical memory.
             */
            initial_msp = ldl_p(rom);
            initial_pc = ldl_p(rom + 4);
        } else {
            /* Address zero not covered by a ROM blob, or the ROM blob
             * is in non-modifiable memory and this is a second reset after
             * it got copied into memory. In the latter case, rom_ptr
             * will return a NULL pointer and we should use ldl_phys instead.
             */
235 236
            initial_msp = ldl_phys(s->as, vecbase);
            initial_pc = ldl_phys(s->as, vecbase + 4);
237
        }
238 239 240 241

        env->regs[13] = initial_msp & 0xFFFFFFFC;
        env->regs[15] = initial_pc & ~1;
        env->thumb = initial_pc & 1;
242
    }
243

244 245 246 247 248
    /* AArch32 has a hard highvec setting of 0xFFFF0000.  If we are currently
     * executing as AArch32 then check if highvecs are enabled and
     * adjust the PC accordingly.
     */
    if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) {
249
        env->regs[15] = 0xFFFF0000;
250 251
    }

252 253 254 255 256 257
    /* M profile requires that reset clears the exclusive monitor;
     * A profile does not, but clearing it makes more sense than having it
     * set with an exclusive access on address zero.
     */
    arm_clear_exclusive(env);

258 259
    env->vfp.xregs[ARM_VFP_FPEXC] = 0;
#endif
260

261
    if (arm_feature(env, ARM_FEATURE_PMSA)) {
262
        if (cpu->pmsav7_dregion > 0) {
263
            if (arm_feature(env, ARM_FEATURE_V8)) {
264 265 266 267 268 269 270 271 272 273 274 275 276 277
                memset(env->pmsav8.rbar[M_REG_NS], 0,
                       sizeof(*env->pmsav8.rbar[M_REG_NS])
                       * cpu->pmsav7_dregion);
                memset(env->pmsav8.rlar[M_REG_NS], 0,
                       sizeof(*env->pmsav8.rlar[M_REG_NS])
                       * cpu->pmsav7_dregion);
                if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
                    memset(env->pmsav8.rbar[M_REG_S], 0,
                           sizeof(*env->pmsav8.rbar[M_REG_S])
                           * cpu->pmsav7_dregion);
                    memset(env->pmsav8.rlar[M_REG_S], 0,
                           sizeof(*env->pmsav8.rlar[M_REG_S])
                           * cpu->pmsav7_dregion);
                }
278 279 280 281 282 283 284 285
            } else if (arm_feature(env, ARM_FEATURE_V7)) {
                memset(env->pmsav7.drbar, 0,
                       sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion);
                memset(env->pmsav7.drsr, 0,
                       sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion);
                memset(env->pmsav7.dracr, 0,
                       sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion);
            }
286
        }
287 288
        env->pmsav7.rnr[M_REG_NS] = 0;
        env->pmsav7.rnr[M_REG_S] = 0;
289 290 291 292
        env->pmsav8.mair0[M_REG_NS] = 0;
        env->pmsav8.mair0[M_REG_S] = 0;
        env->pmsav8.mair1[M_REG_NS] = 0;
        env->pmsav8.mair1[M_REG_S] = 0;
293 294
    }

295 296 297 298 299 300 301 302 303 304 305 306
    if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
        if (cpu->sau_sregion > 0) {
            memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion);
            memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion);
        }
        env->sau.rnr = 0;
        /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what
         * the Cortex-M33 does.
         */
        env->sau.ctrl = 0;
    }

307 308 309 310 311 312 313
    set_flush_to_zero(1, &env->vfp.standard_fp_status);
    set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status);
    set_default_nan_mode(1, &env->vfp.standard_fp_status);
    set_float_detect_tininess(float_tininess_before_rounding,
                              &env->vfp.fp_status);
    set_float_detect_tininess(float_tininess_before_rounding,
                              &env->vfp.standard_fp_status);
314 315 316 317 318
#ifndef CONFIG_USER_ONLY
    if (kvm_enabled()) {
        kvm_arm_reset_vcpu(cpu);
    }
#endif
319

320
    hw_breakpoint_update_all(cpu);
321
    hw_watchpoint_update_all(cpu);
322 323
}

324 325 326
bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
{
    CPUClass *cc = CPU_GET_CLASS(cs);
327 328 329 330 331
    CPUARMState *env = cs->env_ptr;
    uint32_t cur_el = arm_current_el(env);
    bool secure = arm_is_secure(env);
    uint32_t target_el;
    uint32_t excp_idx;
332 333
    bool ret = false;

334 335 336 337 338 339 340 341 342
    if (interrupt_request & CPU_INTERRUPT_FIQ) {
        excp_idx = EXCP_FIQ;
        target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
343
    }
344 345 346 347 348 349 350 351 352
    if (interrupt_request & CPU_INTERRUPT_HARD) {
        excp_idx = EXCP_IRQ;
        target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
353
    }
354 355 356 357 358 359 360 361 362
    if (interrupt_request & CPU_INTERRUPT_VIRQ) {
        excp_idx = EXCP_VIRQ;
        target_el = 1;
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
363
    }
364 365 366 367 368 369 370 371 372
    if (interrupt_request & CPU_INTERRUPT_VFIQ) {
        excp_idx = EXCP_VFIQ;
        target_el = 1;
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
373
    }
374 375 376 377

    return ret;
}

378 379 380 381 382 383 384 385
#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
{
    CPUClass *cc = CPU_GET_CLASS(cs);
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;
    bool ret = false;

386
    /* ARMv7-M interrupt masking works differently than -A or -R.
387 388 389 390 391
     * There is no FIQ/IRQ distinction. Instead of I and F bits
     * masking FIQ and IRQ interrupts, an exception is taken only
     * if it is higher priority than the current execution priority
     * (which depends on state like BASEPRI, FAULTMASK and the
     * currently active exception).
392 393
     */
    if (interrupt_request & CPU_INTERRUPT_HARD
394
        && (armv7m_nvic_can_take_pending_exception(env->nvic))) {
395 396 397 398 399 400 401 402
        cs->exception_index = EXCP_IRQ;
        cc->do_interrupt(cs);
        ret = true;
    }
    return ret;
}
#endif

403 404 405 406
#ifndef CONFIG_USER_ONLY
static void arm_cpu_set_irq(void *opaque, int irq, int level)
{
    ARMCPU *cpu = opaque;
407
    CPUARMState *env = &cpu->env;
408
    CPUState *cs = CPU(cpu);
409 410 411 412 413 414
    static const int mask[] = {
        [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD,
        [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ,
        [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ,
        [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ
    };
415 416

    switch (irq) {
417 418
    case ARM_CPU_VIRQ:
    case ARM_CPU_VFIQ:
419
        assert(arm_feature(env, ARM_FEATURE_EL2));
420 421
        /* fall through */
    case ARM_CPU_IRQ:
422 423
    case ARM_CPU_FIQ:
        if (level) {
424
            cpu_interrupt(cs, mask[irq]);
425
        } else {
426
            cpu_reset_interrupt(cs, mask[irq]);
427 428 429
        }
        break;
    default:
430
        g_assert_not_reached();
431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448
    }
}

static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level)
{
#ifdef CONFIG_KVM
    ARMCPU *cpu = opaque;
    CPUState *cs = CPU(cpu);
    int kvm_irq = KVM_ARM_IRQ_TYPE_CPU << KVM_ARM_IRQ_TYPE_SHIFT;

    switch (irq) {
    case ARM_CPU_IRQ:
        kvm_irq |= KVM_ARM_IRQ_CPU_IRQ;
        break;
    case ARM_CPU_FIQ:
        kvm_irq |= KVM_ARM_IRQ_CPU_FIQ;
        break;
    default:
449
        g_assert_not_reached();
450 451 452 453 454
    }
    kvm_irq |= cs->cpu_index << KVM_ARM_IRQ_VCPU_SHIFT;
    kvm_set_irq(kvm_state, kvm_irq, level ? 1 : 0);
#endif
}
455

456
static bool arm_cpu_virtio_is_big_endian(CPUState *cs)
457 458 459 460 461
{
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;

    cpu_synchronize_state(cs);
462
    return arm_cpu_data_is_big_endian(env);
463 464
}

465 466
#endif

467 468
static inline void set_feature(CPUARMState *env, int feature)
{
469
    env->features |= 1ULL << feature;
470 471
}

472 473 474 475 476
static inline void unset_feature(CPUARMState *env, int feature)
{
    env->features &= ~(1ULL << feature);
}

477 478 479 480 481 482 483 484 485 486
static int
print_insn_thumb1(bfd_vma pc, disassemble_info *info)
{
  return print_insn_arm(pc | 1, info);
}

static void arm_disas_set_info(CPUState *cpu, disassemble_info *info)
{
    ARMCPU *ac = ARM_CPU(cpu);
    CPUARMState *env = &ac->env;
487
    bool sctlr_b;
488 489 490 491 492 493 494 495 496

    if (is_a64(env)) {
        /* We might not be compiled with the A64 disassembler
         * because it needs a C++ compiler. Leave print_insn
         * unset in this case to use the caller default behaviour.
         */
#if defined(CONFIG_ARM_A64_DIS)
        info->print_insn = print_insn_arm_a64;
#endif
497
        info->cap_arch = CS_ARCH_ARM64;
498 499
        info->cap_insn_unit = 4;
        info->cap_insn_split = 4;
500
    } else {
501 502 503
        int cap_mode;
        if (env->thumb) {
            info->print_insn = print_insn_thumb1;
504 505
            info->cap_insn_unit = 2;
            info->cap_insn_split = 4;
506 507 508
            cap_mode = CS_MODE_THUMB;
        } else {
            info->print_insn = print_insn_arm;
509 510
            info->cap_insn_unit = 4;
            info->cap_insn_split = 4;
511 512 513 514 515 516 517 518 519 520
            cap_mode = CS_MODE_ARM;
        }
        if (arm_feature(env, ARM_FEATURE_V8)) {
            cap_mode |= CS_MODE_V8;
        }
        if (arm_feature(env, ARM_FEATURE_M)) {
            cap_mode |= CS_MODE_MCLASS;
        }
        info->cap_arch = CS_ARCH_ARM;
        info->cap_mode = cap_mode;
521
    }
522 523 524

    sctlr_b = arm_sctlr_b(env);
    if (bswap_code(sctlr_b)) {
525 526 527 528 529 530
#ifdef TARGET_WORDS_BIGENDIAN
        info->endian = BFD_ENDIAN_LITTLE;
#else
        info->endian = BFD_ENDIAN_BIG;
#endif
    }
531
    info->flags &= ~INSN_ARM_BE32;
532 533
#ifndef CONFIG_USER_ONLY
    if (sctlr_b) {
534 535
        info->flags |= INSN_ARM_BE32;
    }
536
#endif
537 538
}

539 540 541 542 543 544 545
uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz)
{
    uint32_t Aff1 = idx / clustersz;
    uint32_t Aff0 = idx % clustersz;
    return (Aff1 << ARM_AFF1_SHIFT) | Aff0;
}

546 547
static void arm_cpu_initfn(Object *obj)
{
548
    CPUState *cs = CPU(obj);
549 550
    ARMCPU *cpu = ARM_CPU(obj);

551
    cs->env_ptr = &cpu->env;
552 553
    cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal,
                                         g_free, g_free);
554

555 556 557
#ifndef CONFIG_USER_ONLY
    /* Our inbound IRQ and FIQ lines */
    if (kvm_enabled()) {
558 559 560 561
        /* VIRQ and VFIQ are unused with KVM but we add them to maintain
         * the same interface as non-KVM CPUs.
         */
        qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4);
562
    } else {
563
        qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4);
564
    }
565

566
    cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
567
                                                arm_gt_ptimer_cb, cpu);
568
    cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
569
                                                arm_gt_vtimer_cb, cpu);
570 571
    cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
                                                arm_gt_htimer_cb, cpu);
572 573
    cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
                                                arm_gt_stimer_cb, cpu);
574 575
    qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs,
                       ARRAY_SIZE(cpu->gt_timer_outputs));
576 577 578

    qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt,
                             "gicv3-maintenance-interrupt", 1);
579 580
    qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt,
                             "pmu-interrupt", 1);
581 582
#endif

583 584 585 586 587
    /* DTB consumers generally don't in fact care what the 'compatible'
     * string is, so always provide some string and trust that a hypothetical
     * picky DTB consumer will also provide a helpful error message.
     */
    cpu->dtb_compatible = "qemu,unknown";
588
    cpu->psci_version = 1; /* By default assume PSCI v0.1 */
589
    cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE;
590

591 592
    if (tcg_enabled()) {
        cpu->psci_version = 2; /* TCG implements PSCI 0.2 */
593
    }
594 595
}

596
static Property arm_cpu_reset_cbar_property =
597
            DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0);
598

599 600 601
static Property arm_cpu_reset_hivecs_property =
            DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false);

602 603 604
static Property arm_cpu_rvbar_property =
            DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0);

605 606 607
static Property arm_cpu_has_el2_property =
            DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true);

608 609 610
static Property arm_cpu_has_el3_property =
            DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true);

611 612 613
static Property arm_cpu_cfgend_property =
            DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false);

614 615 616 617
/* use property name "pmu" to match other archs and virt tools */
static Property arm_cpu_has_pmu_property =
            DEFINE_PROP_BOOL("pmu", ARMCPU, has_pmu, true);

P
Peter Crosthwaite 已提交
618 619 620
static Property arm_cpu_has_mpu_property =
            DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true);

621 622 623 624 625
/* This is like DEFINE_PROP_UINT32 but it doesn't set the default value,
 * because the CPU initfn will have already set cpu->pmsav7_dregion to
 * the right value for that particular CPU type, and we don't want
 * to override that with an incorrect constant value.
 */
626
static Property arm_cpu_pmsav7_dregion_property =
627 628 629
            DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU,
                                           pmsav7_dregion,
                                           qdev_prop_uint32, uint32_t);
630

631 632 633 634
/* M profile: initial value of the Secure VTOR */
static Property arm_cpu_initsvtor_property =
            DEFINE_PROP_UINT32("init-svtor", ARMCPU, init_svtor, 0);

635 636 637 638
static void arm_cpu_post_init(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

639 640 641 642 643 644 645 646
    /* M profile implies PMSA. We have to do this here rather than
     * in realize with the other feature-implication checks because
     * we look at the PMSA bit to see if we should add some properties.
     */
    if (arm_feature(&cpu->env, ARM_FEATURE_M)) {
        set_feature(&cpu->env, ARM_FEATURE_PMSA);
    }

647 648
    if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) ||
        arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) {
649
        qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property,
650
                                 &error_abort);
651
    }
652 653 654

    if (!arm_feature(&cpu->env, ARM_FEATURE_M)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property,
655
                                 &error_abort);
656
    }
657 658 659 660 661

    if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property,
                                 &error_abort);
    }
662 663 664 665 666 667 668

    if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
        /* Add the has_el3 state CPU property only if EL3 is allowed.  This will
         * prevent "has_el3" from existing on CPUs which cannot support EL3.
         */
        qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property,
                                 &error_abort);
669 670 671 672 673 674 675 676 677

#ifndef CONFIG_USER_ONLY
        object_property_add_link(obj, "secure-memory",
                                 TYPE_MEMORY_REGION,
                                 (Object **)&cpu->secure_memory,
                                 qdev_prop_allow_set_link_before_realize,
                                 OBJ_PROP_LINK_UNREF_ON_RELEASE,
                                 &error_abort);
#endif
678
    }
P
Peter Crosthwaite 已提交
679

680 681 682 683 684
    if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property,
                                 &error_abort);
    }

685 686 687 688 689
    if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_has_pmu_property,
                                 &error_abort);
    }

690
    if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) {
P
Peter Crosthwaite 已提交
691 692
        qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property,
                                 &error_abort);
693 694 695 696 697
        if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
            qdev_property_add_static(DEVICE(obj),
                                     &arm_cpu_pmsav7_dregion_property,
                                     &error_abort);
        }
P
Peter Crosthwaite 已提交
698 699
    }

700 701 702 703 704
    if (arm_feature(&cpu->env, ARM_FEATURE_M_SECURITY)) {
        object_property_add_link(obj, "idau", TYPE_IDAU_INTERFACE, &cpu->idau,
                                 qdev_prop_allow_set_link_before_realize,
                                 OBJ_PROP_LINK_UNREF_ON_RELEASE,
                                 &error_abort);
705 706
        qdev_property_add_static(DEVICE(obj), &arm_cpu_initsvtor_property,
                                 &error_abort);
707 708
    }

709 710
    qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property,
                             &error_abort);
711 712
}

713 714 715 716
static void arm_cpu_finalizefn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
    g_hash_table_destroy(cpu->cp_regs);
717 718
}

719
static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
720
{
721
    CPUState *cs = CPU(dev);
722 723
    ARMCPU *cpu = ARM_CPU(dev);
    ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev);
724
    CPUARMState *env = &cpu->env;
725
    int pagebits;
726 727
    Error *local_err = NULL;

728 729 730 731 732 733 734 735 736 737 738 739 740
    /* If we needed to query the host kernel for the CPU features
     * then it's possible that might have failed in the initfn, but
     * this is the first point where we can report it.
     */
    if (cpu->host_cpu_probe_failed) {
        if (!kvm_enabled()) {
            error_setg(errp, "The 'host' CPU type can only be used with KVM");
        } else {
            error_setg(errp, "Failed to retrieve host CPU features");
        }
        return;
    }

741 742 743 744 745
    cpu_exec_realizefn(cs, &local_err);
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
746

747
    /* Some features automatically imply others: */
748 749 750 751 752
    if (arm_feature(env, ARM_FEATURE_V8)) {
        set_feature(env, ARM_FEATURE_V7);
        set_feature(env, ARM_FEATURE_ARM_DIV);
        set_feature(env, ARM_FEATURE_LPAE);
    }
753 754 755
    if (arm_feature(env, ARM_FEATURE_V7)) {
        set_feature(env, ARM_FEATURE_VAPA);
        set_feature(env, ARM_FEATURE_THUMB2);
P
Peter Maydell 已提交
756
        set_feature(env, ARM_FEATURE_MPIDR);
757 758 759 760 761
        if (!arm_feature(env, ARM_FEATURE_M)) {
            set_feature(env, ARM_FEATURE_V6K);
        } else {
            set_feature(env, ARM_FEATURE_V6);
        }
762 763 764 765 766

        /* Always define VBAR for V7 CPUs even if it doesn't exist in
         * non-EL3 configs. This is needed by some legacy boards.
         */
        set_feature(env, ARM_FEATURE_VBAR);
767 768 769 770 771 772 773
    }
    if (arm_feature(env, ARM_FEATURE_V6K)) {
        set_feature(env, ARM_FEATURE_V6);
        set_feature(env, ARM_FEATURE_MVFR);
    }
    if (arm_feature(env, ARM_FEATURE_V6)) {
        set_feature(env, ARM_FEATURE_V5);
774
        set_feature(env, ARM_FEATURE_JAZELLE);
775 776 777 778 779 780 781 782 783 784 785 786 787 788 789
        if (!arm_feature(env, ARM_FEATURE_M)) {
            set_feature(env, ARM_FEATURE_AUXCR);
        }
    }
    if (arm_feature(env, ARM_FEATURE_V5)) {
        set_feature(env, ARM_FEATURE_V4T);
    }
    if (arm_feature(env, ARM_FEATURE_M)) {
        set_feature(env, ARM_FEATURE_THUMB_DIV);
    }
    if (arm_feature(env, ARM_FEATURE_ARM_DIV)) {
        set_feature(env, ARM_FEATURE_THUMB_DIV);
    }
    if (arm_feature(env, ARM_FEATURE_VFP4)) {
        set_feature(env, ARM_FEATURE_VFP3);
790
        set_feature(env, ARM_FEATURE_VFP_FP16);
791 792 793 794
    }
    if (arm_feature(env, ARM_FEATURE_VFP3)) {
        set_feature(env, ARM_FEATURE_VFP);
    }
795
    if (arm_feature(env, ARM_FEATURE_LPAE)) {
796
        set_feature(env, ARM_FEATURE_V7MP);
797 798
        set_feature(env, ARM_FEATURE_PXN);
    }
799 800 801
    if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
        set_feature(env, ARM_FEATURE_CBAR);
    }
802 803 804 805
    if (arm_feature(env, ARM_FEATURE_THUMB2) &&
        !arm_feature(env, ARM_FEATURE_M)) {
        set_feature(env, ARM_FEATURE_THUMB_DSP);
    }
806

807 808
    if (arm_feature(env, ARM_FEATURE_V7) &&
        !arm_feature(env, ARM_FEATURE_M) &&
809
        !arm_feature(env, ARM_FEATURE_PMSA)) {
810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829
        /* v7VMSA drops support for the old ARMv5 tiny pages, so we
         * can use 4K pages.
         */
        pagebits = 12;
    } else {
        /* For CPUs which might have tiny 1K pages, or which have an
         * MPU and might have small region sizes, stick with 1K pages.
         */
        pagebits = 10;
    }
    if (!set_preferred_target_page_bits(pagebits)) {
        /* This can only ever happen for hotplugging a CPU, or if
         * the board code incorrectly creates a CPU which it has
         * promised via minimum_page_size that it will not.
         */
        error_setg(errp, "This CPU requires a smaller page size than the "
                   "system is using");
        return;
    }

830 831 832 833 834 835
    /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it.
     * We don't support setting cluster ID ([16..23]) (known as Aff2
     * in later ARM ARM versions), or any of the higher affinity level fields,
     * so these bits always RAZ.
     */
    if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) {
836 837
        cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index,
                                               ARM_DEFAULT_CPUS_PER_CLUSTER);
838 839
    }

840 841 842 843
    if (cpu->reset_hivecs) {
            cpu->reset_sctlr |= (1 << 13);
    }

844 845 846 847 848 849 850 851
    if (cpu->cfgend) {
        if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
            cpu->reset_sctlr |= SCTLR_EE;
        } else {
            cpu->reset_sctlr |= SCTLR_B;
        }
    }

852 853 854 855 856 857 858
    if (!cpu->has_el3) {
        /* If the has_el3 CPU property is disabled then we need to disable the
         * feature.
         */
        unset_feature(env, ARM_FEATURE_EL3);

        /* Disable the security extension feature bits in the processor feature
859
         * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12].
860 861
         */
        cpu->id_pfr1 &= ~0xf0;
862
        cpu->id_aa64pfr0 &= ~0xf000;
863 864
    }

865 866 867 868
    if (!cpu->has_el2) {
        unset_feature(env, ARM_FEATURE_EL2);
    }

869
    if (!cpu->has_pmu) {
870
        unset_feature(env, ARM_FEATURE_PMU);
871
        cpu->id_aa64dfr0 &= ~0xf00;
872 873
    }

874 875 876 877 878 879 880 881 882
    if (!arm_feature(env, ARM_FEATURE_EL2)) {
        /* Disable the hypervisor feature bits in the processor feature
         * registers if we don't have EL2. These are id_pfr1[15:12] and
         * id_aa64pfr0_el1[11:8].
         */
        cpu->id_aa64pfr0 &= ~0xf00;
        cpu->id_pfr1 &= ~0xf000;
    }

883 884 885
    /* MPU can be configured out of a PMSA CPU either by setting has-mpu
     * to false or by setting pmsav7-dregion to 0.
     */
P
Peter Crosthwaite 已提交
886
    if (!cpu->has_mpu) {
887 888 889 890
        cpu->pmsav7_dregion = 0;
    }
    if (cpu->pmsav7_dregion == 0) {
        cpu->has_mpu = false;
P
Peter Crosthwaite 已提交
891 892
    }

893
    if (arm_feature(env, ARM_FEATURE_PMSA) &&
894 895 896 897
        arm_feature(env, ARM_FEATURE_V7)) {
        uint32_t nr = cpu->pmsav7_dregion;

        if (nr > 0xff) {
898
            error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr);
899 900
            return;
        }
901 902

        if (nr) {
903 904
            if (arm_feature(env, ARM_FEATURE_V8)) {
                /* PMSAv8 */
905 906 907 908 909 910
                env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr);
                env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr);
                if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
                    env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr);
                    env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr);
                }
911 912 913 914 915
            } else {
                env->pmsav7.drbar = g_new0(uint32_t, nr);
                env->pmsav7.drsr = g_new0(uint32_t, nr);
                env->pmsav7.dracr = g_new0(uint32_t, nr);
            }
916
        }
917 918
    }

919 920 921 922 923 924 925 926 927 928 929 930 931 932
    if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
        uint32_t nr = cpu->sau_sregion;

        if (nr > 0xff) {
            error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr);
            return;
        }

        if (nr) {
            env->sau.rbar = g_new0(uint32_t, nr);
            env->sau.rlar = g_new0(uint32_t, nr);
        }
    }

933 934 935 936
    if (arm_feature(env, ARM_FEATURE_EL3)) {
        set_feature(env, ARM_FEATURE_VBAR);
    }

937
    register_cp_regs_for_features(cpu);
938 939
    arm_cpu_register_gdb_regs_for_features(cpu);

940 941
    init_cpreg_list(cpu);

942
#ifndef CONFIG_USER_ONLY
943 944 945
    if (cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY)) {
        cs->num_ases = 2;

946 947 948
        if (!cpu->secure_memory) {
            cpu->secure_memory = cs->memory;
        }
P
Peter Xu 已提交
949 950
        cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory",
                               cpu->secure_memory);
951 952
    } else {
        cs->num_ases = 1;
953
    }
P
Peter Xu 已提交
954
    cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory);
955 956 957 958 959

    /* No core_count specified, default to smp_cpus. */
    if (cpu->core_count == -1) {
        cpu->core_count = smp_cpus;
    }
960 961
#endif

962
    qemu_init_vcpu(cs);
963
    cpu_reset(cs);
964 965

    acc->parent_realize(dev, errp);
966 967
}

968 969 970
static ObjectClass *arm_cpu_class_by_name(const char *cpu_model)
{
    ObjectClass *oc;
A
Andreas Färber 已提交
971
    char *typename;
972
    char **cpuname;
973
    const char *cpunamestr;
974

975
    cpuname = g_strsplit(cpu_model, ",", 1);
976 977 978 979 980 981 982 983 984 985
    cpunamestr = cpuname[0];
#ifdef CONFIG_USER_ONLY
    /* For backwards compatibility usermode emulation allows "-cpu any",
     * which has the same semantics as "-cpu max".
     */
    if (!strcmp(cpunamestr, "any")) {
        cpunamestr = "max";
    }
#endif
    typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpunamestr);
A
Andreas Färber 已提交
986
    oc = object_class_by_name(typename);
987
    g_strfreev(cpuname);
A
Andreas Färber 已提交
988
    g_free(typename);
989 990
    if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) ||
        object_class_is_abstract(oc)) {
991 992 993 994 995
        return NULL;
    }
    return oc;
}

996 997 998
/* CPU models. These are not needed for the AArch64 linux-user build. */
#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)

999 1000 1001
static void arm926_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1002 1003

    cpu->dtb_compatible = "arm,arm926";
1004 1005
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
1006 1007
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
1008
    set_feature(&cpu->env, ARM_FEATURE_JAZELLE);
1009
    cpu->midr = 0x41069265;
1010
    cpu->reset_fpsid = 0x41011090;
1011
    cpu->ctr = 0x1dd20d2;
1012
    cpu->reset_sctlr = 0x00090078;
1013 1014 1015 1016 1017
}

static void arm946_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1018 1019

    cpu->dtb_compatible = "arm,arm946";
1020
    set_feature(&cpu->env, ARM_FEATURE_V5);
1021
    set_feature(&cpu->env, ARM_FEATURE_PMSA);
1022
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1023
    cpu->midr = 0x41059461;
1024
    cpu->ctr = 0x0f004006;
1025
    cpu->reset_sctlr = 0x00000078;
1026 1027 1028 1029 1030
}

static void arm1026_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1031 1032

    cpu->dtb_compatible = "arm,arm1026";
1033 1034 1035
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
    set_feature(&cpu->env, ARM_FEATURE_AUXCR);
1036 1037
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
1038
    set_feature(&cpu->env, ARM_FEATURE_JAZELLE);
1039
    cpu->midr = 0x4106a262;
1040
    cpu->reset_fpsid = 0x410110a0;
1041
    cpu->ctr = 0x1dd20d2;
1042
    cpu->reset_sctlr = 0x00090078;
1043
    cpu->reset_auxcr = 1;
1044 1045 1046 1047 1048
    {
        /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */
        ARMCPRegInfo ifar = {
            .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1,
            .access = PL1_RW,
F
Fabian Aggeler 已提交
1049
            .fieldoffset = offsetof(CPUARMState, cp15.ifar_ns),
1050 1051 1052 1053
            .resetvalue = 0
        };
        define_one_arm_cp_reg(cpu, &ifar);
    }
1054 1055 1056 1057 1058
}

static void arm1136_r2_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1059 1060 1061 1062 1063 1064 1065
    /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an
     * older core than plain "arm1136". In particular this does not
     * have the v6K features.
     * These ID register values are correct for 1136 but may be wrong
     * for 1136_r2 (in particular r0p2 does not actually implement most
     * of the ID registers).
     */
1066 1067

    cpu->dtb_compatible = "arm,arm1136";
1068 1069
    set_feature(&cpu->env, ARM_FEATURE_V6);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
1070 1071 1072
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1073
    cpu->midr = 0x4107b362;
1074
    cpu->reset_fpsid = 0x410120b4;
1075 1076
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
1077
    cpu->ctr = 0x1dd20d2;
1078
    cpu->reset_sctlr = 0x00050078;
1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x1;
    cpu->id_dfr0 = 0x2;
    cpu->id_afr0 = 0x3;
    cpu->id_mmfr0 = 0x01130003;
    cpu->id_mmfr1 = 0x10030302;
    cpu->id_mmfr2 = 0x01222110;
    cpu->id_isar0 = 0x00140011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11231111;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x141;
1091
    cpu->reset_auxcr = 7;
1092 1093 1094 1095 1096
}

static void arm1136_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1097 1098

    cpu->dtb_compatible = "arm,arm1136";
1099 1100 1101
    set_feature(&cpu->env, ARM_FEATURE_V6K);
    set_feature(&cpu->env, ARM_FEATURE_V6);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
1102 1103 1104
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1105
    cpu->midr = 0x4117b363;
1106
    cpu->reset_fpsid = 0x410120b4;
1107 1108
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
1109
    cpu->ctr = 0x1dd20d2;
1110
    cpu->reset_sctlr = 0x00050078;
1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x1;
    cpu->id_dfr0 = 0x2;
    cpu->id_afr0 = 0x3;
    cpu->id_mmfr0 = 0x01130003;
    cpu->id_mmfr1 = 0x10030302;
    cpu->id_mmfr2 = 0x01222110;
    cpu->id_isar0 = 0x00140011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11231111;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x141;
1123
    cpu->reset_auxcr = 7;
1124 1125 1126 1127 1128
}

static void arm1176_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1129 1130

    cpu->dtb_compatible = "arm,arm1176";
1131 1132 1133
    set_feature(&cpu->env, ARM_FEATURE_V6K);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
    set_feature(&cpu->env, ARM_FEATURE_VAPA);
1134 1135 1136
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1137
    set_feature(&cpu->env, ARM_FEATURE_EL3);
1138
    cpu->midr = 0x410fb767;
1139
    cpu->reset_fpsid = 0x410120b5;
1140 1141
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
1142
    cpu->ctr = 0x1dd20d2;
1143
    cpu->reset_sctlr = 0x00050078;
1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x11;
    cpu->id_dfr0 = 0x33;
    cpu->id_afr0 = 0;
    cpu->id_mmfr0 = 0x01130003;
    cpu->id_mmfr1 = 0x10030302;
    cpu->id_mmfr2 = 0x01222100;
    cpu->id_isar0 = 0x0140011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11231121;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x01141;
1156
    cpu->reset_auxcr = 7;
1157 1158 1159 1160 1161
}

static void arm11mpcore_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1162 1163

    cpu->dtb_compatible = "arm,arm11mpcore";
1164 1165 1166
    set_feature(&cpu->env, ARM_FEATURE_V6K);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
    set_feature(&cpu->env, ARM_FEATURE_VAPA);
P
Peter Maydell 已提交
1167
    set_feature(&cpu->env, ARM_FEATURE_MPIDR);
1168
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1169
    cpu->midr = 0x410fb022;
1170
    cpu->reset_fpsid = 0x410120b4;
1171 1172
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
1173
    cpu->ctr = 0x1d192992; /* 32K icache 32K dcache */
1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x1;
    cpu->id_dfr0 = 0;
    cpu->id_afr0 = 0x2;
    cpu->id_mmfr0 = 0x01100103;
    cpu->id_mmfr1 = 0x10020302;
    cpu->id_mmfr2 = 0x01222000;
    cpu->id_isar0 = 0x00100011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11221011;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x141;
1186
    cpu->reset_auxcr = 1;
1187 1188 1189 1190 1191
}

static void cortex_m3_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1192 1193
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_M);
1194
    cpu->midr = 0x410fc231;
1195
    cpu->pmsav7_dregion = 8;
1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
    cpu->id_pfr0 = 0x00000030;
    cpu->id_pfr1 = 0x00000200;
    cpu->id_dfr0 = 0x00100000;
    cpu->id_afr0 = 0x00000000;
    cpu->id_mmfr0 = 0x00000030;
    cpu->id_mmfr1 = 0x00000000;
    cpu->id_mmfr2 = 0x00000000;
    cpu->id_mmfr3 = 0x00000000;
    cpu->id_isar0 = 0x01141110;
    cpu->id_isar1 = 0x02111000;
    cpu->id_isar2 = 0x21112231;
    cpu->id_isar3 = 0x01111110;
    cpu->id_isar4 = 0x01310102;
    cpu->id_isar5 = 0x00000000;
1210 1211
}

1212 1213 1214 1215 1216 1217 1218 1219
static void cortex_m4_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_M);
    set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
    cpu->midr = 0x410fc240; /* r0p0 */
1220
    cpu->pmsav7_dregion = 8;
1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
    cpu->id_pfr0 = 0x00000030;
    cpu->id_pfr1 = 0x00000200;
    cpu->id_dfr0 = 0x00100000;
    cpu->id_afr0 = 0x00000000;
    cpu->id_mmfr0 = 0x00000030;
    cpu->id_mmfr1 = 0x00000000;
    cpu->id_mmfr2 = 0x00000000;
    cpu->id_mmfr3 = 0x00000000;
    cpu->id_isar0 = 0x01141110;
    cpu->id_isar1 = 0x02111000;
    cpu->id_isar2 = 0x21112231;
    cpu->id_isar3 = 0x01111110;
    cpu->id_isar4 = 0x01310102;
    cpu->id_isar5 = 0x00000000;
1235
}
1236

P
Peter Maydell 已提交
1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
static void cortex_m33_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    set_feature(&cpu->env, ARM_FEATURE_V8);
    set_feature(&cpu->env, ARM_FEATURE_M);
    set_feature(&cpu->env, ARM_FEATURE_M_SECURITY);
    set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
    cpu->midr = 0x410fd213; /* r0p3 */
    cpu->pmsav7_dregion = 16;
    cpu->sau_sregion = 8;
    cpu->id_pfr0 = 0x00000030;
    cpu->id_pfr1 = 0x00000210;
    cpu->id_dfr0 = 0x00200000;
    cpu->id_afr0 = 0x00000000;
    cpu->id_mmfr0 = 0x00101F40;
    cpu->id_mmfr1 = 0x00000000;
    cpu->id_mmfr2 = 0x01000000;
    cpu->id_mmfr3 = 0x00000000;
    cpu->id_isar0 = 0x01101110;
    cpu->id_isar1 = 0x02212000;
    cpu->id_isar2 = 0x20232232;
    cpu->id_isar3 = 0x01111131;
    cpu->id_isar4 = 0x01310132;
    cpu->id_isar5 = 0x00000000;
    cpu->clidr = 0x00000000;
    cpu->ctr = 0x8000c000;
}

1266 1267 1268 1269
static void arm_v7m_class_init(ObjectClass *oc, void *data)
{
    CPUClass *cc = CPU_CLASS(oc);

1270
#ifndef CONFIG_USER_ONLY
1271 1272
    cc->do_interrupt = arm_v7m_cpu_do_interrupt;
#endif
1273 1274

    cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt;
1275 1276
}

1277 1278 1279 1280 1281 1282
static const ARMCPRegInfo cortexr5_cp_reginfo[] = {
    /* Dummy the TCM region regs for the moment */
    { .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0,
      .access = PL1_RW, .type = ARM_CP_CONST },
    { .name = "BTCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1,
      .access = PL1_RW, .type = ARM_CP_CONST },
1283 1284
    { .name = "DCACHE_INVAL", .cp = 15, .opc1 = 0, .crn = 15, .crm = 5,
      .opc2 = 0, .access = PL1_W, .type = ARM_CP_NOP },
1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295
    REGINFO_SENTINEL
};

static void cortex_r5_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_THUMB_DIV);
    set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
    set_feature(&cpu->env, ARM_FEATURE_V7MP);
1296
    set_feature(&cpu->env, ARM_FEATURE_PMSA);
1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312
    cpu->midr = 0x411fc153; /* r1p3 */
    cpu->id_pfr0 = 0x0131;
    cpu->id_pfr1 = 0x001;
    cpu->id_dfr0 = 0x010400;
    cpu->id_afr0 = 0x0;
    cpu->id_mmfr0 = 0x0210030;
    cpu->id_mmfr1 = 0x00000000;
    cpu->id_mmfr2 = 0x01200000;
    cpu->id_mmfr3 = 0x0211;
    cpu->id_isar0 = 0x2101111;
    cpu->id_isar1 = 0x13112111;
    cpu->id_isar2 = 0x21232141;
    cpu->id_isar3 = 0x01112131;
    cpu->id_isar4 = 0x0010142;
    cpu->id_isar5 = 0x0;
    cpu->mp_is_up = true;
1313
    cpu->pmsav7_dregion = 16;
1314 1315 1316
    define_arm_cp_regs(cpu, cortexr5_cp_reginfo);
}

1317 1318 1319 1320 1321 1322 1323 1324
static const ARMCPRegInfo cortexa8_cp_reginfo[] = {
    { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    REGINFO_SENTINEL
};

1325 1326 1327
static void cortex_a8_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1328 1329

    cpu->dtb_compatible = "arm,cortex-a8";
1330 1331 1332 1333
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP3);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1334
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1335
    set_feature(&cpu->env, ARM_FEATURE_EL3);
1336
    cpu->midr = 0x410fc080;
1337
    cpu->reset_fpsid = 0x410330c0;
1338
    cpu->mvfr0 = 0x11110222;
1339
    cpu->mvfr1 = 0x00011111;
1340
    cpu->ctr = 0x82048004;
1341
    cpu->reset_sctlr = 0x00c50078;
1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354
    cpu->id_pfr0 = 0x1031;
    cpu->id_pfr1 = 0x11;
    cpu->id_dfr0 = 0x400;
    cpu->id_afr0 = 0;
    cpu->id_mmfr0 = 0x31100003;
    cpu->id_mmfr1 = 0x20000000;
    cpu->id_mmfr2 = 0x01202000;
    cpu->id_mmfr3 = 0x11;
    cpu->id_isar0 = 0x00101111;
    cpu->id_isar1 = 0x12112111;
    cpu->id_isar2 = 0x21232031;
    cpu->id_isar3 = 0x11112131;
    cpu->id_isar4 = 0x00111142;
1355
    cpu->dbgdidr = 0x15141000;
1356 1357 1358 1359
    cpu->clidr = (1 << 27) | (2 << 24) | 3;
    cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */
    cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */
    cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */
1360
    cpu->reset_auxcr = 2;
1361
    define_arm_cp_regs(cpu, cortexa8_cp_reginfo);
1362 1363
}

1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
static const ARMCPRegInfo cortexa9_cp_reginfo[] = {
    /* power_control should be set to maximum latency. Again,
     * default to 0 and set by private hook
     */
    { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW, .resetvalue = 0,
      .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) },
    { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1,
      .access = PL1_RW, .resetvalue = 0,
      .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) },
    { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0,
      .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) },
    { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    /* TLB lockdown control */
    { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2,
      .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
    { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4,
      .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
    { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    REGINFO_SENTINEL
};

1393 1394 1395
static void cortex_a9_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1396 1397

    cpu->dtb_compatible = "arm,cortex-a9";
1398 1399 1400 1401 1402
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP3);
    set_feature(&cpu->env, ARM_FEATURE_VFP_FP16);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1403
    set_feature(&cpu->env, ARM_FEATURE_EL3);
1404 1405 1406 1407 1408
    /* Note that A9 supports the MP extensions even for
     * A9UP and single-core A9MP (which are both different
     * and valid configurations; we don't model A9UP).
     */
    set_feature(&cpu->env, ARM_FEATURE_V7MP);
1409
    set_feature(&cpu->env, ARM_FEATURE_CBAR);
1410
    cpu->midr = 0x410fc090;
1411
    cpu->reset_fpsid = 0x41033090;
1412 1413
    cpu->mvfr0 = 0x11110222;
    cpu->mvfr1 = 0x01111111;
1414
    cpu->ctr = 0x80038003;
1415
    cpu->reset_sctlr = 0x00c50078;
1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428
    cpu->id_pfr0 = 0x1031;
    cpu->id_pfr1 = 0x11;
    cpu->id_dfr0 = 0x000;
    cpu->id_afr0 = 0;
    cpu->id_mmfr0 = 0x00100103;
    cpu->id_mmfr1 = 0x20000000;
    cpu->id_mmfr2 = 0x01230000;
    cpu->id_mmfr3 = 0x00002111;
    cpu->id_isar0 = 0x00101111;
    cpu->id_isar1 = 0x13112111;
    cpu->id_isar2 = 0x21232041;
    cpu->id_isar3 = 0x11112131;
    cpu->id_isar4 = 0x00111142;
1429
    cpu->dbgdidr = 0x35141000;
1430
    cpu->clidr = (1 << 27) | (1 << 24) | 3;
1431 1432
    cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */
    cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */
1433
    define_arm_cp_regs(cpu, cortexa9_cp_reginfo);
1434 1435
}

1436
#ifndef CONFIG_USER_ONLY
1437
static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri)
1438 1439 1440 1441
{
    /* Linux wants the number of processors from here.
     * Might as well set the interrupt-controller bit too.
     */
1442
    return ((smp_cpus - 1) << 24) | (1 << 23);
1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456
}
#endif

static const ARMCPRegInfo cortexa15_cp_reginfo[] = {
#ifndef CONFIG_USER_ONLY
    { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read,
      .writefn = arm_cp_write_ignore, },
#endif
    { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    REGINFO_SENTINEL
};

1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501
static void cortex_a7_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    cpu->dtb_compatible = "arm,cortex-a7";
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP4);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
    set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
    set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
    set_feature(&cpu->env, ARM_FEATURE_LPAE);
    set_feature(&cpu->env, ARM_FEATURE_EL3);
    cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A7;
    cpu->midr = 0x410fc075;
    cpu->reset_fpsid = 0x41023075;
    cpu->mvfr0 = 0x10110222;
    cpu->mvfr1 = 0x11111111;
    cpu->ctr = 0x84448003;
    cpu->reset_sctlr = 0x00c50078;
    cpu->id_pfr0 = 0x00001131;
    cpu->id_pfr1 = 0x00011011;
    cpu->id_dfr0 = 0x02010555;
    cpu->pmceid0 = 0x00000000;
    cpu->pmceid1 = 0x00000000;
    cpu->id_afr0 = 0x00000000;
    cpu->id_mmfr0 = 0x10101105;
    cpu->id_mmfr1 = 0x40000000;
    cpu->id_mmfr2 = 0x01240000;
    cpu->id_mmfr3 = 0x02102211;
    cpu->id_isar0 = 0x01101110;
    cpu->id_isar1 = 0x13112111;
    cpu->id_isar2 = 0x21232041;
    cpu->id_isar3 = 0x11112131;
    cpu->id_isar4 = 0x10011142;
    cpu->dbgdidr = 0x3515f005;
    cpu->clidr = 0x0a200023;
    cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
    cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
    cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
    define_arm_cp_regs(cpu, cortexa15_cp_reginfo); /* Same as A15 */
}

1502 1503 1504
static void cortex_a15_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1505 1506

    cpu->dtb_compatible = "arm,cortex-a15";
1507 1508 1509 1510 1511 1512
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP4);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
    set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
    set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
1513
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1514
    set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
1515
    set_feature(&cpu->env, ARM_FEATURE_LPAE);
1516
    set_feature(&cpu->env, ARM_FEATURE_EL3);
1517
    cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15;
1518
    cpu->midr = 0x412fc0f1;
1519
    cpu->reset_fpsid = 0x410430f0;
1520 1521
    cpu->mvfr0 = 0x10110222;
    cpu->mvfr1 = 0x11111111;
1522
    cpu->ctr = 0x8444c004;
1523
    cpu->reset_sctlr = 0x00c50078;
1524 1525 1526
    cpu->id_pfr0 = 0x00001131;
    cpu->id_pfr1 = 0x00011011;
    cpu->id_dfr0 = 0x02010555;
1527 1528
    cpu->pmceid0 = 0x0000000;
    cpu->pmceid1 = 0x00000000;
1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
    cpu->id_afr0 = 0x00000000;
    cpu->id_mmfr0 = 0x10201105;
    cpu->id_mmfr1 = 0x20000000;
    cpu->id_mmfr2 = 0x01240000;
    cpu->id_mmfr3 = 0x02102211;
    cpu->id_isar0 = 0x02101110;
    cpu->id_isar1 = 0x13112111;
    cpu->id_isar2 = 0x21232041;
    cpu->id_isar3 = 0x11112131;
    cpu->id_isar4 = 0x10011142;
1539
    cpu->dbgdidr = 0x3515f021;
1540 1541 1542 1543
    cpu->clidr = 0x0a200023;
    cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
    cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
    cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
1544
    define_arm_cp_regs(cpu, cortexa15_cp_reginfo);
1545 1546 1547 1548 1549
}

static void ti925t_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1550 1551
    set_feature(&cpu->env, ARM_FEATURE_V4T);
    set_feature(&cpu->env, ARM_FEATURE_OMAPCP);
1552
    cpu->midr = ARM_CPUID_TI925T;
1553
    cpu->ctr = 0x5109149;
1554
    cpu->reset_sctlr = 0x00000070;
1555 1556 1557 1558 1559
}

static void sa1100_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1560 1561

    cpu->dtb_compatible = "intel,sa1100";
1562
    set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1563
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1564
    cpu->midr = 0x4401A11B;
1565
    cpu->reset_sctlr = 0x00000070;
1566 1567 1568 1569 1570
}

static void sa1110_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1571
    set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1572
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1573
    cpu->midr = 0x6901B119;
1574
    cpu->reset_sctlr = 0x00000070;
1575 1576 1577 1578 1579
}

static void pxa250_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1580 1581

    cpu->dtb_compatible = "marvell,xscale";
1582 1583
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1584
    cpu->midr = 0x69052100;
1585
    cpu->ctr = 0xd172172;
1586
    cpu->reset_sctlr = 0x00000078;
1587 1588 1589 1590 1591
}

static void pxa255_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1592 1593

    cpu->dtb_compatible = "marvell,xscale";
1594 1595
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1596
    cpu->midr = 0x69052d00;
1597
    cpu->ctr = 0xd172172;
1598
    cpu->reset_sctlr = 0x00000078;
1599 1600 1601 1602 1603
}

static void pxa260_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1604 1605

    cpu->dtb_compatible = "marvell,xscale";
1606 1607
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1608
    cpu->midr = 0x69052903;
1609
    cpu->ctr = 0xd172172;
1610
    cpu->reset_sctlr = 0x00000078;
1611 1612 1613 1614 1615
}

static void pxa261_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1616 1617

    cpu->dtb_compatible = "marvell,xscale";
1618 1619
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1620
    cpu->midr = 0x69052d05;
1621
    cpu->ctr = 0xd172172;
1622
    cpu->reset_sctlr = 0x00000078;
1623 1624 1625 1626 1627
}

static void pxa262_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1628 1629

    cpu->dtb_compatible = "marvell,xscale";
1630 1631
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1632
    cpu->midr = 0x69052d06;
1633
    cpu->ctr = 0xd172172;
1634
    cpu->reset_sctlr = 0x00000078;
1635 1636 1637 1638 1639
}

static void pxa270a0_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1640 1641

    cpu->dtb_compatible = "marvell,xscale";
1642 1643 1644
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1645
    cpu->midr = 0x69054110;
1646
    cpu->ctr = 0xd172172;
1647
    cpu->reset_sctlr = 0x00000078;
1648 1649 1650 1651 1652
}

static void pxa270a1_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1653 1654

    cpu->dtb_compatible = "marvell,xscale";
1655 1656 1657
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1658
    cpu->midr = 0x69054111;
1659
    cpu->ctr = 0xd172172;
1660
    cpu->reset_sctlr = 0x00000078;
1661 1662 1663 1664 1665
}

static void pxa270b0_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1666 1667

    cpu->dtb_compatible = "marvell,xscale";
1668 1669 1670
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1671
    cpu->midr = 0x69054112;
1672
    cpu->ctr = 0xd172172;
1673
    cpu->reset_sctlr = 0x00000078;
1674 1675 1676 1677 1678
}

static void pxa270b1_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1679 1680

    cpu->dtb_compatible = "marvell,xscale";
1681 1682 1683
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1684
    cpu->midr = 0x69054113;
1685
    cpu->ctr = 0xd172172;
1686
    cpu->reset_sctlr = 0x00000078;
1687 1688 1689 1690 1691
}

static void pxa270c0_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1692 1693

    cpu->dtb_compatible = "marvell,xscale";
1694 1695 1696
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1697
    cpu->midr = 0x69054114;
1698
    cpu->ctr = 0xd172172;
1699
    cpu->reset_sctlr = 0x00000078;
1700 1701 1702 1703 1704
}

static void pxa270c5_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1705 1706

    cpu->dtb_compatible = "marvell,xscale";
1707 1708 1709
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1710
    cpu->midr = 0x69054117;
1711
    cpu->ctr = 0xd172172;
1712
    cpu->reset_sctlr = 0x00000078;
1713 1714
}

1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728
#ifndef TARGET_AARCH64
/* -cpu max: if KVM is enabled, like -cpu host (best possible with this host);
 * otherwise, a CPU with as many features enabled as our emulation supports.
 * The version of '-cpu max' for qemu-system-aarch64 is defined in cpu64.c;
 * this only needs to handle 32 bits.
 */
static void arm_max_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    if (kvm_enabled()) {
        kvm_arm_set_cpu_features_from_host(cpu);
    } else {
        cortex_a15_initfn(obj);
1729 1730 1731
#ifdef CONFIG_USER_ONLY
        /* We don't set these in system emulation mode for the moment,
         * since we don't correctly set the ID registers to advertise them,
1732
         */
1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743
        set_feature(&cpu->env, ARM_FEATURE_V8);
        set_feature(&cpu->env, ARM_FEATURE_VFP4);
        set_feature(&cpu->env, ARM_FEATURE_NEON);
        set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
        set_feature(&cpu->env, ARM_FEATURE_V8_AES);
        set_feature(&cpu->env, ARM_FEATURE_V8_SHA1);
        set_feature(&cpu->env, ARM_FEATURE_V8_SHA256);
        set_feature(&cpu->env, ARM_FEATURE_V8_PMULL);
        set_feature(&cpu->env, ARM_FEATURE_CRC);
        set_feature(&cpu->env, ARM_FEATURE_V8_RDM);
        set_feature(&cpu->env, ARM_FEATURE_V8_FCMA);
1744
#endif
1745
    }
1746
}
1747
#endif
1748

1749 1750
#endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */

1751 1752 1753
typedef struct ARMCPUInfo {
    const char *name;
    void (*initfn)(Object *obj);
1754
    void (*class_init)(ObjectClass *oc, void *data);
1755 1756 1757
} ARMCPUInfo;

static const ARMCPUInfo arm_cpus[] = {
1758
#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769
    { .name = "arm926",      .initfn = arm926_initfn },
    { .name = "arm946",      .initfn = arm946_initfn },
    { .name = "arm1026",     .initfn = arm1026_initfn },
    /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an
     * older core than plain "arm1136". In particular this does not
     * have the v6K features.
     */
    { .name = "arm1136-r2",  .initfn = arm1136_r2_initfn },
    { .name = "arm1136",     .initfn = arm1136_initfn },
    { .name = "arm1176",     .initfn = arm1176_initfn },
    { .name = "arm11mpcore", .initfn = arm11mpcore_initfn },
1770 1771
    { .name = "cortex-m3",   .initfn = cortex_m3_initfn,
                             .class_init = arm_v7m_class_init },
1772 1773
    { .name = "cortex-m4",   .initfn = cortex_m4_initfn,
                             .class_init = arm_v7m_class_init },
P
Peter Maydell 已提交
1774 1775
    { .name = "cortex-m33",  .initfn = cortex_m33_initfn,
                             .class_init = arm_v7m_class_init },
1776
    { .name = "cortex-r5",   .initfn = cortex_r5_initfn },
1777
    { .name = "cortex-a7",   .initfn = cortex_a7_initfn },
1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796
    { .name = "cortex-a8",   .initfn = cortex_a8_initfn },
    { .name = "cortex-a9",   .initfn = cortex_a9_initfn },
    { .name = "cortex-a15",  .initfn = cortex_a15_initfn },
    { .name = "ti925t",      .initfn = ti925t_initfn },
    { .name = "sa1100",      .initfn = sa1100_initfn },
    { .name = "sa1110",      .initfn = sa1110_initfn },
    { .name = "pxa250",      .initfn = pxa250_initfn },
    { .name = "pxa255",      .initfn = pxa255_initfn },
    { .name = "pxa260",      .initfn = pxa260_initfn },
    { .name = "pxa261",      .initfn = pxa261_initfn },
    { .name = "pxa262",      .initfn = pxa262_initfn },
    /* "pxa270" is an alias for "pxa270-a0" */
    { .name = "pxa270",      .initfn = pxa270a0_initfn },
    { .name = "pxa270-a0",   .initfn = pxa270a0_initfn },
    { .name = "pxa270-a1",   .initfn = pxa270a1_initfn },
    { .name = "pxa270-b0",   .initfn = pxa270b0_initfn },
    { .name = "pxa270-b1",   .initfn = pxa270b1_initfn },
    { .name = "pxa270-c0",   .initfn = pxa270c0_initfn },
    { .name = "pxa270-c5",   .initfn = pxa270c5_initfn },
1797 1798 1799
#ifndef TARGET_AARCH64
    { .name = "max",         .initfn = arm_max_initfn },
#endif
1800
#ifdef CONFIG_USER_ONLY
1801
    { .name = "any",         .initfn = arm_max_initfn },
1802
#endif
1803
#endif
1804
    { .name = NULL }
1805 1806
};

1807 1808
static Property arm_cpu_properties[] = {
    DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false),
1809
    DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0),
1810
    DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0),
1811 1812
    DEFINE_PROP_UINT64("mp-affinity", ARMCPU,
                        mp_affinity, ARM64_AFFINITY_INVALID),
1813
    DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID),
1814
    DEFINE_PROP_INT32("core-count", ARMCPU, core_count, -1),
1815 1816 1817
    DEFINE_PROP_END_OF_LIST()
};

1818
#ifdef CONFIG_USER_ONLY
1819 1820
static int arm_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int size,
                                    int rw, int mmu_idx)
1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834
{
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;

    env->exception.vaddress = address;
    if (rw == 2) {
        cs->exception_index = EXCP_PREFETCH_ABORT;
    } else {
        cs->exception_index = EXCP_DATA_ABORT;
    }
    return 1;
}
#endif

1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845
static gchar *arm_gdb_arch_name(CPUState *cs)
{
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;

    if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
        return g_strdup("iwmmxt");
    }
    return g_strdup("arm");
}

1846 1847 1848 1849
static void arm_cpu_class_init(ObjectClass *oc, void *data)
{
    ARMCPUClass *acc = ARM_CPU_CLASS(oc);
    CPUClass *cc = CPU_CLASS(acc);
1850 1851
    DeviceClass *dc = DEVICE_CLASS(oc);

1852 1853
    device_class_set_parent_realize(dc, arm_cpu_realizefn,
                                    &acc->parent_realize);
1854
    dc->props = arm_cpu_properties;
1855 1856 1857

    acc->parent_reset = cc->reset;
    cc->reset = arm_cpu_reset;
1858 1859

    cc->class_by_name = arm_cpu_class_by_name;
1860
    cc->has_work = arm_cpu_has_work;
1861
    cc->cpu_exec_interrupt = arm_cpu_exec_interrupt;
1862
    cc->dump_state = arm_cpu_dump_state;
1863
    cc->set_pc = arm_cpu_set_pc;
1864 1865
    cc->gdb_read_register = arm_cpu_gdb_read_register;
    cc->gdb_write_register = arm_cpu_gdb_write_register;
1866 1867 1868
#ifdef CONFIG_USER_ONLY
    cc->handle_mmu_fault = arm_cpu_handle_mmu_fault;
#else
1869
    cc->do_interrupt = arm_cpu_do_interrupt;
1870
    cc->do_unaligned_access = arm_cpu_do_unaligned_access;
1871
    cc->do_transaction_failed = arm_cpu_do_transaction_failed;
1872
    cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug;
1873
    cc->asidx_from_attrs = arm_asidx_from_attrs;
1874
    cc->vmsd = &vmstate_arm_cpu;
1875
    cc->virtio_is_big_endian = arm_cpu_virtio_is_big_endian;
1876 1877
    cc->write_elf64_note = arm_cpu_write_elf64_note;
    cc->write_elf32_note = arm_cpu_write_elf32_note;
1878
#endif
1879
    cc->gdb_num_core_regs = 26;
1880
    cc->gdb_core_xml_file = "arm-core.xml";
1881
    cc->gdb_arch_name = arm_gdb_arch_name;
1882
    cc->gdb_stop_before_watchpoint = true;
1883
    cc->debug_excp_handler = arm_debug_excp_handler;
1884
    cc->debug_check_watchpoint = arm_debug_check_watchpoint;
1885 1886 1887
#if !defined(CONFIG_USER_ONLY)
    cc->adjust_watchpoint_address = arm_adjust_watchpoint_address;
#endif
1888 1889

    cc->disas_set_info = arm_disas_set_info;
1890
#ifdef CONFIG_TCG
1891
    cc->tcg_initialize = arm_translate_init;
1892
#endif
1893 1894
}

1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914
#ifdef CONFIG_KVM
static void arm_host_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    kvm_arm_set_cpu_features_from_host(cpu);
}

static const TypeInfo host_arm_cpu_type_info = {
    .name = TYPE_ARM_HOST_CPU,
#ifdef TARGET_AARCH64
    .parent = TYPE_AARCH64_CPU,
#else
    .parent = TYPE_ARM_CPU,
#endif
    .instance_init = arm_host_initfn,
};

#endif

1915 1916 1917 1918 1919 1920 1921
static void cpu_register(const ARMCPUInfo *info)
{
    TypeInfo type_info = {
        .parent = TYPE_ARM_CPU,
        .instance_size = sizeof(ARMCPU),
        .instance_init = info->initfn,
        .class_size = sizeof(ARMCPUClass),
1922
        .class_init = info->class_init,
1923 1924
    };

A
Andreas Färber 已提交
1925
    type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name);
1926
    type_register(&type_info);
A
Andreas Färber 已提交
1927
    g_free((void *)type_info.name);
1928 1929
}

1930 1931 1932 1933
static const TypeInfo arm_cpu_type_info = {
    .name = TYPE_ARM_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(ARMCPU),
1934
    .instance_init = arm_cpu_initfn,
1935
    .instance_post_init = arm_cpu_post_init,
1936
    .instance_finalize = arm_cpu_finalizefn,
1937
    .abstract = true,
1938 1939 1940 1941
    .class_size = sizeof(ARMCPUClass),
    .class_init = arm_cpu_class_init,
};

1942 1943 1944 1945 1946 1947
static const TypeInfo idau_interface_type_info = {
    .name = TYPE_IDAU_INTERFACE,
    .parent = TYPE_INTERFACE,
    .class_size = sizeof(IDAUInterfaceClass),
};

1948 1949
static void arm_cpu_register_types(void)
{
1950
    const ARMCPUInfo *info = arm_cpus;
1951

1952
    type_register_static(&arm_cpu_type_info);
1953
    type_register_static(&idau_interface_type_info);
1954 1955 1956 1957

    while (info->name) {
        cpu_register(info);
        info++;
1958
    }
1959 1960 1961 1962

#ifdef CONFIG_KVM
    type_register_static(&host_arm_cpu_type_info);
#endif
1963 1964 1965
}

type_init(arm_cpu_register_types)