serial.c 32.7 KB
Newer Older
B
bellard 已提交
1
/*
2
 * QEMU 16550A UART emulation
3
 *
B
bellard 已提交
4
 * Copyright (c) 2003-2004 Fabrice Bellard
5
 * Copyright (c) 2008 Citrix Systems, Inc.
6
 *
B
bellard 已提交
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
G
Gerd Hoffmann 已提交
25

P
Peter Maydell 已提交
26
#include "qemu/osdep.h"
P
Paolo Bonzini 已提交
27
#include "hw/char/serial.h"
M
Markus Armbruster 已提交
28
#include "hw/irq.h"
29
#include "migration/vmstate.h"
30
#include "chardev/char-serial.h"
31
#include "qapi/error.h"
32
#include "qemu/timer.h"
33
#include "sysemu/reset.h"
34
#include "sysemu/runstate.h"
35
#include "qemu/error-report.h"
36
#include "trace.h"
37
#include "hw/qdev-properties.h"
B
bellard 已提交
38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54

//#define DEBUG_SERIAL

#define UART_LCR_DLAB	0x80	/* Divisor latch access bit */

#define UART_IER_MSI	0x08	/* Enable Modem status interrupt */
#define UART_IER_RLSI	0x04	/* Enable receiver line status interrupt */
#define UART_IER_THRI	0x02	/* Enable Transmitter holding register int. */
#define UART_IER_RDI	0x01	/* Enable receiver data interrupt */

#define UART_IIR_NO_INT	0x01	/* No interrupts pending */
#define UART_IIR_ID	0x06	/* Mask for the interrupt ID */

#define UART_IIR_MSI	0x00	/* Modem status interrupt */
#define UART_IIR_THRI	0x02	/* Transmitter holding register empty */
#define UART_IIR_RDI	0x04	/* Receiver data interrupt */
#define UART_IIR_RLSI	0x06	/* Receiver line status interrupt */
55 56 57 58
#define UART_IIR_CTI    0x0C    /* Character Timeout Indication */

#define UART_IIR_FENF   0x80    /* Fifo enabled, but not functionning */
#define UART_IIR_FE     0xC0    /* Fifo enabled */
B
bellard 已提交
59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88

/*
 * These are the definitions for the Modem Control Register
 */
#define UART_MCR_LOOP	0x10	/* Enable loopback test mode */
#define UART_MCR_OUT2	0x08	/* Out2 complement */
#define UART_MCR_OUT1	0x04	/* Out1 complement */
#define UART_MCR_RTS	0x02	/* RTS complement */
#define UART_MCR_DTR	0x01	/* DTR complement */

/*
 * These are the definitions for the Modem Status Register
 */
#define UART_MSR_DCD	0x80	/* Data Carrier Detect */
#define UART_MSR_RI	0x40	/* Ring Indicator */
#define UART_MSR_DSR	0x20	/* Data Set Ready */
#define UART_MSR_CTS	0x10	/* Clear to Send */
#define UART_MSR_DDCD	0x08	/* Delta DCD */
#define UART_MSR_TERI	0x04	/* Trailing edge ring indicator */
#define UART_MSR_DDSR	0x02	/* Delta DSR */
#define UART_MSR_DCTS	0x01	/* Delta CTS */
#define UART_MSR_ANY_DELTA 0x0F	/* Any of the delta bits! */

#define UART_LSR_TEMT	0x40	/* Transmitter empty */
#define UART_LSR_THRE	0x20	/* Transmit-hold-register empty */
#define UART_LSR_BI	0x10	/* Break interrupt indicator */
#define UART_LSR_FE	0x08	/* Frame error indicator */
#define UART_LSR_PE	0x04	/* Parity error indicator */
#define UART_LSR_OE	0x02	/* Overrun error indicator */
#define UART_LSR_DR	0x01	/* Receiver data ready */
89
#define UART_LSR_INT_ANY 0x1E	/* Any of the lsr-interrupt-triggering status bits */
B
bellard 已提交
90

91 92 93 94 95 96 97 98 99 100 101 102 103 104
/* Interrupt trigger levels. The byte-counts are for 16550A - in newer UARTs the byte-count for each ITL is higher. */

#define UART_FCR_ITL_1      0x00 /* 1 byte ITL */
#define UART_FCR_ITL_2      0x40 /* 4 bytes ITL */
#define UART_FCR_ITL_3      0x80 /* 8 bytes ITL */
#define UART_FCR_ITL_4      0xC0 /* 14 bytes ITL */

#define UART_FCR_DMS        0x08    /* DMA Mode Select */
#define UART_FCR_XFR        0x04    /* XMIT Fifo Reset */
#define UART_FCR_RFR        0x02    /* RCVR Fifo Reset */
#define UART_FCR_FE         0x01    /* FIFO Enable */

#define MAX_XMIT_RETRY      4

105 106
#ifdef DEBUG_SERIAL
#define DPRINTF(fmt, ...) \
107
do { fprintf(stderr, "serial: " fmt , ## __VA_ARGS__); } while (0)
108 109
#else
#define DPRINTF(fmt, ...) \
110
do {} while (0)
111 112
#endif

113
static void serial_receive1(void *opaque, const uint8_t *buf, int size);
114
static void serial_xmit(SerialState *s);
115

116
static inline void recv_fifo_put(SerialState *s, uint8_t chr)
B
bellard 已提交
117
{
118
    /* Receive overruns do not overwrite FIFO contents. */
119 120 121
    if (!fifo8_is_full(&s->recv_fifo)) {
        fifo8_push(&s->recv_fifo, chr);
    } else {
122
        s->lsr |= UART_LSR_OE;
123
    }
124
}
A
aurel32 已提交
125

126 127 128 129 130 131
static void serial_update_irq(SerialState *s)
{
    uint8_t tmp_iir = UART_IIR_NO_INT;

    if ((s->ier & UART_IER_RLSI) && (s->lsr & UART_LSR_INT_ANY)) {
        tmp_iir = UART_IIR_RLSI;
132
    } else if ((s->ier & UART_IER_RDI) && s->timeout_ipending) {
133 134 135
        /* Note that(s->ier & UART_IER_RDI) can mask this interrupt,
         * this is not in the specification but is observed on existing
         * hardware.  */
136
        tmp_iir = UART_IIR_CTI;
137 138
    } else if ((s->ier & UART_IER_RDI) && (s->lsr & UART_LSR_DR) &&
               (!(s->fcr & UART_FCR_FE) ||
139
                s->recv_fifo.num >= s->recv_fifo_itl)) {
140
        tmp_iir = UART_IIR_RDI;
141 142 143 144 145 146 147 148 149 150 151 152
    } else if ((s->ier & UART_IER_THRI) && s->thr_ipending) {
        tmp_iir = UART_IIR_THRI;
    } else if ((s->ier & UART_IER_MSI) && (s->msr & UART_MSR_ANY_DELTA)) {
        tmp_iir = UART_IIR_MSI;
    }

    s->iir = tmp_iir | (s->iir & 0xF0);

    if (tmp_iir != UART_IIR_NO_INT) {
        qemu_irq_raise(s->irq);
    } else {
        qemu_irq_lower(s->irq);
A
aurel32 已提交
153 154 155
    }
}

B
bellard 已提交
156 157
static void serial_update_parameters(SerialState *s)
{
158 159
    float speed;
    int parity, data_bits, stop_bits, frame_size;
B
bellard 已提交
160
    QEMUSerialSetParams ssp;
B
bellard 已提交
161

S
Stefan Weil 已提交
162
    /* Start bit. */
163
    frame_size = 1;
B
bellard 已提交
164
    if (s->lcr & 0x08) {
S
Stefan Weil 已提交
165 166
        /* Parity bit. */
        frame_size++;
B
bellard 已提交
167 168 169 170 171 172 173
        if (s->lcr & 0x10)
            parity = 'E';
        else
            parity = 'O';
    } else {
            parity = 'N';
    }
174
    if (s->lcr & 0x04) {
B
bellard 已提交
175
        stop_bits = 2;
176
    } else {
B
bellard 已提交
177
        stop_bits = 1;
178
    }
179

B
bellard 已提交
180
    data_bits = (s->lcr & 0x03) + 5;
181
    frame_size += data_bits + stop_bits;
182 183
    /* Zero divisor should give about 3500 baud */
    speed = (s->divider == 0) ? 3500 : (float) s->baudbase / s->divider;
B
bellard 已提交
184 185 186 187
    ssp.speed = speed;
    ssp.parity = parity;
    ssp.data_bits = data_bits;
    ssp.stop_bits = stop_bits;
188
    s->char_transmit_time =  (NANOSECONDS_PER_SECOND / speed) * frame_size;
189
    qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp);
190

191
    DPRINTF("speed=%.2f parity=%c data=%d stop=%d\n",
B
bellard 已提交
192 193 194
           speed, parity, data_bits, stop_bits);
}

195 196 197 198 199
static void serial_update_msl(SerialState *s)
{
    uint8_t omsr;
    int flags;

200
    timer_del(s->modem_status_poll);
201

202
    if (qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_GET_TIOCM,
203
                          &flags) == -ENOTSUP) {
204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226
        s->poll_msl = -1;
        return;
    }

    omsr = s->msr;

    s->msr = (flags & CHR_TIOCM_CTS) ? s->msr | UART_MSR_CTS : s->msr & ~UART_MSR_CTS;
    s->msr = (flags & CHR_TIOCM_DSR) ? s->msr | UART_MSR_DSR : s->msr & ~UART_MSR_DSR;
    s->msr = (flags & CHR_TIOCM_CAR) ? s->msr | UART_MSR_DCD : s->msr & ~UART_MSR_DCD;
    s->msr = (flags & CHR_TIOCM_RI) ? s->msr | UART_MSR_RI : s->msr & ~UART_MSR_RI;

    if (s->msr != omsr) {
         /* Set delta bits */
         s->msr = s->msr | ((s->msr >> 4) ^ (omsr >> 4));
         /* UART_MSR_TERI only if change was from 1 -> 0 */
         if ((s->msr & UART_MSR_TERI) && !(omsr & UART_MSR_RI))
             s->msr &= ~UART_MSR_TERI;
         serial_update_irq(s);
    }

    /* The real 16550A apparently has a 250ns response latency to line status changes.
       We'll be lazy and poll only every 10ms, and only poll it at all if MSI interrupts are turned on */

227 228 229 230
    if (s->poll_msl) {
        timer_mod(s->modem_status_poll, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
                  NANOSECONDS_PER_SECOND / 100);
    }
231 232
}

233 234
static gboolean serial_watch_cb(GIOChannel *chan, GIOCondition cond,
                                void *opaque)
235 236
{
    SerialState *s = opaque;
P
Paolo Bonzini 已提交
237
    s->watch_tag = 0;
238 239 240
    serial_xmit(s);
    return FALSE;
}
241

242 243
static void serial_xmit(SerialState *s)
{
244
    do {
245
        assert(!(s->lsr & UART_LSR_TEMT));
P
Paolo Bonzini 已提交
246
        if (s->tsr_retry == 0) {
247 248
            assert(!(s->lsr & UART_LSR_THRE));

249
            if (s->fcr & UART_FCR_FE) {
250
                assert(!fifo8_is_empty(&s->xmit_fifo));
251 252 253 254 255 256
                s->tsr = fifo8_pop(&s->xmit_fifo);
                if (!s->xmit_fifo.num) {
                    s->lsr |= UART_LSR_THRE;
                }
            } else {
                s->tsr = s->thr;
257
                s->lsr |= UART_LSR_THRE;
258 259 260 261
            }
            if ((s->lsr & UART_LSR_THRE) && !s->thr_ipending) {
                s->thr_ipending = 1;
                serial_update_irq(s);
P
Peter Crosthwaite 已提交
262
            }
263 264
        }

265 266 267
        if (s->mcr & UART_MCR_LOOP) {
            /* in loopback mode, say that we just received a char */
            serial_receive1(s, &s->tsr, 1);
268 269 270 271 272 273 274 275 276 277 278 279 280 281
        } else {
            int rc = qemu_chr_fe_write(&s->chr, &s->tsr, 1);

            if ((rc == 0 ||
                 (rc == -1 && errno == EAGAIN)) &&
                s->tsr_retry < MAX_XMIT_RETRY) {
                assert(s->watch_tag == 0);
                s->watch_tag =
                    qemu_chr_fe_add_watch(&s->chr, G_IO_OUT | G_IO_HUP,
                                          serial_watch_cb, s);
                if (s->watch_tag > 0) {
                    s->tsr_retry++;
                    return;
                }
282
            }
283
        }
P
Paolo Bonzini 已提交
284
        s->tsr_retry = 0;
285

286 287
        /* Transmit another byte if it is already available. It is only
           possible when FIFO is enabled and not empty. */
288
    } while (!(s->lsr & UART_LSR_THRE));
289

290
    s->last_xmit_ts = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
291
    s->lsr |= UART_LSR_TEMT;
292 293
}

294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
/* Setter for FCR.
   is_load flag means, that value is set while loading VM state
   and interrupt should not be invoked */
static void serial_write_fcr(SerialState *s, uint8_t val)
{
    /* Set fcr - val only has the bits that are supposed to "stick" */
    s->fcr = val;

    if (val & UART_FCR_FE) {
        s->iir |= UART_IIR_FE;
        /* Set recv_fifo trigger Level */
        switch (val & 0xC0) {
        case UART_FCR_ITL_1:
            s->recv_fifo_itl = 1;
            break;
        case UART_FCR_ITL_2:
            s->recv_fifo_itl = 4;
            break;
        case UART_FCR_ITL_3:
            s->recv_fifo_itl = 8;
            break;
        case UART_FCR_ITL_4:
            s->recv_fifo_itl = 14;
            break;
        }
    } else {
        s->iir &= ~UART_IIR_FE;
    }
}

324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
static void serial_update_tiocm(SerialState *s)
{
    int flags;

    qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_GET_TIOCM, &flags);

    flags &= ~(CHR_TIOCM_RTS | CHR_TIOCM_DTR);

    if (s->mcr & UART_MCR_RTS) {
        flags |= CHR_TIOCM_RTS;
    }
    if (s->mcr & UART_MCR_DTR) {
        flags |= CHR_TIOCM_DTR;
    }

    qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_TIOCM, &flags);
}

342 343
static void serial_ioport_write(void *opaque, hwaddr addr, uint64_t val,
                                unsigned size)
B
bellard 已提交
344
{
B
bellard 已提交
345
    SerialState *s = opaque;
346

B
bellard 已提交
347
    addr &= 7;
348
    trace_serial_ioport_write(addr, val);
B
bellard 已提交
349 350 351 352
    switch(addr) {
    default:
    case 0:
        if (s->lcr & UART_LCR_DLAB) {
P
Paolo Bonzini 已提交
353
            if (size == 1) {
354
                s->divider = (s->divider & 0xff00) | val;
P
Paolo Bonzini 已提交
355
            } else {
356 357
                s->divider = val;
            }
B
bellard 已提交
358
            serial_update_parameters(s);
B
bellard 已提交
359
        } else {
360 361
            s->thr = (uint8_t) val;
            if(s->fcr & UART_FCR_FE) {
362 363 364 365 366
                /* xmit overruns overwrite data, so make space if needed */
                if (fifo8_is_full(&s->xmit_fifo)) {
                    fifo8_pop(&s->xmit_fifo);
                }
                fifo8_push(&s->xmit_fifo, s->thr);
A
aurel32 已提交
367
            }
368 369
            s->thr_ipending = 0;
            s->lsr &= ~UART_LSR_THRE;
370
            s->lsr &= ~UART_LSR_TEMT;
371
            serial_update_irq(s);
P
Paolo Bonzini 已提交
372
            if (s->tsr_retry == 0) {
373
                serial_xmit(s);
374
            }
B
bellard 已提交
375 376 377 378 379
        }
        break;
    case 1:
        if (s->lcr & UART_LCR_DLAB) {
            s->divider = (s->divider & 0x00ff) | (val << 8);
B
bellard 已提交
380
            serial_update_parameters(s);
B
bellard 已提交
381
        } else {
382
            uint8_t changed = (s->ier ^ val) & 0x0f;
B
bellard 已提交
383
            s->ier = val & 0x0f;
384
            /* If the backend device is a real serial port, turn polling of the modem
385 386 387
             * status lines on physical port on or off depending on UART_IER_MSI state.
             */
            if ((changed & UART_IER_MSI) && s->poll_msl >= 0) {
388 389 390 391
                if (s->ier & UART_IER_MSI) {
                     s->poll_msl = 1;
                     serial_update_msl(s);
                } else {
392
                     timer_del(s->modem_status_poll);
393 394 395
                     s->poll_msl = 0;
                }
            }
396 397 398 399 400 401

            /* Turning on the THRE interrupt on IER can trigger the interrupt
             * if LSR.THRE=1, even if it had been masked before by reading IIR.
             * This is not in the datasheet, but Windows relies on it.  It is
             * unclear if THRE has to be resampled every time THRI becomes
             * 1, or only on the rising edge.  Bochs does the latter, and Windows
402 403
             * always toggles IER to all zeroes and back to all ones, so do the
             * same.
404 405 406 407
             *
             * If IER.THRI is zero, thr_ipending is not used.  Set it to zero
             * so that the thr_ipending subsection is not migrated.
             */
408 409 410 411 412 413 414 415 416 417
            if (changed & UART_IER_THRI) {
                if ((s->ier & UART_IER_THRI) && (s->lsr & UART_LSR_THRE)) {
                    s->thr_ipending = 1;
                } else {
                    s->thr_ipending = 0;
                }
            }

            if (changed) {
                serial_update_irq(s);
B
bellard 已提交
418
            }
B
bellard 已提交
419 420 421
        }
        break;
    case 2:
422
        /* Did the enable/disable flag change? If so, make sure FIFOs get flushed */
423
        if ((val ^ s->fcr) & UART_FCR_FE) {
424
            val |= UART_FCR_XFR | UART_FCR_RFR;
425
        }
426 427 428 429

        /* FIFO clear */

        if (val & UART_FCR_RFR) {
430
            s->lsr &= ~(UART_LSR_DR | UART_LSR_BI);
431
            timer_del(s->fifo_timeout_timer);
432
            s->timeout_ipending = 0;
433
            fifo8_reset(&s->recv_fifo);
434 435 436
        }

        if (val & UART_FCR_XFR) {
437 438
            s->lsr |= UART_LSR_THRE;
            s->thr_ipending = 1;
439
            fifo8_reset(&s->xmit_fifo);
440 441
        }

442
        serial_write_fcr(s, val & 0xC9);
443
        serial_update_irq(s);
B
bellard 已提交
444 445
        break;
    case 3:
B
bellard 已提交
446 447 448 449 450 451 452
        {
            int break_enable;
            s->lcr = val;
            serial_update_parameters(s);
            break_enable = (val >> 6) & 1;
            if (break_enable != s->last_break_enable) {
                s->last_break_enable = break_enable;
453 454
                qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_BREAK,
                                  &break_enable);
B
bellard 已提交
455 456
            }
        }
B
bellard 已提交
457 458
        break;
    case 4:
459 460 461 462 463 464 465
        {
            int old_mcr = s->mcr;
            s->mcr = val & 0x1f;
            if (val & UART_MCR_LOOP)
                break;

            if (s->poll_msl >= 0 && old_mcr != s->mcr) {
466
                serial_update_tiocm(s);
467 468
                /* Update the modem status after a one-character-send wait-time, since there may be a response
                   from the device/computer at the other end of the serial line */
469
                timer_mod(s->modem_status_poll, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time);
470 471
            }
        }
B
bellard 已提交
472 473 474 475 476 477 478 479 480 481 482
        break;
    case 5:
        break;
    case 6:
        break;
    case 7:
        s->scr = val;
        break;
    }
}

483
static uint64_t serial_ioport_read(void *opaque, hwaddr addr, unsigned size)
B
bellard 已提交
484
{
B
bellard 已提交
485
    SerialState *s = opaque;
B
bellard 已提交
486 487 488 489 490 491 492
    uint32_t ret;

    addr &= 7;
    switch(addr) {
    default:
    case 0:
        if (s->lcr & UART_LCR_DLAB) {
493
            ret = s->divider & 0xff;
B
bellard 已提交
494
        } else {
495
            if(s->fcr & UART_FCR_FE) {
496
                ret = fifo8_is_empty(&s->recv_fifo) ?
497 498
                            0 : fifo8_pop(&s->recv_fifo);
                if (s->recv_fifo.num == 0) {
499
                    s->lsr &= ~(UART_LSR_DR | UART_LSR_BI);
P
Peter Crosthwaite 已提交
500
                } else {
501
                    timer_mod(s->fifo_timeout_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time * 4);
P
Peter Crosthwaite 已提交
502
                }
503 504 505 506 507
                s->timeout_ipending = 0;
            } else {
                ret = s->rbr;
                s->lsr &= ~(UART_LSR_DR | UART_LSR_BI);
            }
B
bellard 已提交
508
            serial_update_irq(s);
509 510
            if (!(s->mcr & UART_MCR_LOOP)) {
                /* in loopback mode, don't receive any data */
511
                qemu_chr_fe_accept_input(&s->chr);
512
            }
B
bellard 已提交
513 514 515 516 517 518 519 520 521 522 523
        }
        break;
    case 1:
        if (s->lcr & UART_LCR_DLAB) {
            ret = (s->divider >> 8) & 0xff;
        } else {
            ret = s->ier;
        }
        break;
    case 2:
        ret = s->iir;
524
        if ((ret & UART_IIR_ID) == UART_IIR_THRI) {
B
bellard 已提交
525
            s->thr_ipending = 0;
526 527
            serial_update_irq(s);
        }
B
bellard 已提交
528 529 530 531 532 533 534 535 536
        break;
    case 3:
        ret = s->lcr;
        break;
    case 4:
        ret = s->mcr;
        break;
    case 5:
        ret = s->lsr;
537 538 539
        /* Clear break and overrun interrupts */
        if (s->lsr & (UART_LSR_BI|UART_LSR_OE)) {
            s->lsr &= ~(UART_LSR_BI|UART_LSR_OE);
540 541
            serial_update_irq(s);
        }
B
bellard 已提交
542 543 544 545 546 547 548 549 550
        break;
    case 6:
        if (s->mcr & UART_MCR_LOOP) {
            /* in loopback, the modem output pins are connected to the
               inputs */
            ret = (s->mcr & 0x0c) << 4;
            ret |= (s->mcr & 0x02) << 3;
            ret |= (s->mcr & 0x01) << 5;
        } else {
551 552
            if (s->poll_msl >= 0)
                serial_update_msl(s);
B
bellard 已提交
553
            ret = s->msr;
554 555 556 557 558
            /* Clear delta bits & msr int after read, if they were set */
            if (s->msr & UART_MSR_ANY_DELTA) {
                s->msr &= 0xF0;
                serial_update_irq(s);
            }
B
bellard 已提交
559 560 561 562 563 564
        }
        break;
    case 7:
        ret = s->scr;
        break;
    }
565
    trace_serial_ioport_read(addr, ret);
B
bellard 已提交
566 567 568
    return ret;
}

B
bellard 已提交
569
static int serial_can_receive(SerialState *s)
B
bellard 已提交
570
{
571
    if(s->fcr & UART_FCR_FE) {
572
        if (s->recv_fifo.num < UART_FIFO_LENGTH) {
P
Peter Crosthwaite 已提交
573 574 575 576 577 578 579
            /*
             * Advertise (fifo.itl - fifo.count) bytes when count < ITL, and 1
             * if above. If UART_FIFO_LENGTH - fifo.count is advertised the
             * effect will be to almost always fill the fifo completely before
             * the guest has a chance to respond, effectively overriding the ITL
             * that the guest has set.
             */
580 581
            return (s->recv_fifo.num <= s->recv_fifo_itl) ?
                        s->recv_fifo_itl - s->recv_fifo.num : 1;
P
Peter Crosthwaite 已提交
582 583 584
        } else {
            return 0;
        }
585
    } else {
P
Peter Crosthwaite 已提交
586
        return !(s->lsr & UART_LSR_DR);
587
    }
B
bellard 已提交
588 589
}

B
bellard 已提交
590
static void serial_receive_break(SerialState *s)
B
bellard 已提交
591 592
{
    s->rbr = 0;
593
    /* When the LSR_DR is set a null byte is pushed into the fifo */
594
    recv_fifo_put(s, '\0');
B
bellard 已提交
595
    s->lsr |= UART_LSR_BI | UART_LSR_DR;
B
bellard 已提交
596
    serial_update_irq(s);
B
bellard 已提交
597 598
}

599 600 601
/* There's data in recv_fifo and s->rbr has not been read for 4 char transmit times */
static void fifo_timeout_int (void *opaque) {
    SerialState *s = opaque;
602
    if (s->recv_fifo.num) {
603 604 605 606 607
        s->timeout_ipending = 1;
        serial_update_irq(s);
    }
}

B
bellard 已提交
608
static int serial_can_receive1(void *opaque)
B
bellard 已提交
609
{
B
bellard 已提交
610 611 612 613 614 615 616
    SerialState *s = opaque;
    return serial_can_receive(s);
}

static void serial_receive1(void *opaque, const uint8_t *buf, int size)
{
    SerialState *s = opaque;
617 618

    if (s->wakeup) {
619
        qemu_system_wakeup_request(QEMU_WAKEUP_REASON_OTHER, NULL);
620
    }
621 622 623
    if(s->fcr & UART_FCR_FE) {
        int i;
        for (i = 0; i < size; i++) {
624
            recv_fifo_put(s, buf[i]);
625 626 627
        }
        s->lsr |= UART_LSR_DR;
        /* call the timeout receive callback in 4 char transmit time */
628
        timer_mod(s->fifo_timeout_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time * 4);
629
    } else {
630 631
        if (s->lsr & UART_LSR_DR)
            s->lsr |= UART_LSR_OE;
632 633 634 635
        s->rbr = buf[0];
        s->lsr |= UART_LSR_DR;
    }
    serial_update_irq(s);
B
bellard 已提交
636
}
B
bellard 已提交
637

B
bellard 已提交
638 639 640
static void serial_event(void *opaque, int event)
{
    SerialState *s = opaque;
641
    DPRINTF("event %x\n", event);
B
bellard 已提交
642 643 644 645
    if (event == CHR_EVENT_BREAK)
        serial_receive_break(s);
}

646
static int serial_pre_save(void *opaque)
647
{
648
    SerialState *s = opaque;
J
Juan Quintela 已提交
649
    s->fcr_vmstate = s->fcr;
650 651

    return 0;
652 653
}

654 655 656 657 658 659 660 661
static int serial_pre_load(void *opaque)
{
    SerialState *s = opaque;
    s->thr_ipending = -1;
    s->poll_msl = -1;
    return 0;
}

662
static int serial_post_load(void *opaque, int version_id)
J
Juan Quintela 已提交
663 664
{
    SerialState *s = opaque;
665

666 667 668
    if (version_id < 3) {
        s->fcr_vmstate = 0;
    }
669 670 671
    if (s->thr_ipending == -1) {
        s->thr_ipending = ((s->iir & UART_IIR_ID) == UART_IIR_THRI);
    }
672 673 674 675 676 677 678 679 680 681 682 683 684 685

    if (s->tsr_retry > 0) {
        /* tsr_retry > 0 implies LSR.TEMT = 0 (transmitter not empty).  */
        if (s->lsr & UART_LSR_TEMT) {
            error_report("inconsistent state in serial device "
                         "(tsr empty, tsr_retry=%d", s->tsr_retry);
            return -1;
        }

        if (s->tsr_retry > MAX_XMIT_RETRY) {
            s->tsr_retry = MAX_XMIT_RETRY;
        }

        assert(s->watch_tag == 0);
686
        s->watch_tag = qemu_chr_fe_add_watch(&s->chr, G_IO_OUT | G_IO_HUP,
687 688 689 690 691 692 693 694
                                             serial_watch_cb, s);
    } else {
        /* tsr_retry == 0 implies LSR.TEMT = 1 (transmitter empty).  */
        if (!(s->lsr & UART_LSR_TEMT)) {
            error_report("inconsistent state in serial device "
                         "(tsr not empty, tsr_retry=0");
            return -1;
        }
P
Paolo Bonzini 已提交
695 696
    }

697
    s->last_break_enable = (s->lcr >> 6) & 1;
698
    /* Initialize fcr via setter to perform essential side-effects */
699
    serial_write_fcr(s, s->fcr_vmstate);
700
    serial_update_parameters(s);
701 702 703
    return 0;
}

704 705 706
static bool serial_thr_ipending_needed(void *opaque)
{
    SerialState *s = opaque;
707 708 709 710 711 712 713 714 715 716 717

    if (s->ier & UART_IER_THRI) {
        bool expected_value = ((s->iir & UART_IIR_ID) == UART_IIR_THRI);
        return s->thr_ipending != expected_value;
    } else {
        /* LSR.THRE will be sampled again when the interrupt is
         * enabled.  thr_ipending is not used in this case, do
         * not migrate it.
         */
        return false;
    }
718 719
}

720
static const VMStateDescription vmstate_serial_thr_ipending = {
721 722 723
    .name = "serial/thr_ipending",
    .version_id = 1,
    .minimum_version_id = 1,
724
    .needed = serial_thr_ipending_needed,
725 726 727 728 729 730 731 732 733 734 735 736
    .fields = (VMStateField[]) {
        VMSTATE_INT32(thr_ipending, SerialState),
        VMSTATE_END_OF_LIST()
    }
};

static bool serial_tsr_needed(void *opaque)
{
    SerialState *s = (SerialState *)opaque;
    return s->tsr_retry != 0;
}

737
static const VMStateDescription vmstate_serial_tsr = {
738 739 740
    .name = "serial/tsr",
    .version_id = 1,
    .minimum_version_id = 1,
741
    .needed = serial_tsr_needed,
742
    .fields = (VMStateField[]) {
P
Paolo Bonzini 已提交
743
        VMSTATE_UINT32(tsr_retry, SerialState),
744 745 746 747 748 749 750 751 752 753 754 755 756
        VMSTATE_UINT8(thr, SerialState),
        VMSTATE_UINT8(tsr, SerialState),
        VMSTATE_END_OF_LIST()
    }
};

static bool serial_recv_fifo_needed(void *opaque)
{
    SerialState *s = (SerialState *)opaque;
    return !fifo8_is_empty(&s->recv_fifo);

}

757
static const VMStateDescription vmstate_serial_recv_fifo = {
758 759 760
    .name = "serial/recv_fifo",
    .version_id = 1,
    .minimum_version_id = 1,
761
    .needed = serial_recv_fifo_needed,
762 763 764 765 766 767 768 769 770 771 772 773
    .fields = (VMStateField[]) {
        VMSTATE_STRUCT(recv_fifo, SerialState, 1, vmstate_fifo8, Fifo8),
        VMSTATE_END_OF_LIST()
    }
};

static bool serial_xmit_fifo_needed(void *opaque)
{
    SerialState *s = (SerialState *)opaque;
    return !fifo8_is_empty(&s->xmit_fifo);
}

774
static const VMStateDescription vmstate_serial_xmit_fifo = {
775 776 777
    .name = "serial/xmit_fifo",
    .version_id = 1,
    .minimum_version_id = 1,
778
    .needed = serial_xmit_fifo_needed,
779 780 781 782 783 784 785 786 787 788 789 790
    .fields = (VMStateField[]) {
        VMSTATE_STRUCT(xmit_fifo, SerialState, 1, vmstate_fifo8, Fifo8),
        VMSTATE_END_OF_LIST()
    }
};

static bool serial_fifo_timeout_timer_needed(void *opaque)
{
    SerialState *s = (SerialState *)opaque;
    return timer_pending(s->fifo_timeout_timer);
}

791
static const VMStateDescription vmstate_serial_fifo_timeout_timer = {
792 793 794
    .name = "serial/fifo_timeout_timer",
    .version_id = 1,
    .minimum_version_id = 1,
795
    .needed = serial_fifo_timeout_timer_needed,
796
    .fields = (VMStateField[]) {
797
        VMSTATE_TIMER_PTR(fifo_timeout_timer, SerialState),
798 799 800 801 802 803 804 805 806 807
        VMSTATE_END_OF_LIST()
    }
};

static bool serial_timeout_ipending_needed(void *opaque)
{
    SerialState *s = (SerialState *)opaque;
    return s->timeout_ipending != 0;
}

808
static const VMStateDescription vmstate_serial_timeout_ipending = {
809 810 811
    .name = "serial/timeout_ipending",
    .version_id = 1,
    .minimum_version_id = 1,
812
    .needed = serial_timeout_ipending_needed,
813 814 815 816 817 818 819 820 821 822 823 824
    .fields = (VMStateField[]) {
        VMSTATE_INT32(timeout_ipending, SerialState),
        VMSTATE_END_OF_LIST()
    }
};

static bool serial_poll_needed(void *opaque)
{
    SerialState *s = (SerialState *)opaque;
    return s->poll_msl >= 0;
}

825
static const VMStateDescription vmstate_serial_poll = {
826 827
    .name = "serial/poll",
    .version_id = 1,
828
    .needed = serial_poll_needed,
829 830 831
    .minimum_version_id = 1,
    .fields = (VMStateField[]) {
        VMSTATE_INT32(poll_msl, SerialState),
832
        VMSTATE_TIMER_PTR(modem_status_poll, SerialState),
833 834 835 836
        VMSTATE_END_OF_LIST()
    }
};

G
Gerd Hoffmann 已提交
837
const VMStateDescription vmstate_serial = {
J
Juan Quintela 已提交
838 839 840 841
    .name = "serial",
    .version_id = 3,
    .minimum_version_id = 2,
    .pre_save = serial_pre_save,
842
    .pre_load = serial_pre_load,
J
Juan Quintela 已提交
843
    .post_load = serial_post_load,
844
    .fields = (VMStateField[]) {
J
Juan Quintela 已提交
845 846 847 848 849 850 851 852 853 854 855
        VMSTATE_UINT16_V(divider, SerialState, 2),
        VMSTATE_UINT8(rbr, SerialState),
        VMSTATE_UINT8(ier, SerialState),
        VMSTATE_UINT8(iir, SerialState),
        VMSTATE_UINT8(lcr, SerialState),
        VMSTATE_UINT8(mcr, SerialState),
        VMSTATE_UINT8(lsr, SerialState),
        VMSTATE_UINT8(msr, SerialState),
        VMSTATE_UINT8(scr, SerialState),
        VMSTATE_UINT8_V(fcr_vmstate, SerialState, 3),
        VMSTATE_END_OF_LIST()
856
    },
857 858 859 860 861 862 863 864 865
    .subsections = (const VMStateDescription*[]) {
        &vmstate_serial_thr_ipending,
        &vmstate_serial_tsr,
        &vmstate_serial_recv_fifo,
        &vmstate_serial_xmit_fifo,
        &vmstate_serial_fifo_timeout_timer,
        &vmstate_serial_timeout_ipending,
        &vmstate_serial_poll,
        NULL
J
Juan Quintela 已提交
866 867 868
    }
};

869 870 871 872
static void serial_reset(void *opaque)
{
    SerialState *s = opaque;

P
Paolo Bonzini 已提交
873 874 875 876 877
    if (s->watch_tag > 0) {
        g_source_remove(s->watch_tag);
        s->watch_tag = 0;
    }

878 879 880 881 882 883
    s->rbr = 0;
    s->ier = 0;
    s->iir = UART_IIR_NO_INT;
    s->lcr = 0;
    s->lsr = UART_LSR_TEMT | UART_LSR_THRE;
    s->msr = UART_MSR_DCD | UART_MSR_DSR | UART_MSR_CTS;
S
Stefan Weil 已提交
884
    /* Default to 9600 baud, 1 start bit, 8 data bits, 1 stop bit, no parity. */
885 886
    s->divider = 0x0C;
    s->mcr = UART_MCR_OUT2;
887
    s->scr = 0;
888
    s->tsr_retry = 0;
889
    s->char_transmit_time = (NANOSECONDS_PER_SECOND / 9600) * 10;
890 891
    s->poll_msl = 0;

892 893 894 895
    s->timeout_ipending = 0;
    timer_del(s->fifo_timeout_timer);
    timer_del(s->modem_status_poll);

896 897
    fifo8_reset(&s->recv_fifo);
    fifo8_reset(&s->xmit_fifo);
898

899
    s->last_xmit_ts = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
900 901 902 903

    s->thr_ipending = 0;
    s->last_break_enable = 0;
    qemu_irq_lower(s->irq);
904 905 906

    serial_update_msl(s);
    s->msr &= ~UART_MSR_ANY_DELTA;
907 908
}

A
Anton Nefedov 已提交
909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936
static int serial_be_change(void *opaque)
{
    SerialState *s = opaque;

    qemu_chr_fe_set_handlers(&s->chr, serial_can_receive1, serial_receive1,
                             serial_event, serial_be_change, s, NULL, true);

    serial_update_parameters(s);

    qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_BREAK,
                      &s->last_break_enable);

    s->poll_msl = (s->ier & UART_IER_MSI) ? 1 : 0;
    serial_update_msl(s);

    if (s->poll_msl >= 0 && !(s->mcr & UART_MCR_LOOP)) {
        serial_update_tiocm(s);
    }

    if (s->watch_tag > 0) {
        g_source_remove(s->watch_tag);
        s->watch_tag = qemu_chr_fe_add_watch(&s->chr, G_IO_OUT | G_IO_HUP,
                                             serial_watch_cb, s);
    }

    return 0;
}

937
void serial_realize_core(SerialState *s, Error **errp)
938
{
939
    s->modem_status_poll = timer_new_ns(QEMU_CLOCK_VIRTUAL, (QEMUTimerCB *) serial_update_msl, s);
940

941
    s->fifo_timeout_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, (QEMUTimerCB *) fifo_timeout_int, s);
942
    qemu_register_reset(serial_reset, s);
943

944
    qemu_chr_fe_set_handlers(&s->chr, serial_can_receive1, serial_receive1,
A
Anton Nefedov 已提交
945
                             serial_event, serial_be_change, s, NULL, true);
946 947
    fifo8_create(&s->recv_fifo, UART_FIFO_LENGTH);
    fifo8_create(&s->xmit_fifo, UART_FIFO_LENGTH);
P
Paolo Bonzini 已提交
948
    serial_reset(s);
949 950
}

G
Gerd Hoffmann 已提交
951 952
void serial_exit_core(SerialState *s)
{
953
    qemu_chr_fe_deinit(&s->chr, false);
954 955 956 957 958 959 960 961 962 963

    timer_del(s->modem_status_poll);
    timer_free(s->modem_status_poll);

    timer_del(s->fifo_timeout_timer);
    timer_free(s->fifo_timeout_timer);

    fifo8_destroy(&s->recv_fifo);
    fifo8_destroy(&s->xmit_fifo);

G
Gerd Hoffmann 已提交
964 965 966
    qemu_unregister_reset(serial_reset, s);
}

967 968 969 970 971 972 973
/* Change the main reference oscillator frequency. */
void serial_set_frequency(SerialState *s, uint32_t frequency)
{
    s->baudbase = frequency;
    serial_update_parameters(s);
}

G
Gerd Hoffmann 已提交
974
const MemoryRegionOps serial_io_ops = {
975 976 977 978 979 980 981
    .read = serial_ioport_read,
    .write = serial_ioport_write,
    .impl = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
    .endianness = DEVICE_LITTLE_ENDIAN,
982 983
};

A
aurel32 已提交
984
SerialState *serial_init(int base, qemu_irq irq, int baudbase,
985
                         Chardev *chr, MemoryRegion *system_io)
B
bellard 已提交
986
{
987 988
    DeviceState *dev = DEVICE(object_new(TYPE_SERIAL));
    SerialState *s = SERIAL(dev);
A
aurel32 已提交
989

G
Gerd Hoffmann 已提交
990
    s->irq = irq;
991
    qdev_prop_set_uint32(dev, "baudbase", baudbase);
992
    qdev_prop_set_chr(dev, "chardev", chr);
993
    serial_realize_core(s, &error_fatal);
994
    qdev_set_legacy_instance_id(dev, base, 2);
995
    qdev_init_nofail(dev);
996

997
    memory_region_init_io(&s->io, NULL, &serial_io_ops, s, "serial", 8);
J
Julien Grall 已提交
998
    memory_region_add_subregion(system_io, base, &s->io);
999

B
bellard 已提交
1000
    return s;
B
bellard 已提交
1001
}
1002

1003 1004
static Property serial_properties[] = {
    DEFINE_PROP_CHR("chardev", SerialState, chr),
1005
    DEFINE_PROP_UINT32("baudbase", SerialState, baudbase, 115200),
1006 1007 1008 1009
    DEFINE_PROP_END_OF_LIST(),
};

static void serial_class_init(ObjectClass *klass, void* data)
1010 1011 1012 1013 1014
{
    DeviceClass *dc = DEVICE_CLASS(klass);

    /* internal device for serialio/serialmm, not user-creatable */
    dc->user_creatable = false;
1015
    dc->vmsd = &vmstate_serial;
1016
    dc->props = serial_properties;
1017 1018 1019 1020 1021 1022 1023 1024 1025
}

static const TypeInfo serial_info = {
    .name = TYPE_SERIAL,
    .parent = TYPE_DEVICE,
    .instance_size = sizeof(SerialState),
    .class_init = serial_class_init,
};

1026
/* Memory mapped interface */
A
Avi Kivity 已提交
1027
static uint64_t serial_mm_read(void *opaque, hwaddr addr,
1028
                               unsigned size)
1029 1030
{
    SerialState *s = opaque;
1031
    return serial_ioport_read(s, addr >> s->it_shift, 1);
1032 1033
}

A
Avi Kivity 已提交
1034
static void serial_mm_write(void *opaque, hwaddr addr,
1035
                            uint64_t value, unsigned size)
B
Blue Swirl 已提交
1036 1037
{
    SerialState *s = opaque;
1038
    value &= 255;
1039
    serial_ioport_write(s, addr >> s->it_shift, value, 1);
B
Blue Swirl 已提交
1040 1041
}

1042 1043 1044 1045 1046
static const MemoryRegionOps serial_mm_ops[3] = {
    [DEVICE_NATIVE_ENDIAN] = {
        .read = serial_mm_read,
        .write = serial_mm_write,
        .endianness = DEVICE_NATIVE_ENDIAN,
1047 1048
        .valid.max_access_size = 8,
        .impl.max_access_size = 8,
1049 1050 1051 1052 1053
    },
    [DEVICE_LITTLE_ENDIAN] = {
        .read = serial_mm_read,
        .write = serial_mm_write,
        .endianness = DEVICE_LITTLE_ENDIAN,
1054 1055
        .valid.max_access_size = 8,
        .impl.max_access_size = 8,
1056 1057 1058 1059 1060
    },
    [DEVICE_BIG_ENDIAN] = {
        .read = serial_mm_read,
        .write = serial_mm_write,
        .endianness = DEVICE_BIG_ENDIAN,
1061 1062
        .valid.max_access_size = 8,
        .impl.max_access_size = 8,
1063
    },
1064 1065
};

1066
SerialState *serial_mm_init(MemoryRegion *address_space,
A
Avi Kivity 已提交
1067
                            hwaddr base, int it_shift,
1068
                            qemu_irq irq, int baudbase,
1069
                            Chardev *chr, enum device_endian end)
1070
{
1071 1072
    DeviceState *dev = DEVICE(object_new(TYPE_SERIAL));
    SerialState *s = SERIAL(dev);
1073

1074
    s->it_shift = it_shift;
G
Gerd Hoffmann 已提交
1075
    s->irq = irq;
1076
    qdev_prop_set_uint32(dev, "baudbase", baudbase);
1077
    qdev_prop_set_chr(dev, "chardev", chr);
1078

1079
    serial_realize_core(s, &error_fatal);
1080
    qdev_set_legacy_instance_id(dev, base, 2);
1081
    qdev_init_nofail(dev);
1082

1083
    memory_region_init_io(&s->io, NULL, &serial_mm_ops[end], s,
1084
                          "serial", 8 << it_shift);
1085
    memory_region_add_subregion(address_space, base, &s->io);
1086 1087
    return s;
}
1088 1089 1090 1091 1092 1093 1094

static void serial_register_types(void)
{
    type_register_static(&serial_info);
}

type_init(serial_register_types)