serial.c 29.1 KB
Newer Older
B
bellard 已提交
1
/*
2
 * QEMU 16550A UART emulation
3
 *
B
bellard 已提交
4
 * Copyright (c) 2003-2004 Fabrice Bellard
5
 * Copyright (c) 2008 Citrix Systems, Inc.
6
 *
B
bellard 已提交
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
G
Gerd Hoffmann 已提交
25

P
Paolo Bonzini 已提交
26
#include "hw/char/serial.h"
27
#include "sysemu/char.h"
28
#include "qemu/timer.h"
29
#include "exec/address-spaces.h"
30
#include "qemu/error-report.h"
B
bellard 已提交
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47

//#define DEBUG_SERIAL

#define UART_LCR_DLAB	0x80	/* Divisor latch access bit */

#define UART_IER_MSI	0x08	/* Enable Modem status interrupt */
#define UART_IER_RLSI	0x04	/* Enable receiver line status interrupt */
#define UART_IER_THRI	0x02	/* Enable Transmitter holding register int. */
#define UART_IER_RDI	0x01	/* Enable receiver data interrupt */

#define UART_IIR_NO_INT	0x01	/* No interrupts pending */
#define UART_IIR_ID	0x06	/* Mask for the interrupt ID */

#define UART_IIR_MSI	0x00	/* Modem status interrupt */
#define UART_IIR_THRI	0x02	/* Transmitter holding register empty */
#define UART_IIR_RDI	0x04	/* Receiver data interrupt */
#define UART_IIR_RLSI	0x06	/* Receiver line status interrupt */
48 49 50 51
#define UART_IIR_CTI    0x0C    /* Character Timeout Indication */

#define UART_IIR_FENF   0x80    /* Fifo enabled, but not functionning */
#define UART_IIR_FE     0xC0    /* Fifo enabled */
B
bellard 已提交
52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81

/*
 * These are the definitions for the Modem Control Register
 */
#define UART_MCR_LOOP	0x10	/* Enable loopback test mode */
#define UART_MCR_OUT2	0x08	/* Out2 complement */
#define UART_MCR_OUT1	0x04	/* Out1 complement */
#define UART_MCR_RTS	0x02	/* RTS complement */
#define UART_MCR_DTR	0x01	/* DTR complement */

/*
 * These are the definitions for the Modem Status Register
 */
#define UART_MSR_DCD	0x80	/* Data Carrier Detect */
#define UART_MSR_RI	0x40	/* Ring Indicator */
#define UART_MSR_DSR	0x20	/* Data Set Ready */
#define UART_MSR_CTS	0x10	/* Clear to Send */
#define UART_MSR_DDCD	0x08	/* Delta DCD */
#define UART_MSR_TERI	0x04	/* Trailing edge ring indicator */
#define UART_MSR_DDSR	0x02	/* Delta DSR */
#define UART_MSR_DCTS	0x01	/* Delta CTS */
#define UART_MSR_ANY_DELTA 0x0F	/* Any of the delta bits! */

#define UART_LSR_TEMT	0x40	/* Transmitter empty */
#define UART_LSR_THRE	0x20	/* Transmit-hold-register empty */
#define UART_LSR_BI	0x10	/* Break interrupt indicator */
#define UART_LSR_FE	0x08	/* Frame error indicator */
#define UART_LSR_PE	0x04	/* Parity error indicator */
#define UART_LSR_OE	0x02	/* Overrun error indicator */
#define UART_LSR_DR	0x01	/* Receiver data ready */
82
#define UART_LSR_INT_ANY 0x1E	/* Any of the lsr-interrupt-triggering status bits */
B
bellard 已提交
83

84 85 86 87 88 89 90 91 92 93 94 95 96 97
/* Interrupt trigger levels. The byte-counts are for 16550A - in newer UARTs the byte-count for each ITL is higher. */

#define UART_FCR_ITL_1      0x00 /* 1 byte ITL */
#define UART_FCR_ITL_2      0x40 /* 4 bytes ITL */
#define UART_FCR_ITL_3      0x80 /* 8 bytes ITL */
#define UART_FCR_ITL_4      0xC0 /* 14 bytes ITL */

#define UART_FCR_DMS        0x08    /* DMA Mode Select */
#define UART_FCR_XFR        0x04    /* XMIT Fifo Reset */
#define UART_FCR_RFR        0x02    /* RCVR Fifo Reset */
#define UART_FCR_FE         0x01    /* FIFO Enable */

#define MAX_XMIT_RETRY      4

98 99
#ifdef DEBUG_SERIAL
#define DPRINTF(fmt, ...) \
100
do { fprintf(stderr, "serial: " fmt , ## __VA_ARGS__); } while (0)
101 102
#else
#define DPRINTF(fmt, ...) \
103
do {} while (0)
104 105
#endif

106
static void serial_receive1(void *opaque, const uint8_t *buf, int size);
107

108
static inline void recv_fifo_put(SerialState *s, uint8_t chr)
B
bellard 已提交
109
{
110
    /* Receive overruns do not overwrite FIFO contents. */
111 112 113
    if (!fifo8_is_full(&s->recv_fifo)) {
        fifo8_push(&s->recv_fifo, chr);
    } else {
114
        s->lsr |= UART_LSR_OE;
115
    }
116
}
A
aurel32 已提交
117

118 119 120 121 122 123
static void serial_update_irq(SerialState *s)
{
    uint8_t tmp_iir = UART_IIR_NO_INT;

    if ((s->ier & UART_IER_RLSI) && (s->lsr & UART_LSR_INT_ANY)) {
        tmp_iir = UART_IIR_RLSI;
124
    } else if ((s->ier & UART_IER_RDI) && s->timeout_ipending) {
125 126 127
        /* Note that(s->ier & UART_IER_RDI) can mask this interrupt,
         * this is not in the specification but is observed on existing
         * hardware.  */
128
        tmp_iir = UART_IIR_CTI;
129 130
    } else if ((s->ier & UART_IER_RDI) && (s->lsr & UART_LSR_DR) &&
               (!(s->fcr & UART_FCR_FE) ||
131
                s->recv_fifo.num >= s->recv_fifo_itl)) {
132
        tmp_iir = UART_IIR_RDI;
133 134 135 136 137 138 139 140 141 142 143 144
    } else if ((s->ier & UART_IER_THRI) && s->thr_ipending) {
        tmp_iir = UART_IIR_THRI;
    } else if ((s->ier & UART_IER_MSI) && (s->msr & UART_MSR_ANY_DELTA)) {
        tmp_iir = UART_IIR_MSI;
    }

    s->iir = tmp_iir | (s->iir & 0xF0);

    if (tmp_iir != UART_IIR_NO_INT) {
        qemu_irq_raise(s->irq);
    } else {
        qemu_irq_lower(s->irq);
A
aurel32 已提交
145 146 147
    }
}

B
bellard 已提交
148 149
static void serial_update_parameters(SerialState *s)
{
150
    int speed, parity, data_bits, stop_bits, frame_size;
B
bellard 已提交
151
    QEMUSerialSetParams ssp;
B
bellard 已提交
152

153 154 155
    if (s->divider == 0)
        return;

S
Stefan Weil 已提交
156
    /* Start bit. */
157
    frame_size = 1;
B
bellard 已提交
158
    if (s->lcr & 0x08) {
S
Stefan Weil 已提交
159 160
        /* Parity bit. */
        frame_size++;
B
bellard 已提交
161 162 163 164 165 166 167
        if (s->lcr & 0x10)
            parity = 'E';
        else
            parity = 'O';
    } else {
            parity = 'N';
    }
168
    if (s->lcr & 0x04)
B
bellard 已提交
169 170 171
        stop_bits = 2;
    else
        stop_bits = 1;
172

B
bellard 已提交
173
    data_bits = (s->lcr & 0x03) + 5;
174
    frame_size += data_bits + stop_bits;
A
aurel32 已提交
175
    speed = s->baudbase / s->divider;
B
bellard 已提交
176 177 178 179
    ssp.speed = speed;
    ssp.parity = parity;
    ssp.data_bits = data_bits;
    ssp.stop_bits = stop_bits;
180
    s->char_transmit_time =  (get_ticks_per_sec() / speed) * frame_size;
181
    qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp);
182 183

    DPRINTF("speed=%d parity=%c data=%d stop=%d\n",
B
bellard 已提交
184 185 186
           speed, parity, data_bits, stop_bits);
}

187 188 189 190 191
static void serial_update_msl(SerialState *s)
{
    uint8_t omsr;
    int flags;

192
    timer_del(s->modem_status_poll);
193

194
    if (qemu_chr_fe_ioctl(s->chr,CHR_IOCTL_SERIAL_GET_TIOCM, &flags) == -ENOTSUP) {
195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218
        s->poll_msl = -1;
        return;
    }

    omsr = s->msr;

    s->msr = (flags & CHR_TIOCM_CTS) ? s->msr | UART_MSR_CTS : s->msr & ~UART_MSR_CTS;
    s->msr = (flags & CHR_TIOCM_DSR) ? s->msr | UART_MSR_DSR : s->msr & ~UART_MSR_DSR;
    s->msr = (flags & CHR_TIOCM_CAR) ? s->msr | UART_MSR_DCD : s->msr & ~UART_MSR_DCD;
    s->msr = (flags & CHR_TIOCM_RI) ? s->msr | UART_MSR_RI : s->msr & ~UART_MSR_RI;

    if (s->msr != omsr) {
         /* Set delta bits */
         s->msr = s->msr | ((s->msr >> 4) ^ (omsr >> 4));
         /* UART_MSR_TERI only if change was from 1 -> 0 */
         if ((s->msr & UART_MSR_TERI) && !(omsr & UART_MSR_RI))
             s->msr &= ~UART_MSR_TERI;
         serial_update_irq(s);
    }

    /* The real 16550A apparently has a 250ns response latency to line status changes.
       We'll be lazy and poll only every 10ms, and only poll it at all if MSI interrupts are turned on */

    if (s->poll_msl)
219
        timer_mod(s->modem_status_poll, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + get_ticks_per_sec() / 100);
220 221
}

222
static gboolean serial_xmit(GIOChannel *chan, GIOCondition cond, void *opaque)
223 224 225
{
    SerialState *s = opaque;

226
    do {
227
        assert(!(s->lsr & UART_LSR_TEMT));
228
        if (s->tsr_retry <= 0) {
229 230
            assert(!(s->lsr & UART_LSR_THRE));

231
            if (s->fcr & UART_FCR_FE) {
232
                assert(!fifo8_is_empty(&s->xmit_fifo));
233 234 235 236 237 238
                s->tsr = fifo8_pop(&s->xmit_fifo);
                if (!s->xmit_fifo.num) {
                    s->lsr |= UART_LSR_THRE;
                }
            } else {
                s->tsr = s->thr;
239
                s->lsr |= UART_LSR_THRE;
240 241 242 243
            }
            if ((s->lsr & UART_LSR_THRE) && !s->thr_ipending) {
                s->thr_ipending = 1;
                serial_update_irq(s);
P
Peter Crosthwaite 已提交
244
            }
245 246
        }

247 248 249 250 251 252 253 254 255 256 257 258 259
        if (s->mcr & UART_MCR_LOOP) {
            /* in loopback mode, say that we just received a char */
            serial_receive1(s, &s->tsr, 1);
        } else if (qemu_chr_fe_write(s->chr, &s->tsr, 1) != 1) {
            if (s->tsr_retry >= 0 && s->tsr_retry < MAX_XMIT_RETRY &&
                qemu_chr_fe_add_watch(s->chr, G_IO_OUT|G_IO_HUP,
                                      serial_xmit, s) > 0) {
                s->tsr_retry++;
                return FALSE;
            }
            s->tsr_retry = 0;
        } else {
            s->tsr_retry = 0;
260
        }
261

262 263
        /* Transmit another byte if it is already available. It is only
           possible when FIFO is enabled and not empty. */
264
    } while (!(s->lsr & UART_LSR_THRE));
265

266
    s->last_xmit_ts = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
267
    s->lsr |= UART_LSR_TEMT;
268 269

    return FALSE;
270 271 272
}


273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302
/* Setter for FCR.
   is_load flag means, that value is set while loading VM state
   and interrupt should not be invoked */
static void serial_write_fcr(SerialState *s, uint8_t val)
{
    /* Set fcr - val only has the bits that are supposed to "stick" */
    s->fcr = val;

    if (val & UART_FCR_FE) {
        s->iir |= UART_IIR_FE;
        /* Set recv_fifo trigger Level */
        switch (val & 0xC0) {
        case UART_FCR_ITL_1:
            s->recv_fifo_itl = 1;
            break;
        case UART_FCR_ITL_2:
            s->recv_fifo_itl = 4;
            break;
        case UART_FCR_ITL_3:
            s->recv_fifo_itl = 8;
            break;
        case UART_FCR_ITL_4:
            s->recv_fifo_itl = 14;
            break;
        }
    } else {
        s->iir &= ~UART_IIR_FE;
    }
}

303 304
static void serial_ioport_write(void *opaque, hwaddr addr, uint64_t val,
                                unsigned size)
B
bellard 已提交
305
{
B
bellard 已提交
306
    SerialState *s = opaque;
307

B
bellard 已提交
308
    addr &= 7;
K
Kevin Wolf 已提交
309
    DPRINTF("write addr=0x%" HWADDR_PRIx " val=0x%" PRIx64 "\n", addr, val);
B
bellard 已提交
310 311 312 313 314
    switch(addr) {
    default:
    case 0:
        if (s->lcr & UART_LCR_DLAB) {
            s->divider = (s->divider & 0xff00) | val;
B
bellard 已提交
315
            serial_update_parameters(s);
B
bellard 已提交
316
        } else {
317 318
            s->thr = (uint8_t) val;
            if(s->fcr & UART_FCR_FE) {
319 320 321 322 323
                /* xmit overruns overwrite data, so make space if needed */
                if (fifo8_is_full(&s->xmit_fifo)) {
                    fifo8_pop(&s->xmit_fifo);
                }
                fifo8_push(&s->xmit_fifo, s->thr);
A
aurel32 已提交
324
            }
325 326
            s->thr_ipending = 0;
            s->lsr &= ~UART_LSR_THRE;
327
            s->lsr &= ~UART_LSR_TEMT;
328
            serial_update_irq(s);
329 330 331
            if (s->tsr_retry <= 0) {
                serial_xmit(NULL, G_IO_OUT, s);
            }
B
bellard 已提交
332 333 334 335 336
        }
        break;
    case 1:
        if (s->lcr & UART_LCR_DLAB) {
            s->divider = (s->divider & 0x00ff) | (val << 8);
B
bellard 已提交
337
            serial_update_parameters(s);
B
bellard 已提交
338
        } else {
339
            uint8_t changed = (s->ier ^ val) & 0x0f;
B
bellard 已提交
340
            s->ier = val & 0x0f;
341
            /* If the backend device is a real serial port, turn polling of the modem
342 343 344
             * status lines on physical port on or off depending on UART_IER_MSI state.
             */
            if ((changed & UART_IER_MSI) && s->poll_msl >= 0) {
345 346 347 348
                if (s->ier & UART_IER_MSI) {
                     s->poll_msl = 1;
                     serial_update_msl(s);
                } else {
349
                     timer_del(s->modem_status_poll);
350 351 352
                     s->poll_msl = 0;
                }
            }
353 354 355 356 357 358

            /* Turning on the THRE interrupt on IER can trigger the interrupt
             * if LSR.THRE=1, even if it had been masked before by reading IIR.
             * This is not in the datasheet, but Windows relies on it.  It is
             * unclear if THRE has to be resampled every time THRI becomes
             * 1, or only on the rising edge.  Bochs does the latter, and Windows
359 360
             * always toggles IER to all zeroes and back to all ones, so do the
             * same.
361 362 363 364
             *
             * If IER.THRI is zero, thr_ipending is not used.  Set it to zero
             * so that the thr_ipending subsection is not migrated.
             */
365 366 367 368 369 370 371 372 373 374
            if (changed & UART_IER_THRI) {
                if ((s->ier & UART_IER_THRI) && (s->lsr & UART_LSR_THRE)) {
                    s->thr_ipending = 1;
                } else {
                    s->thr_ipending = 0;
                }
            }

            if (changed) {
                serial_update_irq(s);
B
bellard 已提交
375
            }
B
bellard 已提交
376 377 378
        }
        break;
    case 2:
379
        /* Did the enable/disable flag change? If so, make sure FIFOs get flushed */
380
        if ((val ^ s->fcr) & UART_FCR_FE) {
381
            val |= UART_FCR_XFR | UART_FCR_RFR;
382
        }
383 384 385 386

        /* FIFO clear */

        if (val & UART_FCR_RFR) {
387
            s->lsr &= ~(UART_LSR_DR | UART_LSR_BI);
388
            timer_del(s->fifo_timeout_timer);
389
            s->timeout_ipending = 0;
390
            fifo8_reset(&s->recv_fifo);
391 392 393
        }

        if (val & UART_FCR_XFR) {
394 395
            s->lsr |= UART_LSR_THRE;
            s->thr_ipending = 1;
396
            fifo8_reset(&s->xmit_fifo);
397 398
        }

399
        serial_write_fcr(s, val & 0xC9);
400
        serial_update_irq(s);
B
bellard 已提交
401 402
        break;
    case 3:
B
bellard 已提交
403 404 405 406 407 408 409
        {
            int break_enable;
            s->lcr = val;
            serial_update_parameters(s);
            break_enable = (val >> 6) & 1;
            if (break_enable != s->last_break_enable) {
                s->last_break_enable = break_enable;
410
                qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_SERIAL_SET_BREAK,
B
bellard 已提交
411
                               &break_enable);
B
bellard 已提交
412 413
            }
        }
B
bellard 已提交
414 415
        break;
    case 4:
416 417 418 419 420 421 422 423 424
        {
            int flags;
            int old_mcr = s->mcr;
            s->mcr = val & 0x1f;
            if (val & UART_MCR_LOOP)
                break;

            if (s->poll_msl >= 0 && old_mcr != s->mcr) {

425
                qemu_chr_fe_ioctl(s->chr,CHR_IOCTL_SERIAL_GET_TIOCM, &flags);
426 427 428 429 430 431 432 433

                flags &= ~(CHR_TIOCM_RTS | CHR_TIOCM_DTR);

                if (val & UART_MCR_RTS)
                    flags |= CHR_TIOCM_RTS;
                if (val & UART_MCR_DTR)
                    flags |= CHR_TIOCM_DTR;

434
                qemu_chr_fe_ioctl(s->chr,CHR_IOCTL_SERIAL_SET_TIOCM, &flags);
435 436
                /* Update the modem status after a one-character-send wait-time, since there may be a response
                   from the device/computer at the other end of the serial line */
437
                timer_mod(s->modem_status_poll, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time);
438 439
            }
        }
B
bellard 已提交
440 441 442 443 444 445 446 447 448 449 450
        break;
    case 5:
        break;
    case 6:
        break;
    case 7:
        s->scr = val;
        break;
    }
}

451
static uint64_t serial_ioport_read(void *opaque, hwaddr addr, unsigned size)
B
bellard 已提交
452
{
B
bellard 已提交
453
    SerialState *s = opaque;
B
bellard 已提交
454 455 456 457 458 459 460
    uint32_t ret;

    addr &= 7;
    switch(addr) {
    default:
    case 0:
        if (s->lcr & UART_LCR_DLAB) {
461
            ret = s->divider & 0xff;
B
bellard 已提交
462
        } else {
463
            if(s->fcr & UART_FCR_FE) {
464
                ret = fifo8_is_empty(&s->recv_fifo) ?
465 466
                            0 : fifo8_pop(&s->recv_fifo);
                if (s->recv_fifo.num == 0) {
467
                    s->lsr &= ~(UART_LSR_DR | UART_LSR_BI);
P
Peter Crosthwaite 已提交
468
                } else {
469
                    timer_mod(s->fifo_timeout_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time * 4);
P
Peter Crosthwaite 已提交
470
                }
471 472 473 474 475
                s->timeout_ipending = 0;
            } else {
                ret = s->rbr;
                s->lsr &= ~(UART_LSR_DR | UART_LSR_BI);
            }
B
bellard 已提交
476
            serial_update_irq(s);
477 478 479 480
            if (!(s->mcr & UART_MCR_LOOP)) {
                /* in loopback mode, don't receive any data */
                qemu_chr_accept_input(s->chr);
            }
B
bellard 已提交
481 482 483 484 485 486 487 488 489 490 491
        }
        break;
    case 1:
        if (s->lcr & UART_LCR_DLAB) {
            ret = (s->divider >> 8) & 0xff;
        } else {
            ret = s->ier;
        }
        break;
    case 2:
        ret = s->iir;
492
        if ((ret & UART_IIR_ID) == UART_IIR_THRI) {
B
bellard 已提交
493
            s->thr_ipending = 0;
494 495
            serial_update_irq(s);
        }
B
bellard 已提交
496 497 498 499 500 501 502 503 504
        break;
    case 3:
        ret = s->lcr;
        break;
    case 4:
        ret = s->mcr;
        break;
    case 5:
        ret = s->lsr;
505 506 507
        /* Clear break and overrun interrupts */
        if (s->lsr & (UART_LSR_BI|UART_LSR_OE)) {
            s->lsr &= ~(UART_LSR_BI|UART_LSR_OE);
508 509
            serial_update_irq(s);
        }
B
bellard 已提交
510 511 512 513 514 515 516 517 518
        break;
    case 6:
        if (s->mcr & UART_MCR_LOOP) {
            /* in loopback, the modem output pins are connected to the
               inputs */
            ret = (s->mcr & 0x0c) << 4;
            ret |= (s->mcr & 0x02) << 3;
            ret |= (s->mcr & 0x01) << 5;
        } else {
519 520
            if (s->poll_msl >= 0)
                serial_update_msl(s);
B
bellard 已提交
521
            ret = s->msr;
522 523 524 525 526
            /* Clear delta bits & msr int after read, if they were set */
            if (s->msr & UART_MSR_ANY_DELTA) {
                s->msr &= 0xF0;
                serial_update_irq(s);
            }
B
bellard 已提交
527 528 529 530 531 532
        }
        break;
    case 7:
        ret = s->scr;
        break;
    }
K
Kevin Wolf 已提交
533
    DPRINTF("read addr=0x%" HWADDR_PRIx " val=0x%02x\n", addr, ret);
B
bellard 已提交
534 535 536
    return ret;
}

B
bellard 已提交
537
static int serial_can_receive(SerialState *s)
B
bellard 已提交
538
{
539
    if(s->fcr & UART_FCR_FE) {
540
        if (s->recv_fifo.num < UART_FIFO_LENGTH) {
P
Peter Crosthwaite 已提交
541 542 543 544 545 546 547
            /*
             * Advertise (fifo.itl - fifo.count) bytes when count < ITL, and 1
             * if above. If UART_FIFO_LENGTH - fifo.count is advertised the
             * effect will be to almost always fill the fifo completely before
             * the guest has a chance to respond, effectively overriding the ITL
             * that the guest has set.
             */
548 549
            return (s->recv_fifo.num <= s->recv_fifo_itl) ?
                        s->recv_fifo_itl - s->recv_fifo.num : 1;
P
Peter Crosthwaite 已提交
550 551 552
        } else {
            return 0;
        }
553
    } else {
P
Peter Crosthwaite 已提交
554
        return !(s->lsr & UART_LSR_DR);
555
    }
B
bellard 已提交
556 557
}

B
bellard 已提交
558
static void serial_receive_break(SerialState *s)
B
bellard 已提交
559 560
{
    s->rbr = 0;
561
    /* When the LSR_DR is set a null byte is pushed into the fifo */
562
    recv_fifo_put(s, '\0');
B
bellard 已提交
563
    s->lsr |= UART_LSR_BI | UART_LSR_DR;
B
bellard 已提交
564
    serial_update_irq(s);
B
bellard 已提交
565 566
}

567 568 569
/* There's data in recv_fifo and s->rbr has not been read for 4 char transmit times */
static void fifo_timeout_int (void *opaque) {
    SerialState *s = opaque;
570
    if (s->recv_fifo.num) {
571 572 573 574 575
        s->timeout_ipending = 1;
        serial_update_irq(s);
    }
}

B
bellard 已提交
576
static int serial_can_receive1(void *opaque)
B
bellard 已提交
577
{
B
bellard 已提交
578 579 580 581 582 583 584
    SerialState *s = opaque;
    return serial_can_receive(s);
}

static void serial_receive1(void *opaque, const uint8_t *buf, int size)
{
    SerialState *s = opaque;
585 586 587 588

    if (s->wakeup) {
        qemu_system_wakeup_request(QEMU_WAKEUP_REASON_OTHER);
    }
589 590 591
    if(s->fcr & UART_FCR_FE) {
        int i;
        for (i = 0; i < size; i++) {
592
            recv_fifo_put(s, buf[i]);
593 594 595
        }
        s->lsr |= UART_LSR_DR;
        /* call the timeout receive callback in 4 char transmit time */
596
        timer_mod(s->fifo_timeout_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time * 4);
597
    } else {
598 599
        if (s->lsr & UART_LSR_DR)
            s->lsr |= UART_LSR_OE;
600 601 602 603
        s->rbr = buf[0];
        s->lsr |= UART_LSR_DR;
    }
    serial_update_irq(s);
B
bellard 已提交
604
}
B
bellard 已提交
605

B
bellard 已提交
606 607 608
static void serial_event(void *opaque, int event)
{
    SerialState *s = opaque;
609
    DPRINTF("event %x\n", event);
B
bellard 已提交
610 611 612 613
    if (event == CHR_EVENT_BREAK)
        serial_receive_break(s);
}

614
static void serial_pre_save(void *opaque)
615
{
616
    SerialState *s = opaque;
J
Juan Quintela 已提交
617
    s->fcr_vmstate = s->fcr;
618 619
}

620 621 622 623 624 625 626 627
static int serial_pre_load(void *opaque)
{
    SerialState *s = opaque;
    s->thr_ipending = -1;
    s->poll_msl = -1;
    return 0;
}

628
static int serial_post_load(void *opaque, int version_id)
J
Juan Quintela 已提交
629 630
{
    SerialState *s = opaque;
631

632 633 634
    if (version_id < 3) {
        s->fcr_vmstate = 0;
    }
635 636 637 638
    if (s->thr_ipending == -1) {
        s->thr_ipending = ((s->iir & UART_IIR_ID) == UART_IIR_THRI);
    }
    s->last_break_enable = (s->lcr >> 6) & 1;
639
    /* Initialize fcr via setter to perform essential side-effects */
640
    serial_write_fcr(s, s->fcr_vmstate);
641
    serial_update_parameters(s);
642 643 644
    return 0;
}

645 646 647
static bool serial_thr_ipending_needed(void *opaque)
{
    SerialState *s = opaque;
648 649 650 651 652 653 654 655 656 657 658

    if (s->ier & UART_IER_THRI) {
        bool expected_value = ((s->iir & UART_IIR_ID) == UART_IIR_THRI);
        return s->thr_ipending != expected_value;
    } else {
        /* LSR.THRE will be sampled again when the interrupt is
         * enabled.  thr_ipending is not used in this case, do
         * not migrate it.
         */
        return false;
    }
659 660
}

661
static const VMStateDescription vmstate_serial_thr_ipending = {
662 663 664
    .name = "serial/thr_ipending",
    .version_id = 1,
    .minimum_version_id = 1,
665
    .needed = serial_thr_ipending_needed,
666 667 668 669 670 671 672 673 674 675 676 677
    .fields = (VMStateField[]) {
        VMSTATE_INT32(thr_ipending, SerialState),
        VMSTATE_END_OF_LIST()
    }
};

static bool serial_tsr_needed(void *opaque)
{
    SerialState *s = (SerialState *)opaque;
    return s->tsr_retry != 0;
}

678
static const VMStateDescription vmstate_serial_tsr = {
679 680 681
    .name = "serial/tsr",
    .version_id = 1,
    .minimum_version_id = 1,
682
    .needed = serial_tsr_needed,
683 684 685 686 687 688 689 690 691 692 693 694 695 696 697
    .fields = (VMStateField[]) {
        VMSTATE_INT32(tsr_retry, SerialState),
        VMSTATE_UINT8(thr, SerialState),
        VMSTATE_UINT8(tsr, SerialState),
        VMSTATE_END_OF_LIST()
    }
};

static bool serial_recv_fifo_needed(void *opaque)
{
    SerialState *s = (SerialState *)opaque;
    return !fifo8_is_empty(&s->recv_fifo);

}

698
static const VMStateDescription vmstate_serial_recv_fifo = {
699 700 701
    .name = "serial/recv_fifo",
    .version_id = 1,
    .minimum_version_id = 1,
702
    .needed = serial_recv_fifo_needed,
703 704 705 706 707 708 709 710 711 712 713 714
    .fields = (VMStateField[]) {
        VMSTATE_STRUCT(recv_fifo, SerialState, 1, vmstate_fifo8, Fifo8),
        VMSTATE_END_OF_LIST()
    }
};

static bool serial_xmit_fifo_needed(void *opaque)
{
    SerialState *s = (SerialState *)opaque;
    return !fifo8_is_empty(&s->xmit_fifo);
}

715
static const VMStateDescription vmstate_serial_xmit_fifo = {
716 717 718
    .name = "serial/xmit_fifo",
    .version_id = 1,
    .minimum_version_id = 1,
719
    .needed = serial_xmit_fifo_needed,
720 721 722 723 724 725 726 727 728 729 730 731
    .fields = (VMStateField[]) {
        VMSTATE_STRUCT(xmit_fifo, SerialState, 1, vmstate_fifo8, Fifo8),
        VMSTATE_END_OF_LIST()
    }
};

static bool serial_fifo_timeout_timer_needed(void *opaque)
{
    SerialState *s = (SerialState *)opaque;
    return timer_pending(s->fifo_timeout_timer);
}

732
static const VMStateDescription vmstate_serial_fifo_timeout_timer = {
733 734 735
    .name = "serial/fifo_timeout_timer",
    .version_id = 1,
    .minimum_version_id = 1,
736
    .needed = serial_fifo_timeout_timer_needed,
737
    .fields = (VMStateField[]) {
738
        VMSTATE_TIMER_PTR(fifo_timeout_timer, SerialState),
739 740 741 742 743 744 745 746 747 748
        VMSTATE_END_OF_LIST()
    }
};

static bool serial_timeout_ipending_needed(void *opaque)
{
    SerialState *s = (SerialState *)opaque;
    return s->timeout_ipending != 0;
}

749
static const VMStateDescription vmstate_serial_timeout_ipending = {
750 751 752
    .name = "serial/timeout_ipending",
    .version_id = 1,
    .minimum_version_id = 1,
753
    .needed = serial_timeout_ipending_needed,
754 755 756 757 758 759 760 761 762 763 764 765
    .fields = (VMStateField[]) {
        VMSTATE_INT32(timeout_ipending, SerialState),
        VMSTATE_END_OF_LIST()
    }
};

static bool serial_poll_needed(void *opaque)
{
    SerialState *s = (SerialState *)opaque;
    return s->poll_msl >= 0;
}

766
static const VMStateDescription vmstate_serial_poll = {
767 768
    .name = "serial/poll",
    .version_id = 1,
769
    .needed = serial_poll_needed,
770 771 772
    .minimum_version_id = 1,
    .fields = (VMStateField[]) {
        VMSTATE_INT32(poll_msl, SerialState),
773
        VMSTATE_TIMER_PTR(modem_status_poll, SerialState),
774 775 776 777
        VMSTATE_END_OF_LIST()
    }
};

G
Gerd Hoffmann 已提交
778
const VMStateDescription vmstate_serial = {
J
Juan Quintela 已提交
779 780 781 782
    .name = "serial",
    .version_id = 3,
    .minimum_version_id = 2,
    .pre_save = serial_pre_save,
783
    .pre_load = serial_pre_load,
J
Juan Quintela 已提交
784
    .post_load = serial_post_load,
785
    .fields = (VMStateField[]) {
J
Juan Quintela 已提交
786 787 788 789 790 791 792 793 794 795 796
        VMSTATE_UINT16_V(divider, SerialState, 2),
        VMSTATE_UINT8(rbr, SerialState),
        VMSTATE_UINT8(ier, SerialState),
        VMSTATE_UINT8(iir, SerialState),
        VMSTATE_UINT8(lcr, SerialState),
        VMSTATE_UINT8(mcr, SerialState),
        VMSTATE_UINT8(lsr, SerialState),
        VMSTATE_UINT8(msr, SerialState),
        VMSTATE_UINT8(scr, SerialState),
        VMSTATE_UINT8_V(fcr_vmstate, SerialState, 3),
        VMSTATE_END_OF_LIST()
797
    },
798 799 800 801 802 803 804 805 806
    .subsections = (const VMStateDescription*[]) {
        &vmstate_serial_thr_ipending,
        &vmstate_serial_tsr,
        &vmstate_serial_recv_fifo,
        &vmstate_serial_xmit_fifo,
        &vmstate_serial_fifo_timeout_timer,
        &vmstate_serial_timeout_ipending,
        &vmstate_serial_poll,
        NULL
J
Juan Quintela 已提交
807 808 809
    }
};

810 811 812 813 814 815 816 817 818 819
static void serial_reset(void *opaque)
{
    SerialState *s = opaque;

    s->rbr = 0;
    s->ier = 0;
    s->iir = UART_IIR_NO_INT;
    s->lcr = 0;
    s->lsr = UART_LSR_TEMT | UART_LSR_THRE;
    s->msr = UART_MSR_DCD | UART_MSR_DSR | UART_MSR_CTS;
S
Stefan Weil 已提交
820
    /* Default to 9600 baud, 1 start bit, 8 data bits, 1 stop bit, no parity. */
821 822
    s->divider = 0x0C;
    s->mcr = UART_MCR_OUT2;
823
    s->scr = 0;
824
    s->tsr_retry = 0;
S
Stefan Weil 已提交
825
    s->char_transmit_time = (get_ticks_per_sec() / 9600) * 10;
826 827
    s->poll_msl = 0;

828 829 830 831
    s->timeout_ipending = 0;
    timer_del(s->fifo_timeout_timer);
    timer_del(s->modem_status_poll);

832 833
    fifo8_reset(&s->recv_fifo);
    fifo8_reset(&s->xmit_fifo);
834

835
    s->last_xmit_ts = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
836 837 838 839

    s->thr_ipending = 0;
    s->last_break_enable = 0;
    qemu_irq_lower(s->irq);
840 841 842

    serial_update_msl(s);
    s->msr &= ~UART_MSR_ANY_DELTA;
843 844
}

845
void serial_realize_core(SerialState *s, Error **errp)
846
{
G
Gerd Hoffmann 已提交
847
    if (!s->chr) {
848 849
        error_setg(errp, "Can't create serial device, empty char device");
        return;
850 851
    }

852
    s->modem_status_poll = timer_new_ns(QEMU_CLOCK_VIRTUAL, (QEMUTimerCB *) serial_update_msl, s);
853

854
    s->fifo_timeout_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, (QEMUTimerCB *) fifo_timeout_int, s);
855
    qemu_register_reset(serial_reset, s);
856

857 858
    qemu_chr_add_handlers(s->chr, serial_can_receive1, serial_receive1,
                          serial_event, s);
859 860
    fifo8_create(&s->recv_fifo, UART_FIFO_LENGTH);
    fifo8_create(&s->xmit_fifo, UART_FIFO_LENGTH);
P
Paolo Bonzini 已提交
861
    serial_reset(s);
862 863
}

G
Gerd Hoffmann 已提交
864 865 866 867 868 869
void serial_exit_core(SerialState *s)
{
    qemu_chr_add_handlers(s->chr, NULL, NULL, NULL, NULL);
    qemu_unregister_reset(serial_reset, s);
}

870 871 872 873 874 875 876
/* Change the main reference oscillator frequency. */
void serial_set_frequency(SerialState *s, uint32_t frequency)
{
    s->baudbase = frequency;
    serial_update_parameters(s);
}

G
Gerd Hoffmann 已提交
877
const MemoryRegionOps serial_io_ops = {
878 879 880 881 882 883 884
    .read = serial_ioport_read,
    .write = serial_ioport_write,
    .impl = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
    .endianness = DEVICE_LITTLE_ENDIAN,
885 886
};

A
aurel32 已提交
887
SerialState *serial_init(int base, qemu_irq irq, int baudbase,
J
Julien Grall 已提交
888
                         CharDriverState *chr, MemoryRegion *system_io)
B
bellard 已提交
889 890 891
{
    SerialState *s;

892
    s = g_malloc0(sizeof(SerialState));
A
aurel32 已提交
893

G
Gerd Hoffmann 已提交
894 895 896
    s->irq = irq;
    s->baudbase = baudbase;
    s->chr = chr;
897
    serial_realize_core(s, &error_fatal);
B
bellard 已提交
898

A
Alex Williamson 已提交
899
    vmstate_register(NULL, base, &vmstate_serial, s);
900

901
    memory_region_init_io(&s->io, NULL, &serial_io_ops, s, "serial", 8);
J
Julien Grall 已提交
902
    memory_region_add_subregion(system_io, base, &s->io);
903

B
bellard 已提交
904
    return s;
B
bellard 已提交
905
}
906 907

/* Memory mapped interface */
A
Avi Kivity 已提交
908
static uint64_t serial_mm_read(void *opaque, hwaddr addr,
909
                               unsigned size)
910 911
{
    SerialState *s = opaque;
912
    return serial_ioport_read(s, addr >> s->it_shift, 1);
913 914
}

A
Avi Kivity 已提交
915
static void serial_mm_write(void *opaque, hwaddr addr,
916
                            uint64_t value, unsigned size)
B
Blue Swirl 已提交
917 918
{
    SerialState *s = opaque;
919
    value &= ~0u >> (32 - (size * 8));
920
    serial_ioport_write(s, addr >> s->it_shift, value, 1);
B
Blue Swirl 已提交
921 922
}

923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938
static const MemoryRegionOps serial_mm_ops[3] = {
    [DEVICE_NATIVE_ENDIAN] = {
        .read = serial_mm_read,
        .write = serial_mm_write,
        .endianness = DEVICE_NATIVE_ENDIAN,
    },
    [DEVICE_LITTLE_ENDIAN] = {
        .read = serial_mm_read,
        .write = serial_mm_write,
        .endianness = DEVICE_LITTLE_ENDIAN,
    },
    [DEVICE_BIG_ENDIAN] = {
        .read = serial_mm_read,
        .write = serial_mm_write,
        .endianness = DEVICE_BIG_ENDIAN,
    },
939 940
};

941
SerialState *serial_mm_init(MemoryRegion *address_space,
A
Avi Kivity 已提交
942
                            hwaddr base, int it_shift,
943 944
                            qemu_irq irq, int baudbase,
                            CharDriverState *chr, enum device_endian end)
945 946 947
{
    SerialState *s;

948
    s = g_malloc0(sizeof(SerialState));
949

950
    s->it_shift = it_shift;
G
Gerd Hoffmann 已提交
951 952 953
    s->irq = irq;
    s->baudbase = baudbase;
    s->chr = chr;
954

955
    serial_realize_core(s, &error_fatal);
A
Alex Williamson 已提交
956
    vmstate_register(NULL, base, &vmstate_serial, s);
957

958
    memory_region_init_io(&s->io, NULL, &serial_mm_ops[end], s,
959
                          "serial", 8 << it_shift);
960
    memory_region_add_subregion(address_space, base, &s->io);
961 962
    return s;
}