cpu.h 44.7 KB
Newer Older
B
bellard 已提交
1 2
/*
 * i386 virtual CPU header
3
 *
B
bellard 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
B
bellard 已提交
18 19 20 21
 */
#ifndef CPU_I386_H
#define CPU_I386_H

22
#include "qemu-common.h"
23
#include "standard-headers/asm-x86/hyperv.h"
B
bellard 已提交
24 25 26 27

#ifdef TARGET_X86_64
#define TARGET_LONG_BITS 64
#else
B
bellard 已提交
28
#define TARGET_LONG_BITS 32
B
bellard 已提交
29
#endif
B
bellard 已提交
30

31 32 33
/* Maximum instruction code size */
#define TARGET_MAX_INSN_SIZE 16

B
bellard 已提交
34 35 36 37
/* support for self modifying code even if the modified instruction is
   close to the modifying instruction */
#define TARGET_HAS_PRECISE_SMC

38
#ifdef TARGET_X86_64
39
#define I386_ELF_MACHINE  EM_X86_64
40
#define ELF_MACHINE_UNAME "x86_64"
41
#else
42
#define I386_ELF_MACHINE  EM_386
43
#define ELF_MACHINE_UNAME "i686"
44 45
#endif

46
#define CPUArchState struct CPUX86State
47

48
#include "exec/cpu-defs.h"
B
bellard 已提交
49

50
#include "fpu/softfloat.h"
B
bellard 已提交
51

B
bellard 已提交
52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80
#define R_EAX 0
#define R_ECX 1
#define R_EDX 2
#define R_EBX 3
#define R_ESP 4
#define R_EBP 5
#define R_ESI 6
#define R_EDI 7

#define R_AL 0
#define R_CL 1
#define R_DL 2
#define R_BL 3
#define R_AH 4
#define R_CH 5
#define R_DH 6
#define R_BH 7

#define R_ES 0
#define R_CS 1
#define R_SS 2
#define R_DS 3
#define R_FS 4
#define R_GS 5

/* segment descriptor fields */
#define DESC_G_MASK     (1 << 23)
#define DESC_B_SHIFT    22
#define DESC_B_MASK     (1 << DESC_B_SHIFT)
B
bellard 已提交
81 82
#define DESC_L_SHIFT    21 /* x86_64 only : 64 bit code segment */
#define DESC_L_MASK     (1 << DESC_L_SHIFT)
B
bellard 已提交
83 84 85
#define DESC_AVL_MASK   (1 << 20)
#define DESC_P_MASK     (1 << 15)
#define DESC_DPL_SHIFT  13
86
#define DESC_DPL_MASK   (3 << DESC_DPL_SHIFT)
B
bellard 已提交
87 88
#define DESC_S_MASK     (1 << 12)
#define DESC_TYPE_SHIFT 8
89
#define DESC_TYPE_MASK  (15 << DESC_TYPE_SHIFT)
B
bellard 已提交
90 91
#define DESC_A_MASK     (1 << 8)

B
bellard 已提交
92 93 94
#define DESC_CS_MASK    (1 << 11) /* 1=code segment 0=data segment */
#define DESC_C_MASK     (1 << 10) /* code: conforming */
#define DESC_R_MASK     (1 << 9)  /* code: readable */
B
bellard 已提交
95

B
bellard 已提交
96 97 98 99
#define DESC_E_MASK     (1 << 10) /* data: expansion direction */
#define DESC_W_MASK     (1 << 9)  /* data: writable */

#define DESC_TSS_BUSY_MASK (1 << 9)
B
bellard 已提交
100 101

/* eflags masks */
102 103 104 105
#define CC_C    0x0001
#define CC_P    0x0004
#define CC_A    0x0010
#define CC_Z    0x0040
B
bellard 已提交
106 107 108 109 110 111 112
#define CC_S    0x0080
#define CC_O    0x0800

#define TF_SHIFT   8
#define IOPL_SHIFT 12
#define VM_SHIFT   17

113 114 115 116 117 118 119 120
#define TF_MASK                 0x00000100
#define IF_MASK                 0x00000200
#define DF_MASK                 0x00000400
#define IOPL_MASK               0x00003000
#define NT_MASK                 0x00004000
#define RF_MASK                 0x00010000
#define VM_MASK                 0x00020000
#define AC_MASK                 0x00040000
B
bellard 已提交
121 122 123 124
#define VIF_MASK                0x00080000
#define VIP_MASK                0x00100000
#define ID_MASK                 0x00200000

T
ths 已提交
125
/* hidden flags - used internally by qemu to represent additional cpu
126 127 128
   states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
   avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
   positions to ease oring with eflags. */
B
bellard 已提交
129 130 131 132 133 134 135 136 137
/* current cpl */
#define HF_CPL_SHIFT         0
/* true if soft mmu is being used */
#define HF_SOFTMMU_SHIFT     2
/* true if hardware interrupts must be disabled for next instruction */
#define HF_INHIBIT_IRQ_SHIFT 3
/* 16 or 32 segments */
#define HF_CS32_SHIFT        4
#define HF_SS32_SHIFT        5
B
bellard 已提交
138
/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
B
bellard 已提交
139
#define HF_ADDSEG_SHIFT      6
140 141 142
/* copy of CR0.PE (protected mode) */
#define HF_PE_SHIFT          7
#define HF_TF_SHIFT          8 /* must be same as eflags */
B
bellard 已提交
143 144 145
#define HF_MP_SHIFT          9 /* the order must be MP, EM, TS */
#define HF_EM_SHIFT         10
#define HF_TS_SHIFT         11
146
#define HF_IOPL_SHIFT       12 /* must be same as eflags */
B
bellard 已提交
147 148
#define HF_LMA_SHIFT        14 /* only used on x86_64: long mode active */
#define HF_CS64_SHIFT       15 /* only used on x86_64: 64 bit code segment  */
J
Jan Kiszka 已提交
149
#define HF_RF_SHIFT         16 /* must be same as eflags */
150
#define HF_VM_SHIFT         17 /* must be same as eflags */
H
H. Peter Anvin 已提交
151
#define HF_AC_SHIFT         18 /* must be same as eflags */
B
bellard 已提交
152
#define HF_SMM_SHIFT        19 /* CPU in SMM mode */
153 154
#define HF_SVME_SHIFT       20 /* SVME enabled (copy of EFER.SVME) */
#define HF_SVMI_SHIFT       21 /* SVM intercepts are active */
J
Jan Kiszka 已提交
155
#define HF_OSFXSR_SHIFT     22 /* CR4.OSFXSR */
H
H. Peter Anvin 已提交
156
#define HF_SMAP_SHIFT       23 /* CR4.SMAP */
157
#define HF_IOBPT_SHIFT      24 /* an io breakpoint enabled */
158 159
#define HF_MPX_EN_SHIFT     25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */
#define HF_MPX_IU_SHIFT     26 /* BND registers in-use */
B
bellard 已提交
160 161 162 163 164 165 166

#define HF_CPL_MASK          (3 << HF_CPL_SHIFT)
#define HF_SOFTMMU_MASK      (1 << HF_SOFTMMU_SHIFT)
#define HF_INHIBIT_IRQ_MASK  (1 << HF_INHIBIT_IRQ_SHIFT)
#define HF_CS32_MASK         (1 << HF_CS32_SHIFT)
#define HF_SS32_MASK         (1 << HF_SS32_SHIFT)
#define HF_ADDSEG_MASK       (1 << HF_ADDSEG_SHIFT)
167
#define HF_PE_MASK           (1 << HF_PE_SHIFT)
B
bellard 已提交
168
#define HF_TF_MASK           (1 << HF_TF_SHIFT)
B
bellard 已提交
169 170 171
#define HF_MP_MASK           (1 << HF_MP_SHIFT)
#define HF_EM_MASK           (1 << HF_EM_SHIFT)
#define HF_TS_MASK           (1 << HF_TS_SHIFT)
A
aliguori 已提交
172
#define HF_IOPL_MASK         (3 << HF_IOPL_SHIFT)
B
bellard 已提交
173 174
#define HF_LMA_MASK          (1 << HF_LMA_SHIFT)
#define HF_CS64_MASK         (1 << HF_CS64_SHIFT)
J
Jan Kiszka 已提交
175
#define HF_RF_MASK           (1 << HF_RF_SHIFT)
A
aliguori 已提交
176
#define HF_VM_MASK           (1 << HF_VM_SHIFT)
H
H. Peter Anvin 已提交
177
#define HF_AC_MASK           (1 << HF_AC_SHIFT)
B
bellard 已提交
178
#define HF_SMM_MASK          (1 << HF_SMM_SHIFT)
B
bellard 已提交
179 180
#define HF_SVME_MASK         (1 << HF_SVME_SHIFT)
#define HF_SVMI_MASK         (1 << HF_SVMI_SHIFT)
J
Jan Kiszka 已提交
181
#define HF_OSFXSR_MASK       (1 << HF_OSFXSR_SHIFT)
H
H. Peter Anvin 已提交
182
#define HF_SMAP_MASK         (1 << HF_SMAP_SHIFT)
183
#define HF_IOBPT_MASK        (1 << HF_IOBPT_SHIFT)
184 185
#define HF_MPX_EN_MASK       (1 << HF_MPX_EN_SHIFT)
#define HF_MPX_IU_MASK       (1 << HF_MPX_IU_SHIFT)
B
bellard 已提交
186

187 188
/* hflags2 */

189 190 191 192 193
#define HF2_GIF_SHIFT            0 /* if set CPU takes interrupts */
#define HF2_HIF_SHIFT            1 /* value of IF_MASK when entering SVM */
#define HF2_NMI_SHIFT            2 /* CPU serving NMI */
#define HF2_VINTR_SHIFT          3 /* value of V_INTR_MASKING bit */
#define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
194
#define HF2_MPX_PR_SHIFT         5 /* BNDCFGx.BNDPRESERVE */
195 196 197 198 199 200

#define HF2_GIF_MASK            (1 << HF2_GIF_SHIFT)
#define HF2_HIF_MASK            (1 << HF2_HIF_SHIFT)
#define HF2_NMI_MASK            (1 << HF2_NMI_SHIFT)
#define HF2_VINTR_MASK          (1 << HF2_VINTR_SHIFT)
#define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
201
#define HF2_MPX_PR_MASK         (1 << HF2_MPX_PR_SHIFT)
202

A
aliguori 已提交
203 204 205
#define CR0_PE_SHIFT 0
#define CR0_MP_SHIFT 1

206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
#define CR0_PE_MASK  (1U << 0)
#define CR0_MP_MASK  (1U << 1)
#define CR0_EM_MASK  (1U << 2)
#define CR0_TS_MASK  (1U << 3)
#define CR0_ET_MASK  (1U << 4)
#define CR0_NE_MASK  (1U << 5)
#define CR0_WP_MASK  (1U << 16)
#define CR0_AM_MASK  (1U << 18)
#define CR0_PG_MASK  (1U << 31)

#define CR4_VME_MASK  (1U << 0)
#define CR4_PVI_MASK  (1U << 1)
#define CR4_TSD_MASK  (1U << 2)
#define CR4_DE_MASK   (1U << 3)
#define CR4_PSE_MASK  (1U << 4)
#define CR4_PAE_MASK  (1U << 5)
#define CR4_MCE_MASK  (1U << 6)
#define CR4_PGE_MASK  (1U << 7)
#define CR4_PCE_MASK  (1U << 8)
A
aliguori 已提交
225
#define CR4_OSFXSR_SHIFT 9
226 227 228 229 230 231 232 233 234
#define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
#define CR4_OSXMMEXCPT_MASK  (1U << 10)
#define CR4_VMXE_MASK   (1U << 13)
#define CR4_SMXE_MASK   (1U << 14)
#define CR4_FSGSBASE_MASK (1U << 16)
#define CR4_PCIDE_MASK  (1U << 17)
#define CR4_OSXSAVE_MASK (1U << 18)
#define CR4_SMEP_MASK   (1U << 20)
#define CR4_SMAP_MASK   (1U << 21)
235
#define CR4_PKE_MASK   (1U << 22)
B
bellard 已提交
236

237 238 239 240 241 242 243 244 245
#define DR6_BD          (1 << 13)
#define DR6_BS          (1 << 14)
#define DR6_BT          (1 << 15)
#define DR6_FIXED_1     0xffff0ff0

#define DR7_GD          (1 << 13)
#define DR7_TYPE_SHIFT  16
#define DR7_LEN_SHIFT   18
#define DR7_FIXED_1     0x00000400
246
#define DR7_GLOBAL_BP_MASK   0xaa
247 248 249 250 251 252
#define DR7_LOCAL_BP_MASK    0x55
#define DR7_MAX_BP           4
#define DR7_TYPE_BP_INST     0x0
#define DR7_TYPE_DATA_WR     0x1
#define DR7_TYPE_IO_RW       0x2
#define DR7_TYPE_DATA_RW     0x3
253

254 255 256 257 258 259 260 261 262
#define PG_PRESENT_BIT  0
#define PG_RW_BIT       1
#define PG_USER_BIT     2
#define PG_PWT_BIT      3
#define PG_PCD_BIT      4
#define PG_ACCESSED_BIT 5
#define PG_DIRTY_BIT    6
#define PG_PSE_BIT      7
#define PG_GLOBAL_BIT   8
263
#define PG_PSE_PAT_BIT  12
264
#define PG_PKRU_BIT     59
265
#define PG_NX_BIT       63
B
bellard 已提交
266 267

#define PG_PRESENT_MASK  (1 << PG_PRESENT_BIT)
268 269 270 271
#define PG_RW_MASK       (1 << PG_RW_BIT)
#define PG_USER_MASK     (1 << PG_USER_BIT)
#define PG_PWT_MASK      (1 << PG_PWT_BIT)
#define PG_PCD_MASK      (1 << PG_PCD_BIT)
B
bellard 已提交
272
#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
273 274 275
#define PG_DIRTY_MASK    (1 << PG_DIRTY_BIT)
#define PG_PSE_MASK      (1 << PG_PSE_BIT)
#define PG_GLOBAL_MASK   (1 << PG_GLOBAL_BIT)
276
#define PG_PSE_PAT_MASK  (1 << PG_PSE_PAT_BIT)
277 278
#define PG_ADDRESS_MASK  0x000ffffffffff000LL
#define PG_HI_RSVD_MASK  (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK)
279
#define PG_HI_USER_MASK  0x7ff0000000000000LL
280 281
#define PG_PKRU_MASK     (15ULL << PG_PKRU_BIT)
#define PG_NX_MASK       (1ULL << PG_NX_BIT)
B
bellard 已提交
282 283 284 285 286 287 288

#define PG_ERROR_W_BIT     1

#define PG_ERROR_P_MASK    0x01
#define PG_ERROR_W_MASK    (1 << PG_ERROR_W_BIT)
#define PG_ERROR_U_MASK    0x04
#define PG_ERROR_RSVD_MASK 0x08
B
bellard 已提交
289
#define PG_ERROR_I_D_MASK  0x10
290
#define PG_ERROR_PK_MASK   0x20
B
bellard 已提交
291

292 293
#define MCG_CTL_P       (1ULL<<8)   /* MCG_CAP register available */
#define MCG_SER_P       (1ULL<<24) /* MCA recovery/new status bits */
294

295 296
#define MCE_CAP_DEF     (MCG_CTL_P|MCG_SER_P)
#define MCE_BANKS_DEF   10
297

298 299
#define MCG_CAP_BANKS_MASK 0xff

300 301 302
#define MCG_STATUS_RIPV (1ULL<<0)   /* restart ip valid */
#define MCG_STATUS_EIPV (1ULL<<1)   /* ip points to correct instruction */
#define MCG_STATUS_MCIP (1ULL<<2)   /* machine check in progress */
303

304 305 306 307 308 309 310 311 312
#define MCI_STATUS_VAL   (1ULL<<63)  /* valid error */
#define MCI_STATUS_OVER  (1ULL<<62)  /* previous errors lost */
#define MCI_STATUS_UC    (1ULL<<61)  /* uncorrected error */
#define MCI_STATUS_EN    (1ULL<<60)  /* error enabled */
#define MCI_STATUS_MISCV (1ULL<<59)  /* misc error reg. valid */
#define MCI_STATUS_ADDRV (1ULL<<58)  /* addr reg. valid */
#define MCI_STATUS_PCC   (1ULL<<57)  /* processor context corrupt */
#define MCI_STATUS_S     (1ULL<<56)  /* Signaled machine check */
#define MCI_STATUS_AR    (1ULL<<55)  /* Action required */
M
Marcelo Tosatti 已提交
313 314

/* MISC register defines */
315 316 317 318 319
#define MCM_ADDR_SEGOFF  0      /* segment offset */
#define MCM_ADDR_LINEAR  1      /* linear address */
#define MCM_ADDR_PHYS    2      /* physical address */
#define MCM_ADDR_MEM     3      /* memory address */
#define MCM_ADDR_GENERIC 7      /* generic */
320

A
aliguori 已提交
321
#define MSR_IA32_TSC                    0x10
B
bellard 已提交
322 323 324
#define MSR_IA32_APICBASE               0x1b
#define MSR_IA32_APICBASE_BSP           (1<<8)
#define MSR_IA32_APICBASE_ENABLE        (1<<11)
325
#define MSR_IA32_APICBASE_BASE          (0xfffffU<<12)
326
#define MSR_IA32_FEATURE_CONTROL        0x0000003a
327
#define MSR_TSC_ADJUST                  0x0000003b
328
#define MSR_IA32_TSCDEADLINE            0x6e0
B
bellard 已提交
329

P
Paolo Bonzini 已提交
330 331
#define MSR_P6_PERFCTR0                 0xc1

332
#define MSR_IA32_SMBASE                 0x9e
333 334 335 336
#define MSR_MTRRcap                     0xfe
#define MSR_MTRRcap_VCNT                8
#define MSR_MTRRcap_FIXRANGE_SUPPORT    (1 << 8)
#define MSR_MTRRcap_WC_SUPPORTED        (1 << 10)
337

B
bellard 已提交
338 339 340 341
#define MSR_IA32_SYSENTER_CS            0x174
#define MSR_IA32_SYSENTER_ESP           0x175
#define MSR_IA32_SYSENTER_EIP           0x176

342 343 344 345
#define MSR_MCG_CAP                     0x179
#define MSR_MCG_STATUS                  0x17a
#define MSR_MCG_CTL                     0x17b

P
Paolo Bonzini 已提交
346 347
#define MSR_P6_EVNTSEL0                 0x186

348 349
#define MSR_IA32_PERF_STATUS            0x198

350
#define MSR_IA32_MISC_ENABLE            0x1a0
A
Avi Kivity 已提交
351 352 353
/* Indicates good rep/movs microcode on some processors: */
#define MSR_IA32_MISC_ENABLE_DEFAULT    1

354 355 356
#define MSR_MTRRphysBase(reg)           (0x200 + 2 * (reg))
#define MSR_MTRRphysMask(reg)           (0x200 + 2 * (reg) + 1)

357 358
#define MSR_MTRRphysIndex(addr)         ((((addr) & ~1u) - 0x200) / 2)

359 360 361 362 363 364 365 366 367 368 369
#define MSR_MTRRfix64K_00000            0x250
#define MSR_MTRRfix16K_80000            0x258
#define MSR_MTRRfix16K_A0000            0x259
#define MSR_MTRRfix4K_C0000             0x268
#define MSR_MTRRfix4K_C8000             0x269
#define MSR_MTRRfix4K_D0000             0x26a
#define MSR_MTRRfix4K_D8000             0x26b
#define MSR_MTRRfix4K_E0000             0x26c
#define MSR_MTRRfix4K_E8000             0x26d
#define MSR_MTRRfix4K_F0000             0x26e
#define MSR_MTRRfix4K_F8000             0x26f
370

371 372
#define MSR_PAT                         0x277

373
#define MSR_MTRRdefType                 0x2ff
374

P
Paolo Bonzini 已提交
375 376 377 378 379 380 381
#define MSR_CORE_PERF_FIXED_CTR0        0x309
#define MSR_CORE_PERF_FIXED_CTR1        0x30a
#define MSR_CORE_PERF_FIXED_CTR2        0x30b
#define MSR_CORE_PERF_FIXED_CTR_CTRL    0x38d
#define MSR_CORE_PERF_GLOBAL_STATUS     0x38e
#define MSR_CORE_PERF_GLOBAL_CTRL       0x38f
#define MSR_CORE_PERF_GLOBAL_OVF_CTRL   0x390
382

383 384 385 386
#define MSR_MC0_CTL                     0x400
#define MSR_MC0_STATUS                  0x401
#define MSR_MC0_ADDR                    0x402
#define MSR_MC0_MISC                    0x403
387

B
bellard 已提交
388 389 390 391 392 393
#define MSR_EFER                        0xc0000080

#define MSR_EFER_SCE   (1 << 0)
#define MSR_EFER_LME   (1 << 8)
#define MSR_EFER_LMA   (1 << 10)
#define MSR_EFER_NXE   (1 << 11)
B
bellard 已提交
394
#define MSR_EFER_SVME  (1 << 12)
B
bellard 已提交
395 396 397 398 399 400 401 402 403
#define MSR_EFER_FFXSR (1 << 14)

#define MSR_STAR                        0xc0000081
#define MSR_LSTAR                       0xc0000082
#define MSR_CSTAR                       0xc0000083
#define MSR_FMASK                       0xc0000084
#define MSR_FSBASE                      0xc0000100
#define MSR_GSBASE                      0xc0000101
#define MSR_KERNELGSBASE                0xc0000102
A
Andre Przywara 已提交
404
#define MSR_TSC_AUX                     0xc0000103
B
bellard 已提交
405

T
ths 已提交
406 407
#define MSR_VM_HSAVE_PA                 0xc0010117

L
Liu Jinsong 已提交
408
#define MSR_IA32_BNDCFGS                0x00000d90
409
#define MSR_IA32_XSS                    0x00000da0
L
Liu Jinsong 已提交
410

411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
#define XSTATE_FP_BIT                   0
#define XSTATE_SSE_BIT                  1
#define XSTATE_YMM_BIT                  2
#define XSTATE_BNDREGS_BIT              3
#define XSTATE_BNDCSR_BIT               4
#define XSTATE_OPMASK_BIT               5
#define XSTATE_ZMM_Hi256_BIT            6
#define XSTATE_Hi16_ZMM_BIT             7
#define XSTATE_PKRU_BIT                 9

#define XSTATE_FP_MASK                  (1ULL << XSTATE_FP_BIT)
#define XSTATE_SSE_MASK                 (1ULL << XSTATE_SSE_BIT)
#define XSTATE_YMM_MASK                 (1ULL << XSTATE_YMM_BIT)
#define XSTATE_BNDREGS_MASK             (1ULL << XSTATE_BNDREGS_BIT)
#define XSTATE_BNDCSR_MASK              (1ULL << XSTATE_BNDCSR_BIT)
#define XSTATE_OPMASK_MASK              (1ULL << XSTATE_OPMASK_BIT)
#define XSTATE_ZMM_Hi256_MASK           (1ULL << XSTATE_ZMM_Hi256_BIT)
#define XSTATE_Hi16_ZMM_MASK            (1ULL << XSTATE_Hi16_ZMM_BIT)
#define XSTATE_PKRU_MASK                (1ULL << XSTATE_PKRU_BIT)
430

431 432 433 434 435
/* CPUID feature words */
typedef enum FeatureWord {
    FEAT_1_EDX,         /* CPUID[1].EDX */
    FEAT_1_ECX,         /* CPUID[1].ECX */
    FEAT_7_0_EBX,       /* CPUID[EAX=7,ECX=0].EBX */
436
    FEAT_7_0_ECX,       /* CPUID[EAX=7,ECX=0].ECX */
437 438
    FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
    FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
439
    FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
440 441 442
    FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
    FEAT_KVM,           /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
    FEAT_SVM,           /* CPUID[8000_000A].EDX */
443
    FEAT_XSAVE,         /* CPUID[EAX=0xd,ECX=1].EAX */
J
Jan Kiszka 已提交
444
    FEAT_6_EAX,         /* CPUID[6].EAX */
445 446 447 448 449
    FEATURE_WORDS,
} FeatureWord;

typedef uint32_t FeatureWordArray[FEATURE_WORDS];

B
bellard 已提交
450
/* cpuid_features bits */
451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540
#define CPUID_FP87 (1U << 0)
#define CPUID_VME  (1U << 1)
#define CPUID_DE   (1U << 2)
#define CPUID_PSE  (1U << 3)
#define CPUID_TSC  (1U << 4)
#define CPUID_MSR  (1U << 5)
#define CPUID_PAE  (1U << 6)
#define CPUID_MCE  (1U << 7)
#define CPUID_CX8  (1U << 8)
#define CPUID_APIC (1U << 9)
#define CPUID_SEP  (1U << 11) /* sysenter/sysexit */
#define CPUID_MTRR (1U << 12)
#define CPUID_PGE  (1U << 13)
#define CPUID_MCA  (1U << 14)
#define CPUID_CMOV (1U << 15)
#define CPUID_PAT  (1U << 16)
#define CPUID_PSE36   (1U << 17)
#define CPUID_PN   (1U << 18)
#define CPUID_CLFLUSH (1U << 19)
#define CPUID_DTS (1U << 21)
#define CPUID_ACPI (1U << 22)
#define CPUID_MMX  (1U << 23)
#define CPUID_FXSR (1U << 24)
#define CPUID_SSE  (1U << 25)
#define CPUID_SSE2 (1U << 26)
#define CPUID_SS (1U << 27)
#define CPUID_HT (1U << 28)
#define CPUID_TM (1U << 29)
#define CPUID_IA64 (1U << 30)
#define CPUID_PBE (1U << 31)

#define CPUID_EXT_SSE3     (1U << 0)
#define CPUID_EXT_PCLMULQDQ (1U << 1)
#define CPUID_EXT_DTES64   (1U << 2)
#define CPUID_EXT_MONITOR  (1U << 3)
#define CPUID_EXT_DSCPL    (1U << 4)
#define CPUID_EXT_VMX      (1U << 5)
#define CPUID_EXT_SMX      (1U << 6)
#define CPUID_EXT_EST      (1U << 7)
#define CPUID_EXT_TM2      (1U << 8)
#define CPUID_EXT_SSSE3    (1U << 9)
#define CPUID_EXT_CID      (1U << 10)
#define CPUID_EXT_FMA      (1U << 12)
#define CPUID_EXT_CX16     (1U << 13)
#define CPUID_EXT_XTPR     (1U << 14)
#define CPUID_EXT_PDCM     (1U << 15)
#define CPUID_EXT_PCID     (1U << 17)
#define CPUID_EXT_DCA      (1U << 18)
#define CPUID_EXT_SSE41    (1U << 19)
#define CPUID_EXT_SSE42    (1U << 20)
#define CPUID_EXT_X2APIC   (1U << 21)
#define CPUID_EXT_MOVBE    (1U << 22)
#define CPUID_EXT_POPCNT   (1U << 23)
#define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
#define CPUID_EXT_AES      (1U << 25)
#define CPUID_EXT_XSAVE    (1U << 26)
#define CPUID_EXT_OSXSAVE  (1U << 27)
#define CPUID_EXT_AVX      (1U << 28)
#define CPUID_EXT_F16C     (1U << 29)
#define CPUID_EXT_RDRAND   (1U << 30)
#define CPUID_EXT_HYPERVISOR  (1U << 31)

#define CPUID_EXT2_FPU     (1U << 0)
#define CPUID_EXT2_VME     (1U << 1)
#define CPUID_EXT2_DE      (1U << 2)
#define CPUID_EXT2_PSE     (1U << 3)
#define CPUID_EXT2_TSC     (1U << 4)
#define CPUID_EXT2_MSR     (1U << 5)
#define CPUID_EXT2_PAE     (1U << 6)
#define CPUID_EXT2_MCE     (1U << 7)
#define CPUID_EXT2_CX8     (1U << 8)
#define CPUID_EXT2_APIC    (1U << 9)
#define CPUID_EXT2_SYSCALL (1U << 11)
#define CPUID_EXT2_MTRR    (1U << 12)
#define CPUID_EXT2_PGE     (1U << 13)
#define CPUID_EXT2_MCA     (1U << 14)
#define CPUID_EXT2_CMOV    (1U << 15)
#define CPUID_EXT2_PAT     (1U << 16)
#define CPUID_EXT2_PSE36   (1U << 17)
#define CPUID_EXT2_MP      (1U << 19)
#define CPUID_EXT2_NX      (1U << 20)
#define CPUID_EXT2_MMXEXT  (1U << 22)
#define CPUID_EXT2_MMX     (1U << 23)
#define CPUID_EXT2_FXSR    (1U << 24)
#define CPUID_EXT2_FFXSR   (1U << 25)
#define CPUID_EXT2_PDPE1GB (1U << 26)
#define CPUID_EXT2_RDTSCP  (1U << 27)
#define CPUID_EXT2_LM      (1U << 29)
#define CPUID_EXT2_3DNOWEXT (1U << 30)
#define CPUID_EXT2_3DNOW   (1U << 31)
B
bellard 已提交
541

542 543 544 545 546 547 548 549 550 551 552
/* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
#define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
                                CPUID_EXT2_DE | CPUID_EXT2_PSE | \
                                CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
                                CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
                                CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
                                CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
                                CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
                                CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
                                CPUID_EXT2_MMX | CPUID_EXT2_FXSR)

553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596
#define CPUID_EXT3_LAHF_LM (1U << 0)
#define CPUID_EXT3_CMP_LEG (1U << 1)
#define CPUID_EXT3_SVM     (1U << 2)
#define CPUID_EXT3_EXTAPIC (1U << 3)
#define CPUID_EXT3_CR8LEG  (1U << 4)
#define CPUID_EXT3_ABM     (1U << 5)
#define CPUID_EXT3_SSE4A   (1U << 6)
#define CPUID_EXT3_MISALIGNSSE (1U << 7)
#define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
#define CPUID_EXT3_OSVW    (1U << 9)
#define CPUID_EXT3_IBS     (1U << 10)
#define CPUID_EXT3_XOP     (1U << 11)
#define CPUID_EXT3_SKINIT  (1U << 12)
#define CPUID_EXT3_WDT     (1U << 13)
#define CPUID_EXT3_LWP     (1U << 15)
#define CPUID_EXT3_FMA4    (1U << 16)
#define CPUID_EXT3_TCE     (1U << 17)
#define CPUID_EXT3_NODEID  (1U << 19)
#define CPUID_EXT3_TBM     (1U << 21)
#define CPUID_EXT3_TOPOEXT (1U << 22)
#define CPUID_EXT3_PERFCORE (1U << 23)
#define CPUID_EXT3_PERFNB  (1U << 24)

#define CPUID_SVM_NPT          (1U << 0)
#define CPUID_SVM_LBRV         (1U << 1)
#define CPUID_SVM_SVMLOCK      (1U << 2)
#define CPUID_SVM_NRIPSAVE     (1U << 3)
#define CPUID_SVM_TSCSCALE     (1U << 4)
#define CPUID_SVM_VMCBCLEAN    (1U << 5)
#define CPUID_SVM_FLUSHASID    (1U << 6)
#define CPUID_SVM_DECODEASSIST (1U << 7)
#define CPUID_SVM_PAUSEFILTER  (1U << 10)
#define CPUID_SVM_PFTHRESHOLD  (1U << 12)

#define CPUID_7_0_EBX_FSGSBASE (1U << 0)
#define CPUID_7_0_EBX_BMI1     (1U << 3)
#define CPUID_7_0_EBX_HLE      (1U << 4)
#define CPUID_7_0_EBX_AVX2     (1U << 5)
#define CPUID_7_0_EBX_SMEP     (1U << 7)
#define CPUID_7_0_EBX_BMI2     (1U << 8)
#define CPUID_7_0_EBX_ERMS     (1U << 9)
#define CPUID_7_0_EBX_INVPCID  (1U << 10)
#define CPUID_7_0_EBX_RTM      (1U << 11)
#define CPUID_7_0_EBX_MPX      (1U << 14)
C
Chao Peng 已提交
597
#define CPUID_7_0_EBX_AVX512F  (1U << 16) /* AVX-512 Foundation */
598 599 600
#define CPUID_7_0_EBX_RDSEED   (1U << 18)
#define CPUID_7_0_EBX_ADX      (1U << 19)
#define CPUID_7_0_EBX_SMAP     (1U << 20)
601 602 603
#define CPUID_7_0_EBX_PCOMMIT  (1U << 22) /* Persistent Commit */
#define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23) /* Flush a Cache Line Optimized */
#define CPUID_7_0_EBX_CLWB     (1U << 24) /* Cache Line Write Back */
C
Chao Peng 已提交
604 605 606
#define CPUID_7_0_EBX_AVX512PF (1U << 26) /* AVX-512 Prefetch */
#define CPUID_7_0_EBX_AVX512ER (1U << 27) /* AVX-512 Exponential and Reciprocal */
#define CPUID_7_0_EBX_AVX512CD (1U << 28) /* AVX-512 Conflict Detection */
H
H. Peter Anvin 已提交
607

608 609 610
#define CPUID_7_0_ECX_PKU      (1U << 3)
#define CPUID_7_0_ECX_OSPKE    (1U << 4)

611 612 613 614 615
#define CPUID_XSAVE_XSAVEOPT   (1U << 0)
#define CPUID_XSAVE_XSAVEC     (1U << 1)
#define CPUID_XSAVE_XGETBV1    (1U << 2)
#define CPUID_XSAVE_XSAVES     (1U << 3)

J
Jan Kiszka 已提交
616 617
#define CPUID_6_EAX_ARAT       (1U << 2)

618 619 620
/* CPUID[0x80000007].EDX flags: */
#define CPUID_APM_INVTSC       (1U << 8)

621 622
#define CPUID_VENDOR_SZ      12

623 624 625
#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
626
#define CPUID_VENDOR_INTEL "GenuineIntel"
627 628

#define CPUID_VENDOR_AMD_1   0x68747541 /* "Auth" */
629
#define CPUID_VENDOR_AMD_2   0x69746e65 /* "enti" */
630
#define CPUID_VENDOR_AMD_3   0x444d4163 /* "cAMD" */
631
#define CPUID_VENDOR_AMD   "AuthenticAMD"
632

633
#define CPUID_VENDOR_VIA   "CentaurHauls"
634

635 636
#define CPUID_MWAIT_IBE     (1U << 1) /* Interrupts can exit capability */
#define CPUID_MWAIT_EMX     (1U << 0) /* enumeration supported */
637

638 639 640 641
#ifndef HYPERV_SPINLOCK_NEVER_RETRY
#define HYPERV_SPINLOCK_NEVER_RETRY             0xFFFFFFFF
#endif

B
bellard 已提交
642
#define EXCP00_DIVZ	0
643
#define EXCP01_DB	1
B
bellard 已提交
644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
#define EXCP02_NMI	2
#define EXCP03_INT3	3
#define EXCP04_INTO	4
#define EXCP05_BOUND	5
#define EXCP06_ILLOP	6
#define EXCP07_PREX	7
#define EXCP08_DBLE	8
#define EXCP09_XERR	9
#define EXCP0A_TSS	10
#define EXCP0B_NOSEG	11
#define EXCP0C_STACK	12
#define EXCP0D_GPF	13
#define EXCP0E_PAGE	14
#define EXCP10_COPR	16
#define EXCP11_ALGN	17
#define EXCP12_MCHK	18

B
bellard 已提交
661 662 663
#define EXCP_SYSCALL    0x100 /* only happens in user only emulation
                                 for syscall instruction */

664
/* i386-specific interrupt pending bits.  */
665
#define CPU_INTERRUPT_POLL      CPU_INTERRUPT_TGT_EXT_1
666
#define CPU_INTERRUPT_SMI       CPU_INTERRUPT_TGT_EXT_2
667
#define CPU_INTERRUPT_NMI       CPU_INTERRUPT_TGT_EXT_3
668 669
#define CPU_INTERRUPT_MCE       CPU_INTERRUPT_TGT_EXT_4
#define CPU_INTERRUPT_VIRQ      CPU_INTERRUPT_TGT_INT_0
670 671
#define CPU_INTERRUPT_SIPI      CPU_INTERRUPT_TGT_INT_1
#define CPU_INTERRUPT_TPR       CPU_INTERRUPT_TGT_INT_2
672

673 674
/* Use a clearer name for this.  */
#define CPU_INTERRUPT_INIT      CPU_INTERRUPT_RESET
675

676
typedef enum {
B
bellard 已提交
677
    CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
T
ths 已提交
678
    CC_OP_EFLAGS,  /* all cc are explicitly computed, CC_SRC = flags */
B
bellard 已提交
679 680 681 682

    CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
    CC_OP_MULW,
    CC_OP_MULL,
B
bellard 已提交
683
    CC_OP_MULQ,
B
bellard 已提交
684 685 686 687

    CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
    CC_OP_ADDW,
    CC_OP_ADDL,
B
bellard 已提交
688
    CC_OP_ADDQ,
B
bellard 已提交
689 690 691 692

    CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
    CC_OP_ADCW,
    CC_OP_ADCL,
B
bellard 已提交
693
    CC_OP_ADCQ,
B
bellard 已提交
694 695 696 697

    CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
    CC_OP_SUBW,
    CC_OP_SUBL,
B
bellard 已提交
698
    CC_OP_SUBQ,
B
bellard 已提交
699 700 701 702

    CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
    CC_OP_SBBW,
    CC_OP_SBBL,
B
bellard 已提交
703
    CC_OP_SBBQ,
B
bellard 已提交
704 705 706 707

    CC_OP_LOGICB, /* modify all flags, CC_DST = res */
    CC_OP_LOGICW,
    CC_OP_LOGICL,
B
bellard 已提交
708
    CC_OP_LOGICQ,
B
bellard 已提交
709 710 711 712

    CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
    CC_OP_INCW,
    CC_OP_INCL,
B
bellard 已提交
713
    CC_OP_INCQ,
B
bellard 已提交
714 715 716 717

    CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C  */
    CC_OP_DECW,
    CC_OP_DECL,
B
bellard 已提交
718
    CC_OP_DECQ,
B
bellard 已提交
719

B
comment  
bellard 已提交
720
    CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
B
bellard 已提交
721 722
    CC_OP_SHLW,
    CC_OP_SHLL,
B
bellard 已提交
723
    CC_OP_SHLQ,
B
bellard 已提交
724 725 726 727

    CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
    CC_OP_SARW,
    CC_OP_SARL,
B
bellard 已提交
728
    CC_OP_SARQ,
B
bellard 已提交
729

730 731 732 733 734
    CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
    CC_OP_BMILGW,
    CC_OP_BMILGL,
    CC_OP_BMILGQ,

735 736 737 738
    CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest.  */
    CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest.  */
    CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest.  */

R
Richard Henderson 已提交
739 740
    CC_OP_CLR, /* Z set, all other flags clear.  */

B
bellard 已提交
741
    CC_OP_NB,
742
} CCOp;
B
bellard 已提交
743 744 745

typedef struct SegmentCache {
    uint32_t selector;
B
bellard 已提交
746
    target_ulong base;
B
bellard 已提交
747 748 749 750
    uint32_t limit;
    uint32_t flags;
} SegmentCache;

751 752 753 754 755 756 757 758
#define MMREG_UNION(n, bits)        \
    union n {                       \
        uint8_t  _b_##n[(bits)/8];  \
        uint16_t _w_##n[(bits)/16]; \
        uint32_t _l_##n[(bits)/32]; \
        uint64_t _q_##n[(bits)/64]; \
        float32  _s_##n[(bits)/32]; \
        float64  _d_##n[(bits)/64]; \
759 760
    }

761 762
typedef MMREG_UNION(ZMMReg, 512) ZMMReg;
typedef MMREG_UNION(MMXReg, 64)  MMXReg;
B
bellard 已提交
763

L
Liu Jinsong 已提交
764 765 766 767 768 769 770 771 772 773
typedef struct BNDReg {
    uint64_t lb;
    uint64_t ub;
} BNDReg;

typedef struct BNDCSReg {
    uint64_t cfgu;
    uint64_t sts;
} BNDCSReg;

774 775 776 777
#define BNDCFG_ENABLE       1ULL
#define BNDCFG_BNDPRESERVE  2ULL
#define BNDCFG_BDIR_MASK    TARGET_PAGE_MASK

778
#ifdef HOST_WORDS_BIGENDIAN
779 780 781 782 783 784 785 786 787 788 789
#define ZMM_B(n) _b_ZMMReg[63 - (n)]
#define ZMM_W(n) _w_ZMMReg[31 - (n)]
#define ZMM_L(n) _l_ZMMReg[15 - (n)]
#define ZMM_S(n) _s_ZMMReg[15 - (n)]
#define ZMM_Q(n) _q_ZMMReg[7 - (n)]
#define ZMM_D(n) _d_ZMMReg[7 - (n)]

#define MMX_B(n) _b_MMXReg[7 - (n)]
#define MMX_W(n) _w_MMXReg[3 - (n)]
#define MMX_L(n) _l_MMXReg[1 - (n)]
#define MMX_S(n) _s_MMXReg[1 - (n)]
B
bellard 已提交
790
#else
791 792 793 794 795 796 797 798 799 800 801
#define ZMM_B(n) _b_ZMMReg[n]
#define ZMM_W(n) _w_ZMMReg[n]
#define ZMM_L(n) _l_ZMMReg[n]
#define ZMM_S(n) _s_ZMMReg[n]
#define ZMM_Q(n) _q_ZMMReg[n]
#define ZMM_D(n) _d_ZMMReg[n]

#define MMX_B(n) _b_MMXReg[n]
#define MMX_W(n) _w_MMXReg[n]
#define MMX_L(n) _l_MMXReg[n]
#define MMX_S(n) _s_MMXReg[n]
B
bellard 已提交
802
#endif
803
#define MMX_Q(n) _q_MMXReg[n]
B
bellard 已提交
804

J
Juan Quintela 已提交
805
typedef union {
806
    floatx80 d __attribute__((aligned(16)));
J
Juan Quintela 已提交
807 808 809
    MMXReg mmx;
} FPReg;

J
Juan Quintela 已提交
810 811 812 813 814
typedef struct {
    uint64_t base;
    uint64_t mask;
} MTRRVar;

815 816 817
#define CPU_NB_REGS64 16
#define CPU_NB_REGS32 8

B
bellard 已提交
818
#ifdef TARGET_X86_64
819
#define CPU_NB_REGS CPU_NB_REGS64
B
bellard 已提交
820
#else
821
#define CPU_NB_REGS CPU_NB_REGS32
B
bellard 已提交
822 823
#endif

P
Paolo Bonzini 已提交
824 825 826
#define MAX_FIXED_COUNTERS 3
#define MAX_GP_COUNTERS    (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)

H
H. Peter Anvin 已提交
827
#define NB_MMU_MODES 3
828
#define TARGET_INSN_START_EXTRA_WORDS 1
829

C
Chao Peng 已提交
830 831
#define NB_OPMASK_REGS 8

832 833 834 835 836
typedef enum TPRAccess {
    TPR_ACCESS_READ,
    TPR_ACCESS_WRITE,
} TPRAccess;

B
bellard 已提交
837 838
typedef struct CPUX86State {
    /* standard registers */
B
bellard 已提交
839 840 841
    target_ulong regs[CPU_NB_REGS];
    target_ulong eip;
    target_ulong eflags; /* eflags register. During CPU emulation, CC
B
bellard 已提交
842 843 844 845
                        flags and DF are set to zero because they are
                        stored elsewhere */

    /* emulator internal eflags handling */
B
bellard 已提交
846
    target_ulong cc_dst;
847 848
    target_ulong cc_src;
    target_ulong cc_src2;
B
bellard 已提交
849 850
    uint32_t cc_op;
    int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
851 852 853
    uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
                        are known at translation time. */
    uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
B
bellard 已提交
854

B
bellard 已提交
855 856 857 858 859 860 861
    /* segments */
    SegmentCache segs[6]; /* selector values */
    SegmentCache ldt;
    SegmentCache tr;
    SegmentCache gdt; /* only base and limit are used */
    SegmentCache idt; /* only base and limit are used */

862
    target_ulong cr[5]; /* NOTE: cr1 is unused */
J
Juan Quintela 已提交
863
    int32_t a20_mask;
B
bellard 已提交
864

865 866 867
    BNDReg bnd_regs[4];
    BNDCSReg bndcs_regs;
    uint64_t msr_bndcfgs;
868
    uint64_t efer;
869

870 871 872
    /* Beginning of state preserved by INIT (dummy marker).  */
    struct {} start_init_save;

B
bellard 已提交
873 874
    /* FPU state */
    unsigned int fpstt; /* top of stack index */
875
    uint16_t fpus;
876
    uint16_t fpuc;
B
bellard 已提交
877
    uint8_t fptags[8];   /* 0 = valid, 1 = empty */
J
Juan Quintela 已提交
878
    FPReg fpregs[8];
879 880 881 882
    /* KVM-only so far */
    uint16_t fpop;
    uint64_t fpip;
    uint64_t fpdp;
B
bellard 已提交
883 884

    /* emulator internal variables */
B
bellard 已提交
885
    float_status fp_status;
886
    floatx80 ft0;
887

A
aurel32 已提交
888
    float_status mmx_status; /* for 3DNow! float ops */
B
bellard 已提交
889
    float_status sse_status;
B
bellard 已提交
890
    uint32_t mxcsr;
891 892
    ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
    ZMMReg xmm_t0;
B
bellard 已提交
893
    MMXReg mmx_t0;
B
bellard 已提交
894

C
Chao Peng 已提交
895 896
    uint64_t opmask_regs[NB_OPMASK_REGS];

B
bellard 已提交
897 898
    /* sysenter registers */
    uint32_t sysenter_cs;
899 900
    target_ulong sysenter_esp;
    target_ulong sysenter_eip;
901
    uint64_t star;
T
ths 已提交
902

B
bellard 已提交
903
    uint64_t vm_hsave;
T
ths 已提交
904

B
bellard 已提交
905 906 907 908 909 910
#ifdef TARGET_X86_64
    target_ulong lstar;
    target_ulong cstar;
    target_ulong fmask;
    target_ulong kernelgsbase;
#endif
B
bellard 已提交
911

A
aliguori 已提交
912
    uint64_t tsc;
913
    uint64_t tsc_adjust;
914
    uint64_t tsc_deadline;
A
aliguori 已提交
915

916
    uint64_t mcg_status;
A
Avi Kivity 已提交
917
    uint64_t msr_ia32_misc_enable;
918
    uint64_t msr_ia32_feature_control;
919

P
Paolo Bonzini 已提交
920 921 922 923 924 925 926
    uint64_t msr_fixed_ctr_ctrl;
    uint64_t msr_global_ctrl;
    uint64_t msr_global_status;
    uint64_t msr_global_ovf_ctrl;
    uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
    uint64_t msr_gp_counters[MAX_GP_COUNTERS];
    uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
927 928 929 930 931 932 933 934 935 936 937 938 939

    uint64_t pat;
    uint32_t smbase;

    /* End of state preserved by INIT (dummy marker).  */
    struct {} end_init_save;

    uint64_t system_time_msr;
    uint64_t wall_clock_msr;
    uint64_t steal_time_msr;
    uint64_t async_pf_en_msr;
    uint64_t pv_eoi_en_msr;

940 941
    uint64_t msr_hv_hypercall;
    uint64_t msr_hv_guest_os_id;
942
    uint64_t msr_hv_vapic;
943
    uint64_t msr_hv_tsc;
944
    uint64_t msr_hv_crash_params[HV_X64_MSR_CRASH_PARAMS];
945
    uint64_t msr_hv_runtime;
946 947 948 949 950
    uint64_t msr_hv_synic_control;
    uint64_t msr_hv_synic_version;
    uint64_t msr_hv_synic_evt_page;
    uint64_t msr_hv_synic_msg_page;
    uint64_t msr_hv_synic_sint[HV_SYNIC_SINT_COUNT];
951 952
    uint64_t msr_hv_stimer_config[HV_SYNIC_STIMER_COUNT];
    uint64_t msr_hv_stimer_count[HV_SYNIC_STIMER_COUNT];
953

B
bellard 已提交
954 955 956
    /* exception/interrupt handling */
    int error_code;
    int exception_is_int;
B
bellard 已提交
957
    target_ulong exception_next_eip;
958
    target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */
959
    union {
960
        struct CPUBreakpoint *cpu_breakpoint[4];
961
        struct CPUWatchpoint *cpu_watchpoint[4];
962
    }; /* break/watchpoints for dr[0..3] */
963
    int old_exception;  /* exception in flight */
B
bellard 已提交
964

965 966 967 968 969 970 971 972 973 974
    uint64_t vm_vmcb;
    uint64_t tsc_offset;
    uint64_t intercept;
    uint16_t intercept_cr_read;
    uint16_t intercept_cr_write;
    uint16_t intercept_dr_read;
    uint16_t intercept_dr_write;
    uint32_t intercept_exceptions;
    uint8_t v_tpr;

975 976 977 978
    /* KVM states, automatically cleared on reset */
    uint8_t nmi_injected;
    uint8_t nmi_pending;

979
    CPU_COMMON
B
bellard 已提交
980

981
    /* Fields from here on are preserved across CPU reset. */
J
Jan Kiszka 已提交
982

B
bellard 已提交
983
    /* processor features (e.g. for CPUID insn) */
984
    uint32_t cpuid_level;
985 986
    uint32_t cpuid_xlevel;
    uint32_t cpuid_xlevel2;
B
bellard 已提交
987 988 989 990
    uint32_t cpuid_vendor1;
    uint32_t cpuid_vendor2;
    uint32_t cpuid_vendor3;
    uint32_t cpuid_version;
991
    FeatureWordArray features;
992
    uint32_t cpuid_model[12];
993

994 995 996
    /* MTRRs */
    uint64_t mtrr_fixed[11];
    uint64_t mtrr_deftype;
997
    MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
998

A
aliguori 已提交
999
    /* For KVM */
1000
    uint32_t mp_state;
1001
    int32_t exception_injected;
1002
    int32_t interrupt_injected;
1003 1004 1005
    uint8_t soft_interrupt;
    uint8_t has_error_code;
    uint32_t sipi_vector;
1006
    bool tsc_valid;
1007
    int64_t tsc_khz;
1008
    int64_t user_tsc_khz; /* for sanity check only */
1009 1010
    void *kvm_xsave_buf;

1011 1012 1013
    uint64_t mcg_cap;
    uint64_t mcg_ctl;
    uint64_t mce_banks[MCE_BANKS_DEF*4];
A
Andre Przywara 已提交
1014 1015

    uint64_t tsc_aux;
1016 1017 1018 1019 1020

    /* vmstate */
    uint16_t fpus_vmstate;
    uint16_t fptag_vmstate;
    uint16_t fpregs_format_vmstate;
1021 1022 1023
    uint64_t xstate_bv;

    uint64_t xcr0;
1024
    uint64_t xss;
1025

1026 1027
    uint32_t pkru;

1028
    TPRAccess tpr_access_type;
B
bellard 已提交
1029 1030
} CPUX86State;

A
Andreas Färber 已提交
1031 1032
#include "cpu-qom.h"

1033
X86CPU *cpu_x86_init(const char *cpu_model);
1034
X86CPU *cpu_x86_create(const char *cpu_model, Error **errp);
1035
int cpu_x86_exec(CPUState *cpu);
P
Peter Maydell 已提交
1036
void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf);
1037
void x86_cpudef_setup(void);
1038
int cpu_x86_support_mca_broadcast(CPUX86State *env);
1039

B
bellard 已提交
1040
int cpu_get_pic_interrupt(CPUX86State *s);
B
bellard 已提交
1041 1042
/* MSDOS compatibility mode FPU exception support */
void cpu_set_ferr(CPUX86State *s);
B
bellard 已提交
1043 1044 1045

/* this function must always be used to load data in the segment
   cache: it synchronizes the hflags with the segment cache values */
1046
static inline void cpu_x86_load_seg_cache(CPUX86State *env,
B
bellard 已提交
1047
                                          int seg_reg, unsigned int selector,
B
bellard 已提交
1048
                                          target_ulong base,
1049
                                          unsigned int limit,
B
bellard 已提交
1050 1051 1052 1053
                                          unsigned int flags)
{
    SegmentCache *sc;
    unsigned int new_hflags;
1054

B
bellard 已提交
1055 1056 1057 1058 1059 1060 1061
    sc = &env->segs[seg_reg];
    sc->selector = selector;
    sc->base = base;
    sc->limit = limit;
    sc->flags = flags;

    /* update the hidden flags */
B
bellard 已提交
1062 1063 1064 1065 1066 1067 1068
    {
        if (seg_reg == R_CS) {
#ifdef TARGET_X86_64
            if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
                /* long mode */
                env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
                env->hflags &= ~(HF_ADDSEG_MASK);
1069
            } else
B
bellard 已提交
1070 1071 1072 1073 1074 1075 1076 1077
#endif
            {
                /* legacy / compatibility case */
                new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
                    >> (DESC_B_SHIFT - HF_CS32_SHIFT);
                env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
                    new_hflags;
            }
P
Paolo Bonzini 已提交
1078 1079 1080
        }
        if (seg_reg == R_SS) {
            int cpl = (flags >> DESC_DPL_SHIFT) & 3;
1081 1082 1083 1084
#if HF_CPL_MASK != 3
#error HF_CPL_MASK is hardcoded
#endif
            env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
B
bellard 已提交
1085 1086 1087 1088 1089
        }
        new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
            >> (DESC_B_SHIFT - HF_SS32_SHIFT);
        if (env->hflags & HF_CS64_MASK) {
            /* zero base assumed for DS, ES and SS in long mode */
1090
        } else if (!(env->cr[0] & CR0_PE_MASK) ||
B
bellard 已提交
1091 1092
                   (env->eflags & VM_MASK) ||
                   !(env->hflags & HF_CS32_MASK)) {
B
bellard 已提交
1093 1094 1095 1096 1097 1098 1099
            /* XXX: try to avoid this test. The problem comes from the
               fact that is real mode or vm86 mode we only modify the
               'base' and 'selector' fields of the segment cache to go
               faster. A solution may be to force addseg to one in
               translate-i386.c. */
            new_hflags |= HF_ADDSEG_MASK;
        } else {
1100
            new_hflags |= ((env->segs[R_DS].base |
B
bellard 已提交
1101
                            env->segs[R_ES].base |
1102
                            env->segs[R_SS].base) != 0) <<
B
bellard 已提交
1103 1104
                HF_ADDSEG_SHIFT;
        }
1105
        env->hflags = (env->hflags &
B
bellard 已提交
1106
                       ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
B
bellard 已提交
1107 1108 1109
    }
}

1110
static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
1111
                                               uint8_t sipi_vector)
1112
{
1113
    CPUState *cs = CPU(cpu);
1114 1115
    CPUX86State *env = &cpu->env;

1116 1117 1118 1119 1120
    env->eip = 0;
    cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
                           sipi_vector << 12,
                           env->segs[R_CS].limit,
                           env->segs[R_CS].flags);
1121
    cs->halted = 0;
1122 1123
}

1124 1125 1126 1127
int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
                            target_ulong *base, unsigned int *limit,
                            unsigned int *flags);

B
blueswir1 已提交
1128
/* op_helper.c */
1129
/* used for debug or cpu save/restore */
1130 1131
void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f);
floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper);
1132

B
blueswir1 已提交
1133
/* cpu-exec.c */
B
bellard 已提交
1134 1135 1136
/* the following helpers are only usable in user mode simulation as
   they can trigger unexpected exceptions */
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
1137 1138
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
B
bellard 已提交
1139 1140 1141 1142

/* you can call this signal handler from your SIGBUS and SIGSEGV
   signal handlers to inform the virtual CPU of exceptions. non zero
   is returned if the signal was handled by the virtual CPU.  */
1143
int cpu_x86_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1144
                           void *puc);
B
blueswir1 已提交
1145

1146 1147 1148 1149 1150 1151 1152 1153
/* cpu.c */
typedef struct ExtSaveArea {
    uint32_t feature, bits;
    uint32_t offset, size;
} ExtSaveArea;

extern const ExtSaveArea x86_ext_save_areas[];

1154 1155 1156
void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
                   uint32_t *eax, uint32_t *ebx,
                   uint32_t *ecx, uint32_t *edx);
1157
void cpu_clear_apic_feature(CPUX86State *env);
1158 1159
void host_cpuid(uint32_t function, uint32_t count,
                uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
1160

B
blueswir1 已提交
1161
/* helper.c */
1162
int x86_cpu_handle_mmu_fault(CPUState *cpu, vaddr addr,
1163
                             int is_write, int mmu_idx);
1164
void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
B
bellard 已提交
1165

1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
#ifndef CONFIG_USER_ONLY
uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
#endif

1178
void breakpoint_handler(CPUState *cs);
B
blueswir1 已提交
1179 1180 1181 1182 1183

/* will be suppressed */
void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
1184
void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7);
B
blueswir1 已提交
1185 1186 1187

/* hw/pc.c */
uint64_t cpu_get_tsc(CPUX86State *env);
A
aliguori 已提交
1188

B
bellard 已提交
1189
#define TARGET_PAGE_BITS 12
1190

1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201
#ifdef TARGET_X86_64
#define TARGET_PHYS_ADDR_SPACE_BITS 52
/* ??? This is really 48 bits, sign-extended, but the only thing
   accessible to userland with bit 48 set is the VSYSCALL, and that
   is handled via other mechanisms.  */
#define TARGET_VIRT_ADDR_SPACE_BITS 47
#else
#define TARGET_PHYS_ADDR_SPACE_BITS 36
#define TARGET_VIRT_ADDR_SPACE_BITS 32
#endif

1202 1203 1204 1205 1206 1207 1208 1209
/* XXX: This value should match the one returned by CPUID
 * and in exec.c */
# if defined(TARGET_X86_64)
# define PHYS_ADDR_MASK 0xffffffffffLL
# else
# define PHYS_ADDR_MASK 0xfffffffffLL
# endif

1210
#define cpu_init(cpu_model) CPU(cpu_x86_init(cpu_model))
1211

1212 1213
#define cpu_exec cpu_x86_exec
#define cpu_signal_handler cpu_x86_signal_handler
P
Peter Maydell 已提交
1214
#define cpu_list x86_cpu_list
1215
#define cpudef_setup x86_cpudef_setup
1216

1217
/* MMU modes definitions */
1218
#define MMU_MODE0_SUFFIX _ksmap
1219
#define MMU_MODE1_SUFFIX _user
1220
#define MMU_MODE2_SUFFIX _knosmap /* SMAP disabled or CPL<3 && AC=1 */
1221
#define MMU_KSMAP_IDX   0
H
H. Peter Anvin 已提交
1222
#define MMU_USER_IDX    1
1223
#define MMU_KNOSMAP_IDX 2
1224
static inline int cpu_mmu_index(CPUX86State *env, bool ifetch)
1225
{
H
H. Peter Anvin 已提交
1226
    return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
1227
        (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
1228 1229 1230 1231 1232 1233 1234 1235
        ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
}

static inline int cpu_mmu_index_kernel(CPUX86State *env)
{
    return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
        ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
        ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1236 1237
}

1238 1239 1240 1241
#define CC_DST  (env->cc_dst)
#define CC_SRC  (env->cc_src)
#define CC_SRC2 (env->cc_src2)
#define CC_OP   (env->cc_op)
1242

1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
/* n must be a constant to be efficient */
static inline target_long lshift(target_long x, int n)
{
    if (n >= 0) {
        return x << n;
    } else {
        return x >> (-n);
    }
}

1253 1254 1255 1256 1257 1258
/* float macros */
#define FT0    (env->ft0)
#define ST0    (env->fpregs[env->fpstt].d)
#define ST(n)  (env->fpregs[(env->fpstt + (n)) & 7].d)
#define ST1    ST(1)

B
blueswir1 已提交
1259
/* translate.c */
1260
void tcg_x86_init(void);
1261

1262
#include "exec/cpu-all.h"
T
ths 已提交
1263 1264
#include "svm.h"

1265
#if !defined(CONFIG_USER_ONLY)
P
Paolo Bonzini 已提交
1266
#include "hw/i386/apic.h"
1267 1268
#endif

1269
#include "exec/exec-all.h"
1270

1271
static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
1272
                                        target_ulong *cs_base, uint32_t *flags)
1273 1274 1275
{
    *cs_base = env->segs[R_CS].base;
    *pc = *cs_base + env->eip;
J
Jan Kiszka 已提交
1276
    *flags = env->hflags |
H
H. Peter Anvin 已提交
1277
        (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
1278 1279
}

1280 1281
void do_cpu_init(X86CPU *cpu);
void do_cpu_sipi(X86CPU *cpu);
J
Jan Kiszka 已提交
1282

1283 1284 1285
#define MCE_INJECT_BROADCAST    1
#define MCE_INJECT_UNCOND_AO    2

1286
void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
1287
                        uint64_t status, uint64_t mcg_status, uint64_t addr,
1288
                        uint64_t misc, int flags);
J
Jan Kiszka 已提交
1289

B
Blue Swirl 已提交
1290
/* excp_helper.c */
B
Blue Swirl 已提交
1291
void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
1292 1293
void QEMU_NORETURN raise_exception_ra(CPUX86State *env, int exception_index,
                                      uintptr_t retaddr);
B
Blue Swirl 已提交
1294 1295
void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
                                       int error_code);
1296 1297
void QEMU_NORETURN raise_exception_err_ra(CPUX86State *env, int exception_index,
                                          int error_code, uintptr_t retaddr);
B
Blue Swirl 已提交
1298 1299 1300
void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
                                   int error_code, int next_eip_addend);

1301 1302 1303
/* cc_helper.c */
extern const uint8_t parity_table[256];
uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
1304
void update_fp_status(CPUX86State *env);
1305 1306 1307

static inline uint32_t cpu_compute_eflags(CPUX86State *env)
{
L
liguang 已提交
1308
    return env->eflags | cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
1309 1310
}

1311 1312 1313
/* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS
 * after generating a call to a helper that uses this.
 */
1314 1315 1316 1317
static inline void cpu_load_eflags(CPUX86State *env, int eflags,
                                   int update_mask)
{
    CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
1318
    CC_OP = CC_OP_EFLAGS;
L
liguang 已提交
1319
    env->df = 1 - (2 * ((eflags >> 10) & 1));
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
    env->eflags = (env->eflags & ~update_mask) |
        (eflags & update_mask) | 0x2;
}

/* load efer and update the corresponding hflags. XXX: do consistency
   checks with cpuid bits? */
static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
{
    env->efer = val;
    env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
    if (env->efer & MSR_EFER_LMA) {
        env->hflags |= HF_LMA_MASK;
    }
    if (env->efer & MSR_EFER_SVME) {
        env->hflags |= HF_SVME_MASK;
    }
}

1338 1339 1340 1341 1342
static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
{
    return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
}

1343 1344
/* fpu_helper.c */
void cpu_set_mxcsr(CPUX86State *env, uint32_t val);
1345
void cpu_set_fpuc(CPUX86State *env, uint16_t val);
1346

K
KONRAD Frederic 已提交
1347 1348 1349
/* mem_helper.c */
void helper_lock_init(void);

B
Blue Swirl 已提交
1350 1351 1352 1353 1354
/* svm_helper.c */
void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
                                   uint64_t param);
void cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1);

1355
/* seg_helper.c */
B
Blue Swirl 已提交
1356
void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
1357

1358
/* smm_helper.c */
1359
void do_smm_enter(X86CPU *cpu);
1360
void cpu_smm_update(X86CPU *cpu);
1361

1362
void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
1363

1364 1365 1366 1367 1368 1369 1370 1371 1372
/* Change the value of a KVM-specific default
 *
 * If value is NULL, no default will be set and the original
 * value from the CPU model table will be kept.
 *
 * It is valid to call this funciton only for properties that
 * are already present in the kvm_default_props table.
 */
void x86_cpu_change_kvm_default(const char *prop, const char *value);
1373

1374 1375
/* mpx_helper.c */
void cpu_sync_bndcs_hflags(CPUX86State *env);
1376

1377 1378 1379
/* Return name of 32-bit register, from a R_* constant */
const char *get_register_name_32(unsigned int reg);

1380
void enable_compat_apic_id_mode(void);
1381

1382
#define APIC_DEFAULT_ADDRESS 0xfee00000
1383
#define APIC_SPACE_SIZE      0x100000
1384

1385 1386 1387
void x86_cpu_dump_local_apic_state(CPUState *cs, FILE *f,
                                   fprintf_function cpu_fprintf, int flags);

B
bellard 已提交
1388
#endif /* CPU_I386_H */