cpu.h 42.8 KB
Newer Older
B
bellard 已提交
1 2
/*
 * i386 virtual CPU header
3
 *
B
bellard 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
B
bellard 已提交
18 19 20 21
 */
#ifndef CPU_I386_H
#define CPU_I386_H

B
bellard 已提交
22
#include "config.h"
23
#include "qemu-common.h"
24
#include "standard-headers/asm-x86/hyperv.h"
B
bellard 已提交
25 26 27 28

#ifdef TARGET_X86_64
#define TARGET_LONG_BITS 64
#else
B
bellard 已提交
29
#define TARGET_LONG_BITS 32
B
bellard 已提交
30
#endif
B
bellard 已提交
31

32 33 34
/* Maximum instruction code size */
#define TARGET_MAX_INSN_SIZE 16

B
bellard 已提交
35 36 37 38
/* support for self modifying code even if the modified instruction is
   close to the modifying instruction */
#define TARGET_HAS_PRECISE_SMC

39
#ifdef TARGET_X86_64
40
#define ELF_MACHINE     EM_X86_64
41
#define ELF_MACHINE_UNAME "x86_64"
42
#else
43
#define ELF_MACHINE     EM_386
44
#define ELF_MACHINE_UNAME "i686"
45 46
#endif

47
#define CPUArchState struct CPUX86State
48

49
#include "exec/cpu-defs.h"
B
bellard 已提交
50

51
#include "fpu/softfloat.h"
B
bellard 已提交
52

B
bellard 已提交
53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81
#define R_EAX 0
#define R_ECX 1
#define R_EDX 2
#define R_EBX 3
#define R_ESP 4
#define R_EBP 5
#define R_ESI 6
#define R_EDI 7

#define R_AL 0
#define R_CL 1
#define R_DL 2
#define R_BL 3
#define R_AH 4
#define R_CH 5
#define R_DH 6
#define R_BH 7

#define R_ES 0
#define R_CS 1
#define R_SS 2
#define R_DS 3
#define R_FS 4
#define R_GS 5

/* segment descriptor fields */
#define DESC_G_MASK     (1 << 23)
#define DESC_B_SHIFT    22
#define DESC_B_MASK     (1 << DESC_B_SHIFT)
B
bellard 已提交
82 83
#define DESC_L_SHIFT    21 /* x86_64 only : 64 bit code segment */
#define DESC_L_MASK     (1 << DESC_L_SHIFT)
B
bellard 已提交
84 85 86
#define DESC_AVL_MASK   (1 << 20)
#define DESC_P_MASK     (1 << 15)
#define DESC_DPL_SHIFT  13
87
#define DESC_DPL_MASK   (3 << DESC_DPL_SHIFT)
B
bellard 已提交
88 89
#define DESC_S_MASK     (1 << 12)
#define DESC_TYPE_SHIFT 8
90
#define DESC_TYPE_MASK  (15 << DESC_TYPE_SHIFT)
B
bellard 已提交
91 92
#define DESC_A_MASK     (1 << 8)

B
bellard 已提交
93 94 95
#define DESC_CS_MASK    (1 << 11) /* 1=code segment 0=data segment */
#define DESC_C_MASK     (1 << 10) /* code: conforming */
#define DESC_R_MASK     (1 << 9)  /* code: readable */
B
bellard 已提交
96

B
bellard 已提交
97 98 99 100
#define DESC_E_MASK     (1 << 10) /* data: expansion direction */
#define DESC_W_MASK     (1 << 9)  /* data: writable */

#define DESC_TSS_BUSY_MASK (1 << 9)
B
bellard 已提交
101 102

/* eflags masks */
103 104 105 106
#define CC_C    0x0001
#define CC_P    0x0004
#define CC_A    0x0010
#define CC_Z    0x0040
B
bellard 已提交
107 108 109 110 111 112 113
#define CC_S    0x0080
#define CC_O    0x0800

#define TF_SHIFT   8
#define IOPL_SHIFT 12
#define VM_SHIFT   17

114 115 116 117 118 119 120 121
#define TF_MASK                 0x00000100
#define IF_MASK                 0x00000200
#define DF_MASK                 0x00000400
#define IOPL_MASK               0x00003000
#define NT_MASK                 0x00004000
#define RF_MASK                 0x00010000
#define VM_MASK                 0x00020000
#define AC_MASK                 0x00040000
B
bellard 已提交
122 123 124 125
#define VIF_MASK                0x00080000
#define VIP_MASK                0x00100000
#define ID_MASK                 0x00200000

T
ths 已提交
126
/* hidden flags - used internally by qemu to represent additional cpu
127 128 129
   states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
   avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
   positions to ease oring with eflags. */
B
bellard 已提交
130 131 132 133 134 135 136 137 138
/* current cpl */
#define HF_CPL_SHIFT         0
/* true if soft mmu is being used */
#define HF_SOFTMMU_SHIFT     2
/* true if hardware interrupts must be disabled for next instruction */
#define HF_INHIBIT_IRQ_SHIFT 3
/* 16 or 32 segments */
#define HF_CS32_SHIFT        4
#define HF_SS32_SHIFT        5
B
bellard 已提交
139
/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
B
bellard 已提交
140
#define HF_ADDSEG_SHIFT      6
141 142 143
/* copy of CR0.PE (protected mode) */
#define HF_PE_SHIFT          7
#define HF_TF_SHIFT          8 /* must be same as eflags */
B
bellard 已提交
144 145 146
#define HF_MP_SHIFT          9 /* the order must be MP, EM, TS */
#define HF_EM_SHIFT         10
#define HF_TS_SHIFT         11
147
#define HF_IOPL_SHIFT       12 /* must be same as eflags */
B
bellard 已提交
148 149
#define HF_LMA_SHIFT        14 /* only used on x86_64: long mode active */
#define HF_CS64_SHIFT       15 /* only used on x86_64: 64 bit code segment  */
J
Jan Kiszka 已提交
150
#define HF_RF_SHIFT         16 /* must be same as eflags */
151
#define HF_VM_SHIFT         17 /* must be same as eflags */
H
H. Peter Anvin 已提交
152
#define HF_AC_SHIFT         18 /* must be same as eflags */
B
bellard 已提交
153
#define HF_SMM_SHIFT        19 /* CPU in SMM mode */
154 155
#define HF_SVME_SHIFT       20 /* SVME enabled (copy of EFER.SVME) */
#define HF_SVMI_SHIFT       21 /* SVM intercepts are active */
J
Jan Kiszka 已提交
156
#define HF_OSFXSR_SHIFT     22 /* CR4.OSFXSR */
H
H. Peter Anvin 已提交
157
#define HF_SMAP_SHIFT       23 /* CR4.SMAP */
B
bellard 已提交
158 159 160 161 162 163 164

#define HF_CPL_MASK          (3 << HF_CPL_SHIFT)
#define HF_SOFTMMU_MASK      (1 << HF_SOFTMMU_SHIFT)
#define HF_INHIBIT_IRQ_MASK  (1 << HF_INHIBIT_IRQ_SHIFT)
#define HF_CS32_MASK         (1 << HF_CS32_SHIFT)
#define HF_SS32_MASK         (1 << HF_SS32_SHIFT)
#define HF_ADDSEG_MASK       (1 << HF_ADDSEG_SHIFT)
165
#define HF_PE_MASK           (1 << HF_PE_SHIFT)
B
bellard 已提交
166
#define HF_TF_MASK           (1 << HF_TF_SHIFT)
B
bellard 已提交
167 168 169
#define HF_MP_MASK           (1 << HF_MP_SHIFT)
#define HF_EM_MASK           (1 << HF_EM_SHIFT)
#define HF_TS_MASK           (1 << HF_TS_SHIFT)
A
aliguori 已提交
170
#define HF_IOPL_MASK         (3 << HF_IOPL_SHIFT)
B
bellard 已提交
171 172
#define HF_LMA_MASK          (1 << HF_LMA_SHIFT)
#define HF_CS64_MASK         (1 << HF_CS64_SHIFT)
J
Jan Kiszka 已提交
173
#define HF_RF_MASK           (1 << HF_RF_SHIFT)
A
aliguori 已提交
174
#define HF_VM_MASK           (1 << HF_VM_SHIFT)
H
H. Peter Anvin 已提交
175
#define HF_AC_MASK           (1 << HF_AC_SHIFT)
B
bellard 已提交
176
#define HF_SMM_MASK          (1 << HF_SMM_SHIFT)
B
bellard 已提交
177 178
#define HF_SVME_MASK         (1 << HF_SVME_SHIFT)
#define HF_SVMI_MASK         (1 << HF_SVMI_SHIFT)
J
Jan Kiszka 已提交
179
#define HF_OSFXSR_MASK       (1 << HF_OSFXSR_SHIFT)
H
H. Peter Anvin 已提交
180
#define HF_SMAP_MASK         (1 << HF_SMAP_SHIFT)
B
bellard 已提交
181

182 183
/* hflags2 */

184 185 186 187 188 189 190 191 192 193 194
#define HF2_GIF_SHIFT            0 /* if set CPU takes interrupts */
#define HF2_HIF_SHIFT            1 /* value of IF_MASK when entering SVM */
#define HF2_NMI_SHIFT            2 /* CPU serving NMI */
#define HF2_VINTR_SHIFT          3 /* value of V_INTR_MASKING bit */
#define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */

#define HF2_GIF_MASK            (1 << HF2_GIF_SHIFT)
#define HF2_HIF_MASK            (1 << HF2_HIF_SHIFT)
#define HF2_NMI_MASK            (1 << HF2_NMI_SHIFT)
#define HF2_VINTR_MASK          (1 << HF2_VINTR_SHIFT)
#define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
195

A
aliguori 已提交
196 197 198
#define CR0_PE_SHIFT 0
#define CR0_MP_SHIFT 1

199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217
#define CR0_PE_MASK  (1U << 0)
#define CR0_MP_MASK  (1U << 1)
#define CR0_EM_MASK  (1U << 2)
#define CR0_TS_MASK  (1U << 3)
#define CR0_ET_MASK  (1U << 4)
#define CR0_NE_MASK  (1U << 5)
#define CR0_WP_MASK  (1U << 16)
#define CR0_AM_MASK  (1U << 18)
#define CR0_PG_MASK  (1U << 31)

#define CR4_VME_MASK  (1U << 0)
#define CR4_PVI_MASK  (1U << 1)
#define CR4_TSD_MASK  (1U << 2)
#define CR4_DE_MASK   (1U << 3)
#define CR4_PSE_MASK  (1U << 4)
#define CR4_PAE_MASK  (1U << 5)
#define CR4_MCE_MASK  (1U << 6)
#define CR4_PGE_MASK  (1U << 7)
#define CR4_PCE_MASK  (1U << 8)
A
aliguori 已提交
218
#define CR4_OSFXSR_SHIFT 9
219 220 221 222 223 224 225 226 227
#define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
#define CR4_OSXMMEXCPT_MASK  (1U << 10)
#define CR4_VMXE_MASK   (1U << 13)
#define CR4_SMXE_MASK   (1U << 14)
#define CR4_FSGSBASE_MASK (1U << 16)
#define CR4_PCIDE_MASK  (1U << 17)
#define CR4_OSXSAVE_MASK (1U << 18)
#define CR4_SMEP_MASK   (1U << 20)
#define CR4_SMAP_MASK   (1U << 21)
B
bellard 已提交
228

229 230 231 232 233 234 235 236 237
#define DR6_BD          (1 << 13)
#define DR6_BS          (1 << 14)
#define DR6_BT          (1 << 15)
#define DR6_FIXED_1     0xffff0ff0

#define DR7_GD          (1 << 13)
#define DR7_TYPE_SHIFT  16
#define DR7_LEN_SHIFT   18
#define DR7_FIXED_1     0x00000400
238 239 240 241 242 243
#define DR7_LOCAL_BP_MASK    0x55
#define DR7_MAX_BP           4
#define DR7_TYPE_BP_INST     0x0
#define DR7_TYPE_DATA_WR     0x1
#define DR7_TYPE_IO_RW       0x2
#define DR7_TYPE_DATA_RW     0x3
244

245 246 247 248 249 250 251 252 253
#define PG_PRESENT_BIT  0
#define PG_RW_BIT       1
#define PG_USER_BIT     2
#define PG_PWT_BIT      3
#define PG_PCD_BIT      4
#define PG_ACCESSED_BIT 5
#define PG_DIRTY_BIT    6
#define PG_PSE_BIT      7
#define PG_GLOBAL_BIT   8
254
#define PG_PSE_PAT_BIT  12
255
#define PG_NX_BIT       63
B
bellard 已提交
256 257

#define PG_PRESENT_MASK  (1 << PG_PRESENT_BIT)
258 259 260 261
#define PG_RW_MASK       (1 << PG_RW_BIT)
#define PG_USER_MASK     (1 << PG_USER_BIT)
#define PG_PWT_MASK      (1 << PG_PWT_BIT)
#define PG_PCD_MASK      (1 << PG_PCD_BIT)
B
bellard 已提交
262
#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
263 264 265
#define PG_DIRTY_MASK    (1 << PG_DIRTY_BIT)
#define PG_PSE_MASK      (1 << PG_PSE_BIT)
#define PG_GLOBAL_MASK   (1 << PG_GLOBAL_BIT)
266
#define PG_PSE_PAT_MASK  (1 << PG_PSE_PAT_BIT)
267 268
#define PG_ADDRESS_MASK  0x000ffffffffff000LL
#define PG_HI_RSVD_MASK  (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK)
269
#define PG_HI_USER_MASK  0x7ff0000000000000LL
270
#define PG_NX_MASK       (1LL << PG_NX_BIT)
B
bellard 已提交
271 272 273 274 275 276 277

#define PG_ERROR_W_BIT     1

#define PG_ERROR_P_MASK    0x01
#define PG_ERROR_W_MASK    (1 << PG_ERROR_W_BIT)
#define PG_ERROR_U_MASK    0x04
#define PG_ERROR_RSVD_MASK 0x08
B
bellard 已提交
278
#define PG_ERROR_I_D_MASK  0x10
B
bellard 已提交
279

280 281
#define MCG_CTL_P       (1ULL<<8)   /* MCG_CAP register available */
#define MCG_SER_P       (1ULL<<24) /* MCA recovery/new status bits */
282

283 284
#define MCE_CAP_DEF     (MCG_CTL_P|MCG_SER_P)
#define MCE_BANKS_DEF   10
285

286 287 288
#define MCG_STATUS_RIPV (1ULL<<0)   /* restart ip valid */
#define MCG_STATUS_EIPV (1ULL<<1)   /* ip points to correct instruction */
#define MCG_STATUS_MCIP (1ULL<<2)   /* machine check in progress */
289

290 291 292 293 294 295 296 297 298
#define MCI_STATUS_VAL   (1ULL<<63)  /* valid error */
#define MCI_STATUS_OVER  (1ULL<<62)  /* previous errors lost */
#define MCI_STATUS_UC    (1ULL<<61)  /* uncorrected error */
#define MCI_STATUS_EN    (1ULL<<60)  /* error enabled */
#define MCI_STATUS_MISCV (1ULL<<59)  /* misc error reg. valid */
#define MCI_STATUS_ADDRV (1ULL<<58)  /* addr reg. valid */
#define MCI_STATUS_PCC   (1ULL<<57)  /* processor context corrupt */
#define MCI_STATUS_S     (1ULL<<56)  /* Signaled machine check */
#define MCI_STATUS_AR    (1ULL<<55)  /* Action required */
M
Marcelo Tosatti 已提交
299 300

/* MISC register defines */
301 302 303 304 305
#define MCM_ADDR_SEGOFF  0      /* segment offset */
#define MCM_ADDR_LINEAR  1      /* linear address */
#define MCM_ADDR_PHYS    2      /* physical address */
#define MCM_ADDR_MEM     3      /* memory address */
#define MCM_ADDR_GENERIC 7      /* generic */
306

A
aliguori 已提交
307
#define MSR_IA32_TSC                    0x10
B
bellard 已提交
308 309 310
#define MSR_IA32_APICBASE               0x1b
#define MSR_IA32_APICBASE_BSP           (1<<8)
#define MSR_IA32_APICBASE_ENABLE        (1<<11)
311
#define MSR_IA32_APICBASE_BASE          (0xfffffU<<12)
312
#define MSR_IA32_FEATURE_CONTROL        0x0000003a
313
#define MSR_TSC_ADJUST                  0x0000003b
314
#define MSR_IA32_TSCDEADLINE            0x6e0
B
bellard 已提交
315

P
Paolo Bonzini 已提交
316 317
#define MSR_P6_PERFCTR0                 0xc1

318
#define MSR_IA32_SMBASE                 0x9e
319 320 321 322
#define MSR_MTRRcap                     0xfe
#define MSR_MTRRcap_VCNT                8
#define MSR_MTRRcap_FIXRANGE_SUPPORT    (1 << 8)
#define MSR_MTRRcap_WC_SUPPORTED        (1 << 10)
323

B
bellard 已提交
324 325 326 327
#define MSR_IA32_SYSENTER_CS            0x174
#define MSR_IA32_SYSENTER_ESP           0x175
#define MSR_IA32_SYSENTER_EIP           0x176

328 329 330 331
#define MSR_MCG_CAP                     0x179
#define MSR_MCG_STATUS                  0x17a
#define MSR_MCG_CTL                     0x17b

P
Paolo Bonzini 已提交
332 333
#define MSR_P6_EVNTSEL0                 0x186

334 335
#define MSR_IA32_PERF_STATUS            0x198

336
#define MSR_IA32_MISC_ENABLE            0x1a0
A
Avi Kivity 已提交
337 338 339
/* Indicates good rep/movs microcode on some processors: */
#define MSR_IA32_MISC_ENABLE_DEFAULT    1

340 341 342
#define MSR_MTRRphysBase(reg)           (0x200 + 2 * (reg))
#define MSR_MTRRphysMask(reg)           (0x200 + 2 * (reg) + 1)

343 344
#define MSR_MTRRphysIndex(addr)         ((((addr) & ~1u) - 0x200) / 2)

345 346 347 348 349 350 351 352 353 354 355
#define MSR_MTRRfix64K_00000            0x250
#define MSR_MTRRfix16K_80000            0x258
#define MSR_MTRRfix16K_A0000            0x259
#define MSR_MTRRfix4K_C0000             0x268
#define MSR_MTRRfix4K_C8000             0x269
#define MSR_MTRRfix4K_D0000             0x26a
#define MSR_MTRRfix4K_D8000             0x26b
#define MSR_MTRRfix4K_E0000             0x26c
#define MSR_MTRRfix4K_E8000             0x26d
#define MSR_MTRRfix4K_F0000             0x26e
#define MSR_MTRRfix4K_F8000             0x26f
356

357 358
#define MSR_PAT                         0x277

359
#define MSR_MTRRdefType                 0x2ff
360

P
Paolo Bonzini 已提交
361 362 363 364 365 366 367
#define MSR_CORE_PERF_FIXED_CTR0        0x309
#define MSR_CORE_PERF_FIXED_CTR1        0x30a
#define MSR_CORE_PERF_FIXED_CTR2        0x30b
#define MSR_CORE_PERF_FIXED_CTR_CTRL    0x38d
#define MSR_CORE_PERF_GLOBAL_STATUS     0x38e
#define MSR_CORE_PERF_GLOBAL_CTRL       0x38f
#define MSR_CORE_PERF_GLOBAL_OVF_CTRL   0x390
368

369 370 371 372
#define MSR_MC0_CTL                     0x400
#define MSR_MC0_STATUS                  0x401
#define MSR_MC0_ADDR                    0x402
#define MSR_MC0_MISC                    0x403
373

B
bellard 已提交
374 375 376 377 378 379
#define MSR_EFER                        0xc0000080

#define MSR_EFER_SCE   (1 << 0)
#define MSR_EFER_LME   (1 << 8)
#define MSR_EFER_LMA   (1 << 10)
#define MSR_EFER_NXE   (1 << 11)
B
bellard 已提交
380
#define MSR_EFER_SVME  (1 << 12)
B
bellard 已提交
381 382 383 384 385 386 387 388 389
#define MSR_EFER_FFXSR (1 << 14)

#define MSR_STAR                        0xc0000081
#define MSR_LSTAR                       0xc0000082
#define MSR_CSTAR                       0xc0000083
#define MSR_FMASK                       0xc0000084
#define MSR_FSBASE                      0xc0000100
#define MSR_GSBASE                      0xc0000101
#define MSR_KERNELGSBASE                0xc0000102
A
Andre Przywara 已提交
390
#define MSR_TSC_AUX                     0xc0000103
B
bellard 已提交
391

T
ths 已提交
392 393
#define MSR_VM_HSAVE_PA                 0xc0010117

L
Liu Jinsong 已提交
394
#define MSR_IA32_BNDCFGS                0x00000d90
395
#define MSR_IA32_XSS                    0x00000da0
L
Liu Jinsong 已提交
396 397 398 399 400 401

#define XSTATE_FP                       (1ULL << 0)
#define XSTATE_SSE                      (1ULL << 1)
#define XSTATE_YMM                      (1ULL << 2)
#define XSTATE_BNDREGS                  (1ULL << 3)
#define XSTATE_BNDCSR                   (1ULL << 4)
C
Chao Peng 已提交
402 403 404
#define XSTATE_OPMASK                   (1ULL << 5)
#define XSTATE_ZMM_Hi256                (1ULL << 6)
#define XSTATE_Hi16_ZMM                 (1ULL << 7)
L
Liu Jinsong 已提交
405

406

407 408 409 410 411 412 413
/* CPUID feature words */
typedef enum FeatureWord {
    FEAT_1_EDX,         /* CPUID[1].EDX */
    FEAT_1_ECX,         /* CPUID[1].ECX */
    FEAT_7_0_EBX,       /* CPUID[EAX=7,ECX=0].EBX */
    FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
    FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
414
    FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
415 416 417
    FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
    FEAT_KVM,           /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
    FEAT_SVM,           /* CPUID[8000_000A].EDX */
418
    FEAT_XSAVE,         /* CPUID[EAX=0xd,ECX=1].EAX */
J
Jan Kiszka 已提交
419
    FEAT_6_EAX,         /* CPUID[6].EAX */
420 421 422 423 424
    FEATURE_WORDS,
} FeatureWord;

typedef uint32_t FeatureWordArray[FEATURE_WORDS];

B
bellard 已提交
425
/* cpuid_features bits */
426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515
#define CPUID_FP87 (1U << 0)
#define CPUID_VME  (1U << 1)
#define CPUID_DE   (1U << 2)
#define CPUID_PSE  (1U << 3)
#define CPUID_TSC  (1U << 4)
#define CPUID_MSR  (1U << 5)
#define CPUID_PAE  (1U << 6)
#define CPUID_MCE  (1U << 7)
#define CPUID_CX8  (1U << 8)
#define CPUID_APIC (1U << 9)
#define CPUID_SEP  (1U << 11) /* sysenter/sysexit */
#define CPUID_MTRR (1U << 12)
#define CPUID_PGE  (1U << 13)
#define CPUID_MCA  (1U << 14)
#define CPUID_CMOV (1U << 15)
#define CPUID_PAT  (1U << 16)
#define CPUID_PSE36   (1U << 17)
#define CPUID_PN   (1U << 18)
#define CPUID_CLFLUSH (1U << 19)
#define CPUID_DTS (1U << 21)
#define CPUID_ACPI (1U << 22)
#define CPUID_MMX  (1U << 23)
#define CPUID_FXSR (1U << 24)
#define CPUID_SSE  (1U << 25)
#define CPUID_SSE2 (1U << 26)
#define CPUID_SS (1U << 27)
#define CPUID_HT (1U << 28)
#define CPUID_TM (1U << 29)
#define CPUID_IA64 (1U << 30)
#define CPUID_PBE (1U << 31)

#define CPUID_EXT_SSE3     (1U << 0)
#define CPUID_EXT_PCLMULQDQ (1U << 1)
#define CPUID_EXT_DTES64   (1U << 2)
#define CPUID_EXT_MONITOR  (1U << 3)
#define CPUID_EXT_DSCPL    (1U << 4)
#define CPUID_EXT_VMX      (1U << 5)
#define CPUID_EXT_SMX      (1U << 6)
#define CPUID_EXT_EST      (1U << 7)
#define CPUID_EXT_TM2      (1U << 8)
#define CPUID_EXT_SSSE3    (1U << 9)
#define CPUID_EXT_CID      (1U << 10)
#define CPUID_EXT_FMA      (1U << 12)
#define CPUID_EXT_CX16     (1U << 13)
#define CPUID_EXT_XTPR     (1U << 14)
#define CPUID_EXT_PDCM     (1U << 15)
#define CPUID_EXT_PCID     (1U << 17)
#define CPUID_EXT_DCA      (1U << 18)
#define CPUID_EXT_SSE41    (1U << 19)
#define CPUID_EXT_SSE42    (1U << 20)
#define CPUID_EXT_X2APIC   (1U << 21)
#define CPUID_EXT_MOVBE    (1U << 22)
#define CPUID_EXT_POPCNT   (1U << 23)
#define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
#define CPUID_EXT_AES      (1U << 25)
#define CPUID_EXT_XSAVE    (1U << 26)
#define CPUID_EXT_OSXSAVE  (1U << 27)
#define CPUID_EXT_AVX      (1U << 28)
#define CPUID_EXT_F16C     (1U << 29)
#define CPUID_EXT_RDRAND   (1U << 30)
#define CPUID_EXT_HYPERVISOR  (1U << 31)

#define CPUID_EXT2_FPU     (1U << 0)
#define CPUID_EXT2_VME     (1U << 1)
#define CPUID_EXT2_DE      (1U << 2)
#define CPUID_EXT2_PSE     (1U << 3)
#define CPUID_EXT2_TSC     (1U << 4)
#define CPUID_EXT2_MSR     (1U << 5)
#define CPUID_EXT2_PAE     (1U << 6)
#define CPUID_EXT2_MCE     (1U << 7)
#define CPUID_EXT2_CX8     (1U << 8)
#define CPUID_EXT2_APIC    (1U << 9)
#define CPUID_EXT2_SYSCALL (1U << 11)
#define CPUID_EXT2_MTRR    (1U << 12)
#define CPUID_EXT2_PGE     (1U << 13)
#define CPUID_EXT2_MCA     (1U << 14)
#define CPUID_EXT2_CMOV    (1U << 15)
#define CPUID_EXT2_PAT     (1U << 16)
#define CPUID_EXT2_PSE36   (1U << 17)
#define CPUID_EXT2_MP      (1U << 19)
#define CPUID_EXT2_NX      (1U << 20)
#define CPUID_EXT2_MMXEXT  (1U << 22)
#define CPUID_EXT2_MMX     (1U << 23)
#define CPUID_EXT2_FXSR    (1U << 24)
#define CPUID_EXT2_FFXSR   (1U << 25)
#define CPUID_EXT2_PDPE1GB (1U << 26)
#define CPUID_EXT2_RDTSCP  (1U << 27)
#define CPUID_EXT2_LM      (1U << 29)
#define CPUID_EXT2_3DNOWEXT (1U << 30)
#define CPUID_EXT2_3DNOW   (1U << 31)
B
bellard 已提交
516

517 518 519 520 521 522 523 524 525 526 527
/* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
#define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
                                CPUID_EXT2_DE | CPUID_EXT2_PSE | \
                                CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
                                CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
                                CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
                                CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
                                CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
                                CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
                                CPUID_EXT2_MMX | CPUID_EXT2_FXSR)

528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571
#define CPUID_EXT3_LAHF_LM (1U << 0)
#define CPUID_EXT3_CMP_LEG (1U << 1)
#define CPUID_EXT3_SVM     (1U << 2)
#define CPUID_EXT3_EXTAPIC (1U << 3)
#define CPUID_EXT3_CR8LEG  (1U << 4)
#define CPUID_EXT3_ABM     (1U << 5)
#define CPUID_EXT3_SSE4A   (1U << 6)
#define CPUID_EXT3_MISALIGNSSE (1U << 7)
#define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
#define CPUID_EXT3_OSVW    (1U << 9)
#define CPUID_EXT3_IBS     (1U << 10)
#define CPUID_EXT3_XOP     (1U << 11)
#define CPUID_EXT3_SKINIT  (1U << 12)
#define CPUID_EXT3_WDT     (1U << 13)
#define CPUID_EXT3_LWP     (1U << 15)
#define CPUID_EXT3_FMA4    (1U << 16)
#define CPUID_EXT3_TCE     (1U << 17)
#define CPUID_EXT3_NODEID  (1U << 19)
#define CPUID_EXT3_TBM     (1U << 21)
#define CPUID_EXT3_TOPOEXT (1U << 22)
#define CPUID_EXT3_PERFCORE (1U << 23)
#define CPUID_EXT3_PERFNB  (1U << 24)

#define CPUID_SVM_NPT          (1U << 0)
#define CPUID_SVM_LBRV         (1U << 1)
#define CPUID_SVM_SVMLOCK      (1U << 2)
#define CPUID_SVM_NRIPSAVE     (1U << 3)
#define CPUID_SVM_TSCSCALE     (1U << 4)
#define CPUID_SVM_VMCBCLEAN    (1U << 5)
#define CPUID_SVM_FLUSHASID    (1U << 6)
#define CPUID_SVM_DECODEASSIST (1U << 7)
#define CPUID_SVM_PAUSEFILTER  (1U << 10)
#define CPUID_SVM_PFTHRESHOLD  (1U << 12)

#define CPUID_7_0_EBX_FSGSBASE (1U << 0)
#define CPUID_7_0_EBX_BMI1     (1U << 3)
#define CPUID_7_0_EBX_HLE      (1U << 4)
#define CPUID_7_0_EBX_AVX2     (1U << 5)
#define CPUID_7_0_EBX_SMEP     (1U << 7)
#define CPUID_7_0_EBX_BMI2     (1U << 8)
#define CPUID_7_0_EBX_ERMS     (1U << 9)
#define CPUID_7_0_EBX_INVPCID  (1U << 10)
#define CPUID_7_0_EBX_RTM      (1U << 11)
#define CPUID_7_0_EBX_MPX      (1U << 14)
C
Chao Peng 已提交
572
#define CPUID_7_0_EBX_AVX512F  (1U << 16) /* AVX-512 Foundation */
573 574 575
#define CPUID_7_0_EBX_RDSEED   (1U << 18)
#define CPUID_7_0_EBX_ADX      (1U << 19)
#define CPUID_7_0_EBX_SMAP     (1U << 20)
C
Chao Peng 已提交
576 577 578
#define CPUID_7_0_EBX_AVX512PF (1U << 26) /* AVX-512 Prefetch */
#define CPUID_7_0_EBX_AVX512ER (1U << 27) /* AVX-512 Exponential and Reciprocal */
#define CPUID_7_0_EBX_AVX512CD (1U << 28) /* AVX-512 Conflict Detection */
H
H. Peter Anvin 已提交
579

580 581 582 583 584
#define CPUID_XSAVE_XSAVEOPT   (1U << 0)
#define CPUID_XSAVE_XSAVEC     (1U << 1)
#define CPUID_XSAVE_XGETBV1    (1U << 2)
#define CPUID_XSAVE_XSAVES     (1U << 3)

J
Jan Kiszka 已提交
585 586
#define CPUID_6_EAX_ARAT       (1U << 2)

587 588 589
/* CPUID[0x80000007].EDX flags: */
#define CPUID_APM_INVTSC       (1U << 8)

590 591
#define CPUID_VENDOR_SZ      12

592 593 594
#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
595
#define CPUID_VENDOR_INTEL "GenuineIntel"
596 597

#define CPUID_VENDOR_AMD_1   0x68747541 /* "Auth" */
598
#define CPUID_VENDOR_AMD_2   0x69746e65 /* "enti" */
599
#define CPUID_VENDOR_AMD_3   0x444d4163 /* "cAMD" */
600
#define CPUID_VENDOR_AMD   "AuthenticAMD"
601

602
#define CPUID_VENDOR_VIA   "CentaurHauls"
603

604 605
#define CPUID_MWAIT_IBE     (1U << 1) /* Interrupts can exit capability */
#define CPUID_MWAIT_EMX     (1U << 0) /* enumeration supported */
606

607 608 609 610
#ifndef HYPERV_SPINLOCK_NEVER_RETRY
#define HYPERV_SPINLOCK_NEVER_RETRY             0xFFFFFFFF
#endif

B
bellard 已提交
611
#define EXCP00_DIVZ	0
612
#define EXCP01_DB	1
B
bellard 已提交
613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629
#define EXCP02_NMI	2
#define EXCP03_INT3	3
#define EXCP04_INTO	4
#define EXCP05_BOUND	5
#define EXCP06_ILLOP	6
#define EXCP07_PREX	7
#define EXCP08_DBLE	8
#define EXCP09_XERR	9
#define EXCP0A_TSS	10
#define EXCP0B_NOSEG	11
#define EXCP0C_STACK	12
#define EXCP0D_GPF	13
#define EXCP0E_PAGE	14
#define EXCP10_COPR	16
#define EXCP11_ALGN	17
#define EXCP12_MCHK	18

B
bellard 已提交
630 631 632
#define EXCP_SYSCALL    0x100 /* only happens in user only emulation
                                 for syscall instruction */

633
/* i386-specific interrupt pending bits.  */
634
#define CPU_INTERRUPT_POLL      CPU_INTERRUPT_TGT_EXT_1
635
#define CPU_INTERRUPT_SMI       CPU_INTERRUPT_TGT_EXT_2
636
#define CPU_INTERRUPT_NMI       CPU_INTERRUPT_TGT_EXT_3
637 638
#define CPU_INTERRUPT_MCE       CPU_INTERRUPT_TGT_EXT_4
#define CPU_INTERRUPT_VIRQ      CPU_INTERRUPT_TGT_INT_0
639 640
#define CPU_INTERRUPT_SIPI      CPU_INTERRUPT_TGT_INT_1
#define CPU_INTERRUPT_TPR       CPU_INTERRUPT_TGT_INT_2
641

642 643
/* Use a clearer name for this.  */
#define CPU_INTERRUPT_INIT      CPU_INTERRUPT_RESET
644

645
typedef enum {
B
bellard 已提交
646
    CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
T
ths 已提交
647
    CC_OP_EFLAGS,  /* all cc are explicitly computed, CC_SRC = flags */
B
bellard 已提交
648 649 650 651

    CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
    CC_OP_MULW,
    CC_OP_MULL,
B
bellard 已提交
652
    CC_OP_MULQ,
B
bellard 已提交
653 654 655 656

    CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
    CC_OP_ADDW,
    CC_OP_ADDL,
B
bellard 已提交
657
    CC_OP_ADDQ,
B
bellard 已提交
658 659 660 661

    CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
    CC_OP_ADCW,
    CC_OP_ADCL,
B
bellard 已提交
662
    CC_OP_ADCQ,
B
bellard 已提交
663 664 665 666

    CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
    CC_OP_SUBW,
    CC_OP_SUBL,
B
bellard 已提交
667
    CC_OP_SUBQ,
B
bellard 已提交
668 669 670 671

    CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
    CC_OP_SBBW,
    CC_OP_SBBL,
B
bellard 已提交
672
    CC_OP_SBBQ,
B
bellard 已提交
673 674 675 676

    CC_OP_LOGICB, /* modify all flags, CC_DST = res */
    CC_OP_LOGICW,
    CC_OP_LOGICL,
B
bellard 已提交
677
    CC_OP_LOGICQ,
B
bellard 已提交
678 679 680 681

    CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
    CC_OP_INCW,
    CC_OP_INCL,
B
bellard 已提交
682
    CC_OP_INCQ,
B
bellard 已提交
683 684 685 686

    CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C  */
    CC_OP_DECW,
    CC_OP_DECL,
B
bellard 已提交
687
    CC_OP_DECQ,
B
bellard 已提交
688

B
comment  
bellard 已提交
689
    CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
B
bellard 已提交
690 691
    CC_OP_SHLW,
    CC_OP_SHLL,
B
bellard 已提交
692
    CC_OP_SHLQ,
B
bellard 已提交
693 694 695 696

    CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
    CC_OP_SARW,
    CC_OP_SARL,
B
bellard 已提交
697
    CC_OP_SARQ,
B
bellard 已提交
698

699 700 701 702 703
    CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
    CC_OP_BMILGW,
    CC_OP_BMILGL,
    CC_OP_BMILGQ,

704 705 706 707
    CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest.  */
    CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest.  */
    CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest.  */

R
Richard Henderson 已提交
708 709
    CC_OP_CLR, /* Z set, all other flags clear.  */

B
bellard 已提交
710
    CC_OP_NB,
711
} CCOp;
B
bellard 已提交
712 713 714

typedef struct SegmentCache {
    uint32_t selector;
B
bellard 已提交
715
    target_ulong base;
B
bellard 已提交
716 717 718 719
    uint32_t limit;
    uint32_t flags;
} SegmentCache;

C
Chao Peng 已提交
720 721 722 723 724 725 726
typedef union {
    uint8_t _b[64];
    uint16_t _w[32];
    uint32_t _l[16];
    uint64_t _q[8];
    float32 _s[16];
    float64 _d[8];
727
} XMMReg; /* really zmm */
C
Chao Peng 已提交
728

B
bellard 已提交
729 730
typedef union {
    uint8_t _b[8];
A
aurel32 已提交
731 732 733
    uint16_t _w[4];
    uint32_t _l[2];
    float32 _s[2];
B
bellard 已提交
734 735 736
    uint64_t q;
} MMXReg;

L
Liu Jinsong 已提交
737 738 739 740 741 742 743 744 745 746
typedef struct BNDReg {
    uint64_t lb;
    uint64_t ub;
} BNDReg;

typedef struct BNDCSReg {
    uint64_t cfgu;
    uint64_t sts;
} BNDCSReg;

747
#ifdef HOST_WORDS_BIGENDIAN
748 749 750 751 752 753
#define XMM_B(n) _b[63 - (n)]
#define XMM_W(n) _w[31 - (n)]
#define XMM_L(n) _l[15 - (n)]
#define XMM_S(n) _s[15 - (n)]
#define XMM_Q(n) _q[7 - (n)]
#define XMM_D(n) _d[7 - (n)]
B
bellard 已提交
754 755 756 757

#define MMX_B(n) _b[7 - (n)]
#define MMX_W(n) _w[3 - (n)]
#define MMX_L(n) _l[1 - (n)]
A
aurel32 已提交
758
#define MMX_S(n) _s[1 - (n)]
B
bellard 已提交
759 760 761 762
#else
#define XMM_B(n) _b[n]
#define XMM_W(n) _w[n]
#define XMM_L(n) _l[n]
B
bellard 已提交
763
#define XMM_S(n) _s[n]
B
bellard 已提交
764
#define XMM_Q(n) _q[n]
B
bellard 已提交
765
#define XMM_D(n) _d[n]
B
bellard 已提交
766 767 768 769

#define MMX_B(n) _b[n]
#define MMX_W(n) _w[n]
#define MMX_L(n) _l[n]
A
aurel32 已提交
770
#define MMX_S(n) _s[n]
B
bellard 已提交
771
#endif
B
bellard 已提交
772
#define MMX_Q(n) q
B
bellard 已提交
773

J
Juan Quintela 已提交
774
typedef union {
775
    floatx80 d __attribute__((aligned(16)));
J
Juan Quintela 已提交
776 777 778
    MMXReg mmx;
} FPReg;

J
Juan Quintela 已提交
779 780 781 782 783
typedef struct {
    uint64_t base;
    uint64_t mask;
} MTRRVar;

784 785 786
#define CPU_NB_REGS64 16
#define CPU_NB_REGS32 8

B
bellard 已提交
787
#ifdef TARGET_X86_64
788
#define CPU_NB_REGS CPU_NB_REGS64
B
bellard 已提交
789
#else
790
#define CPU_NB_REGS CPU_NB_REGS32
B
bellard 已提交
791 792
#endif

P
Paolo Bonzini 已提交
793 794 795
#define MAX_FIXED_COUNTERS 3
#define MAX_GP_COUNTERS    (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)

H
H. Peter Anvin 已提交
796
#define NB_MMU_MODES 3
797

C
Chao Peng 已提交
798 799
#define NB_OPMASK_REGS 8

800 801 802 803 804
typedef enum TPRAccess {
    TPR_ACCESS_READ,
    TPR_ACCESS_WRITE,
} TPRAccess;

B
bellard 已提交
805 806
typedef struct CPUX86State {
    /* standard registers */
B
bellard 已提交
807 808 809
    target_ulong regs[CPU_NB_REGS];
    target_ulong eip;
    target_ulong eflags; /* eflags register. During CPU emulation, CC
B
bellard 已提交
810 811 812 813
                        flags and DF are set to zero because they are
                        stored elsewhere */

    /* emulator internal eflags handling */
B
bellard 已提交
814
    target_ulong cc_dst;
815 816
    target_ulong cc_src;
    target_ulong cc_src2;
B
bellard 已提交
817 818
    uint32_t cc_op;
    int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
819 820 821
    uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
                        are known at translation time. */
    uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
B
bellard 已提交
822

B
bellard 已提交
823 824 825 826 827 828 829
    /* segments */
    SegmentCache segs[6]; /* selector values */
    SegmentCache ldt;
    SegmentCache tr;
    SegmentCache gdt; /* only base and limit are used */
    SegmentCache idt; /* only base and limit are used */

830
    target_ulong cr[5]; /* NOTE: cr1 is unused */
J
Juan Quintela 已提交
831
    int32_t a20_mask;
B
bellard 已提交
832

833 834 835 836
    BNDReg bnd_regs[4];
    BNDCSReg bndcs_regs;
    uint64_t msr_bndcfgs;

837 838 839
    /* Beginning of state preserved by INIT (dummy marker).  */
    struct {} start_init_save;

B
bellard 已提交
840 841
    /* FPU state */
    unsigned int fpstt; /* top of stack index */
842
    uint16_t fpus;
843
    uint16_t fpuc;
B
bellard 已提交
844
    uint8_t fptags[8];   /* 0 = valid, 1 = empty */
J
Juan Quintela 已提交
845
    FPReg fpregs[8];
846 847 848 849
    /* KVM-only so far */
    uint16_t fpop;
    uint64_t fpip;
    uint64_t fpdp;
B
bellard 已提交
850 851

    /* emulator internal variables */
B
bellard 已提交
852
    float_status fp_status;
853
    floatx80 ft0;
854

A
aurel32 已提交
855
    float_status mmx_status; /* for 3DNow! float ops */
B
bellard 已提交
856
    float_status sse_status;
B
bellard 已提交
857
    uint32_t mxcsr;
858
    XMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
B
bellard 已提交
859
    XMMReg xmm_t0;
B
bellard 已提交
860
    MMXReg mmx_t0;
B
bellard 已提交
861

C
Chao Peng 已提交
862 863
    uint64_t opmask_regs[NB_OPMASK_REGS];

B
bellard 已提交
864 865
    /* sysenter registers */
    uint32_t sysenter_cs;
866 867
    target_ulong sysenter_esp;
    target_ulong sysenter_eip;
868 869
    uint64_t efer;
    uint64_t star;
T
ths 已提交
870

B
bellard 已提交
871
    uint64_t vm_hsave;
T
ths 已提交
872

B
bellard 已提交
873 874 875 876 877 878
#ifdef TARGET_X86_64
    target_ulong lstar;
    target_ulong cstar;
    target_ulong fmask;
    target_ulong kernelgsbase;
#endif
B
bellard 已提交
879

A
aliguori 已提交
880
    uint64_t tsc;
881
    uint64_t tsc_adjust;
882
    uint64_t tsc_deadline;
A
aliguori 已提交
883

884
    uint64_t mcg_status;
A
Avi Kivity 已提交
885
    uint64_t msr_ia32_misc_enable;
886
    uint64_t msr_ia32_feature_control;
887

P
Paolo Bonzini 已提交
888 889 890 891 892 893 894
    uint64_t msr_fixed_ctr_ctrl;
    uint64_t msr_global_ctrl;
    uint64_t msr_global_status;
    uint64_t msr_global_ovf_ctrl;
    uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
    uint64_t msr_gp_counters[MAX_GP_COUNTERS];
    uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
895 896 897 898 899 900 901 902 903 904 905 906 907

    uint64_t pat;
    uint32_t smbase;

    /* End of state preserved by INIT (dummy marker).  */
    struct {} end_init_save;

    uint64_t system_time_msr;
    uint64_t wall_clock_msr;
    uint64_t steal_time_msr;
    uint64_t async_pf_en_msr;
    uint64_t pv_eoi_en_msr;

908 909
    uint64_t msr_hv_hypercall;
    uint64_t msr_hv_guest_os_id;
910
    uint64_t msr_hv_vapic;
911
    uint64_t msr_hv_tsc;
912
    uint64_t msr_hv_crash_params[HV_X64_MSR_CRASH_PARAMS];
913

B
bellard 已提交
914 915 916
    /* exception/interrupt handling */
    int error_code;
    int exception_is_int;
B
bellard 已提交
917
    target_ulong exception_next_eip;
B
bellard 已提交
918
    target_ulong dr[8]; /* debug registers */
919
    union {
920
        struct CPUBreakpoint *cpu_breakpoint[4];
921
        struct CPUWatchpoint *cpu_watchpoint[4];
922
    }; /* break/watchpoints for dr[0..3] */
923
    int old_exception;  /* exception in flight */
B
bellard 已提交
924

925 926 927 928 929 930 931 932 933 934
    uint64_t vm_vmcb;
    uint64_t tsc_offset;
    uint64_t intercept;
    uint16_t intercept_cr_read;
    uint16_t intercept_cr_write;
    uint16_t intercept_dr_read;
    uint16_t intercept_dr_write;
    uint32_t intercept_exceptions;
    uint8_t v_tpr;

935 936 937 938
    /* KVM states, automatically cleared on reset */
    uint8_t nmi_injected;
    uint8_t nmi_pending;

939
    CPU_COMMON
B
bellard 已提交
940

941
    /* Fields from here on are preserved across CPU reset. */
J
Jan Kiszka 已提交
942

B
bellard 已提交
943
    /* processor features (e.g. for CPUID insn) */
944
    uint32_t cpuid_level;
945 946
    uint32_t cpuid_xlevel;
    uint32_t cpuid_xlevel2;
B
bellard 已提交
947 948 949 950
    uint32_t cpuid_vendor1;
    uint32_t cpuid_vendor2;
    uint32_t cpuid_vendor3;
    uint32_t cpuid_version;
951
    FeatureWordArray features;
952
    uint32_t cpuid_model[12];
953

954 955 956
    /* MTRRs */
    uint64_t mtrr_fixed[11];
    uint64_t mtrr_deftype;
957
    MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
958

A
aliguori 已提交
959
    /* For KVM */
960
    uint32_t mp_state;
961
    int32_t exception_injected;
962
    int32_t interrupt_injected;
963 964 965
    uint8_t soft_interrupt;
    uint8_t has_error_code;
    uint32_t sipi_vector;
966
    bool tsc_valid;
967
    int64_t tsc_khz;
968 969
    void *kvm_xsave_buf;

970 971 972
    uint64_t mcg_cap;
    uint64_t mcg_ctl;
    uint64_t mce_banks[MCE_BANKS_DEF*4];
A
Andre Przywara 已提交
973 974

    uint64_t tsc_aux;
975 976 977 978 979

    /* vmstate */
    uint16_t fpus_vmstate;
    uint16_t fptag_vmstate;
    uint16_t fpregs_format_vmstate;
980 981 982
    uint64_t xstate_bv;

    uint64_t xcr0;
983
    uint64_t xss;
984 985

    TPRAccess tpr_access_type;
B
bellard 已提交
986 987
} CPUX86State;

A
Andreas Färber 已提交
988 989
#include "cpu-qom.h"

990
X86CPU *cpu_x86_init(const char *cpu_model);
991
X86CPU *cpu_x86_create(const char *cpu_model, Error **errp);
992
int cpu_x86_exec(CPUState *cpu);
P
Peter Maydell 已提交
993
void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf);
994
void x86_cpudef_setup(void);
995
int cpu_x86_support_mca_broadcast(CPUX86State *env);
996

B
bellard 已提交
997
int cpu_get_pic_interrupt(CPUX86State *s);
B
bellard 已提交
998 999
/* MSDOS compatibility mode FPU exception support */
void cpu_set_ferr(CPUX86State *s);
B
bellard 已提交
1000 1001 1002

/* this function must always be used to load data in the segment
   cache: it synchronizes the hflags with the segment cache values */
1003
static inline void cpu_x86_load_seg_cache(CPUX86State *env,
B
bellard 已提交
1004
                                          int seg_reg, unsigned int selector,
B
bellard 已提交
1005
                                          target_ulong base,
1006
                                          unsigned int limit,
B
bellard 已提交
1007 1008 1009 1010
                                          unsigned int flags)
{
    SegmentCache *sc;
    unsigned int new_hflags;
1011

B
bellard 已提交
1012 1013 1014 1015 1016 1017 1018
    sc = &env->segs[seg_reg];
    sc->selector = selector;
    sc->base = base;
    sc->limit = limit;
    sc->flags = flags;

    /* update the hidden flags */
B
bellard 已提交
1019 1020 1021 1022 1023 1024 1025
    {
        if (seg_reg == R_CS) {
#ifdef TARGET_X86_64
            if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
                /* long mode */
                env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
                env->hflags &= ~(HF_ADDSEG_MASK);
1026
            } else
B
bellard 已提交
1027 1028 1029 1030 1031 1032 1033 1034
#endif
            {
                /* legacy / compatibility case */
                new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
                    >> (DESC_B_SHIFT - HF_CS32_SHIFT);
                env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
                    new_hflags;
            }
P
Paolo Bonzini 已提交
1035 1036 1037
        }
        if (seg_reg == R_SS) {
            int cpl = (flags >> DESC_DPL_SHIFT) & 3;
1038 1039 1040 1041
#if HF_CPL_MASK != 3
#error HF_CPL_MASK is hardcoded
#endif
            env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
B
bellard 已提交
1042 1043 1044 1045 1046
        }
        new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
            >> (DESC_B_SHIFT - HF_SS32_SHIFT);
        if (env->hflags & HF_CS64_MASK) {
            /* zero base assumed for DS, ES and SS in long mode */
1047
        } else if (!(env->cr[0] & CR0_PE_MASK) ||
B
bellard 已提交
1048 1049
                   (env->eflags & VM_MASK) ||
                   !(env->hflags & HF_CS32_MASK)) {
B
bellard 已提交
1050 1051 1052 1053 1054 1055 1056
            /* XXX: try to avoid this test. The problem comes from the
               fact that is real mode or vm86 mode we only modify the
               'base' and 'selector' fields of the segment cache to go
               faster. A solution may be to force addseg to one in
               translate-i386.c. */
            new_hflags |= HF_ADDSEG_MASK;
        } else {
1057
            new_hflags |= ((env->segs[R_DS].base |
B
bellard 已提交
1058
                            env->segs[R_ES].base |
1059
                            env->segs[R_SS].base) != 0) <<
B
bellard 已提交
1060 1061
                HF_ADDSEG_SHIFT;
        }
1062
        env->hflags = (env->hflags &
B
bellard 已提交
1063
                       ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
B
bellard 已提交
1064 1065 1066
    }
}

1067
static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
1068
                                               uint8_t sipi_vector)
1069
{
1070
    CPUState *cs = CPU(cpu);
1071 1072
    CPUX86State *env = &cpu->env;

1073 1074 1075 1076 1077
    env->eip = 0;
    cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
                           sipi_vector << 12,
                           env->segs[R_CS].limit,
                           env->segs[R_CS].flags);
1078
    cs->halted = 0;
1079 1080
}

1081 1082 1083 1084
int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
                            target_ulong *base, unsigned int *limit,
                            unsigned int *flags);

B
blueswir1 已提交
1085
/* op_helper.c */
1086
/* used for debug or cpu save/restore */
1087 1088
void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f);
floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper);
1089

B
blueswir1 已提交
1090
/* cpu-exec.c */
B
bellard 已提交
1091 1092 1093
/* the following helpers are only usable in user mode simulation as
   they can trigger unexpected exceptions */
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
1094 1095
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
B
bellard 已提交
1096 1097 1098 1099

/* you can call this signal handler from your SIGBUS and SIGSEGV
   signal handlers to inform the virtual CPU of exceptions. non zero
   is returned if the signal was handled by the virtual CPU.  */
1100
int cpu_x86_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1101
                           void *puc);
B
blueswir1 已提交
1102

1103 1104 1105 1106
/* cpuid.c */
void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
                   uint32_t *eax, uint32_t *ebx,
                   uint32_t *ecx, uint32_t *edx);
1107
void cpu_clear_apic_feature(CPUX86State *env);
1108 1109
void host_cpuid(uint32_t function, uint32_t count,
                uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
1110

B
blueswir1 已提交
1111
/* helper.c */
1112
int x86_cpu_handle_mmu_fault(CPUState *cpu, vaddr addr,
1113
                             int is_write, int mmu_idx);
1114
void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
B
bellard 已提交
1115

1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127
#ifndef CONFIG_USER_ONLY
uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
#endif

1128
static inline bool hw_local_breakpoint_enabled(unsigned long dr7, int index)
B
blueswir1 已提交
1129
{
1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
    return (dr7 >> (index * 2)) & 1;
}

static inline bool hw_global_breakpoint_enabled(unsigned long dr7, int index)
{
    return (dr7 >> (index * 2)) & 2;

}
static inline bool hw_breakpoint_enabled(unsigned long dr7, int index)
{
    return hw_global_breakpoint_enabled(dr7, index) ||
           hw_local_breakpoint_enabled(dr7, index);
B
blueswir1 已提交
1142
}
B
bellard 已提交
1143

B
blueswir1 已提交
1144 1145
static inline int hw_breakpoint_type(unsigned long dr7, int index)
{
1146
    return (dr7 >> (DR7_TYPE_SHIFT + (index * 4))) & 3;
B
blueswir1 已提交
1147 1148 1149 1150
}

static inline int hw_breakpoint_len(unsigned long dr7, int index)
{
1151
    int len = ((dr7 >> (DR7_LEN_SHIFT + (index * 4))) & 3);
B
blueswir1 已提交
1152 1153 1154 1155 1156
    return (len == 2) ? 8 : len + 1;
}

void hw_breakpoint_insert(CPUX86State *env, int index);
void hw_breakpoint_remove(CPUX86State *env, int index);
1157
bool check_hw_breakpoints(CPUX86State *env, bool force_dr6_update);
1158
void breakpoint_handler(CPUState *cs);
B
blueswir1 已提交
1159 1160 1161 1162 1163 1164 1165 1166

/* will be suppressed */
void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);

/* hw/pc.c */
uint64_t cpu_get_tsc(CPUX86State *env);
A
aliguori 已提交
1167

B
bellard 已提交
1168
#define TARGET_PAGE_BITS 12
1169

1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180
#ifdef TARGET_X86_64
#define TARGET_PHYS_ADDR_SPACE_BITS 52
/* ??? This is really 48 bits, sign-extended, but the only thing
   accessible to userland with bit 48 set is the VSYSCALL, and that
   is handled via other mechanisms.  */
#define TARGET_VIRT_ADDR_SPACE_BITS 47
#else
#define TARGET_PHYS_ADDR_SPACE_BITS 36
#define TARGET_VIRT_ADDR_SPACE_BITS 32
#endif

1181 1182 1183 1184 1185 1186 1187 1188
/* XXX: This value should match the one returned by CPUID
 * and in exec.c */
# if defined(TARGET_X86_64)
# define PHYS_ADDR_MASK 0xffffffffffLL
# else
# define PHYS_ADDR_MASK 0xfffffffffLL
# endif

1189
#define cpu_init(cpu_model) CPU(cpu_x86_init(cpu_model))
1190

1191 1192 1193
#define cpu_exec cpu_x86_exec
#define cpu_gen_code cpu_x86_gen_code
#define cpu_signal_handler cpu_x86_signal_handler
P
Peter Maydell 已提交
1194
#define cpu_list x86_cpu_list
1195
#define cpudef_setup x86_cpudef_setup
1196

1197
/* MMU modes definitions */
1198
#define MMU_MODE0_SUFFIX _ksmap
1199
#define MMU_MODE1_SUFFIX _user
1200
#define MMU_MODE2_SUFFIX _knosmap /* SMAP disabled or CPL<3 && AC=1 */
1201
#define MMU_KSMAP_IDX   0
H
H. Peter Anvin 已提交
1202
#define MMU_USER_IDX    1
1203
#define MMU_KNOSMAP_IDX 2
1204
static inline int cpu_mmu_index(CPUX86State *env, bool ifetch)
1205
{
H
H. Peter Anvin 已提交
1206
    return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
1207
        (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
1208 1209 1210 1211 1212 1213 1214 1215
        ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
}

static inline int cpu_mmu_index_kernel(CPUX86State *env)
{
    return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
        ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
        ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1216 1217
}

1218 1219 1220 1221
#define CC_DST  (env->cc_dst)
#define CC_SRC  (env->cc_src)
#define CC_SRC2 (env->cc_src2)
#define CC_OP   (env->cc_op)
1222

1223 1224 1225 1226 1227 1228 1229 1230 1231 1232
/* n must be a constant to be efficient */
static inline target_long lshift(target_long x, int n)
{
    if (n >= 0) {
        return x << n;
    } else {
        return x >> (-n);
    }
}

1233 1234 1235 1236 1237 1238
/* float macros */
#define FT0    (env->ft0)
#define ST0    (env->fpregs[env->fpstt].d)
#define ST(n)  (env->fpregs[(env->fpstt + (n)) & 7].d)
#define ST1    ST(1)

B
blueswir1 已提交
1239
/* translate.c */
1240 1241
void optimize_flags_init(void);

1242
#include "exec/cpu-all.h"
T
ths 已提交
1243 1244
#include "svm.h"

1245
#if !defined(CONFIG_USER_ONLY)
P
Paolo Bonzini 已提交
1246
#include "hw/i386/apic.h"
1247 1248
#endif

1249
#include "exec/exec-all.h"
1250

1251
static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
1252 1253 1254 1255
                                        target_ulong *cs_base, int *flags)
{
    *cs_base = env->segs[R_CS].base;
    *pc = *cs_base + env->eip;
J
Jan Kiszka 已提交
1256
    *flags = env->hflags |
H
H. Peter Anvin 已提交
1257
        (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
1258 1259
}

1260 1261
void do_cpu_init(X86CPU *cpu);
void do_cpu_sipi(X86CPU *cpu);
J
Jan Kiszka 已提交
1262

1263 1264 1265
#define MCE_INJECT_BROADCAST    1
#define MCE_INJECT_UNCOND_AO    2

1266
void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
1267
                        uint64_t status, uint64_t mcg_status, uint64_t addr,
1268
                        uint64_t misc, int flags);
J
Jan Kiszka 已提交
1269

B
Blue Swirl 已提交
1270
/* excp_helper.c */
B
Blue Swirl 已提交
1271
void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
1272 1273
void QEMU_NORETURN raise_exception_ra(CPUX86State *env, int exception_index,
                                      uintptr_t retaddr);
B
Blue Swirl 已提交
1274 1275
void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
                                       int error_code);
1276 1277
void QEMU_NORETURN raise_exception_err_ra(CPUX86State *env, int exception_index,
                                          int error_code, uintptr_t retaddr);
B
Blue Swirl 已提交
1278 1279 1280
void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
                                   int error_code, int next_eip_addend);

1281 1282 1283
/* cc_helper.c */
extern const uint8_t parity_table[256];
uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
1284
void update_fp_status(CPUX86State *env);
1285 1286 1287

static inline uint32_t cpu_compute_eflags(CPUX86State *env)
{
L
liguang 已提交
1288
    return env->eflags | cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
1289 1290
}

1291 1292 1293
/* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS
 * after generating a call to a helper that uses this.
 */
1294 1295 1296 1297
static inline void cpu_load_eflags(CPUX86State *env, int eflags,
                                   int update_mask)
{
    CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
1298
    CC_OP = CC_OP_EFLAGS;
L
liguang 已提交
1299
    env->df = 1 - (2 * ((eflags >> 10) & 1));
1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
    env->eflags = (env->eflags & ~update_mask) |
        (eflags & update_mask) | 0x2;
}

/* load efer and update the corresponding hflags. XXX: do consistency
   checks with cpuid bits? */
static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
{
    env->efer = val;
    env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
    if (env->efer & MSR_EFER_LMA) {
        env->hflags |= HF_LMA_MASK;
    }
    if (env->efer & MSR_EFER_SVME) {
        env->hflags |= HF_SVME_MASK;
    }
}

1318 1319 1320 1321 1322
static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
{
    return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
}

1323 1324
/* fpu_helper.c */
void cpu_set_mxcsr(CPUX86State *env, uint32_t val);
1325
void cpu_set_fpuc(CPUX86State *env, uint16_t val);
1326

K
KONRAD Frederic 已提交
1327 1328 1329
/* mem_helper.c */
void helper_lock_init(void);

B
Blue Swirl 已提交
1330 1331 1332 1333 1334
/* svm_helper.c */
void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
                                   uint64_t param);
void cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1);

1335
/* seg_helper.c */
B
Blue Swirl 已提交
1336
void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
1337

1338
/* smm_helper.c */
1339
void do_smm_enter(X86CPU *cpu);
1340
void cpu_smm_update(X86CPU *cpu);
1341

1342
void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
1343

1344
void x86_cpu_compat_kvm_no_autoenable(FeatureWord w, uint32_t features);
1345
void x86_cpu_compat_kvm_no_autodisable(FeatureWord w, uint32_t features);
1346

1347

1348 1349 1350
/* Return name of 32-bit register, from a R_* constant */
const char *get_register_name_32(unsigned int reg);

1351
void enable_compat_apic_id_mode(void);
1352

1353
#define APIC_DEFAULT_ADDRESS 0xfee00000
1354
#define APIC_SPACE_SIZE      0x100000
1355

1356 1357 1358
void x86_cpu_dump_local_apic_state(CPUState *cs, FILE *f,
                                   fprintf_function cpu_fprintf, int flags);

B
bellard 已提交
1359
#endif /* CPU_I386_H */