serial.c 29.2 KB
Newer Older
B
bellard 已提交
1
/*
2
 * QEMU 16550A UART emulation
3
 *
B
bellard 已提交
4
 * Copyright (c) 2003-2004 Fabrice Bellard
5
 * Copyright (c) 2008 Citrix Systems, Inc.
6
 *
B
bellard 已提交
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
G
Gerd Hoffmann 已提交
25

P
Peter Maydell 已提交
26
#include "qemu/osdep.h"
P
Paolo Bonzini 已提交
27
#include "hw/char/serial.h"
28
#include "sysemu/char.h"
29
#include "qapi/error.h"
30
#include "qemu/timer.h"
31
#include "exec/address-spaces.h"
32
#include "qemu/error-report.h"
B
bellard 已提交
33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49

//#define DEBUG_SERIAL

#define UART_LCR_DLAB	0x80	/* Divisor latch access bit */

#define UART_IER_MSI	0x08	/* Enable Modem status interrupt */
#define UART_IER_RLSI	0x04	/* Enable receiver line status interrupt */
#define UART_IER_THRI	0x02	/* Enable Transmitter holding register int. */
#define UART_IER_RDI	0x01	/* Enable receiver data interrupt */

#define UART_IIR_NO_INT	0x01	/* No interrupts pending */
#define UART_IIR_ID	0x06	/* Mask for the interrupt ID */

#define UART_IIR_MSI	0x00	/* Modem status interrupt */
#define UART_IIR_THRI	0x02	/* Transmitter holding register empty */
#define UART_IIR_RDI	0x04	/* Receiver data interrupt */
#define UART_IIR_RLSI	0x06	/* Receiver line status interrupt */
50 51 52 53
#define UART_IIR_CTI    0x0C    /* Character Timeout Indication */

#define UART_IIR_FENF   0x80    /* Fifo enabled, but not functionning */
#define UART_IIR_FE     0xC0    /* Fifo enabled */
B
bellard 已提交
54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83

/*
 * These are the definitions for the Modem Control Register
 */
#define UART_MCR_LOOP	0x10	/* Enable loopback test mode */
#define UART_MCR_OUT2	0x08	/* Out2 complement */
#define UART_MCR_OUT1	0x04	/* Out1 complement */
#define UART_MCR_RTS	0x02	/* RTS complement */
#define UART_MCR_DTR	0x01	/* DTR complement */

/*
 * These are the definitions for the Modem Status Register
 */
#define UART_MSR_DCD	0x80	/* Data Carrier Detect */
#define UART_MSR_RI	0x40	/* Ring Indicator */
#define UART_MSR_DSR	0x20	/* Data Set Ready */
#define UART_MSR_CTS	0x10	/* Clear to Send */
#define UART_MSR_DDCD	0x08	/* Delta DCD */
#define UART_MSR_TERI	0x04	/* Trailing edge ring indicator */
#define UART_MSR_DDSR	0x02	/* Delta DSR */
#define UART_MSR_DCTS	0x01	/* Delta CTS */
#define UART_MSR_ANY_DELTA 0x0F	/* Any of the delta bits! */

#define UART_LSR_TEMT	0x40	/* Transmitter empty */
#define UART_LSR_THRE	0x20	/* Transmit-hold-register empty */
#define UART_LSR_BI	0x10	/* Break interrupt indicator */
#define UART_LSR_FE	0x08	/* Frame error indicator */
#define UART_LSR_PE	0x04	/* Parity error indicator */
#define UART_LSR_OE	0x02	/* Overrun error indicator */
#define UART_LSR_DR	0x01	/* Receiver data ready */
84
#define UART_LSR_INT_ANY 0x1E	/* Any of the lsr-interrupt-triggering status bits */
B
bellard 已提交
85

86 87 88 89 90 91 92 93 94 95 96 97 98 99
/* Interrupt trigger levels. The byte-counts are for 16550A - in newer UARTs the byte-count for each ITL is higher. */

#define UART_FCR_ITL_1      0x00 /* 1 byte ITL */
#define UART_FCR_ITL_2      0x40 /* 4 bytes ITL */
#define UART_FCR_ITL_3      0x80 /* 8 bytes ITL */
#define UART_FCR_ITL_4      0xC0 /* 14 bytes ITL */

#define UART_FCR_DMS        0x08    /* DMA Mode Select */
#define UART_FCR_XFR        0x04    /* XMIT Fifo Reset */
#define UART_FCR_RFR        0x02    /* RCVR Fifo Reset */
#define UART_FCR_FE         0x01    /* FIFO Enable */

#define MAX_XMIT_RETRY      4

100 101
#ifdef DEBUG_SERIAL
#define DPRINTF(fmt, ...) \
102
do { fprintf(stderr, "serial: " fmt , ## __VA_ARGS__); } while (0)
103 104
#else
#define DPRINTF(fmt, ...) \
105
do {} while (0)
106 107
#endif

108
static void serial_receive1(void *opaque, const uint8_t *buf, int size);
109

110
static inline void recv_fifo_put(SerialState *s, uint8_t chr)
B
bellard 已提交
111
{
112
    /* Receive overruns do not overwrite FIFO contents. */
113 114 115
    if (!fifo8_is_full(&s->recv_fifo)) {
        fifo8_push(&s->recv_fifo, chr);
    } else {
116
        s->lsr |= UART_LSR_OE;
117
    }
118
}
A
aurel32 已提交
119

120 121 122 123 124 125
static void serial_update_irq(SerialState *s)
{
    uint8_t tmp_iir = UART_IIR_NO_INT;

    if ((s->ier & UART_IER_RLSI) && (s->lsr & UART_LSR_INT_ANY)) {
        tmp_iir = UART_IIR_RLSI;
126
    } else if ((s->ier & UART_IER_RDI) && s->timeout_ipending) {
127 128 129
        /* Note that(s->ier & UART_IER_RDI) can mask this interrupt,
         * this is not in the specification but is observed on existing
         * hardware.  */
130
        tmp_iir = UART_IIR_CTI;
131 132
    } else if ((s->ier & UART_IER_RDI) && (s->lsr & UART_LSR_DR) &&
               (!(s->fcr & UART_FCR_FE) ||
133
                s->recv_fifo.num >= s->recv_fifo_itl)) {
134
        tmp_iir = UART_IIR_RDI;
135 136 137 138 139 140 141 142 143 144 145 146
    } else if ((s->ier & UART_IER_THRI) && s->thr_ipending) {
        tmp_iir = UART_IIR_THRI;
    } else if ((s->ier & UART_IER_MSI) && (s->msr & UART_MSR_ANY_DELTA)) {
        tmp_iir = UART_IIR_MSI;
    }

    s->iir = tmp_iir | (s->iir & 0xF0);

    if (tmp_iir != UART_IIR_NO_INT) {
        qemu_irq_raise(s->irq);
    } else {
        qemu_irq_lower(s->irq);
A
aurel32 已提交
147 148 149
    }
}

B
bellard 已提交
150 151
static void serial_update_parameters(SerialState *s)
{
152
    int speed, parity, data_bits, stop_bits, frame_size;
B
bellard 已提交
153
    QEMUSerialSetParams ssp;
B
bellard 已提交
154

155 156 157
    if (s->divider == 0)
        return;

S
Stefan Weil 已提交
158
    /* Start bit. */
159
    frame_size = 1;
B
bellard 已提交
160
    if (s->lcr & 0x08) {
S
Stefan Weil 已提交
161 162
        /* Parity bit. */
        frame_size++;
B
bellard 已提交
163 164 165 166 167 168 169
        if (s->lcr & 0x10)
            parity = 'E';
        else
            parity = 'O';
    } else {
            parity = 'N';
    }
170
    if (s->lcr & 0x04)
B
bellard 已提交
171 172 173
        stop_bits = 2;
    else
        stop_bits = 1;
174

B
bellard 已提交
175
    data_bits = (s->lcr & 0x03) + 5;
176
    frame_size += data_bits + stop_bits;
A
aurel32 已提交
177
    speed = s->baudbase / s->divider;
B
bellard 已提交
178 179 180 181
    ssp.speed = speed;
    ssp.parity = parity;
    ssp.data_bits = data_bits;
    ssp.stop_bits = stop_bits;
182
    s->char_transmit_time =  (NANOSECONDS_PER_SECOND / speed) * frame_size;
183
    qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp);
184 185

    DPRINTF("speed=%d parity=%c data=%d stop=%d\n",
B
bellard 已提交
186 187 188
           speed, parity, data_bits, stop_bits);
}

189 190 191 192 193
static void serial_update_msl(SerialState *s)
{
    uint8_t omsr;
    int flags;

194
    timer_del(s->modem_status_poll);
195

196
    if (qemu_chr_fe_ioctl(s->chr,CHR_IOCTL_SERIAL_GET_TIOCM, &flags) == -ENOTSUP) {
197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219
        s->poll_msl = -1;
        return;
    }

    omsr = s->msr;

    s->msr = (flags & CHR_TIOCM_CTS) ? s->msr | UART_MSR_CTS : s->msr & ~UART_MSR_CTS;
    s->msr = (flags & CHR_TIOCM_DSR) ? s->msr | UART_MSR_DSR : s->msr & ~UART_MSR_DSR;
    s->msr = (flags & CHR_TIOCM_CAR) ? s->msr | UART_MSR_DCD : s->msr & ~UART_MSR_DCD;
    s->msr = (flags & CHR_TIOCM_RI) ? s->msr | UART_MSR_RI : s->msr & ~UART_MSR_RI;

    if (s->msr != omsr) {
         /* Set delta bits */
         s->msr = s->msr | ((s->msr >> 4) ^ (omsr >> 4));
         /* UART_MSR_TERI only if change was from 1 -> 0 */
         if ((s->msr & UART_MSR_TERI) && !(omsr & UART_MSR_RI))
             s->msr &= ~UART_MSR_TERI;
         serial_update_irq(s);
    }

    /* The real 16550A apparently has a 250ns response latency to line status changes.
       We'll be lazy and poll only every 10ms, and only poll it at all if MSI interrupts are turned on */

220 221 222 223
    if (s->poll_msl) {
        timer_mod(s->modem_status_poll, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
                  NANOSECONDS_PER_SECOND / 100);
    }
224 225
}

226
static gboolean serial_xmit(GIOChannel *chan, GIOCondition cond, void *opaque)
227 228 229
{
    SerialState *s = opaque;

230
    do {
231
        assert(!(s->lsr & UART_LSR_TEMT));
232
        if (s->tsr_retry <= 0) {
233 234
            assert(!(s->lsr & UART_LSR_THRE));

235
            if (s->fcr & UART_FCR_FE) {
236
                assert(!fifo8_is_empty(&s->xmit_fifo));
237 238 239 240 241 242
                s->tsr = fifo8_pop(&s->xmit_fifo);
                if (!s->xmit_fifo.num) {
                    s->lsr |= UART_LSR_THRE;
                }
            } else {
                s->tsr = s->thr;
243
                s->lsr |= UART_LSR_THRE;
244 245 246 247
            }
            if ((s->lsr & UART_LSR_THRE) && !s->thr_ipending) {
                s->thr_ipending = 1;
                serial_update_irq(s);
P
Peter Crosthwaite 已提交
248
            }
249 250
        }

251 252 253 254 255 256 257 258 259 260 261 262 263
        if (s->mcr & UART_MCR_LOOP) {
            /* in loopback mode, say that we just received a char */
            serial_receive1(s, &s->tsr, 1);
        } else if (qemu_chr_fe_write(s->chr, &s->tsr, 1) != 1) {
            if (s->tsr_retry >= 0 && s->tsr_retry < MAX_XMIT_RETRY &&
                qemu_chr_fe_add_watch(s->chr, G_IO_OUT|G_IO_HUP,
                                      serial_xmit, s) > 0) {
                s->tsr_retry++;
                return FALSE;
            }
            s->tsr_retry = 0;
        } else {
            s->tsr_retry = 0;
264
        }
265

266 267
        /* Transmit another byte if it is already available. It is only
           possible when FIFO is enabled and not empty. */
268
    } while (!(s->lsr & UART_LSR_THRE));
269

270
    s->last_xmit_ts = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
271
    s->lsr |= UART_LSR_TEMT;
272 273

    return FALSE;
274 275 276
}


277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306
/* Setter for FCR.
   is_load flag means, that value is set while loading VM state
   and interrupt should not be invoked */
static void serial_write_fcr(SerialState *s, uint8_t val)
{
    /* Set fcr - val only has the bits that are supposed to "stick" */
    s->fcr = val;

    if (val & UART_FCR_FE) {
        s->iir |= UART_IIR_FE;
        /* Set recv_fifo trigger Level */
        switch (val & 0xC0) {
        case UART_FCR_ITL_1:
            s->recv_fifo_itl = 1;
            break;
        case UART_FCR_ITL_2:
            s->recv_fifo_itl = 4;
            break;
        case UART_FCR_ITL_3:
            s->recv_fifo_itl = 8;
            break;
        case UART_FCR_ITL_4:
            s->recv_fifo_itl = 14;
            break;
        }
    } else {
        s->iir &= ~UART_IIR_FE;
    }
}

307 308
static void serial_ioport_write(void *opaque, hwaddr addr, uint64_t val,
                                unsigned size)
B
bellard 已提交
309
{
B
bellard 已提交
310
    SerialState *s = opaque;
311

B
bellard 已提交
312
    addr &= 7;
K
Kevin Wolf 已提交
313
    DPRINTF("write addr=0x%" HWADDR_PRIx " val=0x%" PRIx64 "\n", addr, val);
B
bellard 已提交
314 315 316 317 318
    switch(addr) {
    default:
    case 0:
        if (s->lcr & UART_LCR_DLAB) {
            s->divider = (s->divider & 0xff00) | val;
B
bellard 已提交
319
            serial_update_parameters(s);
B
bellard 已提交
320
        } else {
321 322
            s->thr = (uint8_t) val;
            if(s->fcr & UART_FCR_FE) {
323 324 325 326 327
                /* xmit overruns overwrite data, so make space if needed */
                if (fifo8_is_full(&s->xmit_fifo)) {
                    fifo8_pop(&s->xmit_fifo);
                }
                fifo8_push(&s->xmit_fifo, s->thr);
A
aurel32 已提交
328
            }
329 330
            s->thr_ipending = 0;
            s->lsr &= ~UART_LSR_THRE;
331
            s->lsr &= ~UART_LSR_TEMT;
332
            serial_update_irq(s);
333 334 335
            if (s->tsr_retry <= 0) {
                serial_xmit(NULL, G_IO_OUT, s);
            }
B
bellard 已提交
336 337 338 339 340
        }
        break;
    case 1:
        if (s->lcr & UART_LCR_DLAB) {
            s->divider = (s->divider & 0x00ff) | (val << 8);
B
bellard 已提交
341
            serial_update_parameters(s);
B
bellard 已提交
342
        } else {
343
            uint8_t changed = (s->ier ^ val) & 0x0f;
B
bellard 已提交
344
            s->ier = val & 0x0f;
345
            /* If the backend device is a real serial port, turn polling of the modem
346 347 348
             * status lines on physical port on or off depending on UART_IER_MSI state.
             */
            if ((changed & UART_IER_MSI) && s->poll_msl >= 0) {
349 350 351 352
                if (s->ier & UART_IER_MSI) {
                     s->poll_msl = 1;
                     serial_update_msl(s);
                } else {
353
                     timer_del(s->modem_status_poll);
354 355 356
                     s->poll_msl = 0;
                }
            }
357 358 359 360 361 362

            /* Turning on the THRE interrupt on IER can trigger the interrupt
             * if LSR.THRE=1, even if it had been masked before by reading IIR.
             * This is not in the datasheet, but Windows relies on it.  It is
             * unclear if THRE has to be resampled every time THRI becomes
             * 1, or only on the rising edge.  Bochs does the latter, and Windows
363 364
             * always toggles IER to all zeroes and back to all ones, so do the
             * same.
365 366 367 368
             *
             * If IER.THRI is zero, thr_ipending is not used.  Set it to zero
             * so that the thr_ipending subsection is not migrated.
             */
369 370 371 372 373 374 375 376 377 378
            if (changed & UART_IER_THRI) {
                if ((s->ier & UART_IER_THRI) && (s->lsr & UART_LSR_THRE)) {
                    s->thr_ipending = 1;
                } else {
                    s->thr_ipending = 0;
                }
            }

            if (changed) {
                serial_update_irq(s);
B
bellard 已提交
379
            }
B
bellard 已提交
380 381 382
        }
        break;
    case 2:
383
        /* Did the enable/disable flag change? If so, make sure FIFOs get flushed */
384
        if ((val ^ s->fcr) & UART_FCR_FE) {
385
            val |= UART_FCR_XFR | UART_FCR_RFR;
386
        }
387 388 389 390

        /* FIFO clear */

        if (val & UART_FCR_RFR) {
391
            s->lsr &= ~(UART_LSR_DR | UART_LSR_BI);
392
            timer_del(s->fifo_timeout_timer);
393
            s->timeout_ipending = 0;
394
            fifo8_reset(&s->recv_fifo);
395 396 397
        }

        if (val & UART_FCR_XFR) {
398 399
            s->lsr |= UART_LSR_THRE;
            s->thr_ipending = 1;
400
            fifo8_reset(&s->xmit_fifo);
401 402
        }

403
        serial_write_fcr(s, val & 0xC9);
404
        serial_update_irq(s);
B
bellard 已提交
405 406
        break;
    case 3:
B
bellard 已提交
407 408 409 410 411 412 413
        {
            int break_enable;
            s->lcr = val;
            serial_update_parameters(s);
            break_enable = (val >> 6) & 1;
            if (break_enable != s->last_break_enable) {
                s->last_break_enable = break_enable;
414
                qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_SERIAL_SET_BREAK,
B
bellard 已提交
415
                               &break_enable);
B
bellard 已提交
416 417
            }
        }
B
bellard 已提交
418 419
        break;
    case 4:
420 421 422 423 424 425 426 427 428
        {
            int flags;
            int old_mcr = s->mcr;
            s->mcr = val & 0x1f;
            if (val & UART_MCR_LOOP)
                break;

            if (s->poll_msl >= 0 && old_mcr != s->mcr) {

429
                qemu_chr_fe_ioctl(s->chr,CHR_IOCTL_SERIAL_GET_TIOCM, &flags);
430 431 432 433 434 435 436 437

                flags &= ~(CHR_TIOCM_RTS | CHR_TIOCM_DTR);

                if (val & UART_MCR_RTS)
                    flags |= CHR_TIOCM_RTS;
                if (val & UART_MCR_DTR)
                    flags |= CHR_TIOCM_DTR;

438
                qemu_chr_fe_ioctl(s->chr,CHR_IOCTL_SERIAL_SET_TIOCM, &flags);
439 440
                /* Update the modem status after a one-character-send wait-time, since there may be a response
                   from the device/computer at the other end of the serial line */
441
                timer_mod(s->modem_status_poll, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time);
442 443
            }
        }
B
bellard 已提交
444 445 446 447 448 449 450 451 452 453 454
        break;
    case 5:
        break;
    case 6:
        break;
    case 7:
        s->scr = val;
        break;
    }
}

455
static uint64_t serial_ioport_read(void *opaque, hwaddr addr, unsigned size)
B
bellard 已提交
456
{
B
bellard 已提交
457
    SerialState *s = opaque;
B
bellard 已提交
458 459 460 461 462 463 464
    uint32_t ret;

    addr &= 7;
    switch(addr) {
    default:
    case 0:
        if (s->lcr & UART_LCR_DLAB) {
465
            ret = s->divider & 0xff;
B
bellard 已提交
466
        } else {
467
            if(s->fcr & UART_FCR_FE) {
468
                ret = fifo8_is_empty(&s->recv_fifo) ?
469 470
                            0 : fifo8_pop(&s->recv_fifo);
                if (s->recv_fifo.num == 0) {
471
                    s->lsr &= ~(UART_LSR_DR | UART_LSR_BI);
P
Peter Crosthwaite 已提交
472
                } else {
473
                    timer_mod(s->fifo_timeout_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time * 4);
P
Peter Crosthwaite 已提交
474
                }
475 476 477 478 479
                s->timeout_ipending = 0;
            } else {
                ret = s->rbr;
                s->lsr &= ~(UART_LSR_DR | UART_LSR_BI);
            }
B
bellard 已提交
480
            serial_update_irq(s);
481 482 483 484
            if (!(s->mcr & UART_MCR_LOOP)) {
                /* in loopback mode, don't receive any data */
                qemu_chr_accept_input(s->chr);
            }
B
bellard 已提交
485 486 487 488 489 490 491 492 493 494 495
        }
        break;
    case 1:
        if (s->lcr & UART_LCR_DLAB) {
            ret = (s->divider >> 8) & 0xff;
        } else {
            ret = s->ier;
        }
        break;
    case 2:
        ret = s->iir;
496
        if ((ret & UART_IIR_ID) == UART_IIR_THRI) {
B
bellard 已提交
497
            s->thr_ipending = 0;
498 499
            serial_update_irq(s);
        }
B
bellard 已提交
500 501 502 503 504 505 506 507 508
        break;
    case 3:
        ret = s->lcr;
        break;
    case 4:
        ret = s->mcr;
        break;
    case 5:
        ret = s->lsr;
509 510 511
        /* Clear break and overrun interrupts */
        if (s->lsr & (UART_LSR_BI|UART_LSR_OE)) {
            s->lsr &= ~(UART_LSR_BI|UART_LSR_OE);
512 513
            serial_update_irq(s);
        }
B
bellard 已提交
514 515 516 517 518 519 520 521 522
        break;
    case 6:
        if (s->mcr & UART_MCR_LOOP) {
            /* in loopback, the modem output pins are connected to the
               inputs */
            ret = (s->mcr & 0x0c) << 4;
            ret |= (s->mcr & 0x02) << 3;
            ret |= (s->mcr & 0x01) << 5;
        } else {
523 524
            if (s->poll_msl >= 0)
                serial_update_msl(s);
B
bellard 已提交
525
            ret = s->msr;
526 527 528 529 530
            /* Clear delta bits & msr int after read, if they were set */
            if (s->msr & UART_MSR_ANY_DELTA) {
                s->msr &= 0xF0;
                serial_update_irq(s);
            }
B
bellard 已提交
531 532 533 534 535 536
        }
        break;
    case 7:
        ret = s->scr;
        break;
    }
K
Kevin Wolf 已提交
537
    DPRINTF("read addr=0x%" HWADDR_PRIx " val=0x%02x\n", addr, ret);
B
bellard 已提交
538 539 540
    return ret;
}

B
bellard 已提交
541
static int serial_can_receive(SerialState *s)
B
bellard 已提交
542
{
543
    if(s->fcr & UART_FCR_FE) {
544
        if (s->recv_fifo.num < UART_FIFO_LENGTH) {
P
Peter Crosthwaite 已提交
545 546 547 548 549 550 551
            /*
             * Advertise (fifo.itl - fifo.count) bytes when count < ITL, and 1
             * if above. If UART_FIFO_LENGTH - fifo.count is advertised the
             * effect will be to almost always fill the fifo completely before
             * the guest has a chance to respond, effectively overriding the ITL
             * that the guest has set.
             */
552 553
            return (s->recv_fifo.num <= s->recv_fifo_itl) ?
                        s->recv_fifo_itl - s->recv_fifo.num : 1;
P
Peter Crosthwaite 已提交
554 555 556
        } else {
            return 0;
        }
557
    } else {
P
Peter Crosthwaite 已提交
558
        return !(s->lsr & UART_LSR_DR);
559
    }
B
bellard 已提交
560 561
}

B
bellard 已提交
562
static void serial_receive_break(SerialState *s)
B
bellard 已提交
563 564
{
    s->rbr = 0;
565
    /* When the LSR_DR is set a null byte is pushed into the fifo */
566
    recv_fifo_put(s, '\0');
B
bellard 已提交
567
    s->lsr |= UART_LSR_BI | UART_LSR_DR;
B
bellard 已提交
568
    serial_update_irq(s);
B
bellard 已提交
569 570
}

571 572 573
/* There's data in recv_fifo and s->rbr has not been read for 4 char transmit times */
static void fifo_timeout_int (void *opaque) {
    SerialState *s = opaque;
574
    if (s->recv_fifo.num) {
575 576 577 578 579
        s->timeout_ipending = 1;
        serial_update_irq(s);
    }
}

B
bellard 已提交
580
static int serial_can_receive1(void *opaque)
B
bellard 已提交
581
{
B
bellard 已提交
582 583 584 585 586 587 588
    SerialState *s = opaque;
    return serial_can_receive(s);
}

static void serial_receive1(void *opaque, const uint8_t *buf, int size)
{
    SerialState *s = opaque;
589 590 591 592

    if (s->wakeup) {
        qemu_system_wakeup_request(QEMU_WAKEUP_REASON_OTHER);
    }
593 594 595
    if(s->fcr & UART_FCR_FE) {
        int i;
        for (i = 0; i < size; i++) {
596
            recv_fifo_put(s, buf[i]);
597 598 599
        }
        s->lsr |= UART_LSR_DR;
        /* call the timeout receive callback in 4 char transmit time */
600
        timer_mod(s->fifo_timeout_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time * 4);
601
    } else {
602 603
        if (s->lsr & UART_LSR_DR)
            s->lsr |= UART_LSR_OE;
604 605 606 607
        s->rbr = buf[0];
        s->lsr |= UART_LSR_DR;
    }
    serial_update_irq(s);
B
bellard 已提交
608
}
B
bellard 已提交
609

B
bellard 已提交
610 611 612
static void serial_event(void *opaque, int event)
{
    SerialState *s = opaque;
613
    DPRINTF("event %x\n", event);
B
bellard 已提交
614 615 616 617
    if (event == CHR_EVENT_BREAK)
        serial_receive_break(s);
}

618
static void serial_pre_save(void *opaque)
619
{
620
    SerialState *s = opaque;
J
Juan Quintela 已提交
621
    s->fcr_vmstate = s->fcr;
622 623
}

624 625 626 627 628 629 630 631
static int serial_pre_load(void *opaque)
{
    SerialState *s = opaque;
    s->thr_ipending = -1;
    s->poll_msl = -1;
    return 0;
}

632
static int serial_post_load(void *opaque, int version_id)
J
Juan Quintela 已提交
633 634
{
    SerialState *s = opaque;
635

636 637 638
    if (version_id < 3) {
        s->fcr_vmstate = 0;
    }
639 640 641 642
    if (s->thr_ipending == -1) {
        s->thr_ipending = ((s->iir & UART_IIR_ID) == UART_IIR_THRI);
    }
    s->last_break_enable = (s->lcr >> 6) & 1;
643
    /* Initialize fcr via setter to perform essential side-effects */
644
    serial_write_fcr(s, s->fcr_vmstate);
645
    serial_update_parameters(s);
646 647 648
    return 0;
}

649 650 651
static bool serial_thr_ipending_needed(void *opaque)
{
    SerialState *s = opaque;
652 653 654 655 656 657 658 659 660 661 662

    if (s->ier & UART_IER_THRI) {
        bool expected_value = ((s->iir & UART_IIR_ID) == UART_IIR_THRI);
        return s->thr_ipending != expected_value;
    } else {
        /* LSR.THRE will be sampled again when the interrupt is
         * enabled.  thr_ipending is not used in this case, do
         * not migrate it.
         */
        return false;
    }
663 664
}

665
static const VMStateDescription vmstate_serial_thr_ipending = {
666 667 668
    .name = "serial/thr_ipending",
    .version_id = 1,
    .minimum_version_id = 1,
669
    .needed = serial_thr_ipending_needed,
670 671 672 673 674 675 676 677 678 679 680 681
    .fields = (VMStateField[]) {
        VMSTATE_INT32(thr_ipending, SerialState),
        VMSTATE_END_OF_LIST()
    }
};

static bool serial_tsr_needed(void *opaque)
{
    SerialState *s = (SerialState *)opaque;
    return s->tsr_retry != 0;
}

682
static const VMStateDescription vmstate_serial_tsr = {
683 684 685
    .name = "serial/tsr",
    .version_id = 1,
    .minimum_version_id = 1,
686
    .needed = serial_tsr_needed,
687 688 689 690 691 692 693 694 695 696 697 698 699 700 701
    .fields = (VMStateField[]) {
        VMSTATE_INT32(tsr_retry, SerialState),
        VMSTATE_UINT8(thr, SerialState),
        VMSTATE_UINT8(tsr, SerialState),
        VMSTATE_END_OF_LIST()
    }
};

static bool serial_recv_fifo_needed(void *opaque)
{
    SerialState *s = (SerialState *)opaque;
    return !fifo8_is_empty(&s->recv_fifo);

}

702
static const VMStateDescription vmstate_serial_recv_fifo = {
703 704 705
    .name = "serial/recv_fifo",
    .version_id = 1,
    .minimum_version_id = 1,
706
    .needed = serial_recv_fifo_needed,
707 708 709 710 711 712 713 714 715 716 717 718
    .fields = (VMStateField[]) {
        VMSTATE_STRUCT(recv_fifo, SerialState, 1, vmstate_fifo8, Fifo8),
        VMSTATE_END_OF_LIST()
    }
};

static bool serial_xmit_fifo_needed(void *opaque)
{
    SerialState *s = (SerialState *)opaque;
    return !fifo8_is_empty(&s->xmit_fifo);
}

719
static const VMStateDescription vmstate_serial_xmit_fifo = {
720 721 722
    .name = "serial/xmit_fifo",
    .version_id = 1,
    .minimum_version_id = 1,
723
    .needed = serial_xmit_fifo_needed,
724 725 726 727 728 729 730 731 732 733 734 735
    .fields = (VMStateField[]) {
        VMSTATE_STRUCT(xmit_fifo, SerialState, 1, vmstate_fifo8, Fifo8),
        VMSTATE_END_OF_LIST()
    }
};

static bool serial_fifo_timeout_timer_needed(void *opaque)
{
    SerialState *s = (SerialState *)opaque;
    return timer_pending(s->fifo_timeout_timer);
}

736
static const VMStateDescription vmstate_serial_fifo_timeout_timer = {
737 738 739
    .name = "serial/fifo_timeout_timer",
    .version_id = 1,
    .minimum_version_id = 1,
740
    .needed = serial_fifo_timeout_timer_needed,
741
    .fields = (VMStateField[]) {
742
        VMSTATE_TIMER_PTR(fifo_timeout_timer, SerialState),
743 744 745 746 747 748 749 750 751 752
        VMSTATE_END_OF_LIST()
    }
};

static bool serial_timeout_ipending_needed(void *opaque)
{
    SerialState *s = (SerialState *)opaque;
    return s->timeout_ipending != 0;
}

753
static const VMStateDescription vmstate_serial_timeout_ipending = {
754 755 756
    .name = "serial/timeout_ipending",
    .version_id = 1,
    .minimum_version_id = 1,
757
    .needed = serial_timeout_ipending_needed,
758 759 760 761 762 763 764 765 766 767 768 769
    .fields = (VMStateField[]) {
        VMSTATE_INT32(timeout_ipending, SerialState),
        VMSTATE_END_OF_LIST()
    }
};

static bool serial_poll_needed(void *opaque)
{
    SerialState *s = (SerialState *)opaque;
    return s->poll_msl >= 0;
}

770
static const VMStateDescription vmstate_serial_poll = {
771 772
    .name = "serial/poll",
    .version_id = 1,
773
    .needed = serial_poll_needed,
774 775 776
    .minimum_version_id = 1,
    .fields = (VMStateField[]) {
        VMSTATE_INT32(poll_msl, SerialState),
777
        VMSTATE_TIMER_PTR(modem_status_poll, SerialState),
778 779 780 781
        VMSTATE_END_OF_LIST()
    }
};

G
Gerd Hoffmann 已提交
782
const VMStateDescription vmstate_serial = {
J
Juan Quintela 已提交
783 784 785 786
    .name = "serial",
    .version_id = 3,
    .minimum_version_id = 2,
    .pre_save = serial_pre_save,
787
    .pre_load = serial_pre_load,
J
Juan Quintela 已提交
788
    .post_load = serial_post_load,
789
    .fields = (VMStateField[]) {
J
Juan Quintela 已提交
790 791 792 793 794 795 796 797 798 799 800
        VMSTATE_UINT16_V(divider, SerialState, 2),
        VMSTATE_UINT8(rbr, SerialState),
        VMSTATE_UINT8(ier, SerialState),
        VMSTATE_UINT8(iir, SerialState),
        VMSTATE_UINT8(lcr, SerialState),
        VMSTATE_UINT8(mcr, SerialState),
        VMSTATE_UINT8(lsr, SerialState),
        VMSTATE_UINT8(msr, SerialState),
        VMSTATE_UINT8(scr, SerialState),
        VMSTATE_UINT8_V(fcr_vmstate, SerialState, 3),
        VMSTATE_END_OF_LIST()
801
    },
802 803 804 805 806 807 808 809 810
    .subsections = (const VMStateDescription*[]) {
        &vmstate_serial_thr_ipending,
        &vmstate_serial_tsr,
        &vmstate_serial_recv_fifo,
        &vmstate_serial_xmit_fifo,
        &vmstate_serial_fifo_timeout_timer,
        &vmstate_serial_timeout_ipending,
        &vmstate_serial_poll,
        NULL
J
Juan Quintela 已提交
811 812 813
    }
};

814 815 816 817 818 819 820 821 822 823
static void serial_reset(void *opaque)
{
    SerialState *s = opaque;

    s->rbr = 0;
    s->ier = 0;
    s->iir = UART_IIR_NO_INT;
    s->lcr = 0;
    s->lsr = UART_LSR_TEMT | UART_LSR_THRE;
    s->msr = UART_MSR_DCD | UART_MSR_DSR | UART_MSR_CTS;
S
Stefan Weil 已提交
824
    /* Default to 9600 baud, 1 start bit, 8 data bits, 1 stop bit, no parity. */
825 826
    s->divider = 0x0C;
    s->mcr = UART_MCR_OUT2;
827
    s->scr = 0;
828
    s->tsr_retry = 0;
829
    s->char_transmit_time = (NANOSECONDS_PER_SECOND / 9600) * 10;
830 831
    s->poll_msl = 0;

832 833 834 835
    s->timeout_ipending = 0;
    timer_del(s->fifo_timeout_timer);
    timer_del(s->modem_status_poll);

836 837
    fifo8_reset(&s->recv_fifo);
    fifo8_reset(&s->xmit_fifo);
838

839
    s->last_xmit_ts = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
840 841 842 843

    s->thr_ipending = 0;
    s->last_break_enable = 0;
    qemu_irq_lower(s->irq);
844 845 846

    serial_update_msl(s);
    s->msr &= ~UART_MSR_ANY_DELTA;
847 848
}

849
void serial_realize_core(SerialState *s, Error **errp)
850
{
G
Gerd Hoffmann 已提交
851
    if (!s->chr) {
852 853
        error_setg(errp, "Can't create serial device, empty char device");
        return;
854 855
    }

856
    s->modem_status_poll = timer_new_ns(QEMU_CLOCK_VIRTUAL, (QEMUTimerCB *) serial_update_msl, s);
857

858
    s->fifo_timeout_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, (QEMUTimerCB *) fifo_timeout_int, s);
859
    qemu_register_reset(serial_reset, s);
860

861 862
    qemu_chr_add_handlers(s->chr, serial_can_receive1, serial_receive1,
                          serial_event, s);
863 864
    fifo8_create(&s->recv_fifo, UART_FIFO_LENGTH);
    fifo8_create(&s->xmit_fifo, UART_FIFO_LENGTH);
P
Paolo Bonzini 已提交
865
    serial_reset(s);
866 867
}

G
Gerd Hoffmann 已提交
868 869 870 871 872 873
void serial_exit_core(SerialState *s)
{
    qemu_chr_add_handlers(s->chr, NULL, NULL, NULL, NULL);
    qemu_unregister_reset(serial_reset, s);
}

874 875 876 877 878 879 880
/* Change the main reference oscillator frequency. */
void serial_set_frequency(SerialState *s, uint32_t frequency)
{
    s->baudbase = frequency;
    serial_update_parameters(s);
}

G
Gerd Hoffmann 已提交
881
const MemoryRegionOps serial_io_ops = {
882 883 884 885 886 887 888
    .read = serial_ioport_read,
    .write = serial_ioport_write,
    .impl = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
    .endianness = DEVICE_LITTLE_ENDIAN,
889 890
};

A
aurel32 已提交
891
SerialState *serial_init(int base, qemu_irq irq, int baudbase,
J
Julien Grall 已提交
892
                         CharDriverState *chr, MemoryRegion *system_io)
B
bellard 已提交
893 894 895
{
    SerialState *s;

896
    s = g_malloc0(sizeof(SerialState));
A
aurel32 已提交
897

G
Gerd Hoffmann 已提交
898 899 900
    s->irq = irq;
    s->baudbase = baudbase;
    s->chr = chr;
901
    serial_realize_core(s, &error_fatal);
B
bellard 已提交
902

A
Alex Williamson 已提交
903
    vmstate_register(NULL, base, &vmstate_serial, s);
904

905
    memory_region_init_io(&s->io, NULL, &serial_io_ops, s, "serial", 8);
J
Julien Grall 已提交
906
    memory_region_add_subregion(system_io, base, &s->io);
907

B
bellard 已提交
908
    return s;
B
bellard 已提交
909
}
910 911

/* Memory mapped interface */
A
Avi Kivity 已提交
912
static uint64_t serial_mm_read(void *opaque, hwaddr addr,
913
                               unsigned size)
914 915
{
    SerialState *s = opaque;
916
    return serial_ioport_read(s, addr >> s->it_shift, 1);
917 918
}

A
Avi Kivity 已提交
919
static void serial_mm_write(void *opaque, hwaddr addr,
920
                            uint64_t value, unsigned size)
B
Blue Swirl 已提交
921 922
{
    SerialState *s = opaque;
923
    value &= ~0u >> (32 - (size * 8));
924
    serial_ioport_write(s, addr >> s->it_shift, value, 1);
B
Blue Swirl 已提交
925 926
}

927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942
static const MemoryRegionOps serial_mm_ops[3] = {
    [DEVICE_NATIVE_ENDIAN] = {
        .read = serial_mm_read,
        .write = serial_mm_write,
        .endianness = DEVICE_NATIVE_ENDIAN,
    },
    [DEVICE_LITTLE_ENDIAN] = {
        .read = serial_mm_read,
        .write = serial_mm_write,
        .endianness = DEVICE_LITTLE_ENDIAN,
    },
    [DEVICE_BIG_ENDIAN] = {
        .read = serial_mm_read,
        .write = serial_mm_write,
        .endianness = DEVICE_BIG_ENDIAN,
    },
943 944
};

945
SerialState *serial_mm_init(MemoryRegion *address_space,
A
Avi Kivity 已提交
946
                            hwaddr base, int it_shift,
947 948
                            qemu_irq irq, int baudbase,
                            CharDriverState *chr, enum device_endian end)
949 950 951
{
    SerialState *s;

952
    s = g_malloc0(sizeof(SerialState));
953

954
    s->it_shift = it_shift;
G
Gerd Hoffmann 已提交
955 956 957
    s->irq = irq;
    s->baudbase = baudbase;
    s->chr = chr;
958

959
    serial_realize_core(s, &error_fatal);
A
Alex Williamson 已提交
960
    vmstate_register(NULL, base, &vmstate_serial, s);
961

962
    memory_region_init_io(&s->io, NULL, &serial_mm_ops[end], s,
963
                          "serial", 8 << it_shift);
964
    memory_region_add_subregion(address_space, base, &s->io);
965 966
    return s;
}