ppc_prep.c 18.6 KB
Newer Older
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
 * QEMU PPC PREP hardware System Emulator
 * 
 * Copyright (c) 2003-2004 Jocelyn Mayer
 * 
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
23 24
 */
#include "vl.h"
25

26
//#define HARD_DEBUG_PPC_IO
27
//#define DEBUG_PPC_IO
28

B
bellard 已提交
29 30 31
#define BIOS_FILENAME "ppc_rom.bin"
#define KERNEL_LOAD_ADDR 0x01000000
#define INITRD_LOAD_ADDR 0x01800000
B
bellard 已提交
32

33 34 35 36 37 38 39 40 41 42
extern int loglevel;
extern FILE *logfile;

#if defined (HARD_DEBUG_PPC_IO) && !defined (DEBUG_PPC_IO)
#define DEBUG_PPC_IO
#endif

#if defined (HARD_DEBUG_PPC_IO)
#define PPC_IO_DPRINTF(fmt, args...)                     \
do {                                                     \
B
bellard 已提交
43
    if (loglevel & CPU_LOG_IOPORT) {                     \
44 45 46 47 48 49 50 51
        fprintf(logfile, "%s: " fmt, __func__ , ##args); \
    } else {                                             \
        printf("%s : " fmt, __func__ , ##args);          \
    }                                                    \
} while (0)
#elif defined (DEBUG_PPC_IO)
#define PPC_IO_DPRINTF(fmt, args...)                     \
do {                                                     \
B
bellard 已提交
52
    if (loglevel & CPU_LOG_IOPORT) {                     \
53 54 55 56 57 58 59
        fprintf(logfile, "%s: " fmt, __func__ , ##args); \
    }                                                    \
} while (0)
#else
#define PPC_IO_DPRINTF(fmt, args...) do { } while (0)
#endif

B
bellard 已提交
60
/* Constants for devices init */
61 62 63 64 65 66 67 68
static const int ide_iobase[2] = { 0x1f0, 0x170 };
static const int ide_iobase2[2] = { 0x3f6, 0x376 };
static const int ide_irq[2] = { 13, 13 };

#define NE2000_NB_MAX 6

static uint32_t ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360, 0x280, 0x380 };
static int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
69

B
bellard 已提交
70 71 72
//static PITState *pit;

/* ISA IO ports bridge */
73 74
#define PPC_IO_BASE 0x80000000

B
bellard 已提交
75 76 77 78 79
/* Speaker port 0x61 */
int speaker_data_on;
int dummy_refresh_clock;

static void speaker_ioport_write(void *opaque, uint32_t addr, uint32_t val)
80
{
81
#if 0
B
bellard 已提交
82 83
    speaker_data_on = (val >> 1) & 1;
    pit_set_gate(pit, 2, val & 1);
84
#endif
85 86
}

B
bellard 已提交
87
static uint32_t speaker_ioport_read(void *opaque, uint32_t addr)
88
{
89
#if 0
B
bellard 已提交
90 91 92 93 94
    int out;
    out = pit_get_out(pit, 2, qemu_get_clock(vm_clock));
    dummy_refresh_clock ^= 1;
    return (speaker_data_on << 1) | pit_get_gate(pit, 2) | (out << 5) |
      (dummy_refresh_clock << 4);
95
#endif
B
bellard 已提交
96
    return 0;
97 98
}

B
bellard 已提交
99 100
/* PCI intack register */
/* Read-only register (?) */
B
bellard 已提交
101
static void _PPC_intack_write (void *opaque, target_phys_addr_t addr, uint32_t value)
B
bellard 已提交
102 103 104 105 106 107 108 109 110 111 112 113 114 115 116
{
    //    printf("%s: 0x%08x => 0x%08x\n", __func__, addr, value);
}

static inline uint32_t _PPC_intack_read (target_phys_addr_t addr)
{
    uint32_t retval = 0;

    if (addr == 0xBFFFFFF0)
        retval = pic_intack_read(NULL);
       //   printf("%s: 0x%08x <= %d\n", __func__, addr, retval);

    return retval;
}

B
bellard 已提交
117
static uint32_t PPC_intack_readb (void *opaque, target_phys_addr_t addr)
B
bellard 已提交
118 119 120 121
{
    return _PPC_intack_read(addr);
}

B
bellard 已提交
122
static uint32_t PPC_intack_readw (void *opaque, target_phys_addr_t addr)
123
{
B
bellard 已提交
124
#ifdef TARGET_WORDS_BIGENDIAN
B
bellard 已提交
125 126 127
    return bswap16(_PPC_intack_read(addr));
#else
    return _PPC_intack_read(addr);
B
bellard 已提交
128
#endif
129 130
}

B
bellard 已提交
131
static uint32_t PPC_intack_readl (void *opaque, target_phys_addr_t addr)
132
{
B
bellard 已提交
133
#ifdef TARGET_WORDS_BIGENDIAN
B
bellard 已提交
134 135 136
    return bswap32(_PPC_intack_read(addr));
#else
    return _PPC_intack_read(addr);
B
bellard 已提交
137
#endif
138 139
}

B
bellard 已提交
140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
static CPUWriteMemoryFunc *PPC_intack_write[] = {
    &_PPC_intack_write,
    &_PPC_intack_write,
    &_PPC_intack_write,
};

static CPUReadMemoryFunc *PPC_intack_read[] = {
    &PPC_intack_readb,
    &PPC_intack_readw,
    &PPC_intack_readl,
};

/* PowerPC control and status registers */
#if 0 // Not used
static struct {
    /* IDs */
    uint32_t veni_devi;
    uint32_t revi;
    /* Control and status */
    uint32_t gcsr;
    uint32_t xcfr;
    uint32_t ct32;
    uint32_t mcsr;
    /* General purpose registers */
    uint32_t gprg[6];
    /* Exceptions */
    uint32_t feen;
    uint32_t fest;
    uint32_t fema;
    uint32_t fecl;
    uint32_t eeen;
    uint32_t eest;
    uint32_t eecl;
    uint32_t eeint;
    uint32_t eemck0;
    uint32_t eemck1;
    /* Error diagnostic */
} XCSR;

B
bellard 已提交
179
static void PPC_XCSR_writeb (void *opaque, target_phys_addr_t addr, uint32_t value)
B
bellard 已提交
180 181 182 183
{
    printf("%s: 0x%08lx => 0x%08x\n", __func__, (long)addr, value);
}

B
bellard 已提交
184
static void PPC_XCSR_writew (void *opaque, target_phys_addr_t addr, uint32_t value)
185
{
B
bellard 已提交
186
#ifdef TARGET_WORDS_BIGENDIAN
B
bellard 已提交
187
    value = bswap16(value);
B
bellard 已提交
188
#endif
B
bellard 已提交
189
    printf("%s: 0x%08lx => 0x%08x\n", __func__, (long)addr, value);
190 191
}

B
bellard 已提交
192
static void PPC_XCSR_writel (void *opaque, target_phys_addr_t addr, uint32_t value)
193
{
B
bellard 已提交
194
#ifdef TARGET_WORDS_BIGENDIAN
B
bellard 已提交
195
    value = bswap32(value);
B
bellard 已提交
196
#endif
B
bellard 已提交
197
    printf("%s: 0x%08lx => 0x%08x\n", __func__, (long)addr, value);
198 199
}

B
bellard 已提交
200
static uint32_t PPC_XCSR_readb (void *opaque, target_phys_addr_t addr)
B
bellard 已提交
201 202
{
    uint32_t retval = 0;
203

B
bellard 已提交
204
    printf("%s: 0x%08lx <= %d\n", __func__, (long)addr, retval);
205

B
bellard 已提交
206 207 208
    return retval;
}

B
bellard 已提交
209
static uint32_t PPC_XCSR_readw (void *opaque, target_phys_addr_t addr)
210
{
B
bellard 已提交
211 212 213 214 215 216 217 218
    uint32_t retval = 0;

    printf("%s: 0x%08lx <= %d\n", __func__, (long)addr, retval);
#ifdef TARGET_WORDS_BIGENDIAN
    retval = bswap16(retval);
#endif

    return retval;
219 220
}

B
bellard 已提交
221
static uint32_t PPC_XCSR_readl (void *opaque, target_phys_addr_t addr)
222 223 224
{
    uint32_t retval = 0;

B
bellard 已提交
225 226 227 228
    printf("%s: 0x%08lx <= %d\n", __func__, (long)addr, retval);
#ifdef TARGET_WORDS_BIGENDIAN
    retval = bswap32(retval);
#endif
229 230 231 232

    return retval;
}

B
bellard 已提交
233 234 235 236
static CPUWriteMemoryFunc *PPC_XCSR_write[] = {
    &PPC_XCSR_writeb,
    &PPC_XCSR_writew,
    &PPC_XCSR_writel,
237 238
};

B
bellard 已提交
239 240 241 242
static CPUReadMemoryFunc *PPC_XCSR_read[] = {
    &PPC_XCSR_readb,
    &PPC_XCSR_readw,
    &PPC_XCSR_readl,
243
};
B
bellard 已提交
244
#endif
245

B
bellard 已提交
246 247 248 249 250 251
/* Fake super-io ports for PREP platform (Intel 82378ZB) */
typedef struct sysctrl_t {
    m48t59_t *nvram;
    uint8_t state;
    uint8_t syscontrol;
    uint8_t fake_io[2];
B
bellard 已提交
252
    int contiguous_map;
B
bellard 已提交
253
} sysctrl_t;
254

B
bellard 已提交
255 256
enum {
    STATE_HARDFILE = 0x01,
257 258
};

B
bellard 已提交
259
static sysctrl_t *sysctrl;
260

261
static void PREP_io_write (void *opaque, uint32_t addr, uint32_t val)
262
{
B
bellard 已提交
263 264 265 266
    sysctrl_t *sysctrl = opaque;

    PPC_IO_DPRINTF("0x%08lx => 0x%08x\n", (long)addr - PPC_IO_BASE, val);
    sysctrl->fake_io[addr - 0x0398] = val;
267 268
}

269
static uint32_t PREP_io_read (void *opaque, uint32_t addr)
270
{
B
bellard 已提交
271
    sysctrl_t *sysctrl = opaque;
272

B
bellard 已提交
273 274 275 276
    PPC_IO_DPRINTF("0x%08lx <= 0x%08x\n", (long)addr - PPC_IO_BASE,
                   sysctrl->fake_io[addr - 0x0398]);
    return sysctrl->fake_io[addr - 0x0398];
}
277

278
static void PREP_io_800_writeb (void *opaque, uint32_t addr, uint32_t val)
279
{
B
bellard 已提交
280 281 282
    sysctrl_t *sysctrl = opaque;

    PPC_IO_DPRINTF("0x%08lx => 0x%08x\n", (long)addr - PPC_IO_BASE, val);
283 284 285 286
    switch (addr) {
    case 0x0092:
        /* Special port 92 */
        /* Check soft reset asked */
B
bellard 已提交
287 288
        if (val & 0x01) {
            //            cpu_interrupt(cpu_single_env, CPU_INTERRUPT_RESET);
289 290
        }
        /* Check LE mode */
B
bellard 已提交
291
        if (val & 0x02) {
292 293 294 295
            printf("Little Endian mode isn't supported (yet ?)\n");
            abort();
        }
        break;
B
bellard 已提交
296 297 298 299 300 301 302 303 304
    case 0x0800:
        /* Motorola CPU configuration register : read-only */
        break;
    case 0x0802:
        /* Motorola base module feature register : read-only */
        break;
    case 0x0803:
        /* Motorola base module status register : read-only */
        break;
305
    case 0x0808:
B
bellard 已提交
306 307 308 309 310
        /* Hardfile light register */
        if (val & 1)
            sysctrl->state |= STATE_HARDFILE;
        else
            sysctrl->state &= ~STATE_HARDFILE;
311 312 313
        break;
    case 0x0810:
        /* Password protect 1 register */
B
bellard 已提交
314 315
        if (sysctrl->nvram != NULL)
            m48t59_toggle_lock(sysctrl->nvram, 1);
316 317 318
        break;
    case 0x0812:
        /* Password protect 2 register */
B
bellard 已提交
319 320
        if (sysctrl->nvram != NULL)
            m48t59_toggle_lock(sysctrl->nvram, 2);
321 322
        break;
    case 0x0814:
B
bellard 已提交
323 324
        /* L2 invalidate register */
        //        tlb_flush(cpu_single_env, 1);
325 326 327
        break;
    case 0x081C:
        /* system control register */
B
bellard 已提交
328
        sysctrl->syscontrol = val & 0x0F;
329 330 331
        break;
    case 0x0850:
        /* I/O map type register */
B
bellard 已提交
332
        sysctrl->contiguous_map = val & 0x01;
333 334
        break;
    default:
B
bellard 已提交
335 336
        printf("ERROR: unaffected IO port write: %04lx => %02x\n",
               (long)addr, val);
337 338 339 340
        break;
    }
}

341
static uint32_t PREP_io_800_readb (void *opaque, uint32_t addr)
342
{
B
bellard 已提交
343
    sysctrl_t *sysctrl = opaque;
344 345 346 347 348
    uint32_t retval = 0xFF;

    switch (addr) {
    case 0x0092:
        /* Special port 92 */
B
bellard 已提交
349 350 351 352 353 354 355 356 357 358 359 360 361
        retval = 0x00;
        break;
    case 0x0800:
        /* Motorola CPU configuration register */
        retval = 0xEF; /* MPC750 */
        break;
    case 0x0802:
        /* Motorola Base module feature register */
        retval = 0xAD; /* No ESCC, PMC slot neither ethernet */
        break;
    case 0x0803:
        /* Motorola base module status register */
        retval = 0xE0; /* Standard MPC750 */
362 363 364 365 366 367 368 369
        break;
    case 0x080C:
        /* Equipment present register:
         *  no L2 cache
         *  no upgrade processor
         *  no cards in PCI slots
         *  SCSI fuse is bad
         */
B
bellard 已提交
370 371 372 373 374
        retval = 0x3C;
        break;
    case 0x0810:
        /* Motorola base module extended feature register */
        retval = 0x39; /* No USB, CF and PCI bridge. NVRAM present */
375
        break;
B
bellard 已提交
376 377 378
    case 0x0814:
        /* L2 invalidate: don't care */
        break;
379 380 381 382 383 384 385 386
    case 0x0818:
        /* Keylock */
        retval = 0x00;
        break;
    case 0x081C:
        /* system control register
         * 7 - 6 / 1 - 0: L2 cache enable
         */
B
bellard 已提交
387
        retval = sysctrl->syscontrol;
388 389 390 391 392 393 394
        break;
    case 0x0823:
        /* */
        retval = 0x03; /* no L2 cache */
        break;
    case 0x0850:
        /* I/O map type register */
B
bellard 已提交
395
        retval = sysctrl->contiguous_map;
396 397
        break;
    default:
B
bellard 已提交
398
        printf("ERROR: unaffected IO port: %04lx read\n", (long)addr);
399 400
        break;
    }
B
bellard 已提交
401
    PPC_IO_DPRINTF("0x%08lx <= 0x%08x\n", (long)addr - PPC_IO_BASE, retval);
402 403 404 405

    return retval;
}

B
bellard 已提交
406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507
static inline target_phys_addr_t prep_IO_address (sysctrl_t *sysctrl,
                                                  target_phys_addr_t addr)
{
    if (sysctrl->contiguous_map == 0) {
        /* 64 KB contiguous space for IOs */
        addr &= 0xFFFF;
    } else {
        /* 8 MB non-contiguous space for IOs */
        addr = (addr & 0x1F) | ((addr & 0x007FFF000) >> 7);
    }

    return addr;
}

static void PPC_prep_io_writeb (void *opaque, target_phys_addr_t addr,
                                uint32_t value)
{
    sysctrl_t *sysctrl = opaque;

    addr = prep_IO_address(sysctrl, addr);
    cpu_outb(NULL, addr, value);
}

static uint32_t PPC_prep_io_readb (void *opaque, target_phys_addr_t addr)
{
    sysctrl_t *sysctrl = opaque;
    uint32_t ret;

    addr = prep_IO_address(sysctrl, addr);
    ret = cpu_inb(NULL, addr);

    return ret;
}

static void PPC_prep_io_writew (void *opaque, target_phys_addr_t addr,
                                uint32_t value)
{
    sysctrl_t *sysctrl = opaque;

    addr = prep_IO_address(sysctrl, addr);
#ifdef TARGET_WORDS_BIGENDIAN
    value = bswap16(value);
#endif
    PPC_IO_DPRINTF("0x%08lx => 0x%08x\n", (long)addr, value);
    cpu_outw(NULL, addr, value);
}

static uint32_t PPC_prep_io_readw (void *opaque, target_phys_addr_t addr)
{
    sysctrl_t *sysctrl = opaque;
    uint32_t ret;

    addr = prep_IO_address(sysctrl, addr);
    ret = cpu_inw(NULL, addr);
#ifdef TARGET_WORDS_BIGENDIAN
    ret = bswap16(ret);
#endif
    PPC_IO_DPRINTF("0x%08lx <= 0x%08x\n", (long)addr, ret);

    return ret;
}

static void PPC_prep_io_writel (void *opaque, target_phys_addr_t addr,
                                uint32_t value)
{
    sysctrl_t *sysctrl = opaque;

    addr = prep_IO_address(sysctrl, addr);
#ifdef TARGET_WORDS_BIGENDIAN
    value = bswap32(value);
#endif
    PPC_IO_DPRINTF("0x%08lx => 0x%08x\n", (long)addr, value);
    cpu_outl(NULL, addr, value);
}

static uint32_t PPC_prep_io_readl (void *opaque, target_phys_addr_t addr)
{
    sysctrl_t *sysctrl = opaque;
    uint32_t ret;

    addr = prep_IO_address(sysctrl, addr);
    ret = cpu_inl(NULL, addr);
#ifdef TARGET_WORDS_BIGENDIAN
    ret = bswap32(ret);
#endif
    PPC_IO_DPRINTF("0x%08lx <= 0x%08x\n", (long)addr, ret);

    return ret;
}

CPUWriteMemoryFunc *PPC_prep_io_write[] = {
    &PPC_prep_io_writeb,
    &PPC_prep_io_writew,
    &PPC_prep_io_writel,
};

CPUReadMemoryFunc *PPC_prep_io_read[] = {
    &PPC_prep_io_readb,
    &PPC_prep_io_readw,
    &PPC_prep_io_readl,
};

508 509
extern CPUPPCState *global_env;

B
bellard 已提交
510
#define NVRAM_SIZE        0x2000
511

512
/* PowerPC PREP hardware initialisation */
B
bellard 已提交
513 514 515 516
static void ppc_prep_init(int ram_size, int vga_ram_size, int boot_device,
                          DisplayState *ds, const char **fd_filename, int snapshot,
                          const char *kernel_filename, const char *kernel_cmdline,
                          const char *initrd_filename)
517 518
{
    char buf[1024];
B
bellard 已提交
519
    m48t59_t *nvram;
520
    int PPC_io_memory;
B
bellard 已提交
521
    int ret, linux_boot, i, nb_nics1;
B
bellard 已提交
522 523
    unsigned long bios_offset;
    uint32_t kernel_base, kernel_size, initrd_base, initrd_size;
B
bellard 已提交
524
    PCIBus *pci_bus;
B
bellard 已提交
525 526 527 528

    sysctrl = qemu_mallocz(sizeof(sysctrl_t));
    if (sysctrl == NULL)
	return;
529 530 531 532

    linux_boot = (kernel_filename != NULL);

    /* allocate RAM */
B
bellard 已提交
533 534 535 536 537 538 539 540 541 542 543 544 545
    cpu_register_physical_memory(0, ram_size, IO_MEM_RAM);

    /* allocate and load BIOS */
    bios_offset = ram_size + vga_ram_size;
    snprintf(buf, sizeof(buf), "%s/%s", bios_dir, BIOS_FILENAME);
    ret = load_image(buf, phys_ram_base + bios_offset);
    if (ret != BIOS_SIZE) {
        fprintf(stderr, "qemu: could not load PPC PREP bios '%s'\n", buf);
        exit(1);
    }
    cpu_register_physical_memory((uint32_t)(-BIOS_SIZE), 
                                 BIOS_SIZE, bios_offset | IO_MEM_ROM);
    cpu_single_env->nip = 0xfffffffc;
546

547
    if (linux_boot) {
B
bellard 已提交
548
        kernel_base = KERNEL_LOAD_ADDR;
549
        /* now we can load the kernel */
B
bellard 已提交
550 551
        kernel_size = load_image(kernel_filename, phys_ram_base + kernel_base);
        if (kernel_size < 0) {
552 553 554 555 556 557
            fprintf(stderr, "qemu: could not load kernel '%s'\n", 
                    kernel_filename);
            exit(1);
        }
        /* load initrd */
        if (initrd_filename) {
B
bellard 已提交
558 559 560
            initrd_base = INITRD_LOAD_ADDR;
            initrd_size = load_image(initrd_filename,
                                     phys_ram_base + initrd_base);
561 562 563 564 565
            if (initrd_size < 0) {
                fprintf(stderr, "qemu: could not load initial ram disk '%s'\n", 
                        initrd_filename);
                exit(1);
            }
B
bellard 已提交
566 567 568
        } else {
            initrd_base = 0;
            initrd_size = 0;
569
        }
B
bellard 已提交
570
        boot_device = 'm';
571
    } else {
B
bellard 已提交
572 573 574 575
        kernel_base = 0;
        kernel_size = 0;
        initrd_base = 0;
        initrd_size = 0;
576 577
    }

B
bellard 已提交
578 579
    /* Register CPU as a 604 */
    cpu_ppc_register(cpu_single_env, 0x00040000);
B
bellard 已提交
580
    /* Set time-base frequency to 100 Mhz */
581 582
    cpu_ppc_tb_init(cpu_single_env, 100UL * 1000UL * 1000UL);

B
bellard 已提交
583
    isa_mem_base = 0xc0000000;
B
bellard 已提交
584
    pci_bus = pci_prep_init();
B
bellard 已提交
585 586 587 588 589
    //    pci_bus = i440fx_init();
    /* Register 8 MB of ISA IO space (needed for non-contiguous map) */
    PPC_io_memory = cpu_register_io_memory(0, PPC_prep_io_read,
                                           PPC_prep_io_write, sysctrl);
    cpu_register_physical_memory(0x80000000, 0x00800000, PPC_io_memory);
B
bellard 已提交
590

591
    /* init basic PC hardware */
B
bellard 已提交
592 593
    vga_initialize(pci_bus, ds, phys_ram_base + ram_size, ram_size, 
                   vga_ram_size);
594
    rtc_init(0x70, 8);
B
bellard 已提交
595 596
    //    openpic = openpic_init(0x00000000, 0xF0000000, 1);
    //    pic_init(openpic);
597
    pic_init();
B
bellard 已提交
598
    //    pit = pit_init(0x40, 0);
599

600
    serial_init(0x3f8, 4, serial_hds[0]);
601 602 603 604
    nb_nics1 = nb_nics;
    if (nb_nics1 > NE2000_NB_MAX)
        nb_nics1 = NE2000_NB_MAX;
    for(i = 0; i < nb_nics1; i++) {
B
bellard 已提交
605
        isa_ne2000_init(ne2000_io[i], ne2000_irq[i], &nd_table[i]);
606 607 608
    }

    for(i = 0; i < 2; i++) {
B
bellard 已提交
609 610
        isa_ide_init(ide_iobase[i], ide_iobase2[i], ide_irq[i],
                     bs_table[2 * i], bs_table[2 * i + 1]);
611 612
    }
    kbd_init();
B
bellard 已提交
613
    DMA_init(1);
B
bellard 已提交
614
    //    AUD_init();
615 616 617 618
    //    SB16_init();

    fdctrl_init(6, 2, 0, 0x3f0, fd_table);

B
bellard 已提交
619 620 621
    /* Register speaker port */
    register_ioport_read(0x61, 1, 1, speaker_ioport_read, NULL);
    register_ioport_write(0x61, 1, 1, speaker_ioport_write, NULL);
622
    /* Register fake IO ports for PREP */
B
bellard 已提交
623 624
    register_ioport_read(0x398, 2, 1, &PREP_io_read, sysctrl);
    register_ioport_write(0x398, 2, 1, &PREP_io_write, sysctrl);
625
    /* System control ports */
B
bellard 已提交
626 627 628 629 630 631
    register_ioport_read(0x0092, 0x01, 1, &PREP_io_800_readb, sysctrl);
    register_ioport_write(0x0092, 0x01, 1, &PREP_io_800_writeb, sysctrl);
    register_ioport_read(0x0800, 0x52, 1, &PREP_io_800_readb, sysctrl);
    register_ioport_write(0x0800, 0x52, 1, &PREP_io_800_writeb, sysctrl);
    /* PCI intack location */
    PPC_io_memory = cpu_register_io_memory(0, PPC_intack_read,
B
bellard 已提交
632
                                           PPC_intack_write, NULL);
633
    cpu_register_physical_memory(0xBFFFFFF0, 0x4, PPC_io_memory);
B
bellard 已提交
634
    /* PowerPC control and status register group */
B
bellard 已提交
635
#if 0
B
bellard 已提交
636
    PPC_io_memory = cpu_register_io_memory(0, PPC_XCSR_read, PPC_XCSR_write, NULL);
B
bellard 已提交
637
    cpu_register_physical_memory(0xFEFF0000, 0x1000, PPC_io_memory);
B
bellard 已提交
638
#endif
639

B
bellard 已提交
640
    nvram = m48t59_init(8, 0, 0x0074, NVRAM_SIZE);
B
bellard 已提交
641 642 643 644 645 646 647
    if (nvram == NULL)
        return;
    sysctrl->nvram = nvram;

    /* Initialise NVRAM */
    PPC_NVRAM_set_params(nvram, NVRAM_SIZE, "PREP", ram_size, boot_device,
                         kernel_base, kernel_size,
B
bellard 已提交
648
                         kernel_cmdline,
B
bellard 已提交
649 650
                         initrd_base, initrd_size,
                         /* XXX: need an option to load a NVRAM image */
B
bellard 已提交
651 652
                         0,
                         graphic_width, graphic_height, graphic_depth);
B
bellard 已提交
653 654 655

    /* Special port to get debug messages from Open-Firmware */
    register_ioport_write(0x0F00, 4, 1, &PPC_debug_write, NULL);
656
}
B
bellard 已提交
657 658 659 660 661 662

QEMUMachine prep_machine = {
    "prep",
    "PowerPC PREP platform",
    ppc_prep_init,
};