cpu.c 98.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 *  i386 CPUID helper functions
 *
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
 */
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>

#include "cpu.h"
25
#include "sysemu/kvm.h"
26
#include "sysemu/cpus.h"
27
#include "kvm_i386.h"
28
#include "topology.h"
29

30 31
#include "qemu/option.h"
#include "qemu/config-file.h"
32
#include "qapi/qmp/qerror.h"
33

34 35
#include "qapi-types.h"
#include "qapi-visit.h"
36
#include "qapi/visitor.h"
37
#include "sysemu/arch_init.h"
38

39
#include "hw/hw.h"
S
Stefan Weil 已提交
40
#if defined(CONFIG_KVM)
41
#include <linux/kvm_para.h>
S
Stefan Weil 已提交
42
#endif
43

44
#include "sysemu/sysemu.h"
45
#include "hw/qdev-properties.h"
46
#include "hw/cpu/icc_bus.h"
47
#ifndef CONFIG_USER_ONLY
P
Paolo Bonzini 已提交
48 49
#include "hw/xen/xen.h"
#include "hw/i386/apic_internal.h"
50 51
#endif

52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163

/* Cache topology CPUID constants: */

/* CPUID Leaf 2 Descriptors */

#define CPUID_2_L1D_32KB_8WAY_64B 0x2c
#define CPUID_2_L1I_32KB_8WAY_64B 0x30
#define CPUID_2_L2_2MB_8WAY_64B   0x7d


/* CPUID Leaf 4 constants: */

/* EAX: */
#define CPUID_4_TYPE_DCACHE  1
#define CPUID_4_TYPE_ICACHE  2
#define CPUID_4_TYPE_UNIFIED 3

#define CPUID_4_LEVEL(l)          ((l) << 5)

#define CPUID_4_SELF_INIT_LEVEL (1 << 8)
#define CPUID_4_FULLY_ASSOC     (1 << 9)

/* EDX: */
#define CPUID_4_NO_INVD_SHARING (1 << 0)
#define CPUID_4_INCLUSIVE       (1 << 1)
#define CPUID_4_COMPLEX_IDX     (1 << 2)

#define ASSOC_FULL 0xFF

/* AMD associativity encoding used on CPUID Leaf 0x80000006: */
#define AMD_ENC_ASSOC(a) (a <=   1 ? a   : \
                          a ==   2 ? 0x2 : \
                          a ==   4 ? 0x4 : \
                          a ==   8 ? 0x6 : \
                          a ==  16 ? 0x8 : \
                          a ==  32 ? 0xA : \
                          a ==  48 ? 0xB : \
                          a ==  64 ? 0xC : \
                          a ==  96 ? 0xD : \
                          a == 128 ? 0xE : \
                          a == ASSOC_FULL ? 0xF : \
                          0 /* invalid value */)


/* Definitions of the hardcoded cache entries we expose: */

/* L1 data cache: */
#define L1D_LINE_SIZE         64
#define L1D_ASSOCIATIVITY      8
#define L1D_SETS              64
#define L1D_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1D_DESCRIPTOR CPUID_2_L1D_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1D_LINES_PER_TAG      1
#define L1D_SIZE_KB_AMD       64
#define L1D_ASSOCIATIVITY_AMD  2

/* L1 instruction cache: */
#define L1I_LINE_SIZE         64
#define L1I_ASSOCIATIVITY      8
#define L1I_SETS              64
#define L1I_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1I_DESCRIPTOR CPUID_2_L1I_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1I_LINES_PER_TAG      1
#define L1I_SIZE_KB_AMD       64
#define L1I_ASSOCIATIVITY_AMD  2

/* Level 2 unified cache: */
#define L2_LINE_SIZE          64
#define L2_ASSOCIATIVITY      16
#define L2_SETS             4096
#define L2_PARTITIONS          1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 4MiB */
/*FIXME: CPUID leaf 2 descriptor is inconsistent with CPUID leaf 4 */
#define L2_DESCRIPTOR CPUID_2_L2_2MB_8WAY_64B
/*FIXME: CPUID leaf 0x80000006 is inconsistent with leaves 2 & 4 */
#define L2_LINES_PER_TAG       1
#define L2_SIZE_KB_AMD       512

/* No L3 cache: */
#define L3_SIZE_KB             0 /* disabled */
#define L3_ASSOCIATIVITY       0 /* disabled */
#define L3_LINES_PER_TAG       0 /* disabled */
#define L3_LINE_SIZE           0 /* disabled */

/* TLB definitions: */

#define L1_DTLB_2M_ASSOC       1
#define L1_DTLB_2M_ENTRIES   255
#define L1_DTLB_4K_ASSOC       1
#define L1_DTLB_4K_ENTRIES   255

#define L1_ITLB_2M_ASSOC       1
#define L1_ITLB_2M_ENTRIES   255
#define L1_ITLB_4K_ASSOC       1
#define L1_ITLB_4K_ENTRIES   255

#define L2_DTLB_2M_ASSOC       0 /* disabled */
#define L2_DTLB_2M_ENTRIES     0 /* disabled */
#define L2_DTLB_4K_ASSOC       4
#define L2_DTLB_4K_ENTRIES   512

#define L2_ITLB_2M_ASSOC       0 /* disabled */
#define L2_ITLB_2M_ENTRIES     0 /* disabled */
#define L2_ITLB_4K_ASSOC       4
#define L2_ITLB_4K_ENTRIES   512



164 165 166 167 168 169 170 171 172 173 174 175
static void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1,
                                     uint32_t vendor2, uint32_t vendor3)
{
    int i;
    for (i = 0; i < 4; i++) {
        dst[i] = vendor1 >> (8 * i);
        dst[i + 4] = vendor2 >> (8 * i);
        dst[i + 8] = vendor3 >> (8 * i);
    }
    dst[CPUID_VENDOR_SZ] = '\0';
}

176 177 178 179 180 181 182 183 184 185 186 187 188 189 190
/* feature flags taken from "Intel Processor Identification and the CPUID
 * Instruction" and AMD's "CPUID Specification".  In cases of disagreement
 * between feature naming conventions, aliases may be added.
 */
static const char *feature_name[] = {
    "fpu", "vme", "de", "pse",
    "tsc", "msr", "pae", "mce",
    "cx8", "apic", NULL, "sep",
    "mtrr", "pge", "mca", "cmov",
    "pat", "pse36", "pn" /* Intel psn */, "clflush" /* Intel clfsh */,
    NULL, "ds" /* Intel dts */, "acpi", "mmx",
    "fxsr", "sse", "sse2", "ss",
    "ht" /* Intel htt */, "tm", "ia64", "pbe",
};
static const char *ext_feature_name[] = {
191
    "pni|sse3" /* Intel,AMD sse3 */, "pclmulqdq|pclmuldq", "dtes64", "monitor",
192
    "ds_cpl", "vmx", "smx", "est",
193
    "tm2", "ssse3", "cid", NULL,
194
    "fma", "cx16", "xtpr", "pdcm",
M
Mao, Junjie 已提交
195
    NULL, "pcid", "dca", "sse4.1|sse4_1",
196
    "sse4.2|sse4_2", "x2apic", "movbe", "popcnt",
197
    "tsc-deadline", "aes", "xsave", "osxsave",
198
    "avx", "f16c", "rdrand", "hypervisor",
199
};
200 201 202 203 204
/* Feature names that are already defined on feature_name[] but are set on
 * CPUID[8000_0001].EDX on AMD CPUs don't have their names on
 * ext2_feature_name[]. They are copied automatically to cpuid_ext2_features
 * if and only if CPU vendor is AMD.
 */
205
static const char *ext2_feature_name[] = {
206 207 208 209 210 211 212
    NULL /* fpu */, NULL /* vme */, NULL /* de */, NULL /* pse */,
    NULL /* tsc */, NULL /* msr */, NULL /* pae */, NULL /* mce */,
    NULL /* cx8 */ /* AMD CMPXCHG8B */, NULL /* apic */, NULL, "syscall",
    NULL /* mtrr */, NULL /* pge */, NULL /* mca */, NULL /* cmov */,
    NULL /* pat */, NULL /* pse36 */, NULL, NULL /* Linux mp */,
    "nx|xd", NULL, "mmxext", NULL /* mmx */,
    NULL /* fxsr */, "fxsr_opt|ffxsr", "pdpe1gb" /* AMD Page1GB */, "rdtscp",
213
    NULL, "lm|i64", "3dnowext", "3dnow",
214 215 216 217
};
static const char *ext3_feature_name[] = {
    "lahf_lm" /* AMD LahfSahf */, "cmp_legacy", "svm", "extapic" /* AMD ExtApicSpace */,
    "cr8legacy" /* AMD AltMovCr8 */, "abm", "sse4a", "misalignsse",
218
    "3dnowprefetch", "osvw", "ibs", "xop",
219 220 221 222
    "skinit", "wdt", NULL, "lwp",
    "fma4", "tce", NULL, "nodeid_msr",
    NULL, "tbm", "topoext", "perfctr_core",
    "perfctr_nb", NULL, NULL, NULL,
223 224 225
    NULL, NULL, NULL, NULL,
};

226 227 228 229 230 231 232 233 234 235 236
static const char *ext4_feature_name[] = {
    NULL, NULL, "xstore", "xstore-en",
    NULL, NULL, "xcrypt", "xcrypt-en",
    "ace2", "ace2-en", "phe", "phe-en",
    "pmm", "pmm-en", NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

237
static const char *kvm_feature_name[] = {
238
    "kvmclock", "kvm_nopiodelay", "kvm_mmu", "kvmclock",
239
    "kvm_asyncpf", "kvm_steal_time", "kvm_pv_eoi", "kvm_pv_unhalt",
240 241 242 243
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
244
    "kvmclock-stable-bit", NULL, NULL, NULL,
245
    NULL, NULL, NULL, NULL,
246 247
};

J
Joerg Roedel 已提交
248 249 250 251 252 253 254 255 256 257 258
static const char *svm_feature_name[] = {
    "npt", "lbrv", "svm_lock", "nrip_save",
    "tsc_scale", "vmcb_clean",  "flushbyasid", "decodeassists",
    NULL, NULL, "pause_filter", NULL,
    "pfthreshold", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

H
H. Peter Anvin 已提交
259
static const char *cpuid_7_0_ebx_feature_name[] = {
260
    "fsgsbase", "tsc_adjust", NULL, "bmi1", "hle", "avx2", NULL, "smep",
261
    "bmi2", "erms", "invpcid", "rtm", NULL, NULL, "mpx", NULL,
C
Chao Peng 已提交
262 263
    "avx512f", NULL, "rdseed", "adx", "smap", NULL, NULL, NULL,
    NULL, NULL, "avx512pf", "avx512er", "avx512cd", NULL, NULL, NULL,
H
H. Peter Anvin 已提交
264 265
};

266 267 268 269 270 271 272 273 274 275 276
static const char *cpuid_apm_edx_feature_name[] = {
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    "invtsc", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330
#define I486_FEATURES (CPUID_FP87 | CPUID_VME | CPUID_PSE)
#define PENTIUM_FEATURES (I486_FEATURES | CPUID_DE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_MMX | CPUID_APIC)
#define PENTIUM2_FEATURES (PENTIUM_FEATURES | CPUID_PAE | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_FXSR)
#define PENTIUM3_FEATURES (PENTIUM2_FEATURES | CPUID_SSE)
#define PPRO_FEATURES (CPUID_FP87 | CPUID_DE | CPUID_PSE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_PGE | CPUID_CMOV | \
          CPUID_PAT | CPUID_FXSR | CPUID_MMX | CPUID_SSE | CPUID_SSE2 | \
          CPUID_PAE | CPUID_SEP | CPUID_APIC)

#define TCG_FEATURES (CPUID_FP87 | CPUID_PSE | CPUID_TSC | CPUID_MSR | \
          CPUID_PAE | CPUID_MCE | CPUID_CX8 | CPUID_APIC | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_CLFLUSH | CPUID_ACPI | CPUID_MMX | \
          CPUID_FXSR | CPUID_SSE | CPUID_SSE2 | CPUID_SS)
          /* partly implemented:
          CPUID_MTRR, CPUID_MCA, CPUID_CLFLUSH (needed for Win64) */
          /* missing:
          CPUID_VME, CPUID_DTS, CPUID_SS, CPUID_HT, CPUID_TM, CPUID_PBE */
#define TCG_EXT_FEATURES (CPUID_EXT_SSE3 | CPUID_EXT_PCLMULQDQ | \
          CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 | CPUID_EXT_CX16 | \
          CPUID_EXT_SSE41 | CPUID_EXT_SSE42 | CPUID_EXT_POPCNT | \
          CPUID_EXT_MOVBE | CPUID_EXT_AES | CPUID_EXT_HYPERVISOR)
          /* missing:
          CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_VMX, CPUID_EXT_SMX,
          CPUID_EXT_EST, CPUID_EXT_TM2, CPUID_EXT_CID, CPUID_EXT_FMA,
          CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_PCID, CPUID_EXT_DCA,
          CPUID_EXT_X2APIC, CPUID_EXT_TSC_DEADLINE_TIMER, CPUID_EXT_XSAVE,
          CPUID_EXT_OSXSAVE, CPUID_EXT_AVX, CPUID_EXT_F16C,
          CPUID_EXT_RDRAND */

#ifdef TARGET_X86_64
#define TCG_EXT2_X86_64_FEATURES (CPUID_EXT2_SYSCALL | CPUID_EXT2_LM)
#else
#define TCG_EXT2_X86_64_FEATURES 0
#endif

#define TCG_EXT2_FEATURES ((TCG_FEATURES & CPUID_EXT2_AMD_ALIASES) | \
          CPUID_EXT2_NX | CPUID_EXT2_MMXEXT | CPUID_EXT2_RDTSCP | \
          CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_PDPE1GB | \
          TCG_EXT2_X86_64_FEATURES)
#define TCG_EXT3_FEATURES (CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM | \
          CPUID_EXT3_CR8LEG | CPUID_EXT3_ABM | CPUID_EXT3_SSE4A)
#define TCG_EXT4_FEATURES 0
#define TCG_SVM_FEATURES 0
#define TCG_KVM_FEATURES 0
#define TCG_7_0_EBX_FEATURES (CPUID_7_0_EBX_SMEP | CPUID_7_0_EBX_SMAP | \
          CPUID_7_0_EBX_BMI1 | CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ADX)
          /* missing:
          CPUID_7_0_EBX_FSGSBASE, CPUID_7_0_EBX_HLE, CPUID_7_0_EBX_AVX2,
          CPUID_7_0_EBX_ERMS, CPUID_7_0_EBX_INVPCID, CPUID_7_0_EBX_RTM,
          CPUID_7_0_EBX_RDSEED */
331
#define TCG_APM_FEATURES 0
332 333


334 335
typedef struct FeatureWordInfo {
    const char **feat_names;
336 337 338 339
    uint32_t cpuid_eax;   /* Input EAX for CPUID */
    bool cpuid_needs_ecx; /* CPUID instruction uses ECX as input */
    uint32_t cpuid_ecx;   /* Input ECX value for CPUID */
    int cpuid_reg;        /* output register (R_* constant) */
340
    uint32_t tcg_features; /* Feature flags supported by TCG */
341
    uint32_t unmigratable_flags; /* Feature flags known to be unmigratable */
342 343 344
} FeatureWordInfo;

static FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
345 346 347
    [FEAT_1_EDX] = {
        .feat_names = feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_EDX,
348
        .tcg_features = TCG_FEATURES,
349 350 351 352
    },
    [FEAT_1_ECX] = {
        .feat_names = ext_feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_ECX,
353
        .tcg_features = TCG_EXT_FEATURES,
354 355 356 357
    },
    [FEAT_8000_0001_EDX] = {
        .feat_names = ext2_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_EDX,
358
        .tcg_features = TCG_EXT2_FEATURES,
359 360 361 362
    },
    [FEAT_8000_0001_ECX] = {
        .feat_names = ext3_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_ECX,
363
        .tcg_features = TCG_EXT3_FEATURES,
364
    },
365 366 367
    [FEAT_C000_0001_EDX] = {
        .feat_names = ext4_feature_name,
        .cpuid_eax = 0xC0000001, .cpuid_reg = R_EDX,
368
        .tcg_features = TCG_EXT4_FEATURES,
369
    },
370 371 372
    [FEAT_KVM] = {
        .feat_names = kvm_feature_name,
        .cpuid_eax = KVM_CPUID_FEATURES, .cpuid_reg = R_EAX,
373
        .tcg_features = TCG_KVM_FEATURES,
374 375 376 377
    },
    [FEAT_SVM] = {
        .feat_names = svm_feature_name,
        .cpuid_eax = 0x8000000A, .cpuid_reg = R_EDX,
378
        .tcg_features = TCG_SVM_FEATURES,
379 380 381
    },
    [FEAT_7_0_EBX] = {
        .feat_names = cpuid_7_0_ebx_feature_name,
382 383 384
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_EBX,
385
        .tcg_features = TCG_7_0_EBX_FEATURES,
386
    },
387 388 389 390 391 392 393
    [FEAT_8000_0007_EDX] = {
        .feat_names = cpuid_apm_edx_feature_name,
        .cpuid_eax = 0x80000007,
        .cpuid_reg = R_EDX,
        .tcg_features = TCG_APM_FEATURES,
        .unmigratable_flags = CPUID_APM_INVTSC,
    },
394 395
};

396 397 398 399 400 401 402 403
typedef struct X86RegisterInfo32 {
    /* Name of register */
    const char *name;
    /* QAPI enum value register */
    X86CPURegister32 qapi_enum;
} X86RegisterInfo32;

#define REGISTER(reg) \
404
    [R_##reg] = { .name = #reg, .qapi_enum = X86_CPU_REGISTER32_##reg }
405
static const X86RegisterInfo32 x86_reg_info_32[CPU_NB_REGS32] = {
406 407 408 409 410 411 412 413 414 415 416
    REGISTER(EAX),
    REGISTER(ECX),
    REGISTER(EDX),
    REGISTER(EBX),
    REGISTER(ESP),
    REGISTER(EBP),
    REGISTER(ESI),
    REGISTER(EDI),
};
#undef REGISTER

417 418 419 420 421 422 423
typedef struct ExtSaveArea {
    uint32_t feature, bits;
    uint32_t offset, size;
} ExtSaveArea;

static const ExtSaveArea ext_save_areas[] = {
    [2] = { .feature = FEAT_1_ECX, .bits = CPUID_EXT_AVX,
L
Liu Jinsong 已提交
424
            .offset = 0x240, .size = 0x100 },
L
Liu Jinsong 已提交
425 426 427
    [3] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
            .offset = 0x3c0, .size = 0x40  },
    [4] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
L
Liu, Jinsong 已提交
428
            .offset = 0x400, .size = 0x40  },
C
Chao Peng 已提交
429 430 431 432 433 434
    [5] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
            .offset = 0x440, .size = 0x40 },
    [6] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
            .offset = 0x480, .size = 0x200 },
    [7] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
            .offset = 0x680, .size = 0x400 },
435
};
436

437 438
const char *get_register_name_32(unsigned int reg)
{
439
    if (reg >= CPU_NB_REGS32) {
440 441
        return NULL;
    }
442
    return x86_reg_info_32[reg].name;
443 444
}

445 446 447 448 449
/* KVM-specific features that are automatically added to all CPU models
 * when KVM is enabled.
 */
static uint32_t kvm_default_features[FEATURE_WORDS] = {
    [FEAT_KVM] = (1 << KVM_FEATURE_CLOCKSOURCE) |
450 451 452 453
        (1 << KVM_FEATURE_NOP_IO_DELAY) |
        (1 << KVM_FEATURE_CLOCKSOURCE2) |
        (1 << KVM_FEATURE_ASYNC_PF) |
        (1 << KVM_FEATURE_STEAL_TIME) |
454
        (1 << KVM_FEATURE_PV_EOI) |
455
        (1 << KVM_FEATURE_CLOCKSOURCE_STABLE_BIT),
456
    [FEAT_1_ECX] = CPUID_EXT_X2APIC,
457
};
458

459 460 461
/* Features that are not added by default to any CPU model when KVM is enabled.
 */
static uint32_t kvm_default_unset_features[FEATURE_WORDS] = {
462
    [FEAT_1_EDX] = CPUID_ACPI,
463
    [FEAT_1_ECX] = CPUID_EXT_MONITOR,
464
    [FEAT_8000_0001_ECX] = CPUID_EXT3_SVM,
465 466
};

467
void x86_cpu_compat_kvm_no_autoenable(FeatureWord w, uint32_t features)
468
{
469
    kvm_default_features[w] &= ~features;
470 471
}

472 473 474 475 476
void x86_cpu_compat_kvm_no_autodisable(FeatureWord w, uint32_t features)
{
    kvm_default_unset_features[w] &= ~features;
}

477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501
/*
 * Returns the set of feature flags that are supported and migratable by
 * QEMU, for a given FeatureWord.
 */
static uint32_t x86_cpu_get_migratable_flags(FeatureWord w)
{
    FeatureWordInfo *wi = &feature_word_info[w];
    uint32_t r = 0;
    int i;

    for (i = 0; i < 32; i++) {
        uint32_t f = 1U << i;
        /* If the feature name is unknown, it is not supported by QEMU yet */
        if (!wi->feat_names[i]) {
            continue;
        }
        /* Skip features known to QEMU, but explicitly marked as unmigratable */
        if (wi->unmigratable_flags & f) {
            continue;
        }
        r |= f;
    }
    return r;
}

502 503
void host_cpuid(uint32_t function, uint32_t count,
                uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx)
504
{
505 506 507 508 509 510 511
    uint32_t vec[4];

#ifdef __x86_64__
    asm volatile("cpuid"
                 : "=a"(vec[0]), "=b"(vec[1]),
                   "=c"(vec[2]), "=d"(vec[3])
                 : "0"(function), "c"(count) : "cc");
512
#elif defined(__i386__)
513 514 515 516 517 518 519 520 521
    asm volatile("pusha \n\t"
                 "cpuid \n\t"
                 "mov %%eax, 0(%2) \n\t"
                 "mov %%ebx, 4(%2) \n\t"
                 "mov %%ecx, 8(%2) \n\t"
                 "mov %%edx, 12(%2) \n\t"
                 "popa"
                 : : "a"(function), "c"(count), "S"(vec)
                 : "memory", "cc");
522 523
#else
    abort();
524 525
#endif

526
    if (eax)
527
        *eax = vec[0];
528
    if (ebx)
529
        *ebx = vec[1];
530
    if (ecx)
531
        *ecx = vec[2];
532
    if (edx)
533
        *edx = vec[3];
534
}
535 536 537 538 539 540 541 542

#define iswhite(c) ((c) && ((c) <= ' ' || '~' < (c)))

/* general substring compare of *[s1..e1) and *[s2..e2).  sx is start of
 * a substring.  ex if !NULL points to the first char after a substring,
 * otherwise the string is assumed to sized by a terminating nul.
 * Return lexical ordering of *s1:*s2.
 */
543 544
static int sstrcmp(const char *s1, const char *e1,
                   const char *s2, const char *e2)
545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580
{
    for (;;) {
        if (!*s1 || !*s2 || *s1 != *s2)
            return (*s1 - *s2);
        ++s1, ++s2;
        if (s1 == e1 && s2 == e2)
            return (0);
        else if (s1 == e1)
            return (*s2);
        else if (s2 == e2)
            return (*s1);
    }
}

/* compare *[s..e) to *altstr.  *altstr may be a simple string or multiple
 * '|' delimited (possibly empty) strings in which case search for a match
 * within the alternatives proceeds left to right.  Return 0 for success,
 * non-zero otherwise.
 */
static int altcmp(const char *s, const char *e, const char *altstr)
{
    const char *p, *q;

    for (q = p = altstr; ; ) {
        while (*p && *p != '|')
            ++p;
        if ((q == p && !*s) || (q != p && !sstrcmp(s, e, q, p)))
            return (0);
        if (!*p)
            return (1);
        else
            q = ++p;
    }
}

/* search featureset for flag *[s..e), if found set corresponding bit in
581
 * *pval and return true, otherwise return false
582
 */
583 584
static bool lookup_feature(uint32_t *pval, const char *s, const char *e,
                           const char **featureset)
585 586 587
{
    uint32_t mask;
    const char **ppc;
588
    bool found = false;
589

590
    for (mask = 1, ppc = featureset; mask; mask <<= 1, ++ppc) {
591 592
        if (*ppc && !altcmp(s, e, *ppc)) {
            *pval |= mask;
593
            found = true;
594
        }
595 596
    }
    return found;
597 598
}

599
static void add_flagname_to_bitmaps(const char *flagname,
600 601
                                    FeatureWordArray words,
                                    Error **errp)
602
{
603 604 605 606 607 608 609 610 611
    FeatureWord w;
    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        if (wi->feat_names &&
            lookup_feature(&words[w], flagname, NULL, wi->feat_names)) {
            break;
        }
    }
    if (w == FEATURE_WORDS) {
612
        error_setg(errp, "CPU feature %s not found", flagname);
613
    }
614 615
}

616 617 618 619 620 621 622 623 624 625 626 627 628
/* CPU class name definitions: */

#define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
#define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)

/* Return type name for a given CPU model name
 * Caller is responsible for freeing the returned string.
 */
static char *x86_cpu_type_name(const char *model_name)
{
    return g_strdup_printf(X86_CPU_TYPE_NAME("%s"), model_name);
}

629 630
static ObjectClass *x86_cpu_class_by_name(const char *cpu_model)
{
631 632 633
    ObjectClass *oc;
    char *typename;

634 635 636 637
    if (cpu_model == NULL) {
        return NULL;
    }

638 639 640 641
    typename = x86_cpu_type_name(cpu_model);
    oc = object_class_by_name(typename);
    g_free(typename);
    return oc;
642 643
}

644
struct X86CPUDefinition {
645 646
    const char *name;
    uint32_t level;
647 648
    uint32_t xlevel;
    uint32_t xlevel2;
649 650
    /* vendor is zero-terminated, 12 character ASCII string */
    char vendor[CPUID_VENDOR_SZ + 1];
651 652 653
    int family;
    int model;
    int stepping;
654
    FeatureWordArray features;
655
    char model_id[48];
656
    bool cache_info_passthrough;
657
};
658

659
static X86CPUDefinition builtin_x86_defs[] = {
660 661 662
    {
        .name = "qemu64",
        .level = 4,
663
        .vendor = CPUID_VENDOR_AMD,
664
        .family = 6,
665
        .model = 6,
666
        .stepping = 3,
667
        .features[FEAT_1_EDX] =
668
            PPRO_FEATURES |
669 670
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
671
        .features[FEAT_1_ECX] =
672
            CPUID_EXT_SSE3 | CPUID_EXT_CX16 | CPUID_EXT_POPCNT,
673
        .features[FEAT_8000_0001_EDX] =
674
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
675
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
676
        .features[FEAT_8000_0001_ECX] =
677
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
678 679 680 681 682 683
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
        .xlevel = 0x8000000A,
    },
    {
        .name = "phenom",
        .level = 5,
684
        .vendor = CPUID_VENDOR_AMD,
685 686 687
        .family = 16,
        .model = 2,
        .stepping = 3,
688
        /* Missing: CPUID_HT */
689
        .features[FEAT_1_EDX] =
690
            PPRO_FEATURES |
691
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
692
            CPUID_PSE36 | CPUID_VME,
693
        .features[FEAT_1_ECX] =
694
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_CX16 |
695
            CPUID_EXT_POPCNT,
696
        .features[FEAT_8000_0001_EDX] =
697
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
698 699
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX |
            CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_MMXEXT |
700
            CPUID_EXT2_FFXSR | CPUID_EXT2_PDPE1GB | CPUID_EXT2_RDTSCP,
701 702 703 704
        /* Missing: CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS */
705
        .features[FEAT_8000_0001_ECX] =
706
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
707
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
708
        /* Missing: CPUID_SVM_LBRV */
709
        .features[FEAT_SVM] =
710
            CPUID_SVM_NPT,
711 712 713 714 715 716
        .xlevel = 0x8000001A,
        .model_id = "AMD Phenom(tm) 9550 Quad-Core Processor"
    },
    {
        .name = "core2duo",
        .level = 10,
717
        .vendor = CPUID_VENDOR_INTEL,
718 719 720
        .family = 6,
        .model = 15,
        .stepping = 11,
721
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
722
        .features[FEAT_1_EDX] =
723
            PPRO_FEATURES |
724
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
725 726
            CPUID_PSE36 | CPUID_VME | CPUID_ACPI | CPUID_SS,
        /* Missing: CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_EST,
727
         * CPUID_EXT_TM2, CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_VMX */
728
        .features[FEAT_1_ECX] =
729
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
730
            CPUID_EXT_CX16,
731
        .features[FEAT_8000_0001_EDX] =
732
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
733
        .features[FEAT_8000_0001_ECX] =
734
            CPUID_EXT3_LAHF_LM,
735 736 737 738 739 740
        .xlevel = 0x80000008,
        .model_id = "Intel(R) Core(TM)2 Duo CPU     T7700  @ 2.40GHz",
    },
    {
        .name = "kvm64",
        .level = 5,
741
        .vendor = CPUID_VENDOR_INTEL,
742 743 744 745
        .family = 15,
        .model = 6,
        .stepping = 1,
        /* Missing: CPUID_VME, CPUID_HT */
746
        .features[FEAT_1_EDX] =
747
            PPRO_FEATURES |
748 749 750
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
        /* Missing: CPUID_EXT_POPCNT, CPUID_EXT_MONITOR */
751
        .features[FEAT_1_ECX] =
752
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
753
        /* Missing: CPUID_EXT2_PDPE1GB, CPUID_EXT2_RDTSCP */
754
        .features[FEAT_8000_0001_EDX] =
755
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
756 757 758 759 760
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
        /* Missing: CPUID_EXT3_LAHF_LM, CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG, CPUID_EXT3_ABM, CPUID_EXT3_SSE4A,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS, CPUID_EXT3_SVM */
761
        .features[FEAT_8000_0001_ECX] =
762
            0,
763 764 765 766 767 768
        .xlevel = 0x80000008,
        .model_id = "Common KVM processor"
    },
    {
        .name = "qemu32",
        .level = 4,
769
        .vendor = CPUID_VENDOR_INTEL,
770
        .family = 6,
771
        .model = 6,
772
        .stepping = 3,
773
        .features[FEAT_1_EDX] =
774
            PPRO_FEATURES,
775
        .features[FEAT_1_ECX] =
776
            CPUID_EXT_SSE3 | CPUID_EXT_POPCNT,
A
Andre Przywara 已提交
777
        .xlevel = 0x80000004,
778
    },
779 780 781
    {
        .name = "kvm32",
        .level = 5,
782
        .vendor = CPUID_VENDOR_INTEL,
783 784 785
        .family = 15,
        .model = 6,
        .stepping = 1,
786
        .features[FEAT_1_EDX] =
787
            PPRO_FEATURES |
788
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_PSE36,
789
        .features[FEAT_1_ECX] =
790
            CPUID_EXT_SSE3,
791
        .features[FEAT_8000_0001_EDX] =
792
            PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES,
793
        .features[FEAT_8000_0001_ECX] =
794
            0,
795 796 797
        .xlevel = 0x80000008,
        .model_id = "Common 32-bit KVM processor"
    },
798 799 800
    {
        .name = "coreduo",
        .level = 10,
801
        .vendor = CPUID_VENDOR_INTEL,
802 803 804
        .family = 6,
        .model = 14,
        .stepping = 8,
805
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
806
        .features[FEAT_1_EDX] =
807
            PPRO_FEATURES | CPUID_VME |
808 809 810
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_ACPI |
            CPUID_SS,
        /* Missing: CPUID_EXT_EST, CPUID_EXT_TM2 , CPUID_EXT_XTPR,
811
         * CPUID_EXT_PDCM, CPUID_EXT_VMX */
812
        .features[FEAT_1_ECX] =
813
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR,
814
        .features[FEAT_8000_0001_EDX] =
815
            CPUID_EXT2_NX,
816 817 818 819 820
        .xlevel = 0x80000008,
        .model_id = "Genuine Intel(R) CPU           T2600  @ 2.16GHz",
    },
    {
        .name = "486",
A
Andre Przywara 已提交
821
        .level = 1,
822
        .vendor = CPUID_VENDOR_INTEL,
823
        .family = 4,
824
        .model = 8,
825
        .stepping = 0,
826
        .features[FEAT_1_EDX] =
827
            I486_FEATURES,
828 829 830 831 832
        .xlevel = 0,
    },
    {
        .name = "pentium",
        .level = 1,
833
        .vendor = CPUID_VENDOR_INTEL,
834 835 836
        .family = 5,
        .model = 4,
        .stepping = 3,
837
        .features[FEAT_1_EDX] =
838
            PENTIUM_FEATURES,
839 840 841 842 843
        .xlevel = 0,
    },
    {
        .name = "pentium2",
        .level = 2,
844
        .vendor = CPUID_VENDOR_INTEL,
845 846 847
        .family = 6,
        .model = 5,
        .stepping = 2,
848
        .features[FEAT_1_EDX] =
849
            PENTIUM2_FEATURES,
850 851 852 853 854
        .xlevel = 0,
    },
    {
        .name = "pentium3",
        .level = 2,
855
        .vendor = CPUID_VENDOR_INTEL,
856 857 858
        .family = 6,
        .model = 7,
        .stepping = 3,
859
        .features[FEAT_1_EDX] =
860
            PENTIUM3_FEATURES,
861 862 863 864 865
        .xlevel = 0,
    },
    {
        .name = "athlon",
        .level = 2,
866
        .vendor = CPUID_VENDOR_AMD,
867 868 869
        .family = 6,
        .model = 2,
        .stepping = 3,
870
        .features[FEAT_1_EDX] =
871
            PPRO_FEATURES | CPUID_PSE36 | CPUID_VME | CPUID_MTRR |
872
            CPUID_MCA,
873
        .features[FEAT_8000_0001_EDX] =
874
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
875
            CPUID_EXT2_MMXEXT | CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT,
876 877 878 879 880 881
        .xlevel = 0x80000008,
    },
    {
        .name = "n270",
        /* original is on level 10 */
        .level = 5,
882
        .vendor = CPUID_VENDOR_INTEL,
883 884 885
        .family = 6,
        .model = 28,
        .stepping = 2,
886
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
887
        .features[FEAT_1_EDX] =
888
            PPRO_FEATURES |
889 890
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_VME |
            CPUID_ACPI | CPUID_SS,
891
            /* Some CPUs got no CPUID_SEP */
892 893
        /* Missing: CPUID_EXT_DSCPL, CPUID_EXT_EST, CPUID_EXT_TM2,
         * CPUID_EXT_XTPR */
894
        .features[FEAT_1_ECX] =
895
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
B
Borislav Petkov 已提交
896
            CPUID_EXT_MOVBE,
897
        .features[FEAT_8000_0001_EDX] =
898
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
899
            CPUID_EXT2_NX,
900
        .features[FEAT_8000_0001_ECX] =
901
            CPUID_EXT3_LAHF_LM,
902 903 904
        .xlevel = 0x8000000A,
        .model_id = "Intel(R) Atom(TM) CPU N270   @ 1.60GHz",
    },
905 906
    {
        .name = "Conroe",
907
        .level = 4,
908
        .vendor = CPUID_VENDOR_INTEL,
909
        .family = 6,
910
        .model = 15,
911
        .stepping = 3,
912
        .features[FEAT_1_EDX] =
913
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
914 915 916 917
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
918
        .features[FEAT_1_ECX] =
919
            CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
920
        .features[FEAT_8000_0001_EDX] =
921
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
922
        .features[FEAT_8000_0001_ECX] =
923
            CPUID_EXT3_LAHF_LM,
924 925 926 927 928
        .xlevel = 0x8000000A,
        .model_id = "Intel Celeron_4x0 (Conroe/Merom Class Core 2)",
    },
    {
        .name = "Penryn",
929
        .level = 4,
930
        .vendor = CPUID_VENDOR_INTEL,
931
        .family = 6,
932
        .model = 23,
933
        .stepping = 3,
934
        .features[FEAT_1_EDX] =
935
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
936 937 938 939
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
940
        .features[FEAT_1_ECX] =
941
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
942
            CPUID_EXT_SSE3,
943
        .features[FEAT_8000_0001_EDX] =
944
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
945
        .features[FEAT_8000_0001_ECX] =
946
            CPUID_EXT3_LAHF_LM,
947 948 949 950 951
        .xlevel = 0x8000000A,
        .model_id = "Intel Core 2 Duo P9xxx (Penryn Class Core 2)",
    },
    {
        .name = "Nehalem",
952
        .level = 4,
953
        .vendor = CPUID_VENDOR_INTEL,
954
        .family = 6,
955
        .model = 26,
956
        .stepping = 3,
957
        .features[FEAT_1_EDX] =
958
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
959 960 961 962
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
963
        .features[FEAT_1_ECX] =
964
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
965
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
966
        .features[FEAT_8000_0001_EDX] =
967
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
968
        .features[FEAT_8000_0001_ECX] =
969
            CPUID_EXT3_LAHF_LM,
970 971 972 973 974 975
        .xlevel = 0x8000000A,
        .model_id = "Intel Core i7 9xx (Nehalem Class Core i7)",
    },
    {
        .name = "Westmere",
        .level = 11,
976
        .vendor = CPUID_VENDOR_INTEL,
977 978 979
        .family = 6,
        .model = 44,
        .stepping = 1,
980
        .features[FEAT_1_EDX] =
981
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
982 983 984 985
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
986
        .features[FEAT_1_ECX] =
987
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
988 989
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
990
        .features[FEAT_8000_0001_EDX] =
991
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
992
        .features[FEAT_8000_0001_ECX] =
993
            CPUID_EXT3_LAHF_LM,
994 995 996 997 998 999
        .xlevel = 0x8000000A,
        .model_id = "Westmere E56xx/L56xx/X56xx (Nehalem-C)",
    },
    {
        .name = "SandyBridge",
        .level = 0xd,
1000
        .vendor = CPUID_VENDOR_INTEL,
1001 1002 1003
        .family = 6,
        .model = 42,
        .stepping = 1,
1004
        .features[FEAT_1_EDX] =
1005
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1006 1007 1008 1009
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1010
        .features[FEAT_1_ECX] =
1011
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1012 1013 1014 1015
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1016
        .features[FEAT_8000_0001_EDX] =
1017
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1018
            CPUID_EXT2_SYSCALL,
1019
        .features[FEAT_8000_0001_ECX] =
1020
            CPUID_EXT3_LAHF_LM,
1021 1022 1023
        .xlevel = 0x8000000A,
        .model_id = "Intel Xeon E312xx (Sandy Bridge)",
    },
1024 1025 1026
    {
        .name = "Haswell",
        .level = 0xd,
1027
        .vendor = CPUID_VENDOR_INTEL,
1028 1029 1030
        .family = 6,
        .model = 60,
        .stepping = 1,
1031
        .features[FEAT_1_EDX] =
1032
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1033 1034 1035 1036
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1037
        .features[FEAT_1_ECX] =
1038
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1039 1040 1041 1042 1043
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID,
1044
        .features[FEAT_8000_0001_EDX] =
1045
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1046
            CPUID_EXT2_SYSCALL,
1047
        .features[FEAT_8000_0001_ECX] =
1048
            CPUID_EXT3_LAHF_LM,
1049
        .features[FEAT_7_0_EBX] =
1050
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1051 1052 1053 1054 1055 1056
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RTM,
        .xlevel = 0x8000000A,
        .model_id = "Intel Core Processor (Haswell)",
    },
1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
    {
        .name = "Broadwell",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RTM | CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
            CPUID_7_0_EBX_SMAP,
        .xlevel = 0x8000000A,
        .model_id = "Intel Core Processor (Broadwell)",
    },
1091 1092 1093
    {
        .name = "Opteron_G1",
        .level = 5,
1094
        .vendor = CPUID_VENDOR_AMD,
1095 1096 1097
        .family = 15,
        .model = 6,
        .stepping = 1,
1098
        .features[FEAT_1_EDX] =
1099
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1100 1101 1102 1103
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1104
        .features[FEAT_1_ECX] =
1105
            CPUID_EXT_SSE3,
1106
        .features[FEAT_8000_0001_EDX] =
1107
            CPUID_EXT2_LM | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
1108 1109 1110 1111 1112
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1113 1114 1115 1116 1117 1118
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 240 (Gen 1 Class Opteron)",
    },
    {
        .name = "Opteron_G2",
        .level = 5,
1119
        .vendor = CPUID_VENDOR_AMD,
1120 1121 1122
        .family = 15,
        .model = 6,
        .stepping = 1,
1123
        .features[FEAT_1_EDX] =
1124
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1125 1126 1127 1128
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1129
        .features[FEAT_1_ECX] =
1130
            CPUID_EXT_CX16 | CPUID_EXT_SSE3,
1131
        .features[FEAT_8000_0001_EDX] =
1132
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_FXSR |
1133 1134 1135 1136 1137 1138
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1139
        .features[FEAT_8000_0001_ECX] =
1140
            CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1141 1142 1143 1144 1145 1146
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 22xx (Gen 2 Class Opteron)",
    },
    {
        .name = "Opteron_G3",
        .level = 5,
1147
        .vendor = CPUID_VENDOR_AMD,
1148 1149 1150
        .family = 15,
        .model = 6,
        .stepping = 1,
1151
        .features[FEAT_1_EDX] =
1152
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1153 1154 1155 1156
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1157
        .features[FEAT_1_ECX] =
1158
            CPUID_EXT_POPCNT | CPUID_EXT_CX16 | CPUID_EXT_MONITOR |
1159
            CPUID_EXT_SSE3,
1160
        .features[FEAT_8000_0001_EDX] =
1161
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_FXSR |
1162 1163 1164 1165 1166 1167
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1168
        .features[FEAT_8000_0001_ECX] =
1169
            CPUID_EXT3_MISALIGNSSE | CPUID_EXT3_SSE4A |
1170
            CPUID_EXT3_ABM | CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1171 1172 1173 1174 1175 1176
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 23xx (Gen 3 Class Opteron)",
    },
    {
        .name = "Opteron_G4",
        .level = 0xd,
1177
        .vendor = CPUID_VENDOR_AMD,
1178 1179 1180
        .family = 21,
        .model = 1,
        .stepping = 2,
1181
        .features[FEAT_1_EDX] =
1182
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1183 1184 1185 1186
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1187
        .features[FEAT_1_ECX] =
1188
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1189 1190 1191
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1192
        .features[FEAT_8000_0001_EDX] =
1193
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP |
1194 1195 1196 1197 1198 1199
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1200
        .features[FEAT_8000_0001_ECX] =
1201
            CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1202 1203 1204
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1205 1206 1207
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 62xx class CPU",
    },
1208 1209 1210
    {
        .name = "Opteron_G5",
        .level = 0xd,
1211
        .vendor = CPUID_VENDOR_AMD,
1212 1213 1214
        .family = 21,
        .model = 2,
        .stepping = 0,
1215
        .features[FEAT_1_EDX] =
1216
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1217 1218 1219 1220
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1221
        .features[FEAT_1_ECX] =
1222
            CPUID_EXT_F16C | CPUID_EXT_AVX | CPUID_EXT_XSAVE |
1223 1224 1225
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_FMA |
            CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1226
        .features[FEAT_8000_0001_EDX] =
1227
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP |
1228 1229 1230 1231 1232 1233
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1234
        .features[FEAT_8000_0001_ECX] =
1235
            CPUID_EXT3_TBM | CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1236 1237 1238
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1239 1240 1241
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 63xx class CPU",
    },
1242 1243
};

1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258
/**
 * x86_cpu_compat_set_features:
 * @cpu_model: CPU model name to be changed. If NULL, all CPU models are changed
 * @w: Identifies the feature word to be changed.
 * @feat_add: Feature bits to be added to feature word
 * @feat_remove: Feature bits to be removed from feature word
 *
 * Change CPU model feature bits for compatibility.
 *
 * This function may be used by machine-type compatibility functions
 * to enable or disable feature bits on specific CPU models.
 */
void x86_cpu_compat_set_features(const char *cpu_model, FeatureWord w,
                                 uint32_t feat_add, uint32_t feat_remove)
{
1259
    X86CPUDefinition *def;
1260 1261 1262 1263 1264 1265 1266 1267 1268 1269
    int i;
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        def = &builtin_x86_defs[i];
        if (!cpu_model || !strcmp(cpu_model, def->name)) {
            def->features[w] |= feat_add;
            def->features[w] &= ~feat_remove;
        }
    }
}

1270 1271 1272
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only);

1273 1274
#ifdef CONFIG_KVM

1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289
static int cpu_x86_fill_model_id(char *str)
{
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;
    int i;

    for (i = 0; i < 3; i++) {
        host_cpuid(0x80000002 + i, 0, &eax, &ebx, &ecx, &edx);
        memcpy(str + i * 16 +  0, &eax, 4);
        memcpy(str + i * 16 +  4, &ebx, 4);
        memcpy(str + i * 16 +  8, &ecx, 4);
        memcpy(str + i * 16 + 12, &edx, 4);
    }
    return 0;
}

1290 1291
static X86CPUDefinition host_cpudef;

1292
static Property host_x86_cpu_properties[] = {
1293
    DEFINE_PROP_BOOL("migratable", X86CPU, migratable, true),
1294 1295 1296
    DEFINE_PROP_END_OF_LIST()
};

1297
/* class_init for the "host" CPU model
1298
 *
1299
 * This function may be called before KVM is initialized.
1300
 */
1301
static void host_x86_cpu_class_init(ObjectClass *oc, void *data)
1302
{
1303
    DeviceClass *dc = DEVICE_CLASS(oc);
1304
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
1305 1306
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;

1307
    xcc->kvm_required = true;
1308

1309
    host_cpuid(0x0, 0, &eax, &ebx, &ecx, &edx);
1310
    x86_cpu_vendor_words2str(host_cpudef.vendor, ebx, edx, ecx);
1311 1312

    host_cpuid(0x1, 0, &eax, &ebx, &ecx, &edx);
1313 1314 1315
    host_cpudef.family = ((eax >> 8) & 0x0F) + ((eax >> 20) & 0xFF);
    host_cpudef.model = ((eax >> 4) & 0x0F) | ((eax & 0xF0000) >> 12);
    host_cpudef.stepping = eax & 0x0F;
1316

1317
    cpu_x86_fill_model_id(host_cpudef.model_id);
1318

1319 1320 1321 1322 1323 1324
    xcc->cpu_def = &host_cpudef;
    host_cpudef.cache_info_passthrough = true;

    /* level, xlevel, xlevel2, and the feature words are initialized on
     * instance_init, because they require KVM to be initialized.
     */
1325 1326

    dc->props = host_x86_cpu_properties;
1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
}

static void host_x86_cpu_initfn(Object *obj)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    KVMState *s = kvm_state;

    assert(kvm_enabled());

1337 1338 1339 1340 1341
    /* We can't fill the features array here because we don't know yet if
     * "migratable" is true or false.
     */
    cpu->host_features = true;

1342 1343 1344
    env->cpuid_level = kvm_arch_get_supported_cpuid(s, 0x0, 0, R_EAX);
    env->cpuid_xlevel = kvm_arch_get_supported_cpuid(s, 0x80000000, 0, R_EAX);
    env->cpuid_xlevel2 = kvm_arch_get_supported_cpuid(s, 0xC0000000, 0, R_EAX);
1345

1346
    object_property_set_bool(OBJECT(cpu), true, "pmu", &error_abort);
1347 1348
}

1349 1350 1351 1352 1353 1354 1355 1356 1357
static const TypeInfo host_x86_cpu_type_info = {
    .name = X86_CPU_TYPE_NAME("host"),
    .parent = TYPE_X86_CPU,
    .instance_init = host_x86_cpu_initfn,
    .class_init = host_x86_cpu_class_init,
};

#endif

1358
static void report_unavailable_features(FeatureWord w, uint32_t mask)
1359
{
1360
    FeatureWordInfo *f = &feature_word_info[w];
1361 1362
    int i;

1363
    for (i = 0; i < 32; ++i) {
1364
        if (1 << i & mask) {
1365
            const char *reg = get_register_name_32(f->cpuid_reg);
1366
            assert(reg);
1367
            fprintf(stderr, "warning: %s doesn't support requested feature: "
1368
                "CPUID.%02XH:%s%s%s [bit %d]\n",
1369
                kvm_enabled() ? "host" : "TCG",
1370 1371 1372
                f->cpuid_eax, reg,
                f->feat_names[i] ? "." : "",
                f->feat_names[i] ? f->feat_names[i] : "", i);
1373
        }
1374
    }
1375 1376
}

1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
static void x86_cpuid_version_get_family(Object *obj, Visitor *v, void *opaque,
                                         const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 8) & 0xf;
    if (value == 0xf) {
        value += (env->cpuid_version >> 20) & 0xff;
    }
    visit_type_int(v, &value, name, errp);
}

1391 1392
static void x86_cpuid_version_set_family(Object *obj, Visitor *v, void *opaque,
                                         const char *name, Error **errp)
1393
{
1394 1395 1396 1397
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff + 0xf;
1398
    Error *local_err = NULL;
1399 1400
    int64_t value;

1401 1402 1403
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1404 1405 1406 1407 1408 1409 1410 1411
        return;
    }
    if (value < min || value > max) {
        error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                  name ? name : "null", value, min, max);
        return;
    }

1412
    env->cpuid_version &= ~0xff00f00;
1413 1414
    if (value > 0x0f) {
        env->cpuid_version |= 0xf00 | ((value - 0x0f) << 20);
1415
    } else {
1416
        env->cpuid_version |= value << 8;
1417 1418 1419
    }
}

1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
static void x86_cpuid_version_get_model(Object *obj, Visitor *v, void *opaque,
                                        const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 4) & 0xf;
    value |= ((env->cpuid_version >> 16) & 0xf) << 4;
    visit_type_int(v, &value, name, errp);
}

1432 1433
static void x86_cpuid_version_set_model(Object *obj, Visitor *v, void *opaque,
                                        const char *name, Error **errp)
1434
{
1435 1436 1437 1438
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff;
1439
    Error *local_err = NULL;
1440 1441
    int64_t value;

1442 1443 1444
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1445 1446 1447 1448 1449 1450 1451 1452
        return;
    }
    if (value < min || value > max) {
        error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                  name ? name : "null", value, min, max);
        return;
    }

1453
    env->cpuid_version &= ~0xf00f0;
1454
    env->cpuid_version |= ((value & 0xf) << 4) | ((value >> 4) << 16);
1455 1456
}

1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
static void x86_cpuid_version_get_stepping(Object *obj, Visitor *v,
                                           void *opaque, const char *name,
                                           Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = env->cpuid_version & 0xf;
    visit_type_int(v, &value, name, errp);
}

1469 1470 1471
static void x86_cpuid_version_set_stepping(Object *obj, Visitor *v,
                                           void *opaque, const char *name,
                                           Error **errp)
1472
{
1473 1474 1475 1476
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xf;
1477
    Error *local_err = NULL;
1478 1479
    int64_t value;

1480 1481 1482
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1483 1484 1485 1486 1487 1488 1489 1490
        return;
    }
    if (value < min || value > max) {
        error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                  name ? name : "null", value, min, max);
        return;
    }

1491
    env->cpuid_version &= ~0xf;
1492
    env->cpuid_version |= value & 0xf;
1493 1494
}

1495 1496 1497 1498 1499
static void x86_cpuid_get_level(Object *obj, Visitor *v, void *opaque,
                                const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);

1500
    visit_type_uint32(v, &cpu->env.cpuid_level, name, errp);
1501 1502 1503 1504 1505 1506 1507
}

static void x86_cpuid_set_level(Object *obj, Visitor *v, void *opaque,
                                const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);

1508
    visit_type_uint32(v, &cpu->env.cpuid_level, name, errp);
1509 1510
}

1511 1512 1513 1514 1515
static void x86_cpuid_get_xlevel(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);

1516
    visit_type_uint32(v, &cpu->env.cpuid_xlevel, name, errp);
1517 1518 1519 1520 1521 1522 1523
}

static void x86_cpuid_set_xlevel(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);

1524
    visit_type_uint32(v, &cpu->env.cpuid_xlevel, name, errp);
1525 1526
}

1527 1528 1529 1530 1531 1532
static char *x86_cpuid_get_vendor(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;

1533
    value = (char *)g_malloc(CPUID_VENDOR_SZ + 1);
1534 1535
    x86_cpu_vendor_words2str(value, env->cpuid_vendor1, env->cpuid_vendor2,
                             env->cpuid_vendor3);
1536 1537 1538 1539 1540 1541 1542 1543 1544 1545
    return value;
}

static void x86_cpuid_set_vendor(Object *obj, const char *value,
                                 Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int i;

1546
    if (strlen(value) != CPUID_VENDOR_SZ) {
1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561
        error_set(errp, QERR_PROPERTY_VALUE_BAD, "",
                  "vendor", value);
        return;
    }

    env->cpuid_vendor1 = 0;
    env->cpuid_vendor2 = 0;
    env->cpuid_vendor3 = 0;
    for (i = 0; i < 4; i++) {
        env->cpuid_vendor1 |= ((uint8_t)value[i    ]) << (8 * i);
        env->cpuid_vendor2 |= ((uint8_t)value[i + 4]) << (8 * i);
        env->cpuid_vendor3 |= ((uint8_t)value[i + 8]) << (8 * i);
    }
}

1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576
static char *x86_cpuid_get_model_id(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;
    int i;

    value = g_malloc(48 + 1);
    for (i = 0; i < 48; i++) {
        value[i] = env->cpuid_model[i >> 2] >> (8 * (i & 3));
    }
    value[48] = '\0';
    return value;
}

1577 1578
static void x86_cpuid_set_model_id(Object *obj, const char *model_id,
                                   Error **errp)
1579
{
1580 1581
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
1582 1583 1584 1585 1586 1587
    int c, len, i;

    if (model_id == NULL) {
        model_id = "";
    }
    len = strlen(model_id);
1588
    memset(env->cpuid_model, 0, 48);
1589 1590 1591 1592 1593 1594 1595 1596 1597 1598
    for (i = 0; i < 48; i++) {
        if (i >= len) {
            c = '\0';
        } else {
            c = (uint8_t)model_id[i];
        }
        env->cpuid_model[i >> 2] |= c << (8 * (i & 3));
    }
}

1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613
static void x86_cpuid_get_tsc_freq(Object *obj, Visitor *v, void *opaque,
                                   const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value;

    value = cpu->env.tsc_khz * 1000;
    visit_type_int(v, &value, name, errp);
}

static void x86_cpuid_set_tsc_freq(Object *obj, Visitor *v, void *opaque,
                                   const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    const int64_t min = 0;
1614
    const int64_t max = INT64_MAX;
1615
    Error *local_err = NULL;
1616 1617
    int64_t value;

1618 1619 1620
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631
        return;
    }
    if (value < min || value > max) {
        error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                  name ? name : "null", value, min, max);
        return;
    }

    cpu->env.tsc_khz = value / 1000;
}

1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644
static void x86_cpuid_get_apic_id(Object *obj, Visitor *v, void *opaque,
                                  const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value = cpu->env.cpuid_apic_id;

    visit_type_int(v, &value, name, errp);
}

static void x86_cpuid_set_apic_id(Object *obj, Visitor *v, void *opaque,
                                  const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
1645
    DeviceState *dev = DEVICE(obj);
1646 1647 1648 1649 1650
    const int64_t min = 0;
    const int64_t max = UINT32_MAX;
    Error *error = NULL;
    int64_t value;

1651 1652 1653 1654 1655 1656
    if (dev->realized) {
        error_setg(errp, "Attempt to set property '%s' on '%s' after "
                   "it was realized", name, object_get_typename(obj));
        return;
    }

1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675
    visit_type_int(v, &value, name, &error);
    if (error) {
        error_propagate(errp, error);
        return;
    }
    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")" ,
                   object_get_typename(obj), name, value, min, max);
        return;
    }

    if ((value != cpu->env.cpuid_apic_id) && cpu_exists(value)) {
        error_setg(errp, "CPU with APIC ID %" PRIi64 " exists", value);
        return;
    }
    cpu->env.cpuid_apic_id = value;
}

1676
/* Generic getter for "feature-words" and "filtered-features" properties */
1677 1678 1679
static void x86_cpu_get_feature_words(Object *obj, Visitor *v, void *opaque,
                                      const char *name, Error **errp)
{
1680
    uint32_t *array = (uint32_t *)opaque;
1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
    FeatureWord w;
    Error *err = NULL;
    X86CPUFeatureWordInfo word_infos[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList list_entries[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList *list = NULL;

    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        X86CPUFeatureWordInfo *qwi = &word_infos[w];
        qwi->cpuid_input_eax = wi->cpuid_eax;
        qwi->has_cpuid_input_ecx = wi->cpuid_needs_ecx;
        qwi->cpuid_input_ecx = wi->cpuid_ecx;
        qwi->cpuid_register = x86_reg_info_32[wi->cpuid_reg].qapi_enum;
1694
        qwi->features = array[w];
1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705

        /* List will be in reverse order, but order shouldn't matter */
        list_entries[w].next = list;
        list_entries[w].value = &word_infos[w];
        list = &list_entries[w];
    }

    visit_type_X86CPUFeatureWordInfoList(v, &list, "feature-words", &err);
    error_propagate(errp, err);
}

1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731
static void x86_get_hv_spinlocks(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value = cpu->hyperv_spinlock_attempts;

    visit_type_int(v, &value, name, errp);
}

static void x86_set_hv_spinlocks(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    const int64_t min = 0xFFF;
    const int64_t max = UINT_MAX;
    X86CPU *cpu = X86_CPU(obj);
    Error *err = NULL;
    int64_t value;

    visit_type_int(v, &value, name, &err);
    if (err) {
        error_propagate(errp, err);
        return;
    }

    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
1732 1733 1734
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")",
                   object_get_typename(obj), name ? name : "null",
                   value, min, max);
1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745
        return;
    }
    cpu->hyperv_spinlock_attempts = value;
}

static PropertyInfo qdev_prop_spinlocks = {
    .name  = "int",
    .get   = x86_get_hv_spinlocks,
    .set   = x86_set_hv_spinlocks,
};

1746 1747 1748 1749 1750 1751 1752 1753 1754 1755
/* Convert all '_' in a feature string option name to '-', to make feature
 * name conform to QOM property naming rule, which uses '-' instead of '_'.
 */
static inline void feat2prop(char *s)
{
    while ((s = strchr(s, '_'))) {
        *s = '-';
    }
}

1756 1757
/* Parse "+feature,-feature,feature=foo" CPU feature string
 */
1758 1759
static void x86_cpu_parse_featurestr(CPUState *cs, char *features,
                                     Error **errp)
1760
{
1761
    X86CPU *cpu = X86_CPU(cs);
1762
    char *featurestr; /* Single 'key=value" string being parsed */
1763
    FeatureWord w;
1764
    /* Features to be added */
1765
    FeatureWordArray plus_features = { 0 };
1766
    /* Features to be removed */
1767
    FeatureWordArray minus_features = { 0 };
1768
    uint32_t numvalue;
1769
    CPUX86State *env = &cpu->env;
1770
    Error *local_err = NULL;
1771 1772

    featurestr = features ? strtok(features, ",") : NULL;
1773 1774 1775 1776

    while (featurestr) {
        char *val;
        if (featurestr[0] == '+') {
1777
            add_flagname_to_bitmaps(featurestr + 1, plus_features, &local_err);
1778
        } else if (featurestr[0] == '-') {
1779
            add_flagname_to_bitmaps(featurestr + 1, minus_features, &local_err);
1780 1781
        } else if ((val = strchr(featurestr, '='))) {
            *val = 0; val++;
1782
            feat2prop(featurestr);
1783
            if (!strcmp(featurestr, "xlevel")) {
1784
                char *err;
1785 1786
                char num[32];

1787 1788
                numvalue = strtoul(val, &err, 0);
                if (!*val || *err) {
1789 1790
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1791 1792
                }
                if (numvalue < 0x80000000) {
1793 1794
                    error_report("xlevel value shall always be >= 0x80000000"
                                 ", fixup will be removed in future versions");
A
Aurelien Jarno 已提交
1795
                    numvalue += 0x80000000;
1796
                }
1797
                snprintf(num, sizeof(num), "%" PRIu32, numvalue);
1798
                object_property_parse(OBJECT(cpu), num, featurestr, &local_err);
1799
            } else if (!strcmp(featurestr, "tsc-freq")) {
1800 1801
                int64_t tsc_freq;
                char *err;
1802
                char num[32];
1803 1804 1805

                tsc_freq = strtosz_suffix_unit(val, &err,
                                               STRTOSZ_DEFSUFFIX_B, 1000);
1806
                if (tsc_freq < 0 || *err) {
1807 1808
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1809
                }
1810
                snprintf(num, sizeof(num), "%" PRId64, tsc_freq);
1811 1812
                object_property_parse(OBJECT(cpu), num, "tsc-frequency",
                                      &local_err);
1813
            } else if (!strcmp(featurestr, "hv-spinlocks")) {
1814
                char *err;
1815
                const int min = 0xFFF;
1816
                char num[32];
1817 1818
                numvalue = strtoul(val, &err, 0);
                if (!*val || *err) {
1819 1820
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1821
                }
1822
                if (numvalue < min) {
1823
                    error_report("hv-spinlocks value shall always be >= 0x%x"
1824 1825
                                 ", fixup will be removed in future versions",
                                 min);
1826 1827
                    numvalue = min;
                }
1828
                snprintf(num, sizeof(num), "%" PRId32, numvalue);
1829
                object_property_parse(OBJECT(cpu), num, featurestr, &local_err);
1830
            } else {
1831
                object_property_parse(OBJECT(cpu), val, featurestr, &local_err);
1832 1833
            }
        } else {
1834
            feat2prop(featurestr);
1835
            object_property_parse(OBJECT(cpu), "on", featurestr, &local_err);
1836
        }
1837 1838
        if (local_err) {
            error_propagate(errp, local_err);
1839
            return;
1840 1841 1842
        }
        featurestr = strtok(NULL, ",");
    }
1843

1844 1845 1846 1847 1848 1849 1850
    if (cpu->host_features) {
        for (w = 0; w < FEATURE_WORDS; w++) {
            env->features[w] =
                x86_cpu_get_supported_feature_word(w, cpu->migratable);
        }
    }

1851 1852 1853 1854
    for (w = 0; w < FEATURE_WORDS; w++) {
        env->features[w] |= plus_features[w];
        env->features[w] &= ~minus_features[w];
    }
1855 1856 1857 1858 1859 1860 1861
}

/* generate a composite string into buf of all cpuid names in featureset
 * selected by fbits.  indicate truncation at bufsize in the event of overflow.
 * if flags, suppress names undefined in featureset.
 */
static void listflags(char *buf, int bufsize, uint32_t fbits,
1862
                      const char **featureset, uint32_t flags)
1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886
{
    const char **p = &featureset[31];
    char *q, *b, bit;
    int nc;

    b = 4 <= bufsize ? buf + (bufsize -= 3) - 1 : NULL;
    *buf = '\0';
    for (q = buf, bit = 31; fbits && bufsize; --p, fbits &= ~(1 << bit), --bit)
        if (fbits & 1 << bit && (*p || !flags)) {
            if (*p)
                nc = snprintf(q, bufsize, "%s%s", q == buf ? "" : " ", *p);
            else
                nc = snprintf(q, bufsize, "%s[%d]", q == buf ? "" : " ", bit);
            if (bufsize <= nc) {
                if (b) {
                    memcpy(b, "...", sizeof("..."));
                }
                return;
            }
            q += nc;
            bufsize -= nc;
        }
}

P
Peter Maydell 已提交
1887 1888
/* generate CPU information. */
void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf)
1889
{
1890
    X86CPUDefinition *def;
1891
    char buf[256];
1892
    int i;
1893

1894 1895
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        def = &builtin_x86_defs[i];
1896
        snprintf(buf, sizeof(buf), "%s", def->name);
1897
        (*cpu_fprintf)(f, "x86 %16s  %-48s\n", buf, def->model_id);
1898
    }
1899 1900 1901 1902 1903 1904
#ifdef CONFIG_KVM
    (*cpu_fprintf)(f, "x86 %16s  %-48s\n", "host",
                   "KVM processor with all supported host features "
                   "(only available in KVM mode)");
#endif

1905
    (*cpu_fprintf)(f, "\nRecognized CPUID flags:\n");
1906 1907 1908 1909 1910 1911
    for (i = 0; i < ARRAY_SIZE(feature_word_info); i++) {
        FeatureWordInfo *fw = &feature_word_info[i];

        listflags(buf, sizeof(buf), (uint32_t)~0, fw->feat_names, 1);
        (*cpu_fprintf)(f, "  %s\n", buf);
    }
1912 1913
}

1914
CpuDefinitionInfoList *arch_query_cpu_definitions(Error **errp)
1915 1916
{
    CpuDefinitionInfoList *cpu_list = NULL;
1917
    X86CPUDefinition *def;
1918
    int i;
1919

1920
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
1921 1922 1923
        CpuDefinitionInfoList *entry;
        CpuDefinitionInfo *info;

1924
        def = &builtin_x86_defs[i];
1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936
        info = g_malloc0(sizeof(*info));
        info->name = g_strdup(def->name);

        entry = g_malloc0(sizeof(*entry));
        entry->value = info;
        entry->next = cpu_list;
        cpu_list = entry;
    }

    return cpu_list;
}

1937 1938
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only)
1939 1940
{
    FeatureWordInfo *wi = &feature_word_info[w];
1941
    uint32_t r;
1942

1943
    if (kvm_enabled()) {
1944 1945 1946
        r = kvm_arch_get_supported_cpuid(kvm_state, wi->cpuid_eax,
                                                    wi->cpuid_ecx,
                                                    wi->cpuid_reg);
1947
    } else if (tcg_enabled()) {
1948
        r = wi->tcg_features;
1949 1950 1951
    } else {
        return ~0;
    }
1952 1953 1954 1955
    if (migratable_only) {
        r &= x86_cpu_get_migratable_flags(w);
    }
    return r;
1956 1957
}

1958 1959 1960 1961 1962
/*
 * Filters CPU feature words based on host availability of each feature.
 *
 * Returns: 0 if all flags are supported by the host, non-zero otherwise.
 */
1963
static int x86_cpu_filter_features(X86CPU *cpu)
1964 1965
{
    CPUX86State *env = &cpu->env;
1966
    FeatureWord w;
1967 1968
    int rv = 0;

1969
    for (w = 0; w < FEATURE_WORDS; w++) {
1970 1971
        uint32_t host_feat =
            x86_cpu_get_supported_feature_word(w, cpu->migratable);
1972 1973 1974
        uint32_t requested_features = env->features[w];
        env->features[w] &= host_feat;
        cpu->filtered_features[w] = requested_features & ~env->features[w];
1975 1976
        if (cpu->filtered_features[w]) {
            if (cpu->check_cpuid || cpu->enforce_cpuid) {
1977
                report_unavailable_features(w, cpu->filtered_features[w]);
1978 1979 1980
            }
            rv = 1;
        }
1981
    }
1982 1983

    return rv;
1984 1985
}

1986
/* Load data from X86CPUDefinition
1987
 */
1988
static void x86_cpu_load_def(X86CPU *cpu, X86CPUDefinition *def, Error **errp)
1989
{
1990
    CPUX86State *env = &cpu->env;
1991 1992
    const char *vendor;
    char host_vendor[CPUID_VENDOR_SZ + 1];
1993
    FeatureWord w;
1994

1995 1996 1997 1998 1999
    object_property_set_int(OBJECT(cpu), def->level, "level", errp);
    object_property_set_int(OBJECT(cpu), def->family, "family", errp);
    object_property_set_int(OBJECT(cpu), def->model, "model", errp);
    object_property_set_int(OBJECT(cpu), def->stepping, "stepping", errp);
    object_property_set_int(OBJECT(cpu), def->xlevel, "xlevel", errp);
2000
    env->cpuid_xlevel2 = def->xlevel2;
2001
    cpu->cache_info_passthrough = def->cache_info_passthrough;
2002
    object_property_set_str(OBJECT(cpu), def->model_id, "model-id", errp);
2003 2004 2005
    for (w = 0; w < FEATURE_WORDS; w++) {
        env->features[w] = def->features[w];
    }
2006

2007
    /* Special cases not set in the X86CPUDefinition structs: */
2008
    if (kvm_enabled()) {
2009 2010 2011
        FeatureWord w;
        for (w = 0; w < FEATURE_WORDS; w++) {
            env->features[w] |= kvm_default_features[w];
2012
            env->features[w] &= ~kvm_default_unset_features[w];
2013
        }
2014
    }
2015

2016
    env->features[FEAT_1_ECX] |= CPUID_EXT_HYPERVISOR;
2017 2018 2019 2020 2021 2022 2023 2024

    /* sysenter isn't supported in compatibility mode on AMD,
     * syscall isn't supported in compatibility mode on Intel.
     * Normally we advertise the actual CPU vendor, but you can
     * override this using the 'vendor' property if you want to use
     * KVM's sysenter/syscall emulation in compatibility mode and
     * when doing cross vendor migration
     */
2025
    vendor = def->vendor;
2026 2027 2028 2029 2030 2031 2032 2033 2034
    if (kvm_enabled()) {
        uint32_t  ebx = 0, ecx = 0, edx = 0;
        host_cpuid(0, 0, NULL, &ebx, &ecx, &edx);
        x86_cpu_vendor_words2str(host_vendor, ebx, edx, ecx);
        vendor = host_vendor;
    }

    object_property_set_str(OBJECT(cpu), vendor, "vendor", errp);

2035 2036
}

2037 2038
X86CPU *cpu_x86_create(const char *cpu_model, DeviceState *icc_bridge,
                       Error **errp)
2039
{
2040
    X86CPU *cpu = NULL;
2041
    X86CPUClass *xcc;
2042
    ObjectClass *oc;
2043 2044
    gchar **model_pieces;
    char *name, *features;
2045 2046
    Error *error = NULL;

2047 2048 2049 2050 2051 2052 2053 2054
    model_pieces = g_strsplit(cpu_model, ",", 2);
    if (!model_pieces[0]) {
        error_setg(&error, "Invalid/empty CPU model name");
        goto out;
    }
    name = model_pieces[0];
    features = model_pieces[1];

2055 2056 2057 2058 2059
    oc = x86_cpu_class_by_name(name);
    if (oc == NULL) {
        error_setg(&error, "Unable to find CPU definition: %s", name);
        goto out;
    }
2060 2061 2062 2063
    xcc = X86_CPU_CLASS(oc);

    if (xcc->kvm_required && !kvm_enabled()) {
        error_setg(&error, "CPU model '%s' requires KVM", name);
2064 2065 2066
        goto out;
    }

2067 2068
    cpu = X86_CPU(object_new(object_class_get_name(oc)));

2069 2070 2071 2072 2073 2074 2075 2076
#ifndef CONFIG_USER_ONLY
    if (icc_bridge == NULL) {
        error_setg(&error, "Invalid icc-bridge value");
        goto out;
    }
    qdev_set_parent_bus(DEVICE(cpu), qdev_get_child_bus(icc_bridge, "icc"));
    object_unref(OBJECT(cpu));
#endif
2077

2078
    x86_cpu_parse_featurestr(CPU(cpu), features, &error);
2079 2080
    if (error) {
        goto out;
2081 2082
    }

2083
out:
2084 2085
    if (error != NULL) {
        error_propagate(errp, error);
2086 2087 2088 2089
        if (cpu) {
            object_unref(OBJECT(cpu));
            cpu = NULL;
        }
2090
    }
2091 2092 2093 2094 2095 2096 2097 2098 2099
    g_strfreev(model_pieces);
    return cpu;
}

X86CPU *cpu_x86_init(const char *cpu_model)
{
    Error *error = NULL;
    X86CPU *cpu;

2100
    cpu = cpu_x86_create(cpu_model, NULL, &error);
2101
    if (error) {
2102 2103 2104
        goto out;
    }

2105 2106
    object_property_set_bool(OBJECT(cpu), true, "realized", &error);

2107 2108
out:
    if (error) {
2109
        error_report("%s", error_get_pretty(error));
2110
        error_free(error);
2111 2112 2113 2114
        if (cpu != NULL) {
            object_unref(OBJECT(cpu));
            cpu = NULL;
        }
2115 2116 2117 2118
    }
    return cpu;
}

2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140
static void x86_cpu_cpudef_class_init(ObjectClass *oc, void *data)
{
    X86CPUDefinition *cpudef = data;
    X86CPUClass *xcc = X86_CPU_CLASS(oc);

    xcc->cpu_def = cpudef;
}

static void x86_register_cpudef_type(X86CPUDefinition *def)
{
    char *typename = x86_cpu_type_name(def->name);
    TypeInfo ti = {
        .name = typename,
        .parent = TYPE_X86_CPU,
        .class_init = x86_cpu_cpudef_class_init,
        .class_data = def,
    };

    type_register(&ti);
    g_free(typename);
}

2141 2142
#if !defined(CONFIG_USER_ONLY)

2143 2144
void cpu_clear_apic_feature(CPUX86State *env)
{
2145
    env->features[FEAT_1_EDX] &= ~CPUID_APIC;
2146 2147
}

2148 2149
#endif /* !CONFIG_USER_ONLY */

2150
/* Initialize list of CPU models, filling some non-static fields if necessary
2151 2152 2153
 */
void x86_cpudef_setup(void)
{
2154 2155
    int i, j;
    static const char *model_with_versions[] = { "qemu32", "qemu64", "athlon" };
2156 2157

    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); ++i) {
2158
        X86CPUDefinition *def = &builtin_x86_defs[i];
2159 2160

        /* Look for specific "cpudef" models that */
2161
        /* have the QEMU version in .model_id */
2162
        for (j = 0; j < ARRAY_SIZE(model_with_versions); j++) {
2163 2164 2165 2166 2167
            if (strcmp(model_with_versions[j], def->name) == 0) {
                pstrcpy(def->model_id, sizeof(def->model_id),
                        "QEMU Virtual CPU version ");
                pstrcat(def->model_id, sizeof(def->model_id),
                        qemu_get_version());
2168 2169 2170
                break;
            }
        }
2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185
    }
}

static void get_cpuid_vendor(CPUX86State *env, uint32_t *ebx,
                             uint32_t *ecx, uint32_t *edx)
{
    *ebx = env->cpuid_vendor1;
    *edx = env->cpuid_vendor2;
    *ecx = env->cpuid_vendor3;
}

void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
                   uint32_t *eax, uint32_t *ebx,
                   uint32_t *ecx, uint32_t *edx)
{
2186 2187 2188
    X86CPU *cpu = x86_env_get_cpu(env);
    CPUState *cs = CPU(cpu);

2189 2190
    /* test if maximum index reached */
    if (index & 0x80000000) {
2191 2192 2193 2194 2195 2196 2197 2198 2199
        if (index > env->cpuid_xlevel) {
            if (env->cpuid_xlevel2 > 0) {
                /* Handle the Centaur's CPUID instruction. */
                if (index > env->cpuid_xlevel2) {
                    index = env->cpuid_xlevel2;
                } else if (index < 0xC0000000) {
                    index = env->cpuid_xlevel;
                }
            } else {
2200 2201 2202 2203 2204
                /* Intel documentation states that invalid EAX input will
                 * return the same information as EAX=cpuid_level
                 * (Intel SDM Vol. 2A - Instruction Set Reference - CPUID)
                 */
                index =  env->cpuid_level;
2205 2206
            }
        }
2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219
    } else {
        if (index > env->cpuid_level)
            index = env->cpuid_level;
    }

    switch(index) {
    case 0:
        *eax = env->cpuid_level;
        get_cpuid_vendor(env, ebx, ecx, edx);
        break;
    case 1:
        *eax = env->cpuid_version;
        *ebx = (env->cpuid_apic_id << 24) | 8 << 8; /* CLFLUSH size in quad words, Linux wants it. */
2220 2221
        *ecx = env->features[FEAT_1_ECX];
        *edx = env->features[FEAT_1_EDX];
2222 2223
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ebx |= (cs->nr_cores * cs->nr_threads) << 16;
2224 2225 2226 2227 2228
            *edx |= 1 << 28;    /* HTT bit */
        }
        break;
    case 2:
        /* cache info: needed for Pentium Pro compatibility */
2229 2230 2231 2232
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2233
        *eax = 1; /* Number of CPUID[EAX=2] calls required */
2234 2235
        *ebx = 0;
        *ecx = 0;
2236 2237 2238
        *edx = (L1D_DESCRIPTOR << 16) | \
               (L1I_DESCRIPTOR <<  8) | \
               (L2_DESCRIPTOR);
2239 2240 2241
        break;
    case 4:
        /* cache info: needed for Core compatibility */
2242 2243
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, count, eax, ebx, ecx, edx);
2244
            *eax &= ~0xFC000000;
2245
        } else {
A
Aurelien Jarno 已提交
2246
            *eax = 0;
2247
            switch (count) {
2248
            case 0: /* L1 dcache info */
2249 2250 2251 2252 2253 2254 2255 2256
                *eax |= CPUID_4_TYPE_DCACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1D_LINE_SIZE - 1) | \
                       ((L1D_PARTITIONS - 1) << 12) | \
                       ((L1D_ASSOCIATIVITY - 1) << 22);
                *ecx = L1D_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2257 2258
                break;
            case 1: /* L1 icache info */
2259 2260 2261 2262 2263 2264 2265 2266
                *eax |= CPUID_4_TYPE_ICACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1I_LINE_SIZE - 1) | \
                       ((L1I_PARTITIONS - 1) << 12) | \
                       ((L1I_ASSOCIATIVITY - 1) << 22);
                *ecx = L1I_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2267 2268
                break;
            case 2: /* L2 cache info */
2269 2270 2271
                *eax |= CPUID_4_TYPE_UNIFIED | \
                        CPUID_4_LEVEL(2) | \
                        CPUID_4_SELF_INIT_LEVEL;
2272 2273
                if (cs->nr_threads > 1) {
                    *eax |= (cs->nr_threads - 1) << 14;
2274
                }
2275 2276 2277 2278 2279
                *ebx = (L2_LINE_SIZE - 1) | \
                       ((L2_PARTITIONS - 1) << 12) | \
                       ((L2_ASSOCIATIVITY - 1) << 22);
                *ecx = L2_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2280 2281 2282 2283 2284 2285 2286
                break;
            default: /* end of info */
                *eax = 0;
                *ebx = 0;
                *ecx = 0;
                *edx = 0;
                break;
2287 2288 2289 2290 2291 2292
            }
        }

        /* QEMU gives out its own APIC IDs, never pass down bits 31..26.  */
        if ((*eax & 31) && cs->nr_cores > 1) {
            *eax |= (cs->nr_cores - 1) << 26;
2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308
        }
        break;
    case 5:
        /* mwait info: needed for Core compatibility */
        *eax = 0; /* Smallest monitor-line size in bytes */
        *ebx = 0; /* Largest monitor-line size in bytes */
        *ecx = CPUID_MWAIT_EMX | CPUID_MWAIT_IBE;
        *edx = 0;
        break;
    case 6:
        /* Thermal and Power Leaf */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
Y
Yang, Wei Y 已提交
2309
    case 7:
2310 2311 2312
        /* Structured Extended Feature Flags Enumeration Leaf */
        if (count == 0) {
            *eax = 0; /* Maximum ECX value for sub-leaves */
2313
            *ebx = env->features[FEAT_7_0_EBX]; /* Feature flags */
2314 2315
            *ecx = 0; /* Reserved */
            *edx = 0; /* Reserved */
Y
Yang, Wei Y 已提交
2316 2317 2318 2319 2320 2321 2322
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
        break;
2323 2324 2325 2326 2327 2328 2329 2330 2331
    case 9:
        /* Direct Cache Access Information Leaf */
        *eax = 0; /* Bits 0-31 in DCA_CAP MSR */
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xA:
        /* Architectural Performance Monitoring Leaf */
2332
        if (kvm_enabled() && cpu->enable_pmu) {
2333
            KVMState *s = cs->kvm_state;
2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344

            *eax = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EAX);
            *ebx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EBX);
            *ecx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_ECX);
            *edx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EDX);
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2345
        break;
2346 2347 2348 2349 2350
    case 0xD: {
        KVMState *s = cs->kvm_state;
        uint64_t kvm_mask;
        int i;

S
Sheng Yang 已提交
2351
        /* Processor Extended State */
2352 2353 2354 2355 2356
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        if (!(env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE) || !kvm_enabled()) {
S
Sheng Yang 已提交
2357 2358
            break;
        }
2359 2360 2361
        kvm_mask =
            kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EAX) |
            ((uint64_t)kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EDX) << 32);
2362

2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384
        if (count == 0) {
            *ecx = 0x240;
            for (i = 2; i < ARRAY_SIZE(ext_save_areas); i++) {
                const ExtSaveArea *esa = &ext_save_areas[i];
                if ((env->features[esa->feature] & esa->bits) == esa->bits &&
                    (kvm_mask & (1 << i)) != 0) {
                    if (i < 32) {
                        *eax |= 1 << i;
                    } else {
                        *edx |= 1 << (i - 32);
                    }
                    *ecx = MAX(*ecx, esa->offset + esa->size);
                }
            }
            *eax |= kvm_mask & (XSTATE_FP | XSTATE_SSE);
            *ebx = *ecx;
        } else if (count == 1) {
            *eax = kvm_arch_get_supported_cpuid(s, 0xd, 1, R_EAX);
        } else if (count < ARRAY_SIZE(ext_save_areas)) {
            const ExtSaveArea *esa = &ext_save_areas[count];
            if ((env->features[esa->feature] & esa->bits) == esa->bits &&
                (kvm_mask & (1 << count)) != 0) {
L
Liu Jinsong 已提交
2385 2386
                *eax = esa->size;
                *ebx = esa->offset;
2387
            }
S
Sheng Yang 已提交
2388 2389
        }
        break;
2390
    }
2391 2392 2393 2394 2395 2396 2397 2398 2399
    case 0x80000000:
        *eax = env->cpuid_xlevel;
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
        break;
    case 0x80000001:
        *eax = env->cpuid_version;
        *ebx = 0;
2400 2401
        *ecx = env->features[FEAT_8000_0001_ECX];
        *edx = env->features[FEAT_8000_0001_EDX];
2402 2403 2404 2405 2406

        /* The Linux kernel checks for the CMPLegacy bit and
         * discards multiple thread information if it is set.
         * So dont set it here for Intel to make Linux guests happy.
         */
2407
        if (cs->nr_cores * cs->nr_threads > 1) {
2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426
            uint32_t tebx, tecx, tedx;
            get_cpuid_vendor(env, &tebx, &tecx, &tedx);
            if (tebx != CPUID_VENDOR_INTEL_1 ||
                tedx != CPUID_VENDOR_INTEL_2 ||
                tecx != CPUID_VENDOR_INTEL_3) {
                *ecx |= 1 << 1;    /* CmpLegacy bit */
            }
        }
        break;
    case 0x80000002:
    case 0x80000003:
    case 0x80000004:
        *eax = env->cpuid_model[(index - 0x80000002) * 4 + 0];
        *ebx = env->cpuid_model[(index - 0x80000002) * 4 + 1];
        *ecx = env->cpuid_model[(index - 0x80000002) * 4 + 2];
        *edx = env->cpuid_model[(index - 0x80000002) * 4 + 3];
        break;
    case 0x80000005:
        /* cache info (L1 cache) */
2427 2428 2429 2430
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2431 2432 2433 2434 2435 2436 2437 2438
        *eax = (L1_DTLB_2M_ASSOC << 24) | (L1_DTLB_2M_ENTRIES << 16) | \
               (L1_ITLB_2M_ASSOC <<  8) | (L1_ITLB_2M_ENTRIES);
        *ebx = (L1_DTLB_4K_ASSOC << 24) | (L1_DTLB_4K_ENTRIES << 16) | \
               (L1_ITLB_4K_ASSOC <<  8) | (L1_ITLB_4K_ENTRIES);
        *ecx = (L1D_SIZE_KB_AMD << 24) | (L1D_ASSOCIATIVITY_AMD << 16) | \
               (L1D_LINES_PER_TAG << 8) | (L1D_LINE_SIZE);
        *edx = (L1I_SIZE_KB_AMD << 24) | (L1I_ASSOCIATIVITY_AMD << 16) | \
               (L1I_LINES_PER_TAG << 8) | (L1I_LINE_SIZE);
2439 2440 2441
        break;
    case 0x80000006:
        /* cache info (L2 cache) */
2442 2443 2444 2445
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459
        *eax = (AMD_ENC_ASSOC(L2_DTLB_2M_ASSOC) << 28) | \
               (L2_DTLB_2M_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_2M_ASSOC) << 12) | \
               (L2_ITLB_2M_ENTRIES);
        *ebx = (AMD_ENC_ASSOC(L2_DTLB_4K_ASSOC) << 28) | \
               (L2_DTLB_4K_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_4K_ASSOC) << 12) | \
               (L2_ITLB_4K_ENTRIES);
        *ecx = (L2_SIZE_KB_AMD << 16) | \
               (AMD_ENC_ASSOC(L2_ASSOCIATIVITY) << 12) | \
               (L2_LINES_PER_TAG << 8) | (L2_LINE_SIZE);
        *edx = ((L3_SIZE_KB/512) << 18) | \
               (AMD_ENC_ASSOC(L3_ASSOCIATIVITY) << 12) | \
               (L3_LINES_PER_TAG << 8) | (L3_LINE_SIZE);
2460
        break;
2461 2462 2463 2464 2465 2466
    case 0x80000007:
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = env->features[FEAT_8000_0007_EDX];
        break;
2467 2468 2469
    case 0x80000008:
        /* virtual & phys address size in low 2 bytes. */
/* XXX: This value must match the one used in the MMU code. */
2470
        if (env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_LM) {
2471 2472
            /* 64 bit processor */
/* XXX: The physical address space is limited to 42 bits in exec.c. */
2473
            *eax = 0x00003028; /* 48 bits virtual, 40 bits physical */
2474
        } else {
2475
            if (env->features[FEAT_1_EDX] & CPUID_PSE36) {
2476
                *eax = 0x00000024; /* 36 bits physical */
2477
            } else {
2478
                *eax = 0x00000020; /* 32 bits physical */
2479
            }
2480 2481 2482 2483
        }
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2484 2485
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ecx |= (cs->nr_cores * cs->nr_threads) - 1;
2486 2487 2488
        }
        break;
    case 0x8000000A:
2489
        if (env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM) {
2490 2491 2492
            *eax = 0x00000001; /* SVM Revision */
            *ebx = 0x00000010; /* nr of ASIDs */
            *ecx = 0;
2493
            *edx = env->features[FEAT_SVM]; /* optional features */
2494 2495 2496 2497 2498 2499
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2500
        break;
2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511
    case 0xC0000000:
        *eax = env->cpuid_xlevel2;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xC0000001:
        /* Support for VIA CPU's CPUID instruction */
        *eax = env->cpuid_version;
        *ebx = 0;
        *ecx = 0;
2512
        *edx = env->features[FEAT_C000_0001_EDX];
2513 2514 2515 2516 2517 2518 2519 2520 2521 2522
        break;
    case 0xC0000002:
    case 0xC0000003:
    case 0xC0000004:
        /* Reserved for the future, and now filled with zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
2523 2524 2525 2526 2527 2528 2529 2530 2531
    default:
        /* reserved values: zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    }
}
A
Andreas Färber 已提交
2532 2533 2534 2535 2536 2537 2538

/* CPUClass::reset() */
static void x86_cpu_reset(CPUState *s)
{
    X86CPU *cpu = X86_CPU(s);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(cpu);
    CPUX86State *env = &cpu->env;
A
Andreas Färber 已提交
2539 2540
    int i;

A
Andreas Färber 已提交
2541 2542
    xcc->parent_reset(s);

2543
    memset(env, 0, offsetof(CPUX86State, cpuid_level));
A
Andreas Färber 已提交
2544

2545
    tlb_flush(s, 1);
A
Andreas Färber 已提交
2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594

    env->old_exception = -1;

    /* init to reset state */

#ifdef CONFIG_SOFTMMU
    env->hflags |= HF_SOFTMMU_MASK;
#endif
    env->hflags2 |= HF2_GIF_MASK;

    cpu_x86_update_cr0(env, 0x60000010);
    env->a20_mask = ~0x0;
    env->smbase = 0x30000;

    env->idt.limit = 0xffff;
    env->gdt.limit = 0xffff;
    env->ldt.limit = 0xffff;
    env->ldt.flags = DESC_P_MASK | (2 << DESC_TYPE_SHIFT);
    env->tr.limit = 0xffff;
    env->tr.flags = DESC_P_MASK | (11 << DESC_TYPE_SHIFT);

    cpu_x86_load_seg_cache(env, R_CS, 0xf000, 0xffff0000, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_CS_MASK |
                           DESC_R_MASK | DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_SS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);

    env->eip = 0xfff0;
    env->regs[R_EDX] = env->cpuid_version;

    env->eflags = 0x2;

    /* FPU init */
    for (i = 0; i < 8; i++) {
        env->fptags[i] = 1;
    }
2595
    cpu_set_fpuc(env, 0x37f);
A
Andreas Färber 已提交
2596 2597

    env->mxcsr = 0x1f80;
2598
    env->xstate_bv = XSTATE_FP | XSTATE_SSE;
A
Andreas Färber 已提交
2599 2600 2601 2602 2603 2604 2605

    env->pat = 0x0007040600070406ULL;
    env->msr_ia32_misc_enable = MSR_IA32_MISC_ENABLE_DEFAULT;

    memset(env->dr, 0, sizeof(env->dr));
    env->dr[6] = DR6_FIXED_1;
    env->dr[7] = DR7_FIXED_1;
2606
    cpu_breakpoint_remove_all(s, BP_CPU);
2607
    cpu_watchpoint_remove_all(s, BP_CPU);
2608

2609
    env->xcr0 = 1;
2610

A
Alex Williamson 已提交
2611 2612 2613 2614 2615 2616 2617 2618 2619 2620
    /*
     * SDM 11.11.5 requires:
     *  - IA32_MTRR_DEF_TYPE MSR.E = 0
     *  - IA32_MTRR_PHYSMASKn.V = 0
     * All other bits are undefined.  For simplification, zero it all.
     */
    env->mtrr_deftype = 0;
    memset(env->mtrr_var, 0, sizeof(env->mtrr_var));
    memset(env->mtrr_fixed, 0, sizeof(env->mtrr_fixed));

2621 2622
#if !defined(CONFIG_USER_ONLY)
    /* We hard-wire the BSP to the first CPU. */
2623
    if (s->cpu_index == 0) {
2624
        apic_designate_bsp(cpu->apic_state);
2625 2626
    }

2627
    s->halted = !cpu_is_bsp(cpu);
2628 2629 2630 2631

    if (kvm_enabled()) {
        kvm_arch_reset_vcpu(cpu);
    }
2632
#endif
A
Andreas Färber 已提交
2633 2634
}

2635 2636 2637
#ifndef CONFIG_USER_ONLY
bool cpu_is_bsp(X86CPU *cpu)
{
2638
    return cpu_get_apic_base(cpu->apic_state) & MSR_IA32_APICBASE_BSP;
2639
}
2640 2641 2642 2643 2644 2645 2646

/* TODO: remove me, when reset over QOM tree is implemented */
static void x86_cpu_machine_reset_cb(void *opaque)
{
    X86CPU *cpu = opaque;
    cpu_reset(CPU(cpu));
}
2647 2648
#endif

A
Andreas Färber 已提交
2649 2650 2651 2652 2653 2654
static void mce_init(X86CPU *cpu)
{
    CPUX86State *cenv = &cpu->env;
    unsigned int bank;

    if (((cenv->cpuid_version >> 8) & 0xf) >= 6
2655
        && (cenv->features[FEAT_1_EDX] & (CPUID_MCE | CPUID_MCA)) ==
A
Andreas Färber 已提交
2656 2657 2658 2659 2660 2661 2662 2663 2664
            (CPUID_MCE | CPUID_MCA)) {
        cenv->mcg_cap = MCE_CAP_DEF | MCE_BANKS_DEF;
        cenv->mcg_ctl = ~(uint64_t)0;
        for (bank = 0; bank < MCE_BANKS_DEF; bank++) {
            cenv->mce_banks[bank * 4] = ~(uint64_t)0;
        }
    }
}

2665
#ifndef CONFIG_USER_ONLY
2666
static void x86_cpu_apic_create(X86CPU *cpu, Error **errp)
2667 2668
{
    CPUX86State *env = &cpu->env;
2669
    DeviceState *dev = DEVICE(cpu);
2670
    APICCommonState *apic;
2671 2672 2673 2674 2675 2676 2677 2678
    const char *apic_type = "apic";

    if (kvm_irqchip_in_kernel()) {
        apic_type = "kvm-apic";
    } else if (xen_enabled()) {
        apic_type = "xen-apic";
    }

2679 2680
    cpu->apic_state = qdev_try_create(qdev_get_parent_bus(dev), apic_type);
    if (cpu->apic_state == NULL) {
2681 2682 2683 2684 2685
        error_setg(errp, "APIC device '%s' could not be created", apic_type);
        return;
    }

    object_property_add_child(OBJECT(cpu), "apic",
2686 2687
                              OBJECT(cpu->apic_state), NULL);
    qdev_prop_set_uint8(cpu->apic_state, "id", env->cpuid_apic_id);
2688
    /* TODO: convert to link<> */
2689
    apic = APIC_COMMON(cpu->apic_state);
2690
    apic->cpu = cpu;
2691 2692 2693 2694
}

static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
2695
    if (cpu->apic_state == NULL) {
2696 2697
        return;
    }
2698

2699
    if (qdev_init(cpu->apic_state)) {
2700
        error_setg(errp, "APIC device '%s' could not be initialized",
2701
                   object_get_typename(OBJECT(cpu->apic_state)));
2702 2703 2704
        return;
    }
}
2705 2706 2707 2708
#else
static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
}
2709 2710
#endif

2711 2712 2713 2714 2715 2716 2717

#define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \
                           (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \
                           (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3)
#define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \
                         (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \
                         (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3)
2718
static void x86_cpu_realizefn(DeviceState *dev, Error **errp)
A
Andreas Färber 已提交
2719
{
2720
    CPUState *cs = CPU(dev);
2721 2722
    X86CPU *cpu = X86_CPU(dev);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(dev);
2723
    CPUX86State *env = &cpu->env;
2724
    Error *local_err = NULL;
2725
    static bool ht_warned;
2726

2727
    if (env->features[FEAT_7_0_EBX] && env->cpuid_level < 7) {
2728 2729
        env->cpuid_level = 7;
    }
A
Andreas Färber 已提交
2730

2731 2732 2733
    /* On AMD CPUs, some CPUID[8000_0001].EDX bits must match the bits on
     * CPUID[1].EDX.
     */
2734
    if (IS_AMD_CPU(env)) {
2735 2736
        env->features[FEAT_8000_0001_EDX] &= ~CPUID_EXT2_AMD_ALIASES;
        env->features[FEAT_8000_0001_EDX] |= (env->features[FEAT_1_EDX]
2737 2738 2739
           & CPUID_EXT2_AMD_ALIASES);
    }

2740 2741 2742 2743 2744 2745 2746

    if (x86_cpu_filter_features(cpu) && cpu->enforce_cpuid) {
        error_setg(&local_err,
                   kvm_enabled() ?
                       "Host doesn't support requested features" :
                       "TCG doesn't support requested features");
        goto out;
2747 2748
    }

2749 2750
#ifndef CONFIG_USER_ONLY
    qemu_register_reset(x86_cpu_machine_reset_cb, cpu);
2751

2752
    if (cpu->env.features[FEAT_1_EDX] & CPUID_APIC || smp_cpus > 1) {
2753
        x86_cpu_apic_create(cpu, &local_err);
2754
        if (local_err != NULL) {
2755
            goto out;
2756 2757
        }
    }
2758 2759
#endif

A
Andreas Färber 已提交
2760
    mce_init(cpu);
2761
    qemu_init_vcpu(cs);
2762

2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776
    /* Only Intel CPUs support hyperthreading. Even though QEMU fixes this
     * issue by adjusting CPUID_0000_0001_EBX and CPUID_8000_0008_ECX
     * based on inputs (sockets,cores,threads), it is still better to gives
     * users a warning.
     *
     * NOTE: the following code has to follow qemu_init_vcpu(). Otherwise
     * cs->nr_threads hasn't be populated yet and the checking is incorrect.
     */
    if (!IS_INTEL_CPU(env) && cs->nr_threads > 1 && !ht_warned) {
        error_report("AMD CPU doesn't support hyperthreading. Please configure"
                     " -smp options properly.");
        ht_warned = true;
    }

2777 2778 2779 2780
    x86_cpu_apic_realize(cpu, &local_err);
    if (local_err != NULL) {
        goto out;
    }
2781
    cpu_reset(cs);
2782

2783 2784 2785 2786 2787 2788
    xcc->parent_realize(dev, &local_err);
out:
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
A
Andreas Färber 已提交
2789 2790
}

2791 2792 2793 2794 2795 2796 2797 2798
/* Enables contiguous-apic-ID mode, for compatibility */
static bool compat_apic_id_mode;

void enable_compat_apic_id_mode(void)
{
    compat_apic_id_mode = true;
}

2799 2800 2801 2802 2803 2804 2805 2806 2807
/* Calculates initial APIC ID for a specific CPU index
 *
 * Currently we need to be able to calculate the APIC ID from the CPU index
 * alone (without requiring a CPU object), as the QEMU<->Seabios interfaces have
 * no concept of "CPU index", and the NUMA tables on fw_cfg need the APIC ID of
 * all CPUs up to max_cpus.
 */
uint32_t x86_cpu_apic_id_from_index(unsigned int cpu_index)
{
2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821
    uint32_t correct_id;
    static bool warned;

    correct_id = x86_apicid_from_cpu_idx(smp_cores, smp_threads, cpu_index);
    if (compat_apic_id_mode) {
        if (cpu_index != correct_id && !warned) {
            error_report("APIC IDs set in compatibility mode, "
                         "CPU topology won't match the configuration");
            warned = true;
        }
        return cpu_index;
    } else {
        return correct_id;
    }
2822 2823
}

A
Andreas Färber 已提交
2824 2825
static void x86_cpu_initfn(Object *obj)
{
2826
    CPUState *cs = CPU(obj);
A
Andreas Färber 已提交
2827
    X86CPU *cpu = X86_CPU(obj);
2828
    X86CPUClass *xcc = X86_CPU_GET_CLASS(obj);
A
Andreas Färber 已提交
2829
    CPUX86State *env = &cpu->env;
2830
    static int inited;
A
Andreas Färber 已提交
2831

2832
    cs->env_ptr = env;
A
Andreas Färber 已提交
2833
    cpu_exec_init(env);
2834 2835

    object_property_add(obj, "family", "int",
2836
                        x86_cpuid_version_get_family,
2837
                        x86_cpuid_version_set_family, NULL, NULL, NULL);
2838
    object_property_add(obj, "model", "int",
2839
                        x86_cpuid_version_get_model,
2840
                        x86_cpuid_version_set_model, NULL, NULL, NULL);
2841
    object_property_add(obj, "stepping", "int",
2842
                        x86_cpuid_version_get_stepping,
2843
                        x86_cpuid_version_set_stepping, NULL, NULL, NULL);
2844 2845 2846
    object_property_add(obj, "level", "int",
                        x86_cpuid_get_level,
                        x86_cpuid_set_level, NULL, NULL, NULL);
2847 2848 2849
    object_property_add(obj, "xlevel", "int",
                        x86_cpuid_get_xlevel,
                        x86_cpuid_set_xlevel, NULL, NULL, NULL);
2850 2851 2852
    object_property_add_str(obj, "vendor",
                            x86_cpuid_get_vendor,
                            x86_cpuid_set_vendor, NULL);
2853
    object_property_add_str(obj, "model-id",
2854
                            x86_cpuid_get_model_id,
2855
                            x86_cpuid_set_model_id, NULL);
2856 2857 2858
    object_property_add(obj, "tsc-frequency", "int",
                        x86_cpuid_get_tsc_freq,
                        x86_cpuid_set_tsc_freq, NULL, NULL, NULL);
2859 2860 2861
    object_property_add(obj, "apic-id", "int",
                        x86_cpuid_get_apic_id,
                        x86_cpuid_set_apic_id, NULL, NULL, NULL);
2862 2863
    object_property_add(obj, "feature-words", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
2864 2865 2866 2867
                        NULL, NULL, (void *)env->features, NULL);
    object_property_add(obj, "filtered-features", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
                        NULL, NULL, (void *)cpu->filtered_features, NULL);
2868

2869
    cpu->hyperv_spinlock_attempts = HYPERV_SPINLOCK_NEVER_RETRY;
2870
    env->cpuid_apic_id = x86_cpu_apic_id_from_index(cs->cpu_index);
2871

2872 2873
    x86_cpu_load_def(cpu, xcc->cpu_def, &error_abort);

2874 2875 2876 2877 2878
    /* init various static tables used in TCG mode */
    if (tcg_enabled() && !inited) {
        inited = 1;
        optimize_flags_init();
    }
A
Andreas Färber 已提交
2879 2880
}

2881 2882 2883 2884 2885 2886 2887 2888
static int64_t x86_cpu_get_arch_id(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

    return env->cpuid_apic_id;
}

2889 2890 2891 2892 2893 2894 2895
static bool x86_cpu_get_paging_enabled(const CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

    return cpu->env.cr[0] & CR0_PG_MASK;
}

2896 2897 2898 2899 2900 2901 2902
static void x86_cpu_set_pc(CPUState *cs, vaddr value)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = value;
}

2903 2904 2905 2906 2907 2908 2909
static void x86_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = tb->pc - tb->cs_base;
}

2910 2911 2912 2913 2914
static bool x86_cpu_has_work(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

2915 2916 2917 2918 2919 2920 2921 2922
#if !defined(CONFIG_USER_ONLY)
    if (cs->interrupt_request & CPU_INTERRUPT_POLL) {
        apic_poll_irq(cpu->apic_state);
        cpu_reset_interrupt(cs, CPU_INTERRUPT_POLL);
    }
#endif

    return ((cs->interrupt_request & CPU_INTERRUPT_HARD) &&
2923 2924 2925 2926 2927 2928 2929
            (env->eflags & IF_MASK)) ||
           (cs->interrupt_request & (CPU_INTERRUPT_NMI |
                                     CPU_INTERRUPT_INIT |
                                     CPU_INTERRUPT_SIPI |
                                     CPU_INTERRUPT_MCE));
}

2930 2931
static Property x86_cpu_properties[] = {
    DEFINE_PROP_BOOL("pmu", X86CPU, enable_pmu, false),
2932
    { .name  = "hv-spinlocks", .info  = &qdev_prop_spinlocks },
2933
    DEFINE_PROP_BOOL("hv-relaxed", X86CPU, hyperv_relaxed_timing, false),
2934
    DEFINE_PROP_BOOL("hv-vapic", X86CPU, hyperv_vapic, false),
2935
    DEFINE_PROP_BOOL("hv-time", X86CPU, hyperv_time, false),
2936 2937
    DEFINE_PROP_BOOL("check", X86CPU, check_cpuid, false),
    DEFINE_PROP_BOOL("enforce", X86CPU, enforce_cpuid, false),
2938
    DEFINE_PROP_BOOL("kvm", X86CPU, expose_kvm, true),
2939 2940 2941
    DEFINE_PROP_END_OF_LIST()
};

A
Andreas Färber 已提交
2942 2943 2944 2945
static void x86_cpu_common_class_init(ObjectClass *oc, void *data)
{
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
    CPUClass *cc = CPU_CLASS(oc);
2946 2947 2948 2949
    DeviceClass *dc = DEVICE_CLASS(oc);

    xcc->parent_realize = dc->realize;
    dc->realize = x86_cpu_realizefn;
2950
    dc->bus_type = TYPE_ICC_BUS;
2951
    dc->props = x86_cpu_properties;
A
Andreas Färber 已提交
2952 2953 2954

    xcc->parent_reset = cc->reset;
    cc->reset = x86_cpu_reset;
2955
    cc->reset_dump_flags = CPU_DUMP_FPU | CPU_DUMP_CCOP;
2956

2957
    cc->class_by_name = x86_cpu_class_by_name;
2958
    cc->parse_features = x86_cpu_parse_featurestr;
2959
    cc->has_work = x86_cpu_has_work;
2960
    cc->do_interrupt = x86_cpu_do_interrupt;
2961
    cc->cpu_exec_interrupt = x86_cpu_exec_interrupt;
2962
    cc->dump_state = x86_cpu_dump_state;
2963
    cc->set_pc = x86_cpu_set_pc;
2964
    cc->synchronize_from_tb = x86_cpu_synchronize_from_tb;
2965 2966
    cc->gdb_read_register = x86_cpu_gdb_read_register;
    cc->gdb_write_register = x86_cpu_gdb_write_register;
2967 2968
    cc->get_arch_id = x86_cpu_get_arch_id;
    cc->get_paging_enabled = x86_cpu_get_paging_enabled;
2969 2970 2971
#ifdef CONFIG_USER_ONLY
    cc->handle_mmu_fault = x86_cpu_handle_mmu_fault;
#else
2972
    cc->get_memory_mapping = x86_cpu_get_memory_mapping;
2973
    cc->get_phys_page_debug = x86_cpu_get_phys_page_debug;
2974 2975 2976 2977
    cc->write_elf64_note = x86_cpu_write_elf64_note;
    cc->write_elf64_qemunote = x86_cpu_write_elf64_qemunote;
    cc->write_elf32_note = x86_cpu_write_elf32_note;
    cc->write_elf32_qemunote = x86_cpu_write_elf32_qemunote;
2978
    cc->vmsd = &vmstate_x86_cpu;
2979
#endif
2980
    cc->gdb_num_core_regs = CPU_NB_REGS * 2 + 25;
2981 2982 2983
#ifndef CONFIG_USER_ONLY
    cc->debug_excp_handler = breakpoint_handler;
#endif
2984 2985
    cc->cpu_exec_enter = x86_cpu_exec_enter;
    cc->cpu_exec_exit = x86_cpu_exec_exit;
A
Andreas Färber 已提交
2986 2987 2988 2989 2990 2991
}

static const TypeInfo x86_cpu_type_info = {
    .name = TYPE_X86_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(X86CPU),
A
Andreas Färber 已提交
2992
    .instance_init = x86_cpu_initfn,
2993
    .abstract = true,
A
Andreas Färber 已提交
2994 2995 2996 2997 2998 2999
    .class_size = sizeof(X86CPUClass),
    .class_init = x86_cpu_common_class_init,
};

static void x86_cpu_register_types(void)
{
3000 3001
    int i;

A
Andreas Färber 已提交
3002
    type_register_static(&x86_cpu_type_info);
3003 3004 3005 3006 3007 3008
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        x86_register_cpudef_type(&builtin_x86_defs[i]);
    }
#ifdef CONFIG_KVM
    type_register_static(&host_x86_cpu_type_info);
#endif
A
Andreas Färber 已提交
3009 3010 3011
}

type_init(x86_cpu_register_types)