helper.c 20.2 KB
Newer Older
B
bellard 已提交
1 2
/*
 *  MIPS emulation helpers for qemu.
3
 *
B
bellard 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *  Copyright (c) 2004-2005 Jocelyn Mayer
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */
20 21 22 23 24 25 26 27 28 29
#include <stdarg.h>
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>
#include <signal.h>
#include <assert.h>

#include "cpu.h"
#include "exec-all.h"
B
bellard 已提交
30

31 32 33 34 35 36 37 38
enum {
    TLBRET_DIRTY = -4,
    TLBRET_INVALID = -3,
    TLBRET_NOMATCH = -2,
    TLBRET_BADADDR = -1,
    TLBRET_MATCH = 0
};

39 40
/* no MMU emulation */
int no_mmu_map_address (CPUState *env, target_ulong *physical, int *prot,
B
bellard 已提交
41
                        target_ulong address, int rw, int access_type)
42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
{
    *physical = address;
    *prot = PAGE_READ | PAGE_WRITE;
    return TLBRET_MATCH;
}

/* fixed mapping MMU emulation */
int fixed_mmu_map_address (CPUState *env, target_ulong *physical, int *prot,
                           target_ulong address, int rw, int access_type)
{
    if (address <= (int32_t)0x7FFFFFFFUL) {
        if (!(env->CP0_Status & (1 << CP0St_ERL)))
            *physical = address + 0x40000000UL;
        else
            *physical = address;
    } else if (address <= (int32_t)0xBFFFFFFFUL)
        *physical = address & 0x1FFFFFFF;
    else
        *physical = address;

    *prot = PAGE_READ | PAGE_WRITE;
    return TLBRET_MATCH;
}

/* MIPS32/MIPS64 R4000-style MMU emulation */
int r4k_map_address (CPUState *env, target_ulong *physical, int *prot,
                     target_ulong address, int rw, int access_type)
B
bellard 已提交
69
{
70
    uint8_t ASID = env->CP0_EntryHi & 0xFF;
T
ths 已提交
71
    int i;
B
bellard 已提交
72

73 74
    for (i = 0; i < env->tlb->tlb_in_use; i++) {
        r4k_tlb_t *tlb = &env->tlb->mmu.r4k.tlb[i];
T
ths 已提交
75
        /* 1k pages are not supported. */
T
ths 已提交
76
        target_ulong mask = tlb->PageMask | ~(TARGET_PAGE_MASK << 1);
T
ths 已提交
77
        target_ulong tag = address & ~mask;
T
ths 已提交
78
        target_ulong VPN = tlb->VPN & ~mask;
79
#if defined(TARGET_MIPS64)
T
ths 已提交
80
        tag &= env->SEGMask;
81
#endif
T
ths 已提交
82

B
bellard 已提交
83
        /* Check ASID, virtual page number & size */
T
ths 已提交
84
        if ((tlb->G == 1 || tlb->ASID == ASID) && VPN == tag) {
B
bellard 已提交
85
            /* TLB match */
T
ths 已提交
86
            int n = !!(address & mask & ~(mask >> 1));
B
bellard 已提交
87
            /* Check access rights */
T
ths 已提交
88
            if (!(n ? tlb->V1 : tlb->V0))
89
                return TLBRET_INVALID;
T
ths 已提交
90
            if (rw == 0 || (n ? tlb->D1 : tlb->D0)) {
T
ths 已提交
91
                *physical = tlb->PFN[n] | (address & (mask >> 1));
B
bellard 已提交
92
                *prot = PAGE_READ;
93
                if (n ? tlb->D1 : tlb->D0)
B
bellard 已提交
94
                    *prot |= PAGE_WRITE;
95
                return TLBRET_MATCH;
B
bellard 已提交
96
            }
97
            return TLBRET_DIRTY;
B
bellard 已提交
98 99
        }
    }
100
    return TLBRET_NOMATCH;
B
bellard 已提交
101 102
}

103 104 105
static int get_physical_address (CPUState *env, target_ulong *physical,
                                int *prot, target_ulong address,
                                int rw, int access_type)
B
bellard 已提交
106
{
107
    /* User mode can only access useg/xuseg */
108
    int user_mode = (env->hflags & MIPS_HFLAG_MODE) == MIPS_HFLAG_UM;
109 110
    int supervisor_mode = (env->hflags & MIPS_HFLAG_MODE) == MIPS_HFLAG_SM;
    int kernel_mode = !user_mode && !supervisor_mode;
111
#if defined(TARGET_MIPS64)
112 113 114 115
    int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0;
    int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0;
    int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0;
#endif
116 117
    int ret = TLBRET_MATCH;

B
bellard 已提交
118 119 120 121 122 123
#if 0
    if (logfile) {
        fprintf(logfile, "user mode %d h %08x\n",
                user_mode, env->hflags);
    }
#endif
124 125 126

    if (address <= (int32_t)0x7FFFFFFFUL) {
        /* useg */
127
        if (env->CP0_Status & (1 << CP0St_ERL)) {
128
            *physical = address & 0xFFFFFFFF;
B
bellard 已提交
129
            *prot = PAGE_READ | PAGE_WRITE;
130
        } else {
131
            ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
B
bellard 已提交
132
        }
133
#if defined(TARGET_MIPS64)
T
ths 已提交
134
    } else if (address < 0x4000000000000000ULL) {
135
        /* xuseg */
136
	if (UX && address <= (0x3FFFFFFFFFFFFFFFULL & env->SEGMask)) {
137
            ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
138 139 140
	} else {
	    ret = TLBRET_BADADDR;
        }
T
ths 已提交
141
    } else if (address < 0x8000000000000000ULL) {
142
        /* xsseg */
143
	if ((supervisor_mode || kernel_mode) &&
144
	    SX && address <= (0x7FFFFFFFFFFFFFFFULL & env->SEGMask)) {
145
            ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
146 147 148
	} else {
	    ret = TLBRET_BADADDR;
        }
T
ths 已提交
149
    } else if (address < 0xC000000000000000ULL) {
150
        /* xkphys */
151
        if (kernel_mode && KX &&
152 153
            (address & 0x07FFFFFFFFFFFFFFULL) <= env->PAMask) {
            *physical = address & env->PAMask;
154 155 156 157
            *prot = PAGE_READ | PAGE_WRITE;
	} else {
	    ret = TLBRET_BADADDR;
	}
T
ths 已提交
158
    } else if (address < 0xFFFFFFFF80000000ULL) {
159
        /* xkseg */
160
	if (kernel_mode && KX &&
161
	    address <= (0xFFFFFFFF7FFFFFFFULL & env->SEGMask)) {
162
            ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
163 164 165 166
	} else {
	    ret = TLBRET_BADADDR;
	}
#endif
T
ths 已提交
167
    } else if (address < (int32_t)0xA0000000UL) {
B
bellard 已提交
168
        /* kseg0 */
169 170 171 172 173 174
        if (kernel_mode) {
            *physical = address - (int32_t)0x80000000UL;
            *prot = PAGE_READ | PAGE_WRITE;
        } else {
            ret = TLBRET_BADADDR;
        }
T
ths 已提交
175
    } else if (address < (int32_t)0xC0000000UL) {
B
bellard 已提交
176
        /* kseg1 */
177 178 179 180 181 182
        if (kernel_mode) {
            *physical = address - (int32_t)0xA0000000UL;
            *prot = PAGE_READ | PAGE_WRITE;
        } else {
            ret = TLBRET_BADADDR;
        }
T
ths 已提交
183
    } else if (address < (int32_t)0xE0000000UL) {
T
ths 已提交
184
        /* sseg (kseg2) */
185 186 187 188 189
        if (supervisor_mode || kernel_mode) {
            ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
        } else {
            ret = TLBRET_BADADDR;
        }
B
bellard 已提交
190 191 192
    } else {
        /* kseg3 */
        /* XXX: debug segment is not emulated */
193 194 195 196 197
        if (kernel_mode) {
            ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
        } else {
            ret = TLBRET_BADADDR;
        }
B
bellard 已提交
198 199 200
    }
#if 0
    if (logfile) {
T
ths 已提交
201
        fprintf(logfile, TARGET_FMT_lx " %d %d => " TARGET_FMT_lx " %d (%d)\n",
202
		address, rw, access_type, *physical, *prot, ret);
B
bellard 已提交
203 204 205 206 207 208
    }
#endif

    return ret;
}

209
#if defined(CONFIG_USER_ONLY)
210
target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr)
B
bellard 已提交
211 212 213 214
{
    return addr;
}
#else
215
target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr)
B
bellard 已提交
216 217 218 219 220 221 222 223 224 225 226 227 228 229 230
{
    target_ulong phys_addr;
    int prot;

    if (get_physical_address(env, &phys_addr, &prot, addr, 0, ACCESS_INT) != 0)
        return -1;
    return phys_addr;
}

void cpu_mips_init_mmu (CPUState *env)
{
}
#endif /* !defined(CONFIG_USER_ONLY) */

int cpu_mips_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
231
                               int mmu_idx, int is_softmmu)
B
bellard 已提交
232 233 234 235 236 237 238 239
{
    target_ulong physical;
    int prot;
    int exception = 0, error_code = 0;
    int access_type;
    int ret = 0;

    if (logfile) {
B
bellard 已提交
240
#if 0
B
bellard 已提交
241
        cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
242
#endif
243 244
        fprintf(logfile, "%s pc " TARGET_FMT_lx " ad " TARGET_FMT_lx " rw %d mmu_idx %d smmu %d\n",
                __func__, env->PC[env->current_tc], address, rw, mmu_idx, is_softmmu);
B
bellard 已提交
245
    }
B
bellard 已提交
246 247 248

    rw &= 1;

B
bellard 已提交
249 250 251 252 253 254
    /* data access */
    /* XXX: put correct access by using cpu_restore_state()
       correctly */
    access_type = ACCESS_INT;
    if (env->user_mode_only) {
        /* user mode only emulation */
255
        ret = TLBRET_NOMATCH;
B
bellard 已提交
256 257 258 259 260
        goto do_fault;
    }
    ret = get_physical_address(env, &physical, &prot,
                               address, rw, access_type);
    if (logfile) {
T
ths 已提交
261
        fprintf(logfile, "%s address=" TARGET_FMT_lx " ret %d physical " TARGET_FMT_lx " prot %d\n",
B
bellard 已提交
262 263
                __func__, address, ret, physical, prot);
    }
264 265 266
    if (ret == TLBRET_MATCH) {
       ret = tlb_set_page(env, address & TARGET_PAGE_MASK,
                          physical & TARGET_PAGE_MASK, prot,
267
                          mmu_idx, is_softmmu);
B
bellard 已提交
268 269 270 271
    } else if (ret < 0) {
    do_fault:
        switch (ret) {
        default:
272
        case TLBRET_BADADDR:
B
bellard 已提交
273 274 275 276 277 278 279
            /* Reference to kernel address from user mode or supervisor mode */
            /* Reference to supervisor address from user mode */
            if (rw)
                exception = EXCP_AdES;
            else
                exception = EXCP_AdEL;
            break;
280
        case TLBRET_NOMATCH:
B
bellard 已提交
281 282 283 284 285 286 287
            /* No TLB match for a mapped address */
            if (rw)
                exception = EXCP_TLBS;
            else
                exception = EXCP_TLBL;
            error_code = 1;
            break;
288
        case TLBRET_INVALID:
B
bellard 已提交
289 290 291 292 293 294
            /* TLB match with no valid bit */
            if (rw)
                exception = EXCP_TLBS;
            else
                exception = EXCP_TLBL;
            break;
295
        case TLBRET_DIRTY:
B
bellard 已提交
296 297 298
            /* TLB match but 'D' bit is cleared */
            exception = EXCP_LTLBL;
            break;
299

B
bellard 已提交
300 301 302
        }
        /* Raise exception */
        env->CP0_BadVAddr = address;
303
        env->CP0_Context = (env->CP0_Context & ~0x007fffff) |
B
bellard 已提交
304
	                   ((address >> 9) &   0x007ffff0);
B
bellard 已提交
305
        env->CP0_EntryHi =
306
            (env->CP0_EntryHi & 0xFF) | (address & (TARGET_PAGE_MASK << 1));
307
#if defined(TARGET_MIPS64)
T
ths 已提交
308 309 310 311
        env->CP0_EntryHi &= env->SEGMask;
        env->CP0_XContext = (env->CP0_XContext & ((~0ULL) << (env->SEGBITS - 7))) |
                            ((address & 0xC00000000000ULL) >> (env->SEGBITS - 9)) |
                            ((address & ((1ULL << env->SEGBITS) - 1) & 0xFFFFFFFFFFFFE000ULL) >> 9);
312
#endif
B
bellard 已提交
313 314 315 316 317 318 319 320
        env->exception_index = exception;
        env->error_code = error_code;
        ret = 1;
    }

    return ret;
}

321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361
#if !defined(CONFIG_USER_ONLY)
static struct _excp_names {
    int excp;
    char *name;
} excp_names[EXCP_LAST + 1] = {
    { EXCP_RESET, "reset" },
    { EXCP_SRESET, "soft reset" },
    { EXCP_DSS, "debug single step" },
    { EXCP_DINT, "debug interrupt" },
    { EXCP_NMI, "non-maskable interrupt" },
    { EXCP_MCHECK, "machine check" },
    { EXCP_EXT_INTERRUPT, "interrupt" },
    { EXCP_DFWATCH, "deferred watchpoint" },
    { EXCP_DIB, "debug instruction breakpoint" },
    { EXCP_IWATCH, "instruction fetch watchpoint" },
    { EXCP_AdEL, "address error load" },
    { EXCP_AdES, "address error store" },
    { EXCP_TLBF, "TLB refill" },
    { EXCP_IBE, "instruction bus error" },
    { EXCP_DBp, "debug breakpoint" },
    { EXCP_SYSCALL, "syscall" },
    { EXCP_BREAK, "break" },
    { EXCP_CpU, "coprocessor unusable" },
    { EXCP_RI, "reserved instruction" },
    { EXCP_OVERFLOW, "arithmetic overflow" },
    { EXCP_TRAP, "trap" },
    { EXCP_FPE, "floating point" },
    { EXCP_DDBS, "debug data break store" },
    { EXCP_DWATCH, "data watchpoint" },
    { EXCP_LTLBL, "TLB modify" },
    { EXCP_TLBL, "TLB load" },
    { EXCP_TLBS, "TLB store" },
    { EXCP_DBE, "data bus error" },
    { EXCP_DDBL, "debug data break load" },
    { EXCP_THREAD, "thread" },
    { EXCP_MDMX, "MDMX" },
    { EXCP_C2E, "precise coprocessor 2" },
    { EXCP_CACHE, "cache error" },
};
#endif

B
bellard 已提交
362 363
void do_interrupt (CPUState *env)
{
364
#if !defined(CONFIG_USER_ONLY)
365
    target_ulong offset;
B
bellard 已提交
366
    int cause = -1;
367
    char *name;
B
bellard 已提交
368 369

    if (logfile && env->exception_index != EXCP_EXT_INTERRUPT) {
370 371 372 373 374 375 376
        if (env->exception_index < 0 || env->exception_index > EXCP_LAST)
            name = "unknown";
        else
            name = excp_names[env->exception_index].name;

        fprintf(logfile, "%s enter: PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx " %s exception\n",
                __func__, env->PC[env->current_tc], env->CP0_EPC, name);
B
bellard 已提交
377 378 379 380 381 382 383 384 385 386 387 388 389
    }
    if (env->exception_index == EXCP_EXT_INTERRUPT &&
        (env->hflags & MIPS_HFLAG_DM))
        env->exception_index = EXCP_DINT;
    offset = 0x180;
    switch (env->exception_index) {
    case EXCP_DSS:
        env->CP0_Debug |= 1 << CP0DB_DSS;
        /* Debug single step cannot be raised inside a delay slot and
         * resume will always occur on the next instruction
         * (but we assume the pc has always been updated during
         *  code translation).
         */
390
        env->CP0_DEPC = env->PC[env->current_tc];
B
bellard 已提交
391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406
        goto enter_debug_mode;
    case EXCP_DINT:
        env->CP0_Debug |= 1 << CP0DB_DINT;
        goto set_DEPC;
    case EXCP_DIB:
        env->CP0_Debug |= 1 << CP0DB_DIB;
        goto set_DEPC;
    case EXCP_DBp:
        env->CP0_Debug |= 1 << CP0DB_DBp;
        goto set_DEPC;
    case EXCP_DDBS:
        env->CP0_Debug |= 1 << CP0DB_DDBS;
        goto set_DEPC;
    case EXCP_DDBL:
        env->CP0_Debug |= 1 << CP0DB_DDBL;
    set_DEPC:
B
bellard 已提交
407
        if (env->hflags & MIPS_HFLAG_BMASK) {
B
bellard 已提交
408
            /* If the exception was raised from a delay slot,
409
               come back to the jump.  */
410
            env->CP0_DEPC = env->PC[env->current_tc] - 4;
B
bellard 已提交
411
            env->hflags &= ~MIPS_HFLAG_BMASK;
B
bellard 已提交
412
        } else {
413
            env->CP0_DEPC = env->PC[env->current_tc];
B
bellard 已提交
414 415
        }
    enter_debug_mode:
416
        env->hflags |= MIPS_HFLAG_DM | MIPS_HFLAG_64 | MIPS_HFLAG_CP0;
T
ths 已提交
417
        env->hflags &= ~(MIPS_HFLAG_KSU);
B
bellard 已提交
418
        /* EJTAG probe trap enable is not implemented... */
419 420
        if (!(env->CP0_Status & (1 << CP0St_EXL)))
            env->CP0_Cause &= ~(1 << CP0Ca_BD);
421
        env->PC[env->current_tc] = (int32_t)0xBFC00480;
B
bellard 已提交
422 423
        break;
    case EXCP_RESET:
424 425
        cpu_reset(env);
        break;
B
bellard 已提交
426
    case EXCP_SRESET:
T
ths 已提交
427
        env->CP0_Status |= (1 << CP0St_SR);
428
        memset(env->CP0_WatchLo, 0, sizeof(*env->CP0_WatchLo));
B
bellard 已提交
429 430
        goto set_error_EPC;
    case EXCP_NMI:
T
ths 已提交
431
        env->CP0_Status |= (1 << CP0St_NMI);
B
bellard 已提交
432
    set_error_EPC:
B
bellard 已提交
433
        if (env->hflags & MIPS_HFLAG_BMASK) {
B
bellard 已提交
434
            /* If the exception was raised from a delay slot,
435
               come back to the jump.  */
436
            env->CP0_ErrorEPC = env->PC[env->current_tc] - 4;
437
            env->hflags &= ~MIPS_HFLAG_BMASK;
B
bellard 已提交
438
        } else {
439
            env->CP0_ErrorEPC = env->PC[env->current_tc];
B
bellard 已提交
440
        }
T
ths 已提交
441
        env->CP0_Status |= (1 << CP0St_ERL) | (1 << CP0St_BEV);
442
        env->hflags |= MIPS_HFLAG_64 | MIPS_HFLAG_CP0;
T
ths 已提交
443
        env->hflags &= ~(MIPS_HFLAG_KSU);
444 445
        if (!(env->CP0_Status & (1 << CP0St_EXL)))
            env->CP0_Cause &= ~(1 << CP0Ca_BD);
446
        env->PC[env->current_tc] = (int32_t)0xBFC00000;
B
bellard 已提交
447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462
        break;
    case EXCP_MCHECK:
        cause = 24;
        goto set_EPC;
    case EXCP_EXT_INTERRUPT:
        cause = 0;
        if (env->CP0_Cause & (1 << CP0Ca_IV))
            offset = 0x200;
        goto set_EPC;
    case EXCP_DWATCH:
        cause = 23;
        /* XXX: TODO: manage defered watch exceptions */
        goto set_EPC;
    case EXCP_AdEL:
        cause = 4;
        goto set_EPC;
T
ths 已提交
463 464 465
    case EXCP_AdES:
        cause = 5;
        goto set_EPC;
B
bellard 已提交
466 467
    case EXCP_TLBL:
        cause = 2;
468
        if (env->error_code == 1 && !(env->CP0_Status & (1 << CP0St_EXL))) {
469
#if defined(TARGET_MIPS64)
470 471 472 473 474 475 476 477 478 479 480
            int R = env->CP0_BadVAddr >> 62;
            int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0;
            int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0;
            int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0;

            if ((R == 0 && UX) || (R == 1 && SX) || (R == 3 && KX))
                offset = 0x080;
            else
#endif
                offset = 0x000;
        }
B
bellard 已提交
481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498
        goto set_EPC;
    case EXCP_IBE:
        cause = 6;
        goto set_EPC;
    case EXCP_DBE:
        cause = 7;
        goto set_EPC;
    case EXCP_SYSCALL:
        cause = 8;
        goto set_EPC;
    case EXCP_BREAK:
        cause = 9;
        goto set_EPC;
    case EXCP_RI:
        cause = 10;
        goto set_EPC;
    case EXCP_CpU:
        cause = 11;
499 500
        env->CP0_Cause = (env->CP0_Cause & ~(0x3 << CP0Ca_CE)) |
                         (env->error_code << CP0Ca_CE);
B
bellard 已提交
501 502 503 504 505 506 507
        goto set_EPC;
    case EXCP_OVERFLOW:
        cause = 12;
        goto set_EPC;
    case EXCP_TRAP:
        cause = 13;
        goto set_EPC;
508 509 510
    case EXCP_FPE:
        cause = 15;
        goto set_EPC;
B
bellard 已提交
511 512 513 514 515
    case EXCP_LTLBL:
        cause = 1;
        goto set_EPC;
    case EXCP_TLBS:
        cause = 3;
516
        if (env->error_code == 1 && !(env->CP0_Status & (1 << CP0St_EXL))) {
517
#if defined(TARGET_MIPS64)
518 519 520 521 522 523 524 525 526 527 528
            int R = env->CP0_BadVAddr >> 62;
            int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0;
            int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0;
            int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0;

            if ((R == 0 && UX) || (R == 1 && SX) || (R == 3 && KX))
                offset = 0x080;
            else
#endif
                offset = 0x000;
        }
529 530 531
        goto set_EPC;
    case EXCP_THREAD:
        cause = 25;
B
bellard 已提交
532
    set_EPC:
T
ths 已提交
533 534 535 536
        if (!(env->CP0_Status & (1 << CP0St_EXL))) {
            if (env->hflags & MIPS_HFLAG_BMASK) {
                /* If the exception was raised from a delay slot,
                   come back to the jump.  */
537
                env->CP0_EPC = env->PC[env->current_tc] - 4;
538
                env->CP0_Cause |= (1 << CP0Ca_BD);
T
ths 已提交
539
            } else {
540
                env->CP0_EPC = env->PC[env->current_tc];
T
ths 已提交
541 542 543
                env->CP0_Cause &= ~(1 << CP0Ca_BD);
            }
            env->CP0_Status |= (1 << CP0St_EXL);
544
            env->hflags |= MIPS_HFLAG_64 | MIPS_HFLAG_CP0;
T
ths 已提交
545
            env->hflags &= ~(MIPS_HFLAG_KSU);
B
bellard 已提交
546
        }
T
ths 已提交
547
        env->hflags &= ~MIPS_HFLAG_BMASK;
548
        if (env->CP0_Status & (1 << CP0St_BEV)) {
549
            env->PC[env->current_tc] = (int32_t)0xBFC00200;
550
        } else {
551
            env->PC[env->current_tc] = (int32_t)(env->CP0_EBase & ~0x3ff);
552
        }
553
        env->PC[env->current_tc] += offset;
554
        env->CP0_Cause = (env->CP0_Cause & ~(0x1f << CP0Ca_EC)) | (cause << CP0Ca_EC);
B
bellard 已提交
555 556 557 558 559 560 561 562 563 564
        break;
    default:
        if (logfile) {
            fprintf(logfile, "Invalid MIPS exception %d. Exiting\n",
                    env->exception_index);
        }
        printf("Invalid MIPS exception %d. Exiting\n", env->exception_index);
        exit(1);
    }
    if (logfile && env->exception_index != EXCP_EXT_INTERRUPT) {
565
        fprintf(logfile, "%s: PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx " cause %d\n"
T
ths 已提交
566
                "    S %08x C %08x A " TARGET_FMT_lx " D " TARGET_FMT_lx "\n",
567
                __func__, env->PC[env->current_tc], env->CP0_EPC, cause,
B
bellard 已提交
568 569 570
                env->CP0_Status, env->CP0_Cause, env->CP0_BadVAddr,
                env->CP0_DEPC);
    }
571
#endif /* !defined(CONFIG_USER_ONLY) */
B
bellard 已提交
572 573
    env->exception_index = EXCP_NONE;
}
574

575
void r4k_invalidate_tlb (CPUState *env, int idx, int use_extra)
576
{
577
    r4k_tlb_t *tlb;
T
ths 已提交
578 579 580 581
    target_ulong addr;
    target_ulong end;
    uint8_t ASID = env->CP0_EntryHi & 0xFF;
    target_ulong mask;
582

583
    tlb = &env->tlb->mmu.r4k.tlb[idx];
T
ths 已提交
584
    /* The qemu TLB is flushed when the ASID changes, so no need to
585 586 587 588 589
       flush these entries again.  */
    if (tlb->G == 0 && tlb->ASID != ASID) {
        return;
    }

590
    if (use_extra && env->tlb->tlb_in_use < MIPS_TLB_MAX) {
591 592 593
        /* For tlbwr, we can shadow the discarded entry into
	   a new (fake) TLB entry, as long as the guest can not
	   tell that it's there.  */
594 595
        env->tlb->mmu.r4k.tlb[env->tlb->tlb_in_use] = *tlb;
        env->tlb->tlb_in_use++;
596 597 598
        return;
    }

T
ths 已提交
599
    /* 1k pages are not supported. */
T
ths 已提交
600
    mask = tlb->PageMask | ~(TARGET_PAGE_MASK << 1);
T
ths 已提交
601
    if (tlb->V0) {
T
ths 已提交
602
        addr = tlb->VPN & ~mask;
603
#if defined(TARGET_MIPS64)
T
ths 已提交
604
        if (addr >= (0xFFFFFFFF80000000ULL & env->SEGMask)) {
605 606 607
            addr |= 0x3FFFFF0000000000ULL;
        }
#endif
T
ths 已提交
608 609 610 611 612 613 614
        end = addr | (mask >> 1);
        while (addr < end) {
            tlb_flush_page (env, addr);
            addr += TARGET_PAGE_SIZE;
        }
    }
    if (tlb->V1) {
T
ths 已提交
615
        addr = (tlb->VPN & ~mask) | ((mask >> 1) + 1);
616
#if defined(TARGET_MIPS64)
T
ths 已提交
617
        if (addr >= (0xFFFFFFFF80000000ULL & env->SEGMask)) {
618 619 620
            addr |= 0x3FFFFF0000000000ULL;
        }
#endif
T
ths 已提交
621 622 623 624 625 626
        end = addr | mask;
        while (addr < end) {
            tlb_flush_page (env, addr);
            addr += TARGET_PAGE_SIZE;
        }
    }
627
}