helper.c 14.2 KB
Newer Older
B
bellard 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 *  MIPS emulation helpers for qemu.
 * 
 *  Copyright (c) 2004-2005 Jocelyn Mayer
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */
20 21 22 23 24 25 26 27 28 29
#include <stdarg.h>
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>
#include <signal.h>
#include <assert.h>

#include "cpu.h"
#include "exec-all.h"
B
bellard 已提交
30

31 32 33 34 35 36 37 38
enum {
    TLBRET_DIRTY = -4,
    TLBRET_INVALID = -3,
    TLBRET_NOMATCH = -2,
    TLBRET_BADADDR = -1,
    TLBRET_MATCH = 0
};

B
bellard 已提交
39
/* MIPS32 4K MMU emulation */
B
bellard 已提交
40
#ifdef MIPS_USES_R4K_TLB
B
bellard 已提交
41 42 43
static int map_address (CPUState *env, target_ulong *physical, int *prot,
                        target_ulong address, int rw, int access_type)
{
44
    uint8_t ASID = env->CP0_EntryHi & 0xFF;
T
ths 已提交
45
    int i;
B
bellard 已提交
46

47
    for (i = 0; i < env->tlb_in_use; i++) {
T
ths 已提交
48 49 50 51 52 53
        tlb_t *tlb = &env->tlb[i];
        /* 1k pages are not supported. */
        target_ulong mask = tlb->PageMask | 0x1FFF;
        target_ulong tag = address & ~mask;
        int n;

B
bellard 已提交
54 55
        /* Check ASID, virtual page number & size */
        if ((tlb->G == 1 || tlb->ASID == ASID) &&
56
            tlb->VPN == tag) {
B
bellard 已提交
57
            /* TLB match */
T
ths 已提交
58
            n = !!(address & mask & ~(mask >> 1));
B
bellard 已提交
59
            /* Check access rights */
60 61 62
           if (!(n ? tlb->V1 : tlb->V0))
                return TLBRET_INVALID;
           if (rw == 0 || (n ? tlb->D1 : tlb->D0)) {
T
ths 已提交
63
                *physical = tlb->PFN[n] | (address & (mask >> 1));
B
bellard 已提交
64
                *prot = PAGE_READ;
65
                if (n ? tlb->D1 : tlb->D0)
B
bellard 已提交
66
                    *prot |= PAGE_WRITE;
67
                return TLBRET_MATCH;
B
bellard 已提交
68
            }
69
            return TLBRET_DIRTY;
B
bellard 已提交
70 71
        }
    }
72
    return TLBRET_NOMATCH;
B
bellard 已提交
73 74 75
}
#endif

76 77 78
static int get_physical_address (CPUState *env, target_ulong *physical,
                                int *prot, target_ulong address,
                                int rw, int access_type)
B
bellard 已提交
79 80
{
    /* User mode can only access useg */
81 82 83
    int user_mode = (env->hflags & MIPS_HFLAG_MODE) == MIPS_HFLAG_UM;
    int ret = TLBRET_MATCH;

B
bellard 已提交
84 85 86 87 88 89 90
#if 0
    if (logfile) {
        fprintf(logfile, "user mode %d h %08x\n",
                user_mode, env->hflags);
    }
#endif
    if (user_mode && address > 0x7FFFFFFFUL)
91
        return TLBRET_BADADDR;
T
ths 已提交
92
    if (address < (int32_t)0x80000000UL) {
T
ths 已提交
93
        if (!(env->CP0_Status & (1 << CP0St_ERL))) {
B
bellard 已提交
94 95
#ifdef MIPS_USES_R4K_TLB
            ret = map_address(env, physical, prot, address, rw, access_type);
B
bellard 已提交
96 97 98 99 100 101 102 103
#else
            *physical = address + 0x40000000UL;
            *prot = PAGE_READ | PAGE_WRITE;
#endif
        } else {
            *physical = address;
            *prot = PAGE_READ | PAGE_WRITE;
        }
T
ths 已提交
104
    } else if (address < (int32_t)0xA0000000UL) {
B
bellard 已提交
105 106
        /* kseg0 */
        /* XXX: check supervisor mode */
T
ths 已提交
107
        *physical = address - (int32_t)0x80000000UL;
B
bellard 已提交
108
        *prot = PAGE_READ | PAGE_WRITE;
T
ths 已提交
109
    } else if (address < (int32_t)0xC0000000UL) {
B
bellard 已提交
110 111
        /* kseg1 */
        /* XXX: check supervisor mode */
T
ths 已提交
112
        *physical = address - (int32_t)0xA0000000UL;
B
bellard 已提交
113
        *prot = PAGE_READ | PAGE_WRITE;
T
ths 已提交
114
    } else if (address < (int32_t)0xE0000000UL) {
B
bellard 已提交
115
        /* kseg2 */
B
bellard 已提交
116 117
#ifdef MIPS_USES_R4K_TLB
        ret = map_address(env, physical, prot, address, rw, access_type);
B
bellard 已提交
118 119 120 121 122 123 124 125
#else
        *physical = address;
        *prot = PAGE_READ | PAGE_WRITE;
#endif
    } else {
        /* kseg3 */
        /* XXX: check supervisor mode */
        /* XXX: debug segment is not emulated */
B
bellard 已提交
126 127
#ifdef MIPS_USES_R4K_TLB
        ret = map_address(env, physical, prot, address, rw, access_type);
B
bellard 已提交
128 129 130 131 132 133 134
#else
        *physical = address;
        *prot = PAGE_READ | PAGE_WRITE;
#endif
    }
#if 0
    if (logfile) {
T
ths 已提交
135
        fprintf(logfile, TARGET_FMT_lx " %d %d => " TARGET_FMT_lx " %d (%d)\n",
136
		address, rw, access_type, *physical, *prot, ret);
B
bellard 已提交
137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173
    }
#endif

    return ret;
}

#if defined(CONFIG_USER_ONLY) 
target_ulong cpu_get_phys_page_debug(CPUState *env, target_ulong addr)
{
    return addr;
}
#else
target_ulong cpu_get_phys_page_debug(CPUState *env, target_ulong addr)
{
    target_ulong phys_addr;
    int prot;

    if (get_physical_address(env, &phys_addr, &prot, addr, 0, ACCESS_INT) != 0)
        return -1;
    return phys_addr;
}

void cpu_mips_init_mmu (CPUState *env)
{
}
#endif /* !defined(CONFIG_USER_ONLY) */

int cpu_mips_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
                               int is_user, int is_softmmu)
{
    target_ulong physical;
    int prot;
    int exception = 0, error_code = 0;
    int access_type;
    int ret = 0;

    if (logfile) {
B
bellard 已提交
174
#if 0
B
bellard 已提交
175
        cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
176
#endif
T
ths 已提交
177
        fprintf(logfile, "%s pc " TARGET_FMT_lx " ad " TARGET_FMT_lx " rw %d is_user %d smmu %d\n",
B
bellard 已提交
178 179
                __func__, env->PC, address, rw, is_user, is_softmmu);
    }
B
bellard 已提交
180 181 182

    rw &= 1;

B
bellard 已提交
183 184 185 186 187 188
    /* data access */
    /* XXX: put correct access by using cpu_restore_state()
       correctly */
    access_type = ACCESS_INT;
    if (env->user_mode_only) {
        /* user mode only emulation */
189
        ret = TLBRET_NOMATCH;
B
bellard 已提交
190 191 192 193 194
        goto do_fault;
    }
    ret = get_physical_address(env, &physical, &prot,
                               address, rw, access_type);
    if (logfile) {
T
ths 已提交
195
        fprintf(logfile, "%s address=" TARGET_FMT_lx " ret %d physical " TARGET_FMT_lx " prot %d\n",
B
bellard 已提交
196 197
                __func__, address, ret, physical, prot);
    }
198 199 200 201
    if (ret == TLBRET_MATCH) {
       ret = tlb_set_page(env, address & TARGET_PAGE_MASK,
                          physical & TARGET_PAGE_MASK, prot,
                          is_user, is_softmmu);
B
bellard 已提交
202 203 204 205
    } else if (ret < 0) {
    do_fault:
        switch (ret) {
        default:
206
        case TLBRET_BADADDR:
B
bellard 已提交
207 208 209 210 211 212 213
            /* Reference to kernel address from user mode or supervisor mode */
            /* Reference to supervisor address from user mode */
            if (rw)
                exception = EXCP_AdES;
            else
                exception = EXCP_AdEL;
            break;
214
        case TLBRET_NOMATCH:
B
bellard 已提交
215 216 217 218 219 220 221
            /* No TLB match for a mapped address */
            if (rw)
                exception = EXCP_TLBS;
            else
                exception = EXCP_TLBL;
            error_code = 1;
            break;
222
        case TLBRET_INVALID:
B
bellard 已提交
223 224 225 226 227 228
            /* TLB match with no valid bit */
            if (rw)
                exception = EXCP_TLBS;
            else
                exception = EXCP_TLBL;
            break;
229
        case TLBRET_DIRTY:
B
bellard 已提交
230 231 232 233 234 235 236
            /* TLB match but 'D' bit is cleared */
            exception = EXCP_LTLBL;
            break;
                
        }
        /* Raise exception */
        env->CP0_BadVAddr = address;
237
        env->CP0_Context = (env->CP0_Context & 0xff800000) |
B
bellard 已提交
238
	                   ((address >> 9) &   0x007ffff0);
B
bellard 已提交
239
        env->CP0_EntryHi =
240
            (env->CP0_EntryHi & 0xFF) | (address & (TARGET_PAGE_MASK << 1));
B
bellard 已提交
241 242 243 244 245 246 247 248
        env->exception_index = exception;
        env->error_code = error_code;
        ret = 1;
    }

    return ret;
}

249 250 251 252 253 254
#if defined(CONFIG_USER_ONLY)
void do_interrupt (CPUState *env)
{
    env->exception_index = EXCP_NONE;
}
#else
B
bellard 已提交
255 256
void do_interrupt (CPUState *env)
{
257
    target_ulong offset;
B
bellard 已提交
258 259 260
    int cause = -1;

    if (logfile && env->exception_index != EXCP_EXT_INTERRUPT) {
T
ths 已提交
261
        fprintf(logfile, "%s enter: PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx " cause %d excp %d\n",
B
bellard 已提交
262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
                __func__, env->PC, env->CP0_EPC, cause, env->exception_index);
    }
    if (env->exception_index == EXCP_EXT_INTERRUPT &&
        (env->hflags & MIPS_HFLAG_DM))
        env->exception_index = EXCP_DINT;
    offset = 0x180;
    switch (env->exception_index) {
    case EXCP_DSS:
        env->CP0_Debug |= 1 << CP0DB_DSS;
        /* Debug single step cannot be raised inside a delay slot and
         * resume will always occur on the next instruction
         * (but we assume the pc has always been updated during
         *  code translation).
         */
        env->CP0_DEPC = env->PC;
        goto enter_debug_mode;
    case EXCP_DINT:
        env->CP0_Debug |= 1 << CP0DB_DINT;
        goto set_DEPC;
    case EXCP_DIB:
        env->CP0_Debug |= 1 << CP0DB_DIB;
        goto set_DEPC;
    case EXCP_DBp:
        env->CP0_Debug |= 1 << CP0DB_DBp;
        goto set_DEPC;
    case EXCP_DDBS:
        env->CP0_Debug |= 1 << CP0DB_DDBS;
        goto set_DEPC;
    case EXCP_DDBL:
        env->CP0_Debug |= 1 << CP0DB_DDBL;
    set_DEPC:
B
bellard 已提交
293
        if (env->hflags & MIPS_HFLAG_BMASK) {
B
bellard 已提交
294
            /* If the exception was raised from a delay slot,
295
               come back to the jump.  */
B
bellard 已提交
296
            env->CP0_DEPC = env->PC - 4;
B
bellard 已提交
297
            env->hflags &= ~MIPS_HFLAG_BMASK;
B
bellard 已提交
298 299 300 301 302
        } else {
            env->CP0_DEPC = env->PC;
        }
    enter_debug_mode:
        env->hflags |= MIPS_HFLAG_DM;
T
ths 已提交
303
        env->hflags &= ~MIPS_HFLAG_UM;
B
bellard 已提交
304
        /* EJTAG probe trap enable is not implemented... */
T
ths 已提交
305
        env->PC = (int32_t)0xBFC00480;
B
bellard 已提交
306 307
        break;
    case EXCP_RESET:
308 309
        cpu_reset(env);
        break;
B
bellard 已提交
310
    case EXCP_SRESET:
T
ths 已提交
311
        env->CP0_Status |= (1 << CP0St_SR);
B
bellard 已提交
312 313 314
        env->CP0_WatchLo = 0;
        goto set_error_EPC;
    case EXCP_NMI:
T
ths 已提交
315
        env->CP0_Status |= (1 << CP0St_NMI);
B
bellard 已提交
316
    set_error_EPC:
B
bellard 已提交
317
        if (env->hflags & MIPS_HFLAG_BMASK) {
B
bellard 已提交
318
            /* If the exception was raised from a delay slot,
319
               come back to the jump.  */
B
bellard 已提交
320
            env->CP0_ErrorEPC = env->PC - 4;
321
            env->hflags &= ~MIPS_HFLAG_BMASK;
B
bellard 已提交
322 323 324
        } else {
            env->CP0_ErrorEPC = env->PC;
        }
T
ths 已提交
325 326
        env->CP0_Status |= (1 << CP0St_ERL) | (1 << CP0St_BEV);
        env->hflags &= ~MIPS_HFLAG_UM;
T
ths 已提交
327
        env->PC = (int32_t)0xBFC00000;
B
bellard 已提交
328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346
        break;
    case EXCP_MCHECK:
        cause = 24;
        goto set_EPC;
    case EXCP_EXT_INTERRUPT:
        cause = 0;
        if (env->CP0_Cause & (1 << CP0Ca_IV))
            offset = 0x200;
        goto set_EPC;
    case EXCP_DWATCH:
        cause = 23;
        /* XXX: TODO: manage defered watch exceptions */
        goto set_EPC;
    case EXCP_AdEL:
    case EXCP_AdES:
        cause = 4;
        goto set_EPC;
    case EXCP_TLBL:
        cause = 2;
T
ths 已提交
347
        if (env->error_code == 1 && !(env->CP0_Status & (1 << CP0St_EXL)))
B
bellard 已提交
348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366
            offset = 0x000;
        goto set_EPC;
    case EXCP_IBE:
        cause = 6;
        goto set_EPC;
    case EXCP_DBE:
        cause = 7;
        goto set_EPC;
    case EXCP_SYSCALL:
        cause = 8;
        goto set_EPC;
    case EXCP_BREAK:
        cause = 9;
        goto set_EPC;
    case EXCP_RI:
        cause = 10;
        goto set_EPC;
    case EXCP_CpU:
        cause = 11;
367 368
        env->CP0_Cause = (env->CP0_Cause & ~(0x3 << CP0Ca_CE)) |
                         (env->error_code << CP0Ca_CE);
B
bellard 已提交
369 370 371 372 373 374 375 376 377 378 379 380
        goto set_EPC;
    case EXCP_OVERFLOW:
        cause = 12;
        goto set_EPC;
    case EXCP_TRAP:
        cause = 13;
        goto set_EPC;
    case EXCP_LTLBL:
        cause = 1;
        goto set_EPC;
    case EXCP_TLBS:
        cause = 3;
T
ths 已提交
381
        if (env->error_code == 1 && !(env->CP0_Status & (1 << CP0St_EXL)))
382
            offset = 0x000;
B
bellard 已提交
383
    set_EPC:
T
ths 已提交
384 385 386 387 388
        if (!(env->CP0_Status & (1 << CP0St_EXL))) {
            if (env->hflags & MIPS_HFLAG_BMASK) {
                /* If the exception was raised from a delay slot,
                   come back to the jump.  */
                env->CP0_EPC = env->PC - 4;
389
                env->CP0_Cause |= (1 << CP0Ca_BD);
T
ths 已提交
390 391 392 393 394 395
            } else {
                env->CP0_EPC = env->PC;
                env->CP0_Cause &= ~(1 << CP0Ca_BD);
            }
            env->CP0_Status |= (1 << CP0St_EXL);
            env->hflags &= ~MIPS_HFLAG_UM;
B
bellard 已提交
396
        }
T
ths 已提交
397
        env->hflags &= ~MIPS_HFLAG_BMASK;
398
        if (env->CP0_Status & (1 << CP0St_BEV)) {
T
ths 已提交
399
            env->PC = (int32_t)0xBFC00200;
400
        } else {
T
ths 已提交
401
            env->PC = (int32_t)(env->CP0_EBase & ~0x3ff);
402 403 404
        }
        env->PC += offset;
        env->CP0_Cause = (env->CP0_Cause & ~0x7C) | (cause << 2);
B
bellard 已提交
405 406 407 408 409 410 411 412 413 414
        break;
    default:
        if (logfile) {
            fprintf(logfile, "Invalid MIPS exception %d. Exiting\n",
                    env->exception_index);
        }
        printf("Invalid MIPS exception %d. Exiting\n", env->exception_index);
        exit(1);
    }
    if (logfile && env->exception_index != EXCP_EXT_INTERRUPT) {
T
ths 已提交
415 416
        fprintf(logfile, "%s: PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx " cause %d excp %d\n"
                "    S %08x C %08x A " TARGET_FMT_lx " D " TARGET_FMT_lx "\n",
B
bellard 已提交
417 418 419 420 421 422
                __func__, env->PC, env->CP0_EPC, cause, env->exception_index,
                env->CP0_Status, env->CP0_Cause, env->CP0_BadVAddr,
                env->CP0_DEPC);
    }
    env->exception_index = EXCP_NONE;
}
423
#endif /* !defined(CONFIG_USER_ONLY) */
424 425 426 427

void invalidate_tlb (CPUState *env, int idx, int use_extra)
{
    tlb_t *tlb;
T
ths 已提交
428 429 430 431
    target_ulong addr;
    target_ulong end;
    uint8_t ASID = env->CP0_EntryHi & 0xFF;
    target_ulong mask;
432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448

    tlb = &env->tlb[idx];
    /* The qemu TLB is flushed then the ASID changes, so no need to
       flush these entries again.  */
    if (tlb->G == 0 && tlb->ASID != ASID) {
        return;
    }

    if (use_extra && env->tlb_in_use < MIPS_TLB_MAX) {
        /* For tlbwr, we can shadow the discarded entry into
	   a new (fake) TLB entry, as long as the guest can not
	   tell that it's there.  */
        env->tlb[env->tlb_in_use] = *tlb;
        env->tlb_in_use++;
        return;
    }

T
ths 已提交
449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467
    /* 1k pages are not supported. */
    mask = tlb->PageMask | 0x1FFF;
    if (tlb->V0) {
        addr = tlb->VPN;
        end = addr | (mask >> 1);
        while (addr < end) {
            tlb_flush_page (env, addr);
            addr += TARGET_PAGE_SIZE;
        }
    }
    if (tlb->V1) {
        addr = tlb->VPN | ((mask >> 1) + 1);
        addr = tlb->VPN + TARGET_PAGE_SIZE;
        end = addr | mask;
        while (addr < end) {
            tlb_flush_page (env, addr);
            addr += TARGET_PAGE_SIZE;
        }
    }
468
}