arm_gic.c 21.8 KB
Newer Older
1
/*
P
pbrook 已提交
2
 * ARM Generic/Distributed Interrupt Controller
P
pbrook 已提交
3
 *
P
pbrook 已提交
4
 * Copyright (c) 2006-2007 CodeSourcery.
P
pbrook 已提交
5 6
 * Written by Paul Brook
 *
M
Matthew Fernandez 已提交
7
 * This code is licensed under the GPL.
P
pbrook 已提交
8 9
 */

P
pbrook 已提交
10
/* This file contains implementation code for the RealView EB interrupt
11 12 13 14 15 16 17 18 19
 * controller, MPCore distributed interrupt controller and ARMv7-M
 * Nested Vectored Interrupt Controller.
 * It is compiled in two ways:
 *  (1) as a standalone file to produce a sysbus device which is a GIC
 *  that can be used on the realview board and as one of the builtin
 *  private peripherals for the ARM MP CPUs (11MPCore, A9, etc)
 *  (2) by being directly #included into armv7m_nvic.c to produce the
 *  armv7m_nvic device.
 */
P
pbrook 已提交
20

21
#include "hw/sysbus.h"
22
#include "gic_internal.h"
23
#include "qom/cpu.h"
24

P
pbrook 已提交
25 26 27
//#define DEBUG_GIC

#ifdef DEBUG_GIC
28
#define DPRINTF(fmt, ...) \
29
do { fprintf(stderr, "arm_gic: " fmt , ## __VA_ARGS__); } while (0)
P
pbrook 已提交
30
#else
31
#define DPRINTF(fmt, ...) do {} while(0)
P
pbrook 已提交
32 33
#endif

34 35 36 37
static const uint8_t gic_id[] = {
    0x90, 0x13, 0x04, 0x00, 0x0d, 0xf0, 0x05, 0xb1
};

P
Paul Brook 已提交
38
#define NUM_CPU(s) ((s)->num_cpu)
P
pbrook 已提交
39

40
static inline int gic_get_current_cpu(GICState *s)
41 42
{
    if (s->num_cpu > 1) {
43
        return current_cpu->cpu_index;
44 45 46 47
    }
    return 0;
}

P
pbrook 已提交
48 49
/* TODO: Many places that call this routine could be optimized.  */
/* Update interrupt status after enabled or pending bits have been changed.  */
50
void gic_update(GICState *s)
P
pbrook 已提交
51 52 53 54
{
    int best_irq;
    int best_prio;
    int irq;
P
pbrook 已提交
55 56 57 58
    int level;
    int cpu;
    int cm;

P
Paul Brook 已提交
59
    for (cpu = 0; cpu < NUM_CPU(s); cpu++) {
P
pbrook 已提交
60 61 62
        cm = 1 << cpu;
        s->current_pending[cpu] = 1023;
        if (!s->enabled || !s->cpu_enabled[cpu]) {
63
            qemu_irq_lower(s->parent_irq[cpu]);
P
pbrook 已提交
64 65 66 67
            return;
        }
        best_prio = 0x100;
        best_irq = 1023;
68
        for (irq = 0; irq < s->num_irq; irq++) {
69
            if (GIC_TEST_ENABLED(irq, cm) && GIC_TEST_PENDING(irq, cm)) {
P
pbrook 已提交
70 71 72 73
                if (GIC_GET_PRIORITY(irq, cpu) < best_prio) {
                    best_prio = GIC_GET_PRIORITY(irq, cpu);
                    best_irq = irq;
                }
P
pbrook 已提交
74 75
            }
        }
P
pbrook 已提交
76
        level = 0;
77
        if (best_prio < s->priority_mask[cpu]) {
P
pbrook 已提交
78 79
            s->current_pending[cpu] = best_irq;
            if (best_prio < s->running_priority[cpu]) {
80
                DPRINTF("Raised pending IRQ %d (cpu %d)\n", best_irq, cpu);
P
pbrook 已提交
81 82
                level = 1;
            }
P
pbrook 已提交
83
        }
P
pbrook 已提交
84
        qemu_set_irq(s->parent_irq[cpu], level);
P
pbrook 已提交
85 86 87
    }
}

88
void gic_set_pending_private(GICState *s, int cpu, int irq)
P
pbrook 已提交
89 90 91 92 93 94 95 96 97 98 99 100
{
    int cm = 1 << cpu;

    if (GIC_TEST_PENDING(irq, cm))
        return;

    DPRINTF("Set %d pending cpu %d\n", irq, cpu);
    GIC_SET_PENDING(irq, cm);
    gic_update(s);
}

/* Process a change in an external IRQ input.  */
P
pbrook 已提交
101 102
static void gic_set_irq(void *opaque, int irq, int level)
{
103 104 105 106 107 108
    /* Meaning of the 'irq' parameter:
     *  [0..N-1] : external interrupts
     *  [N..N+31] : PPI (internal) interrupts for CPU 0
     *  [N+32..N+63] : PPI (internal interrupts for CPU 1
     *  ...
     */
109
    GICState *s = (GICState *)opaque;
110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125
    int cm, target;
    if (irq < (s->num_irq - GIC_INTERNAL)) {
        /* The first external input line is internal interrupt 32.  */
        cm = ALL_CPU_MASK;
        irq += GIC_INTERNAL;
        target = GIC_TARGET(irq);
    } else {
        int cpu;
        irq -= (s->num_irq - GIC_INTERNAL);
        cpu = irq / GIC_INTERNAL;
        irq %= GIC_INTERNAL;
        cm = 1 << cpu;
        target = cm;
    }

    if (level == GIC_TEST_LEVEL(irq, cm)) {
P
pbrook 已提交
126
        return;
127
    }
P
pbrook 已提交
128 129

    if (level) {
130
        GIC_SET_LEVEL(irq, cm);
131
        if (GIC_TEST_EDGE_TRIGGER(irq) || GIC_TEST_ENABLED(irq, cm)) {
132 133
            DPRINTF("Set %d pending mask %x\n", irq, target);
            GIC_SET_PENDING(irq, target);
P
pbrook 已提交
134 135
        }
    } else {
136
        GIC_CLEAR_LEVEL(irq, cm);
P
pbrook 已提交
137 138 139 140
    }
    gic_update(s);
}

141
static void gic_set_running_irq(GICState *s, int cpu, int irq)
P
pbrook 已提交
142
{
P
pbrook 已提交
143 144 145 146 147 148
    s->running_irq[cpu] = irq;
    if (irq == 1023) {
        s->running_priority[cpu] = 0x100;
    } else {
        s->running_priority[cpu] = GIC_GET_PRIORITY(irq, cpu);
    }
P
pbrook 已提交
149 150 151
    gic_update(s);
}

152
uint32_t gic_acknowledge_irq(GICState *s, int cpu)
P
pbrook 已提交
153 154
{
    int new_irq;
P
pbrook 已提交
155 156 157 158
    int cm = 1 << cpu;
    new_irq = s->current_pending[cpu];
    if (new_irq == 1023
            || GIC_GET_PRIORITY(new_irq, cpu) >= s->running_priority[cpu]) {
P
pbrook 已提交
159 160 161
        DPRINTF("ACK no pending IRQ\n");
        return 1023;
    }
P
pbrook 已提交
162 163 164 165 166
    s->last_active[new_irq][cpu] = s->running_irq[cpu];
    /* Clear pending flags for both level and edge triggered interrupts.
       Level triggered IRQs will be reasserted once they become inactive.  */
    GIC_CLEAR_PENDING(new_irq, GIC_TEST_MODEL(new_irq) ? ALL_CPU_MASK : cm);
    gic_set_running_irq(s, cpu, new_irq);
P
pbrook 已提交
167 168 169 170
    DPRINTF("ACK %d\n", new_irq);
    return new_irq;
}

171 172 173 174 175 176 177 178 179
void gic_set_priority(GICState *s, int cpu, int irq, uint8_t val)
{
    if (irq < GIC_INTERNAL) {
        s->priority1[irq][cpu] = val;
    } else {
        s->priority2[(irq) - GIC_INTERNAL] = val;
    }
}

180
void gic_complete_irq(GICState *s, int cpu, int irq)
P
pbrook 已提交
181 182
{
    int update = 0;
P
pbrook 已提交
183
    int cm = 1 << cpu;
P
pbrook 已提交
184
    DPRINTF("EOI %d\n", irq);
185
    if (irq >= s->num_irq) {
186 187 188 189 190 191 192 193 194 195
        /* This handles two cases:
         * 1. If software writes the ID of a spurious interrupt [ie 1023]
         * to the GICC_EOIR, the GIC ignores that write.
         * 2. If software writes the number of a non-existent interrupt
         * this must be a subcase of "value written does not match the last
         * valid interrupt value read from the Interrupt Acknowledge
         * register" and so this is UNPREDICTABLE. We choose to ignore it.
         */
        return;
    }
P
pbrook 已提交
196
    if (s->running_irq[cpu] == 1023)
P
pbrook 已提交
197
        return; /* No active IRQ.  */
198 199
    /* Mark level triggered interrupts as pending if they are still
       raised.  */
200
    if (!GIC_TEST_EDGE_TRIGGER(irq) && GIC_TEST_ENABLED(irq, cm)
201 202 203 204
        && GIC_TEST_LEVEL(irq, cm) && (GIC_TARGET(irq) & cm) != 0) {
        DPRINTF("Set %d pending mask %x\n", irq, cm);
        GIC_SET_PENDING(irq, cm);
        update = 1;
P
pbrook 已提交
205
    }
P
pbrook 已提交
206
    if (irq != s->running_irq[cpu]) {
P
pbrook 已提交
207
        /* Complete an IRQ that is not currently running.  */
P
pbrook 已提交
208 209 210 211
        int tmp = s->running_irq[cpu];
        while (s->last_active[tmp][cpu] != 1023) {
            if (s->last_active[tmp][cpu] == irq) {
                s->last_active[tmp][cpu] = s->last_active[irq][cpu];
P
pbrook 已提交
212 213
                break;
            }
P
pbrook 已提交
214
            tmp = s->last_active[tmp][cpu];
P
pbrook 已提交
215 216 217 218 219 220
        }
        if (update) {
            gic_update(s);
        }
    } else {
        /* Complete the current running IRQ.  */
P
pbrook 已提交
221
        gic_set_running_irq(s, cpu, s->last_active[s->running_irq[cpu]][cpu]);
P
pbrook 已提交
222 223 224
    }
}

A
Avi Kivity 已提交
225
static uint32_t gic_dist_readb(void *opaque, hwaddr offset)
P
pbrook 已提交
226
{
227
    GICState *s = (GICState *)opaque;
P
pbrook 已提交
228 229 230
    uint32_t res;
    int irq;
    int i;
P
pbrook 已提交
231 232 233
    int cpu;
    int cm;
    int mask;
P
pbrook 已提交
234

235
    cpu = gic_get_current_cpu(s);
P
pbrook 已提交
236
    cm = 1 << cpu;
P
pbrook 已提交
237 238 239 240
    if (offset < 0x100) {
        if (offset == 0)
            return s->enabled;
        if (offset == 4)
241
            return ((s->num_irq / 32) - 1) | ((NUM_CPU(s) - 1) << 5);
P
pbrook 已提交
242 243
        if (offset < 0x08)
            return 0;
244 245 246 247
        if (offset >= 0x80) {
            /* Interrupt Security , RAZ/WI */
            return 0;
        }
P
pbrook 已提交
248 249 250 251 252 253 254
        goto bad_reg;
    } else if (offset < 0x200) {
        /* Interrupt Set/Clear Enable.  */
        if (offset < 0x180)
            irq = (offset - 0x100) * 8;
        else
            irq = (offset - 0x180) * 8;
P
pbrook 已提交
255
        irq += GIC_BASE_IRQ;
256
        if (irq >= s->num_irq)
P
pbrook 已提交
257 258 259
            goto bad_reg;
        res = 0;
        for (i = 0; i < 8; i++) {
260
            if (GIC_TEST_ENABLED(irq + i, cm)) {
P
pbrook 已提交
261 262 263 264 265 266 267 268 269
                res |= (1 << i);
            }
        }
    } else if (offset < 0x300) {
        /* Interrupt Set/Clear Pending.  */
        if (offset < 0x280)
            irq = (offset - 0x200) * 8;
        else
            irq = (offset - 0x280) * 8;
P
pbrook 已提交
270
        irq += GIC_BASE_IRQ;
271
        if (irq >= s->num_irq)
P
pbrook 已提交
272 273
            goto bad_reg;
        res = 0;
R
Rusty Russell 已提交
274
        mask = (irq < GIC_INTERNAL) ?  cm : ALL_CPU_MASK;
P
pbrook 已提交
275
        for (i = 0; i < 8; i++) {
P
pbrook 已提交
276
            if (GIC_TEST_PENDING(irq + i, mask)) {
P
pbrook 已提交
277 278 279 280 281
                res |= (1 << i);
            }
        }
    } else if (offset < 0x400) {
        /* Interrupt Active.  */
P
pbrook 已提交
282
        irq = (offset - 0x300) * 8 + GIC_BASE_IRQ;
283
        if (irq >= s->num_irq)
P
pbrook 已提交
284 285
            goto bad_reg;
        res = 0;
R
Rusty Russell 已提交
286
        mask = (irq < GIC_INTERNAL) ?  cm : ALL_CPU_MASK;
P
pbrook 已提交
287
        for (i = 0; i < 8; i++) {
P
pbrook 已提交
288
            if (GIC_TEST_ACTIVE(irq + i, mask)) {
P
pbrook 已提交
289 290 291 292 293
                res |= (1 << i);
            }
        }
    } else if (offset < 0x800) {
        /* Interrupt Priority.  */
P
pbrook 已提交
294
        irq = (offset - 0x400) + GIC_BASE_IRQ;
295
        if (irq >= s->num_irq)
P
pbrook 已提交
296
            goto bad_reg;
P
pbrook 已提交
297
        res = GIC_GET_PRIORITY(irq, cpu);
P
pbrook 已提交
298 299
    } else if (offset < 0xc00) {
        /* Interrupt CPU Target.  */
300 301 302
        if (s->num_cpu == 1 && s->revision != REV_11MPCORE) {
            /* For uniprocessor GICs these RAZ/WI */
            res = 0;
P
pbrook 已提交
303
        } else {
304 305 306 307 308 309 310 311 312
            irq = (offset - 0x800) + GIC_BASE_IRQ;
            if (irq >= s->num_irq) {
                goto bad_reg;
            }
            if (irq >= 29 && irq <= 31) {
                res = cm;
            } else {
                res = GIC_TARGET(irq);
            }
P
pbrook 已提交
313
        }
P
pbrook 已提交
314 315
    } else if (offset < 0xf00) {
        /* Interrupt Configuration.  */
P
pbrook 已提交
316
        irq = (offset - 0xc00) * 2 + GIC_BASE_IRQ;
317
        if (irq >= s->num_irq)
P
pbrook 已提交
318 319 320 321 322
            goto bad_reg;
        res = 0;
        for (i = 0; i < 4; i++) {
            if (GIC_TEST_MODEL(irq + i))
                res |= (1 << (i * 2));
323
            if (GIC_TEST_EDGE_TRIGGER(irq + i))
P
pbrook 已提交
324 325 326 327 328 329 330 331 332 333 334 335 336
                res |= (2 << (i * 2));
        }
    } else if (offset < 0xfe0) {
        goto bad_reg;
    } else /* offset >= 0xfe0 */ {
        if (offset & 3) {
            res = 0;
        } else {
            res = gic_id[(offset - 0xfe0) >> 2];
        }
    }
    return res;
bad_reg:
P
Peter Maydell 已提交
337 338
    qemu_log_mask(LOG_GUEST_ERROR,
                  "gic_dist_readb: Bad offset %x\n", (int)offset);
P
pbrook 已提交
339 340 341
    return 0;
}

A
Avi Kivity 已提交
342
static uint32_t gic_dist_readw(void *opaque, hwaddr offset)
P
pbrook 已提交
343 344 345 346 347 348 349
{
    uint32_t val;
    val = gic_dist_readb(opaque, offset);
    val |= gic_dist_readb(opaque, offset + 1) << 8;
    return val;
}

A
Avi Kivity 已提交
350
static uint32_t gic_dist_readl(void *opaque, hwaddr offset)
P
pbrook 已提交
351 352 353 354 355 356 357
{
    uint32_t val;
    val = gic_dist_readw(opaque, offset);
    val |= gic_dist_readw(opaque, offset + 2) << 16;
    return val;
}

A
Avi Kivity 已提交
358
static void gic_dist_writeb(void *opaque, hwaddr offset,
P
pbrook 已提交
359 360
                            uint32_t value)
{
361
    GICState *s = (GICState *)opaque;
P
pbrook 已提交
362 363
    int irq;
    int i;
P
pbrook 已提交
364
    int cpu;
P
pbrook 已提交
365

366
    cpu = gic_get_current_cpu(s);
P
pbrook 已提交
367 368 369 370 371 372
    if (offset < 0x100) {
        if (offset == 0) {
            s->enabled = (value & 1);
            DPRINTF("Distribution %sabled\n", s->enabled ? "En" : "Dis");
        } else if (offset < 4) {
            /* ignored.  */
373 374
        } else if (offset >= 0x80) {
            /* Interrupt Security Registers, RAZ/WI */
P
pbrook 已提交
375 376 377 378 379
        } else {
            goto bad_reg;
        }
    } else if (offset < 0x180) {
        /* Interrupt Set Enable.  */
P
pbrook 已提交
380
        irq = (offset - 0x100) * 8 + GIC_BASE_IRQ;
381
        if (irq >= s->num_irq)
P
pbrook 已提交
382
            goto bad_reg;
383 384 385 386
        if (irq < GIC_NR_SGIS) {
            value = 0xff;
        }

P
pbrook 已提交
387 388
        for (i = 0; i < 8; i++) {
            if (value & (1 << i)) {
389 390
                int mask =
                    (irq < GIC_INTERNAL) ? (1 << cpu) : GIC_TARGET(irq + i);
R
Rusty Russell 已提交
391
                int cm = (irq < GIC_INTERNAL) ? (1 << cpu) : ALL_CPU_MASK;
392 393

                if (!GIC_TEST_ENABLED(irq + i, cm)) {
P
pbrook 已提交
394
                    DPRINTF("Enabled IRQ %d\n", irq + i);
395 396
                }
                GIC_SET_ENABLED(irq + i, cm);
P
pbrook 已提交
397 398
                /* If a raised level triggered IRQ enabled then mark
                   is as pending.  */
P
pbrook 已提交
399
                if (GIC_TEST_LEVEL(irq + i, mask)
400
                        && !GIC_TEST_EDGE_TRIGGER(irq + i)) {
P
pbrook 已提交
401 402 403
                    DPRINTF("Set %d pending mask %x\n", irq + i, mask);
                    GIC_SET_PENDING(irq + i, mask);
                }
P
pbrook 已提交
404 405 406 407
            }
        }
    } else if (offset < 0x200) {
        /* Interrupt Clear Enable.  */
P
pbrook 已提交
408
        irq = (offset - 0x180) * 8 + GIC_BASE_IRQ;
409
        if (irq >= s->num_irq)
P
pbrook 已提交
410
            goto bad_reg;
411 412 413 414
        if (irq < GIC_NR_SGIS) {
            value = 0;
        }

P
pbrook 已提交
415 416
        for (i = 0; i < 8; i++) {
            if (value & (1 << i)) {
R
Rusty Russell 已提交
417
                int cm = (irq < GIC_INTERNAL) ? (1 << cpu) : ALL_CPU_MASK;
418 419

                if (GIC_TEST_ENABLED(irq + i, cm)) {
P
pbrook 已提交
420
                    DPRINTF("Disabled IRQ %d\n", irq + i);
421 422
                }
                GIC_CLEAR_ENABLED(irq + i, cm);
P
pbrook 已提交
423 424 425 426
            }
        }
    } else if (offset < 0x280) {
        /* Interrupt Set Pending.  */
P
pbrook 已提交
427
        irq = (offset - 0x200) * 8 + GIC_BASE_IRQ;
428
        if (irq >= s->num_irq)
P
pbrook 已提交
429
            goto bad_reg;
430
        if (irq < GIC_NR_SGIS) {
431
            value = 0;
432
        }
P
pbrook 已提交
433

P
pbrook 已提交
434 435
        for (i = 0; i < 8; i++) {
            if (value & (1 << i)) {
436
                GIC_SET_PENDING(irq + i, GIC_TARGET(irq + i));
P
pbrook 已提交
437 438 439 440
            }
        }
    } else if (offset < 0x300) {
        /* Interrupt Clear Pending.  */
P
pbrook 已提交
441
        irq = (offset - 0x280) * 8 + GIC_BASE_IRQ;
442
        if (irq >= s->num_irq)
P
pbrook 已提交
443
            goto bad_reg;
444 445 446 447
        if (irq < GIC_NR_SGIS) {
            value = 0;
        }

P
pbrook 已提交
448
        for (i = 0; i < 8; i++) {
P
pbrook 已提交
449 450 451
            /* ??? This currently clears the pending bit for all CPUs, even
               for per-CPU interrupts.  It's unclear whether this is the
               corect behavior.  */
P
pbrook 已提交
452
            if (value & (1 << i)) {
P
pbrook 已提交
453
                GIC_CLEAR_PENDING(irq + i, ALL_CPU_MASK);
P
pbrook 已提交
454 455 456 457 458 459 460
            }
        }
    } else if (offset < 0x400) {
        /* Interrupt Active.  */
        goto bad_reg;
    } else if (offset < 0x800) {
        /* Interrupt Priority.  */
P
pbrook 已提交
461
        irq = (offset - 0x400) + GIC_BASE_IRQ;
462
        if (irq >= s->num_irq)
P
pbrook 已提交
463
            goto bad_reg;
464
        gic_set_priority(s, cpu, irq, value);
P
pbrook 已提交
465
    } else if (offset < 0xc00) {
466 467 468 469 470 471 472 473 474 475 476 477 478 479 480
        /* Interrupt CPU Target. RAZ/WI on uniprocessor GICs, with the
         * annoying exception of the 11MPCore's GIC.
         */
        if (s->num_cpu != 1 || s->revision == REV_11MPCORE) {
            irq = (offset - 0x800) + GIC_BASE_IRQ;
            if (irq >= s->num_irq) {
                goto bad_reg;
            }
            if (irq < 29) {
                value = 0;
            } else if (irq < GIC_INTERNAL) {
                value = ALL_CPU_MASK;
            }
            s->irq_target[irq] = value & ALL_CPU_MASK;
        }
P
pbrook 已提交
481 482
    } else if (offset < 0xf00) {
        /* Interrupt Configuration.  */
P
pbrook 已提交
483
        irq = (offset - 0xc00) * 4 + GIC_BASE_IRQ;
484
        if (irq >= s->num_irq)
P
pbrook 已提交
485
            goto bad_reg;
R
Rusty Russell 已提交
486
        if (irq < GIC_INTERNAL)
P
pbrook 已提交
487
            value |= 0xaa;
P
pbrook 已提交
488 489 490 491 492 493 494
        for (i = 0; i < 4; i++) {
            if (value & (1 << (i * 2))) {
                GIC_SET_MODEL(irq + i);
            } else {
                GIC_CLEAR_MODEL(irq + i);
            }
            if (value & (2 << (i * 2))) {
495
                GIC_SET_EDGE_TRIGGER(irq + i);
P
pbrook 已提交
496
            } else {
497
                GIC_CLEAR_EDGE_TRIGGER(irq + i);
P
pbrook 已提交
498 499 500
            }
        }
    } else {
P
pbrook 已提交
501
        /* 0xf00 is only handled for 32-bit writes.  */
P
pbrook 已提交
502 503 504 505 506
        goto bad_reg;
    }
    gic_update(s);
    return;
bad_reg:
P
Peter Maydell 已提交
507 508
    qemu_log_mask(LOG_GUEST_ERROR,
                  "gic_dist_writeb: Bad offset %x\n", (int)offset);
P
pbrook 已提交
509 510
}

A
Avi Kivity 已提交
511
static void gic_dist_writew(void *opaque, hwaddr offset,
P
pbrook 已提交
512 513 514 515 516 517
                            uint32_t value)
{
    gic_dist_writeb(opaque, offset, value & 0xff);
    gic_dist_writeb(opaque, offset + 1, value >> 8);
}

A
Avi Kivity 已提交
518
static void gic_dist_writel(void *opaque, hwaddr offset,
P
pbrook 已提交
519 520
                            uint32_t value)
{
521
    GICState *s = (GICState *)opaque;
522
    if (offset == 0xf00) {
P
pbrook 已提交
523 524 525 526
        int cpu;
        int irq;
        int mask;

527
        cpu = gic_get_current_cpu(s);
P
pbrook 已提交
528 529 530 531 532 533
        irq = value & 0x3ff;
        switch ((value >> 24) & 3) {
        case 0:
            mask = (value >> 16) & ALL_CPU_MASK;
            break;
        case 1:
534
            mask = ALL_CPU_MASK ^ (1 << cpu);
P
pbrook 已提交
535 536
            break;
        case 2:
537
            mask = 1 << cpu;
P
pbrook 已提交
538 539 540 541 542 543 544 545 546 547
            break;
        default:
            DPRINTF("Bad Soft Int target filter\n");
            mask = ALL_CPU_MASK;
            break;
        }
        GIC_SET_PENDING(irq, mask);
        gic_update(s);
        return;
    }
P
pbrook 已提交
548 549 550 551
    gic_dist_writew(opaque, offset, value & 0xffff);
    gic_dist_writew(opaque, offset + 2, value >> 16);
}

A
Avi Kivity 已提交
552 553 554 555 556 557
static const MemoryRegionOps gic_dist_ops = {
    .old_mmio = {
        .read = { gic_dist_readb, gic_dist_readw, gic_dist_readl, },
        .write = { gic_dist_writeb, gic_dist_writew, gic_dist_writel, },
    },
    .endianness = DEVICE_NATIVE_ENDIAN,
P
pbrook 已提交
558 559
};

560
static uint32_t gic_cpu_read(GICState *s, int cpu, int offset)
P
pbrook 已提交
561 562 563
{
    switch (offset) {
    case 0x00: /* Control */
P
pbrook 已提交
564
        return s->cpu_enabled[cpu];
P
pbrook 已提交
565
    case 0x04: /* Priority mask */
P
pbrook 已提交
566
        return s->priority_mask[cpu];
P
pbrook 已提交
567 568 569 570
    case 0x08: /* Binary Point */
        /* ??? Not implemented.  */
        return 0;
    case 0x0c: /* Acknowledge */
P
pbrook 已提交
571
        return gic_acknowledge_irq(s, cpu);
D
Dong Xu Wang 已提交
572
    case 0x14: /* Running Priority */
P
pbrook 已提交
573
        return s->running_priority[cpu];
P
pbrook 已提交
574
    case 0x18: /* Highest Pending Interrupt */
P
pbrook 已提交
575
        return s->current_pending[cpu];
P
pbrook 已提交
576
    default:
P
Peter Maydell 已提交
577 578
        qemu_log_mask(LOG_GUEST_ERROR,
                      "gic_cpu_read: Bad offset %x\n", (int)offset);
P
pbrook 已提交
579 580 581 582
        return 0;
    }
}

583
static void gic_cpu_write(GICState *s, int cpu, int offset, uint32_t value)
P
pbrook 已提交
584 585 586
{
    switch (offset) {
    case 0x00: /* Control */
P
pbrook 已提交
587
        s->cpu_enabled[cpu] = (value & 1);
588
        DPRINTF("CPU %d %sabled\n", cpu, s->cpu_enabled[cpu] ? "En" : "Dis");
P
pbrook 已提交
589 590
        break;
    case 0x04: /* Priority mask */
P
pbrook 已提交
591
        s->priority_mask[cpu] = (value & 0xff);
P
pbrook 已提交
592 593 594 595 596
        break;
    case 0x08: /* Binary Point */
        /* ??? Not implemented.  */
        break;
    case 0x10: /* End Of Interrupt */
P
pbrook 已提交
597
        return gic_complete_irq(s, cpu, value & 0x3ff);
P
pbrook 已提交
598
    default:
P
Peter Maydell 已提交
599 600
        qemu_log_mask(LOG_GUEST_ERROR,
                      "gic_cpu_write: Bad offset %x\n", (int)offset);
P
pbrook 已提交
601 602 603 604
        return;
    }
    gic_update(s);
}
605 606

/* Wrappers to read/write the GIC CPU interface for the current CPU */
A
Avi Kivity 已提交
607
static uint64_t gic_thiscpu_read(void *opaque, hwaddr addr,
608 609
                                 unsigned size)
{
610
    GICState *s = (GICState *)opaque;
611
    return gic_cpu_read(s, gic_get_current_cpu(s), addr);
612 613
}

A
Avi Kivity 已提交
614
static void gic_thiscpu_write(void *opaque, hwaddr addr,
615 616
                              uint64_t value, unsigned size)
{
617
    GICState *s = (GICState *)opaque;
618
    gic_cpu_write(s, gic_get_current_cpu(s), addr, value);
619 620 621
}

/* Wrappers to read/write the GIC CPU interface for a specific CPU.
622
 * These just decode the opaque pointer into GICState* + cpu id.
623
 */
A
Avi Kivity 已提交
624
static uint64_t gic_do_cpu_read(void *opaque, hwaddr addr,
625 626
                                unsigned size)
{
627 628
    GICState **backref = (GICState **)opaque;
    GICState *s = *backref;
629
    int id = (backref - s->backref);
630
    return gic_cpu_read(s, id, addr);
631 632
}

A
Avi Kivity 已提交
633
static void gic_do_cpu_write(void *opaque, hwaddr addr,
634 635
                             uint64_t value, unsigned size)
{
636 637
    GICState **backref = (GICState **)opaque;
    GICState *s = *backref;
638
    int id = (backref - s->backref);
639
    gic_cpu_write(s, id, addr, value);
640 641 642 643 644 645 646 647 648 649 650 651 652
}

static const MemoryRegionOps gic_thiscpu_ops = {
    .read = gic_thiscpu_read,
    .write = gic_thiscpu_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
};

static const MemoryRegionOps gic_cpu_ops = {
    .read = gic_do_cpu_read,
    .write = gic_do_cpu_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
};
P
pbrook 已提交
653

654
void gic_init_irqs_and_distributor(GICState *s, int num_irq)
P
pbrook 已提交
655
{
A
Andreas Färber 已提交
656
    SysBusDevice *sbd = SYS_BUS_DEVICE(s);
P
pbrook 已提交
657
    int i;
658

659 660 661 662 663 664 665 666
    i = s->num_irq - GIC_INTERNAL;
    /* For the GIC, also expose incoming GPIO lines for PPIs for each CPU.
     * GPIO array layout is thus:
     *  [0..N-1] SPIs
     *  [N..N+31] PPIs for CPU 0
     *  [N+32..N+63] PPIs for CPU 1
     *   ...
     */
667 668 669
    if (s->revision != REV_NVIC) {
        i += (GIC_INTERNAL * s->num_cpu);
    }
A
Andreas Färber 已提交
670
    qdev_init_gpio_in(DEVICE(s), gic_set_irq, i);
P
Paul Brook 已提交
671
    for (i = 0; i < NUM_CPU(s); i++) {
A
Andreas Färber 已提交
672
        sysbus_init_irq(sbd, &s->parent_irq[i]);
P
pbrook 已提交
673
    }
674 675
    memory_region_init_io(&s->iomem, OBJECT(s), &gic_dist_ops, s,
                          "gic_dist", 0x1000);
676 677
}

678
static void arm_gic_realize(DeviceState *dev, Error **errp)
679
{
680
    /* Device instance realize function for the GIC sysbus device */
681
    int i;
682 683
    GICState *s = ARM_GIC(dev);
    SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
684 685
    ARMGICClass *agc = ARM_GIC_GET_CLASS(s);

686 687 688 689
    agc->parent_realize(dev, errp);
    if (error_is_set(errp)) {
        return;
    }
690

691 692
    gic_init_irqs_and_distributor(s, s->num_irq);

693 694 695 696 697 698 699 700
    /* Memory regions for the CPU interfaces (NVIC doesn't have these):
     * a region for "CPU interface for this core", then a region for
     * "CPU interface for core 0", "for core 1", ...
     * NB that the memory region size of 0x100 applies for the 11MPCore
     * and also cores following the GIC v1 spec (ie A9).
     * GIC v2 defines a larger memory region (0x1000) so this will need
     * to be extended when we implement A15.
     */
701
    memory_region_init_io(&s->cpuiomem[0], OBJECT(s), &gic_thiscpu_ops, s,
702 703 704
                          "gic_cpu", 0x100);
    for (i = 0; i < NUM_CPU(s); i++) {
        s->backref[i] = s;
705 706
        memory_region_init_io(&s->cpuiomem[i+1], OBJECT(s), &gic_cpu_ops,
                              &s->backref[i], "gic_cpu", 0x100);
707
    }
708
    /* Distributor */
709
    sysbus_init_mmio(sbd, &s->iomem);
710 711
    /* cpu interfaces (one for "current cpu" plus one per cpu) */
    for (i = 0; i <= NUM_CPU(s); i++) {
712
        sysbus_init_mmio(sbd, &s->cpuiomem[i]);
713 714 715 716 717 718
    }
}

static void arm_gic_class_init(ObjectClass *klass, void *data)
{
    DeviceClass *dc = DEVICE_CLASS(klass);
719
    ARMGICClass *agc = ARM_GIC_CLASS(klass);
720 721 722

    agc->parent_realize = dc->realize;
    dc->realize = arm_gic_realize;
723 724
}

725
static const TypeInfo arm_gic_info = {
726 727
    .name = TYPE_ARM_GIC,
    .parent = TYPE_ARM_GIC_COMMON,
728
    .instance_size = sizeof(GICState),
729
    .class_init = arm_gic_class_init,
730
    .class_size = sizeof(ARMGICClass),
731 732 733 734 735 736 737 738
};

static void arm_gic_register_types(void)
{
    type_register_static(&arm_gic_info);
}

type_init(arm_gic_register_types)