op_helper.c 44.3 KB
Newer Older
B
bellard 已提交
1 2
/*
 *  MIPS emulation helpers for qemu.
3
 *
B
bellard 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *  Copyright (c) 2004-2005 Jocelyn Mayer
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */
20
#include <stdlib.h>
B
bellard 已提交
21 22
#include "exec.h"

23 24
#include "host-utils.h"

25 26 27 28 29
#ifdef __s390__
# define GETPC() ((void*)((unsigned long)__builtin_return_address(0) & 0x7fffffffUL))
#else
# define GETPC() (__builtin_return_address(0))
#endif
B
bellard 已提交
30

B
bellard 已提交
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
/*****************************************************************************/
/* Exceptions processing helpers */

void do_raise_exception_err (uint32_t exception, int error_code)
{
#if 1
    if (logfile && exception < 0x100)
        fprintf(logfile, "%s: %d %d\n", __func__, exception, error_code);
#endif
    env->exception_index = exception;
    env->error_code = error_code;
    T0 = 0;
    cpu_loop_exit();
}

void do_raise_exception (uint32_t exception)
{
    do_raise_exception_err(exception, 0);
}

51 52 53 54 55 56 57 58 59 60 61 62
void do_interrupt_restart (void)
{
    if (!(env->CP0_Status & (1 << CP0St_EXL)) &&
        !(env->CP0_Status & (1 << CP0St_ERL)) &&
        !(env->hflags & MIPS_HFLAG_DM) &&
        (env->CP0_Status & (1 << CP0St_IE)) &&
        (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask)) {
        env->CP0_Cause &= ~(0x1f << CP0Ca_EC);
        do_raise_exception(EXCP_EXT_INTERRUPT);
    }
}

B
bellard 已提交
63 64
void do_restore_state (void *pc_ptr)
{
B
bellard 已提交
65 66 67 68 69 70 71
    TranslationBlock *tb;
    unsigned long pc = (unsigned long) pc_ptr;
    
    tb = tb_find_pc (pc);
    if (tb) {
        cpu_restore_state (tb, env, pc, NULL);
    }
B
bellard 已提交
72 73
}

74
#if defined(TARGET_MIPS64)
75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111
#if TARGET_LONG_BITS > HOST_LONG_BITS
/* Those might call libgcc functions.  */
void do_dsll (void)
{
    T0 = T0 << T1;
}

void do_dsll32 (void)
{
    T0 = T0 << (T1 + 32);
}

void do_dsra (void)
{
    T0 = (int64_t)T0 >> T1;
}

void do_dsra32 (void)
{
    T0 = (int64_t)T0 >> (T1 + 32);
}

void do_dsrl (void)
{
    T0 = T0 >> T1;
}

void do_dsrl32 (void)
{
    T0 = T0 >> (T1 + 32);
}

void do_drotr (void)
{
    target_ulong tmp;

    if (T1) {
T
ths 已提交
112 113
        tmp = T0 << (0x40 - T1);
        T0 = (T0 >> T1) | tmp;
114
    }
115 116 117 118 119 120
}

void do_drotr32 (void)
{
    target_ulong tmp;

T
ths 已提交
121 122
    tmp = T0 << (0x40 - (32 + T1));
    T0 = (T0 >> (32 + T1)) | tmp;
123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
}

void do_dsllv (void)
{
    T0 = T1 << (T0 & 0x3F);
}

void do_dsrav (void)
{
    T0 = (int64_t)T1 >> (T0 & 0x3F);
}

void do_dsrlv (void)
{
    T0 = T1 >> (T0 & 0x3F);
}

void do_drotrv (void)
{
    target_ulong tmp;

    T0 &= 0x3F;
    if (T0) {
T
ths 已提交
146 147
        tmp = T1 << (0x40 - T0);
        T0 = (T1 >> T0) | tmp;
148
    } else
T
ths 已提交
149
        T0 = T1;
150
}
151 152 153 154 155 156 157 158 159 160 161

void do_dclo (void)
{
    T0 = clo64(T0);
}

void do_dclz (void)
{
    T0 = clz64(T0);
}

162
#endif /* TARGET_LONG_BITS > HOST_LONG_BITS */
163
#endif /* TARGET_MIPS64 */
164

B
bellard 已提交
165
/* 64 bits arithmetic for 32 bits hosts */
166
#if TARGET_LONG_BITS > HOST_LONG_BITS
167
static always_inline uint64_t get_HILO (void)
B
bellard 已提交
168
{
169
    return (env->HI[env->current_tc][0] << 32) | (uint32_t)env->LO[env->current_tc][0];
B
bellard 已提交
170 171
}

172
static always_inline void set_HILO (uint64_t HILO)
B
bellard 已提交
173
{
174 175
    env->LO[env->current_tc][0] = (int32_t)HILO;
    env->HI[env->current_tc][0] = (int32_t)(HILO >> 32);
B
bellard 已提交
176 177
}

178 179
static always_inline void set_HIT0_LO (uint64_t HILO)
{
180 181
    env->LO[env->current_tc][0] = (int32_t)(HILO & 0xFFFFFFFF);
    T0 = env->HI[env->current_tc][0] = (int32_t)(HILO >> 32);
182 183 184 185
}

static always_inline void set_HI_LOT0 (uint64_t HILO)
{
186 187
    T0 = env->LO[env->current_tc][0] = (int32_t)(HILO & 0xFFFFFFFF);
    env->HI[env->current_tc][0] = (int32_t)(HILO >> 32);
188 189
}

B
bellard 已提交
190 191
void do_mult (void)
{
B
bellard 已提交
192
    set_HILO((int64_t)(int32_t)T0 * (int64_t)(int32_t)T1);
B
bellard 已提交
193 194 195 196
}

void do_multu (void)
{
197
    set_HILO((uint64_t)(uint32_t)T0 * (uint64_t)(uint32_t)T1);
B
bellard 已提交
198 199 200 201 202 203
}

void do_madd (void)
{
    int64_t tmp;

B
bellard 已提交
204
    tmp = ((int64_t)(int32_t)T0 * (int64_t)(int32_t)T1);
B
bellard 已提交
205 206 207 208 209 210 211
    set_HILO((int64_t)get_HILO() + tmp);
}

void do_maddu (void)
{
    uint64_t tmp;

212
    tmp = ((uint64_t)(uint32_t)T0 * (uint64_t)(uint32_t)T1);
B
bellard 已提交
213 214 215 216 217 218 219
    set_HILO(get_HILO() + tmp);
}

void do_msub (void)
{
    int64_t tmp;

B
bellard 已提交
220
    tmp = ((int64_t)(int32_t)T0 * (int64_t)(int32_t)T1);
B
bellard 已提交
221 222 223 224 225 226 227
    set_HILO((int64_t)get_HILO() - tmp);
}

void do_msubu (void)
{
    uint64_t tmp;

228
    tmp = ((uint64_t)(uint32_t)T0 * (uint64_t)(uint32_t)T1);
B
bellard 已提交
229 230
    set_HILO(get_HILO() - tmp);
}
231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302

/* Multiplication variants of the vr54xx. */
void do_muls (void)
{
    set_HI_LOT0(0 - ((int64_t)(int32_t)T0 * (int64_t)(int32_t)T1));
}

void do_mulsu (void)
{
    set_HI_LOT0(0 - ((uint64_t)(uint32_t)T0 * (uint64_t)(uint32_t)T1));
}

void do_macc (void)
{
    set_HI_LOT0(((int64_t)get_HILO()) + ((int64_t)(int32_t)T0 * (int64_t)(int32_t)T1));
}

void do_macchi (void)
{
    set_HIT0_LO(((int64_t)get_HILO()) + ((int64_t)(int32_t)T0 * (int64_t)(int32_t)T1));
}

void do_maccu (void)
{
    set_HI_LOT0(((uint64_t)get_HILO()) + ((uint64_t)(uint32_t)T0 * (uint64_t)(uint32_t)T1));
}

void do_macchiu (void)
{
    set_HIT0_LO(((uint64_t)get_HILO()) + ((uint64_t)(uint32_t)T0 * (uint64_t)(uint32_t)T1));
}

void do_msac (void)
{
    set_HI_LOT0(((int64_t)get_HILO()) - ((int64_t)(int32_t)T0 * (int64_t)(int32_t)T1));
}

void do_msachi (void)
{
    set_HIT0_LO(((int64_t)get_HILO()) - ((int64_t)(int32_t)T0 * (int64_t)(int32_t)T1));
}

void do_msacu (void)
{
    set_HI_LOT0(((uint64_t)get_HILO()) - ((uint64_t)(uint32_t)T0 * (uint64_t)(uint32_t)T1));
}

void do_msachiu (void)
{
    set_HIT0_LO(((uint64_t)get_HILO()) - ((uint64_t)(uint32_t)T0 * (uint64_t)(uint32_t)T1));
}

void do_mulhi (void)
{
    set_HIT0_LO((int64_t)(int32_t)T0 * (int64_t)(int32_t)T1);
}

void do_mulhiu (void)
{
    set_HIT0_LO((uint64_t)(uint32_t)T0 * (uint64_t)(uint32_t)T1);
}

void do_mulshi (void)
{
    set_HIT0_LO(0 - ((int64_t)(int32_t)T0 * (int64_t)(int32_t)T1));
}

void do_mulshiu (void)
{
    set_HIT0_LO(0 - ((uint64_t)(uint32_t)T0 * (uint64_t)(uint32_t)T1));
}
#endif /* TARGET_LONG_BITS > HOST_LONG_BITS */
B
bellard 已提交
303

304
#if defined(CONFIG_USER_ONLY)
305
void do_mfc0_random (void)
B
bellard 已提交
306
{
307
    cpu_abort(env, "mfc0 random\n");
B
bellard 已提交
308
}
309 310 311 312 313 314

void do_mfc0_count (void)
{
    cpu_abort(env, "mfc0 count\n");
}

315
void cpu_mips_store_count(CPUState *env, uint32_t value)
B
bellard 已提交
316
{
317 318 319 320 321 322 323 324
    cpu_abort(env, "mtc0 count\n");
}

void cpu_mips_store_compare(CPUState *env, uint32_t value)
{
    cpu_abort(env, "mtc0 compare\n");
}

325 326 327 328 329 330 331 332 333 334
void cpu_mips_start_count(CPUState *env)
{
    cpu_abort(env, "start count\n");
}

void cpu_mips_stop_count(CPUState *env)
{
    cpu_abort(env, "stop count\n");
}

335 336 337 338 339
void cpu_mips_update_irq(CPUState *env)
{
    cpu_abort(env, "mtc0 status / mtc0 cause\n");
}

340 341
void do_mtc0_status_debug(uint32_t old, uint32_t val)
{
342
    cpu_abort(env, "mtc0 status debug\n");
343 344
}

345
void do_mtc0_status_irqraise_debug (void)
346
{
347
    cpu_abort(env, "mtc0 status irqraise debug\n");
B
bellard 已提交
348 349
}

350 351 352 353 354
void cpu_mips_tlb_flush (CPUState *env, int flush_global)
{
    cpu_abort(env, "mips_tlb_flush\n");
}

B
bellard 已提交
355 356
#else

B
bellard 已提交
357
/* CP0 helpers */
358
void do_mfc0_random (void)
B
bellard 已提交
359
{
T
ths 已提交
360
    T0 = (int32_t)cpu_mips_get_random(env);
361
}
B
bellard 已提交
362

363 364
void do_mfc0_count (void)
{
T
ths 已提交
365
    T0 = (int32_t)cpu_mips_get_count(env);
B
bellard 已提交
366 367
}

368
void do_mtc0_status_debug(uint32_t old, uint32_t val)
B
bellard 已提交
369
{
370 371 372 373
    fprintf(logfile, "Status %08x (%08x) => %08x (%08x) Cause %08x",
            old, old & env->CP0_Cause & CP0Ca_IP_mask,
            val, val & env->CP0_Cause & CP0Ca_IP_mask,
            env->CP0_Cause);
T
ths 已提交
374 375 376 377 378 379
    switch (env->hflags & MIPS_HFLAG_KSU) {
    case MIPS_HFLAG_UM: fputs(", UM\n", logfile); break;
    case MIPS_HFLAG_SM: fputs(", SM\n", logfile); break;
    case MIPS_HFLAG_KM: fputs("\n", logfile); break;
    default: cpu_abort(env, "Invalid MMU mode!\n"); break;
    }
380 381 382 383 384
}

void do_mtc0_status_irqraise_debug(void)
{
    fprintf(logfile, "Raise pending IRQs\n");
B
bellard 已提交
385 386
}

B
bellard 已提交
387 388 389
void fpu_handle_exception(void)
{
#ifdef CONFIG_SOFTFLOAT
390
    int flags = get_float_exception_flags(&env->fpu->fp_status);
B
bellard 已提交
391 392
    unsigned int cpuflags = 0, enable, cause = 0;

393
    enable = GET_FP_ENABLE(env->fpu->fcr31);
B
bellard 已提交
394

395
    /* determine current flags */
B
bellard 已提交
396 397 398 399 400
    if (flags & float_flag_invalid) {
        cpuflags |= FP_INVALID;
        cause |= FP_INVALID & enable;
    }
    if (flags & float_flag_divbyzero) {
401
        cpuflags |= FP_DIV0;
B
bellard 已提交
402 403 404
        cause |= FP_DIV0 & enable;
    }
    if (flags & float_flag_overflow) {
405
        cpuflags |= FP_OVERFLOW;
B
bellard 已提交
406 407 408
        cause |= FP_OVERFLOW & enable;
    }
    if (flags & float_flag_underflow) {
409
        cpuflags |= FP_UNDERFLOW;
B
bellard 已提交
410 411 412
        cause |= FP_UNDERFLOW & enable;
    }
    if (flags & float_flag_inexact) {
413
        cpuflags |= FP_INEXACT;
B
bellard 已提交
414 415
        cause |= FP_INEXACT & enable;
    }
416 417
    SET_FP_FLAGS(env->fpu->fcr31, cpuflags);
    SET_FP_CAUSE(env->fpu->fcr31, cause);
B
bellard 已提交
418
#else
419 420
    SET_FP_FLAGS(env->fpu->fcr31, 0);
    SET_FP_CAUSE(env->fpu->fcr31, 0);
B
bellard 已提交
421 422 423
#endif
}

B
bellard 已提交
424
/* TLB management */
425 426 427 428
void cpu_mips_tlb_flush (CPUState *env, int flush_global)
{
    /* Flush qemu's TLB and discard all shadowed entries.  */
    tlb_flush (env, flush_global);
429
    env->tlb->tlb_in_use = env->tlb->nb_tlb;
430 431
}

432
static void r4k_mips_tlb_flush_extra (CPUState *env, int first)
433 434
{
    /* Discard entries from env->tlb[first] onwards.  */
435 436
    while (env->tlb->tlb_in_use > first) {
        r4k_invalidate_tlb(env, --env->tlb->tlb_in_use, 0);
437 438 439
    }
}

440
static void r4k_fill_tlb (int idx)
B
bellard 已提交
441
{
442
    r4k_tlb_t *tlb;
B
bellard 已提交
443 444

    /* XXX: detect conflicting TLBs and raise a MCHECK exception when needed */
445
    tlb = &env->tlb->mmu.r4k.tlb[idx];
T
ths 已提交
446
    tlb->VPN = env->CP0_EntryHi & (TARGET_PAGE_MASK << 1);
447
#if defined(TARGET_MIPS64)
T
ths 已提交
448
    tlb->VPN &= env->SEGMask;
449
#endif
450
    tlb->ASID = env->CP0_EntryHi & 0xFF;
T
ths 已提交
451
    tlb->PageMask = env->CP0_PageMask;
B
bellard 已提交
452
    tlb->G = env->CP0_EntryLo0 & env->CP0_EntryLo1 & 1;
453 454 455
    tlb->V0 = (env->CP0_EntryLo0 & 2) != 0;
    tlb->D0 = (env->CP0_EntryLo0 & 4) != 0;
    tlb->C0 = (env->CP0_EntryLo0 >> 3) & 0x7;
B
bellard 已提交
456
    tlb->PFN[0] = (env->CP0_EntryLo0 >> 6) << 12;
457 458 459
    tlb->V1 = (env->CP0_EntryLo1 & 2) != 0;
    tlb->D1 = (env->CP0_EntryLo1 & 4) != 0;
    tlb->C1 = (env->CP0_EntryLo1 >> 3) & 0x7;
B
bellard 已提交
460 461 462
    tlb->PFN[1] = (env->CP0_EntryLo1 >> 6) << 12;
}

463
void r4k_do_tlbwi (void)
B
bellard 已提交
464
{
465 466 467
    /* Discard cached TLB entries.  We could avoid doing this if the
       tlbwi is just upgrading access permissions on the current entry;
       that might be a further win.  */
468
    r4k_mips_tlb_flush_extra (env, env->tlb->nb_tlb);
469

470 471
    r4k_invalidate_tlb(env, env->CP0_Index % env->tlb->nb_tlb, 0);
    r4k_fill_tlb(env->CP0_Index % env->tlb->nb_tlb);
B
bellard 已提交
472 473
}

474
void r4k_do_tlbwr (void)
B
bellard 已提交
475 476 477
{
    int r = cpu_mips_get_random(env);

478 479
    r4k_invalidate_tlb(env, r, 1);
    r4k_fill_tlb(r);
B
bellard 已提交
480 481
}

482
void r4k_do_tlbp (void)
B
bellard 已提交
483
{
484
    r4k_tlb_t *tlb;
T
ths 已提交
485
    target_ulong mask;
B
bellard 已提交
486
    target_ulong tag;
T
ths 已提交
487
    target_ulong VPN;
B
bellard 已提交
488 489 490
    uint8_t ASID;
    int i;

B
bellard 已提交
491
    ASID = env->CP0_EntryHi & 0xFF;
492 493
    for (i = 0; i < env->tlb->nb_tlb; i++) {
        tlb = &env->tlb->mmu.r4k.tlb[i];
T
ths 已提交
494 495 496 497
        /* 1k pages are not supported. */
        mask = tlb->PageMask | ~(TARGET_PAGE_MASK << 1);
        tag = env->CP0_EntryHi & ~mask;
        VPN = tlb->VPN & ~mask;
B
bellard 已提交
498
        /* Check ASID, virtual page number & size */
T
ths 已提交
499
        if ((tlb->G == 1 || tlb->ASID == ASID) && VPN == tag) {
B
bellard 已提交
500
            /* TLB match */
T
ths 已提交
501
            env->CP0_Index = i;
B
bellard 已提交
502 503 504
            break;
        }
    }
505
    if (i == env->tlb->nb_tlb) {
506
        /* No match.  Discard any shadow entries, if any of them match.  */
507 508
        for (i = env->tlb->nb_tlb; i < env->tlb->tlb_in_use; i++) {
	    tlb = &env->tlb->mmu.r4k.tlb[i];
T
ths 已提交
509 510 511 512
	    /* 1k pages are not supported. */
	    mask = tlb->PageMask | ~(TARGET_PAGE_MASK << 1);
	    tag = env->CP0_EntryHi & ~mask;
	    VPN = tlb->VPN & ~mask;
513
	    /* Check ASID, virtual page number & size */
T
ths 已提交
514
	    if ((tlb->G == 1 || tlb->ASID == ASID) && VPN == tag) {
515
                r4k_mips_tlb_flush_extra (env, i);
516 517 518 519
	        break;
	    }
	}

T
ths 已提交
520
        env->CP0_Index |= 0x80000000;
B
bellard 已提交
521 522 523
    }
}

524
void r4k_do_tlbr (void)
B
bellard 已提交
525
{
526
    r4k_tlb_t *tlb;
527
    uint8_t ASID;
B
bellard 已提交
528

529
    ASID = env->CP0_EntryHi & 0xFF;
530
    tlb = &env->tlb->mmu.r4k.tlb[env->CP0_Index % env->tlb->nb_tlb];
B
bellard 已提交
531 532

    /* If this will change the current ASID, flush qemu's TLB.  */
533 534 535
    if (ASID != tlb->ASID)
        cpu_mips_tlb_flush (env, 1);

536
    r4k_mips_tlb_flush_extra(env, env->tlb->nb_tlb);
B
bellard 已提交
537

B
bellard 已提交
538
    env->CP0_EntryHi = tlb->VPN | tlb->ASID;
T
ths 已提交
539
    env->CP0_PageMask = tlb->PageMask;
T
ths 已提交
540 541 542 543
    env->CP0_EntryLo0 = tlb->G | (tlb->V0 << 1) | (tlb->D0 << 2) |
                        (tlb->C0 << 3) | (tlb->PFN[0] >> 6);
    env->CP0_EntryLo1 = tlb->G | (tlb->V1 << 1) | (tlb->D1 << 2) |
                        (tlb->C1 << 3) | (tlb->PFN[1] >> 6);
B
bellard 已提交
544 545
}

B
bellard 已提交
546 547
#endif /* !CONFIG_USER_ONLY */

548
void dump_ldst (const unsigned char *func)
B
bellard 已提交
549 550
{
    if (loglevel)
T
ths 已提交
551
        fprintf(logfile, "%s => " TARGET_FMT_lx " " TARGET_FMT_lx "\n", __func__, T0, T1);
B
bellard 已提交
552 553 554 555 556
}

void dump_sc (void)
{
    if (loglevel) {
T
ths 已提交
557
        fprintf(logfile, "%s " TARGET_FMT_lx " at " TARGET_FMT_lx " (" TARGET_FMT_lx ")\n", __func__,
B
bellard 已提交
558 559 560 561
                T1, T0, env->CP0_LLAddr);
    }
}

562
void debug_pre_eret (void)
B
bellard 已提交
563
{
564
    fprintf(logfile, "ERET: PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx,
565
            env->PC[env->current_tc], env->CP0_EPC);
566 567 568 569 570 571 572 573 574
    if (env->CP0_Status & (1 << CP0St_ERL))
        fprintf(logfile, " ErrorEPC " TARGET_FMT_lx, env->CP0_ErrorEPC);
    if (env->hflags & MIPS_HFLAG_DM)
        fprintf(logfile, " DEPC " TARGET_FMT_lx, env->CP0_DEPC);
    fputs("\n", logfile);
}

void debug_post_eret (void)
{
T
ths 已提交
575
    fprintf(logfile, "  =>  PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx,
576
            env->PC[env->current_tc], env->CP0_EPC);
577 578 579 580
    if (env->CP0_Status & (1 << CP0St_ERL))
        fprintf(logfile, " ErrorEPC " TARGET_FMT_lx, env->CP0_ErrorEPC);
    if (env->hflags & MIPS_HFLAG_DM)
        fprintf(logfile, " DEPC " TARGET_FMT_lx, env->CP0_DEPC);
T
ths 已提交
581 582 583 584 585 586
    switch (env->hflags & MIPS_HFLAG_KSU) {
    case MIPS_HFLAG_UM: fputs(", UM\n", logfile); break;
    case MIPS_HFLAG_SM: fputs(", SM\n", logfile); break;
    case MIPS_HFLAG_KM: fputs("\n", logfile); break;
    default: cpu_abort(env, "Invalid MMU mode!\n"); break;
    }
B
bellard 已提交
587 588 589 590 591 592 593
}

void do_pmon (int function)
{
    function /= 2;
    switch (function) {
    case 2: /* TODO: char inbyte(int waitflag); */
594 595
        if (env->gpr[env->current_tc][4] == 0)
            env->gpr[env->current_tc][2] = -1;
B
bellard 已提交
596 597
        /* Fall through */
    case 11: /* TODO: char inbyte (void); */
598
        env->gpr[env->current_tc][2] = -1;
B
bellard 已提交
599 600 601
        break;
    case 3:
    case 12:
602
        printf("%c", (char)(env->gpr[env->current_tc][4] & 0xFF));
B
bellard 已提交
603 604 605 606 607
        break;
    case 17:
        break;
    case 158:
        {
608
            unsigned char *fmt = (void *)(unsigned long)env->gpr[env->current_tc][4];
B
bellard 已提交
609 610 611 612 613
            printf("%s", fmt);
        }
        break;
    }
}
614

615
#if !defined(CONFIG_USER_ONLY)
616

B
bellard 已提交
617 618
static void do_unaligned_access (target_ulong addr, int is_write, int is_user, void *retaddr);

619
#define MMUSUFFIX _mmu
B
bellard 已提交
620
#define ALIGNED_ONLY
621 622 623 624 625 626 627 628 629 630 631 632 633

#define SHIFT 0
#include "softmmu_template.h"

#define SHIFT 1
#include "softmmu_template.h"

#define SHIFT 2
#include "softmmu_template.h"

#define SHIFT 3
#include "softmmu_template.h"

B
bellard 已提交
634 635 636 637 638 639 640
static void do_unaligned_access (target_ulong addr, int is_write, int is_user, void *retaddr)
{
    env->CP0_BadVAddr = addr;
    do_restore_state (retaddr);
    do_raise_exception ((is_write == 1) ? EXCP_AdES : EXCP_AdEL);
}

641
void tlb_fill (target_ulong addr, int is_write, int mmu_idx, void *retaddr)
642 643 644 645 646 647 648 649 650 651
{
    TranslationBlock *tb;
    CPUState *saved_env;
    unsigned long pc;
    int ret;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;
652
    ret = cpu_mips_handle_mmu_fault(env, addr, is_write, mmu_idx, 1);
653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668
    if (ret) {
        if (retaddr) {
            /* now we have a real cpu fault */
            pc = (unsigned long)retaddr;
            tb = tb_find_pc(pc);
            if (tb) {
                /* the PC is inside the translated code. It means that we have
                   a virtual CPU fault */
                cpu_restore_state(tb, env, pc, NULL);
            }
        }
        do_raise_exception_err(env->exception_index, env->error_code);
    }
    env = saved_env;
}

T
ths 已提交
669 670 671 672 673 674 675 676
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
                          int unused)
{
    if (is_exec)
        do_raise_exception(EXCP_IBE);
    else
        do_raise_exception(EXCP_DBE);
}
677
#endif
678 679 680

/* Complex FPU operations which may need stack space. */

P
pbrook 已提交
681 682 683 684
#define FLOAT_ONE32 make_float32(0x3f8 << 20)
#define FLOAT_ONE64 make_float64(0x3ffULL << 52)
#define FLOAT_TWO32 make_float32(1 << 30)
#define FLOAT_TWO64 make_float64(1ULL << 62)
T
ths 已提交
685 686 687 688
#define FLOAT_QNAN32 0x7fbfffff
#define FLOAT_QNAN64 0x7ff7ffffffffffffULL
#define FLOAT_SNAN32 0x7fffffff
#define FLOAT_SNAN64 0x7fffffffffffffffULL
T
ths 已提交
689

690 691 692 693 694 695 696 697 698
/* convert MIPS rounding mode in FCR31 to IEEE library */
unsigned int ieee_rm[] = {
    float_round_nearest_even,
    float_round_to_zero,
    float_round_up,
    float_round_down
};

#define RESTORE_ROUNDING_MODE \
699
    set_float_rounding_mode(ieee_rm[env->fpu->fcr31 & 3], &env->fpu->fp_status)
700

701
void do_cfc1 (int reg)
702
{
703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
    switch (reg) {
    case 0:
        T0 = (int32_t)env->fpu->fcr0;
        break;
    case 25:
        T0 = ((env->fpu->fcr31 >> 24) & 0xfe) | ((env->fpu->fcr31 >> 23) & 0x1);
        break;
    case 26:
        T0 = env->fpu->fcr31 & 0x0003f07c;
        break;
    case 28:
        T0 = (env->fpu->fcr31 & 0x00000f83) | ((env->fpu->fcr31 >> 22) & 0x4);
        break;
    default:
        T0 = (int32_t)env->fpu->fcr31;
        break;
    }
}

void do_ctc1 (int reg)
{
    switch(reg) {
725 726 727
    case 25:
        if (T0 & 0xffffff00)
            return;
728
        env->fpu->fcr31 = (env->fpu->fcr31 & 0x017fffff) | ((T0 & 0xfe) << 24) |
729 730 731 732 733
                     ((T0 & 0x1) << 23);
        break;
    case 26:
        if (T0 & 0x007c0000)
            return;
734
        env->fpu->fcr31 = (env->fpu->fcr31 & 0xfffc0f83) | (T0 & 0x0003f07c);
735 736 737 738
        break;
    case 28:
        if (T0 & 0x007c0000)
            return;
739
        env->fpu->fcr31 = (env->fpu->fcr31 & 0xfefff07c) | (T0 & 0x00000f83) |
740 741 742 743 744
                     ((T0 & 0x4) << 22);
        break;
    case 31:
        if (T0 & 0x007c0000)
            return;
745
        env->fpu->fcr31 = T0;
746 747 748 749 750 751
        break;
    default:
        return;
    }
    /* set rounding mode */
    RESTORE_ROUNDING_MODE;
752 753
    set_float_exception_flags(0, &env->fpu->fp_status);
    if ((GET_FP_ENABLE(env->fpu->fcr31) | 0x20) & GET_FP_CAUSE(env->fpu->fcr31))
754 755 756
        do_raise_exception(EXCP_FPE);
}

757
static always_inline char ieee_ex_to_mips(char xcpt)
758 759 760 761 762 763 764 765
{
    return (xcpt & float_flag_inexact) >> 5 |
           (xcpt & float_flag_underflow) >> 3 |
           (xcpt & float_flag_overflow) >> 1 |
           (xcpt & float_flag_divbyzero) << 1 |
           (xcpt & float_flag_invalid) << 4;
}

766
static always_inline char mips_ex_to_ieee(char xcpt)
767 768 769 770 771 772 773 774
{
    return (xcpt & FP_INEXACT) << 5 |
           (xcpt & FP_UNDERFLOW) << 3 |
           (xcpt & FP_OVERFLOW) << 1 |
           (xcpt & FP_DIV0) >> 1 |
           (xcpt & FP_INVALID) >> 4;
}

775
static always_inline void update_fcr31(void)
776
{
777
    int tmp = ieee_ex_to_mips(get_float_exception_flags(&env->fpu->fp_status));
778

779 780
    SET_FP_CAUSE(env->fpu->fcr31, tmp);
    if (GET_FP_ENABLE(env->fpu->fcr31) & tmp)
781 782
        do_raise_exception(EXCP_FPE);
    else
783
        UPDATE_FP_FLAGS(env->fpu->fcr31, tmp);
784 785 786 787 788 789
}

#define FLOAT_OP(name, p) void do_float_##name##_##p(void)

FLOAT_OP(cvtd, s)
{
790 791
    set_float_exception_flags(0, &env->fpu->fp_status);
    FDT2 = float32_to_float64(FST0, &env->fpu->fp_status);
792 793 794 795
    update_fcr31();
}
FLOAT_OP(cvtd, w)
{
796 797
    set_float_exception_flags(0, &env->fpu->fp_status);
    FDT2 = int32_to_float64(WT0, &env->fpu->fp_status);
798 799 800 801
    update_fcr31();
}
FLOAT_OP(cvtd, l)
{
802 803
    set_float_exception_flags(0, &env->fpu->fp_status);
    FDT2 = int64_to_float64(DT0, &env->fpu->fp_status);
804 805 806 807
    update_fcr31();
}
FLOAT_OP(cvtl, d)
{
808 809
    set_float_exception_flags(0, &env->fpu->fp_status);
    DT2 = float64_to_int64(FDT0, &env->fpu->fp_status);
810
    update_fcr31();
811
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
812
        DT2 = FLOAT_SNAN64;
813 814 815
}
FLOAT_OP(cvtl, s)
{
816 817
    set_float_exception_flags(0, &env->fpu->fp_status);
    DT2 = float32_to_int64(FST0, &env->fpu->fp_status);
818
    update_fcr31();
819
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
820
        DT2 = FLOAT_SNAN64;
821 822 823 824
}

FLOAT_OP(cvtps, pw)
{
825 826 827
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = int32_to_float32(WT0, &env->fpu->fp_status);
    FSTH2 = int32_to_float32(WTH0, &env->fpu->fp_status);
828 829 830 831
    update_fcr31();
}
FLOAT_OP(cvtpw, ps)
{
832 833 834
    set_float_exception_flags(0, &env->fpu->fp_status);
    WT2 = float32_to_int32(FST0, &env->fpu->fp_status);
    WTH2 = float32_to_int32(FSTH0, &env->fpu->fp_status);
835
    update_fcr31();
836
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
837
        WT2 = FLOAT_SNAN32;
838 839 840
}
FLOAT_OP(cvts, d)
{
841 842
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = float64_to_float32(FDT0, &env->fpu->fp_status);
843 844 845 846
    update_fcr31();
}
FLOAT_OP(cvts, w)
{
847 848
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = int32_to_float32(WT0, &env->fpu->fp_status);
849 850 851 852
    update_fcr31();
}
FLOAT_OP(cvts, l)
{
853 854
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = int64_to_float32(DT0, &env->fpu->fp_status);
855 856 857 858
    update_fcr31();
}
FLOAT_OP(cvts, pl)
{
859
    set_float_exception_flags(0, &env->fpu->fp_status);
860 861 862 863 864
    WT2 = WT0;
    update_fcr31();
}
FLOAT_OP(cvts, pu)
{
865
    set_float_exception_flags(0, &env->fpu->fp_status);
866 867 868 869 870
    WT2 = WTH0;
    update_fcr31();
}
FLOAT_OP(cvtw, s)
{
871 872
    set_float_exception_flags(0, &env->fpu->fp_status);
    WT2 = float32_to_int32(FST0, &env->fpu->fp_status);
873
    update_fcr31();
874
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
875
        WT2 = FLOAT_SNAN32;
876 877 878
}
FLOAT_OP(cvtw, d)
{
879 880
    set_float_exception_flags(0, &env->fpu->fp_status);
    WT2 = float64_to_int32(FDT0, &env->fpu->fp_status);
881
    update_fcr31();
882
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
883
        WT2 = FLOAT_SNAN32;
884 885 886 887
}

FLOAT_OP(roundl, d)
{
888 889
    set_float_rounding_mode(float_round_nearest_even, &env->fpu->fp_status);
    DT2 = float64_to_int64(FDT0, &env->fpu->fp_status);
890 891
    RESTORE_ROUNDING_MODE;
    update_fcr31();
892
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
893
        DT2 = FLOAT_SNAN64;
894 895 896
}
FLOAT_OP(roundl, s)
{
897 898
    set_float_rounding_mode(float_round_nearest_even, &env->fpu->fp_status);
    DT2 = float32_to_int64(FST0, &env->fpu->fp_status);
899 900
    RESTORE_ROUNDING_MODE;
    update_fcr31();
901
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
902
        DT2 = FLOAT_SNAN64;
903 904 905
}
FLOAT_OP(roundw, d)
{
906 907
    set_float_rounding_mode(float_round_nearest_even, &env->fpu->fp_status);
    WT2 = float64_to_int32(FDT0, &env->fpu->fp_status);
908 909
    RESTORE_ROUNDING_MODE;
    update_fcr31();
910
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
911
        WT2 = FLOAT_SNAN32;
912 913 914
}
FLOAT_OP(roundw, s)
{
915 916
    set_float_rounding_mode(float_round_nearest_even, &env->fpu->fp_status);
    WT2 = float32_to_int32(FST0, &env->fpu->fp_status);
917 918
    RESTORE_ROUNDING_MODE;
    update_fcr31();
919
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
920
        WT2 = FLOAT_SNAN32;
921 922 923 924
}

FLOAT_OP(truncl, d)
{
925
    DT2 = float64_to_int64_round_to_zero(FDT0, &env->fpu->fp_status);
926
    update_fcr31();
927
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
928
        DT2 = FLOAT_SNAN64;
929 930 931
}
FLOAT_OP(truncl, s)
{
932
    DT2 = float32_to_int64_round_to_zero(FST0, &env->fpu->fp_status);
933
    update_fcr31();
934
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
935
        DT2 = FLOAT_SNAN64;
936 937 938
}
FLOAT_OP(truncw, d)
{
939
    WT2 = float64_to_int32_round_to_zero(FDT0, &env->fpu->fp_status);
940
    update_fcr31();
941
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
942
        WT2 = FLOAT_SNAN32;
943 944 945
}
FLOAT_OP(truncw, s)
{
946
    WT2 = float32_to_int32_round_to_zero(FST0, &env->fpu->fp_status);
947
    update_fcr31();
948
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
949
        WT2 = FLOAT_SNAN32;
950 951 952 953
}

FLOAT_OP(ceill, d)
{
954 955
    set_float_rounding_mode(float_round_up, &env->fpu->fp_status);
    DT2 = float64_to_int64(FDT0, &env->fpu->fp_status);
956 957
    RESTORE_ROUNDING_MODE;
    update_fcr31();
958
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
959
        DT2 = FLOAT_SNAN64;
960 961 962
}
FLOAT_OP(ceill, s)
{
963 964
    set_float_rounding_mode(float_round_up, &env->fpu->fp_status);
    DT2 = float32_to_int64(FST0, &env->fpu->fp_status);
965 966
    RESTORE_ROUNDING_MODE;
    update_fcr31();
967
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
968
        DT2 = FLOAT_SNAN64;
969 970 971
}
FLOAT_OP(ceilw, d)
{
972 973
    set_float_rounding_mode(float_round_up, &env->fpu->fp_status);
    WT2 = float64_to_int32(FDT0, &env->fpu->fp_status);
974 975
    RESTORE_ROUNDING_MODE;
    update_fcr31();
976
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
977
        WT2 = FLOAT_SNAN32;
978 979 980
}
FLOAT_OP(ceilw, s)
{
981 982
    set_float_rounding_mode(float_round_up, &env->fpu->fp_status);
    WT2 = float32_to_int32(FST0, &env->fpu->fp_status);
983 984
    RESTORE_ROUNDING_MODE;
    update_fcr31();
985
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
986
        WT2 = FLOAT_SNAN32;
987 988 989 990
}

FLOAT_OP(floorl, d)
{
991 992
    set_float_rounding_mode(float_round_down, &env->fpu->fp_status);
    DT2 = float64_to_int64(FDT0, &env->fpu->fp_status);
993 994
    RESTORE_ROUNDING_MODE;
    update_fcr31();
995
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
996
        DT2 = FLOAT_SNAN64;
997 998 999
}
FLOAT_OP(floorl, s)
{
1000 1001
    set_float_rounding_mode(float_round_down, &env->fpu->fp_status);
    DT2 = float32_to_int64(FST0, &env->fpu->fp_status);
1002 1003
    RESTORE_ROUNDING_MODE;
    update_fcr31();
1004
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
1005
        DT2 = FLOAT_SNAN64;
1006 1007 1008
}
FLOAT_OP(floorw, d)
{
1009 1010
    set_float_rounding_mode(float_round_down, &env->fpu->fp_status);
    WT2 = float64_to_int32(FDT0, &env->fpu->fp_status);
1011 1012
    RESTORE_ROUNDING_MODE;
    update_fcr31();
1013
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
1014
        WT2 = FLOAT_SNAN32;
1015 1016 1017
}
FLOAT_OP(floorw, s)
{
1018 1019
    set_float_rounding_mode(float_round_down, &env->fpu->fp_status);
    WT2 = float32_to_int32(FST0, &env->fpu->fp_status);
1020 1021
    RESTORE_ROUNDING_MODE;
    update_fcr31();
1022
    if (GET_FP_CAUSE(env->fpu->fcr31) & (FP_OVERFLOW | FP_INVALID))
T
ths 已提交
1023
        WT2 = FLOAT_SNAN32;
1024 1025
}

T
ths 已提交
1026 1027 1028
/* MIPS specific unary operations */
FLOAT_OP(recip, d)
{
1029 1030
    set_float_exception_flags(0, &env->fpu->fp_status);
    FDT2 = float64_div(FLOAT_ONE64, FDT0, &env->fpu->fp_status);
T
ths 已提交
1031 1032 1033 1034
    update_fcr31();
}
FLOAT_OP(recip, s)
{
1035 1036
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = float32_div(FLOAT_ONE32, FST0, &env->fpu->fp_status);
T
ths 已提交
1037
    update_fcr31();
T
ths 已提交
1038 1039
}

T
ths 已提交
1040 1041
FLOAT_OP(rsqrt, d)
{
1042 1043 1044
    set_float_exception_flags(0, &env->fpu->fp_status);
    FDT2 = float64_sqrt(FDT0, &env->fpu->fp_status);
    FDT2 = float64_div(FLOAT_ONE64, FDT2, &env->fpu->fp_status);
T
ths 已提交
1045 1046 1047 1048
    update_fcr31();
}
FLOAT_OP(rsqrt, s)
{
1049 1050 1051
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = float32_sqrt(FST0, &env->fpu->fp_status);
    FST2 = float32_div(FLOAT_ONE32, FST2, &env->fpu->fp_status);
T
ths 已提交
1052 1053 1054 1055 1056
    update_fcr31();
}

FLOAT_OP(recip1, d)
{
1057 1058
    set_float_exception_flags(0, &env->fpu->fp_status);
    FDT2 = float64_div(FLOAT_ONE64, FDT0, &env->fpu->fp_status);
T
ths 已提交
1059 1060 1061 1062
    update_fcr31();
}
FLOAT_OP(recip1, s)
{
1063 1064
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = float32_div(FLOAT_ONE32, FST0, &env->fpu->fp_status);
T
ths 已提交
1065 1066 1067 1068
    update_fcr31();
}
FLOAT_OP(recip1, ps)
{
1069 1070 1071
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = float32_div(FLOAT_ONE32, FST0, &env->fpu->fp_status);
    FSTH2 = float32_div(FLOAT_ONE32, FSTH0, &env->fpu->fp_status);
T
ths 已提交
1072 1073 1074 1075 1076
    update_fcr31();
}

FLOAT_OP(rsqrt1, d)
{
1077 1078 1079
    set_float_exception_flags(0, &env->fpu->fp_status);
    FDT2 = float64_sqrt(FDT0, &env->fpu->fp_status);
    FDT2 = float64_div(FLOAT_ONE64, FDT2, &env->fpu->fp_status);
T
ths 已提交
1080 1081 1082 1083
    update_fcr31();
}
FLOAT_OP(rsqrt1, s)
{
1084 1085 1086
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = float32_sqrt(FST0, &env->fpu->fp_status);
    FST2 = float32_div(FLOAT_ONE32, FST2, &env->fpu->fp_status);
T
ths 已提交
1087 1088 1089 1090
    update_fcr31();
}
FLOAT_OP(rsqrt1, ps)
{
1091 1092 1093 1094 1095
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = float32_sqrt(FST0, &env->fpu->fp_status);
    FSTH2 = float32_sqrt(FSTH0, &env->fpu->fp_status);
    FST2 = float32_div(FLOAT_ONE32, FST2, &env->fpu->fp_status);
    FSTH2 = float32_div(FLOAT_ONE32, FSTH2, &env->fpu->fp_status);
T
ths 已提交
1096
    update_fcr31();
T
ths 已提交
1097 1098
}

1099 1100 1101 1102
/* binary operations */
#define FLOAT_BINOP(name) \
FLOAT_OP(name, d)         \
{                         \
1103 1104 1105 1106
    set_float_exception_flags(0, &env->fpu->fp_status);            \
    FDT2 = float64_ ## name (FDT0, FDT1, &env->fpu->fp_status);    \
    update_fcr31();                                                \
    if (GET_FP_CAUSE(env->fpu->fcr31) & FP_INVALID)                \
P
pbrook 已提交
1107
        DT2 = FLOAT_QNAN64;                                        \
1108 1109 1110
}                         \
FLOAT_OP(name, s)         \
{                         \
1111 1112 1113 1114
    set_float_exception_flags(0, &env->fpu->fp_status);            \
    FST2 = float32_ ## name (FST0, FST1, &env->fpu->fp_status);    \
    update_fcr31();                                                \
    if (GET_FP_CAUSE(env->fpu->fcr31) & FP_INVALID)                \
P
pbrook 已提交
1115
        WT2 = FLOAT_QNAN32;                                        \
1116 1117 1118
}                         \
FLOAT_OP(name, ps)        \
{                         \
1119 1120 1121
    set_float_exception_flags(0, &env->fpu->fp_status);            \
    FST2 = float32_ ## name (FST0, FST1, &env->fpu->fp_status);    \
    FSTH2 = float32_ ## name (FSTH0, FSTH1, &env->fpu->fp_status); \
1122
    update_fcr31();       \
1123
    if (GET_FP_CAUSE(env->fpu->fcr31) & FP_INVALID) {              \
P
pbrook 已提交
1124 1125
        WT2 = FLOAT_QNAN32;                                        \
        WTH2 = FLOAT_QNAN32;                                       \
1126
    }                     \
1127 1128 1129 1130 1131 1132 1133
}
FLOAT_BINOP(add)
FLOAT_BINOP(sub)
FLOAT_BINOP(mul)
FLOAT_BINOP(div)
#undef FLOAT_BINOP

T
ths 已提交
1134 1135 1136
/* MIPS specific binary operations */
FLOAT_OP(recip2, d)
{
1137 1138
    set_float_exception_flags(0, &env->fpu->fp_status);
    FDT2 = float64_mul(FDT0, FDT2, &env->fpu->fp_status);
P
pbrook 已提交
1139
    FDT2 = float64_chs(float64_sub(FDT2, FLOAT_ONE64, &env->fpu->fp_status));
T
ths 已提交
1140 1141 1142 1143
    update_fcr31();
}
FLOAT_OP(recip2, s)
{
1144 1145
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = float32_mul(FST0, FST2, &env->fpu->fp_status);
P
pbrook 已提交
1146
    FST2 = float32_chs(float32_sub(FST2, FLOAT_ONE32, &env->fpu->fp_status));
T
ths 已提交
1147 1148 1149 1150
    update_fcr31();
}
FLOAT_OP(recip2, ps)
{
1151 1152 1153
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = float32_mul(FST0, FST2, &env->fpu->fp_status);
    FSTH2 = float32_mul(FSTH0, FSTH2, &env->fpu->fp_status);
P
pbrook 已提交
1154 1155
    FST2 = float32_chs(float32_sub(FST2, FLOAT_ONE32, &env->fpu->fp_status));
    FSTH2 = float32_chs(float32_sub(FSTH2, FLOAT_ONE32, &env->fpu->fp_status));
T
ths 已提交
1156 1157 1158 1159 1160
    update_fcr31();
}

FLOAT_OP(rsqrt2, d)
{
1161 1162 1163
    set_float_exception_flags(0, &env->fpu->fp_status);
    FDT2 = float64_mul(FDT0, FDT2, &env->fpu->fp_status);
    FDT2 = float64_sub(FDT2, FLOAT_ONE64, &env->fpu->fp_status);
P
pbrook 已提交
1164
    FDT2 = float64_chs(float64_div(FDT2, FLOAT_TWO64, &env->fpu->fp_status));
T
ths 已提交
1165 1166 1167 1168
    update_fcr31();
}
FLOAT_OP(rsqrt2, s)
{
1169 1170 1171
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = float32_mul(FST0, FST2, &env->fpu->fp_status);
    FST2 = float32_sub(FST2, FLOAT_ONE32, &env->fpu->fp_status);
P
pbrook 已提交
1172
    FST2 = float32_chs(float32_div(FST2, FLOAT_TWO32, &env->fpu->fp_status));
T
ths 已提交
1173 1174 1175 1176
    update_fcr31();
}
FLOAT_OP(rsqrt2, ps)
{
1177 1178 1179 1180 1181
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = float32_mul(FST0, FST2, &env->fpu->fp_status);
    FSTH2 = float32_mul(FSTH0, FSTH2, &env->fpu->fp_status);
    FST2 = float32_sub(FST2, FLOAT_ONE32, &env->fpu->fp_status);
    FSTH2 = float32_sub(FSTH2, FLOAT_ONE32, &env->fpu->fp_status);
P
pbrook 已提交
1182 1183
    FST2 = float32_chs(float32_div(FST2, FLOAT_TWO32, &env->fpu->fp_status));
    FSTH2 = float32_chs(float32_div(FSTH2, FLOAT_TWO32, &env->fpu->fp_status));
T
ths 已提交
1184
    update_fcr31();
T
ths 已提交
1185 1186
}

1187 1188
FLOAT_OP(addr, ps)
{
1189 1190 1191
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = float32_add (FST0, FSTH0, &env->fpu->fp_status);
    FSTH2 = float32_add (FST1, FSTH1, &env->fpu->fp_status);
1192 1193 1194
    update_fcr31();
}

T
ths 已提交
1195 1196
FLOAT_OP(mulr, ps)
{
1197 1198 1199
    set_float_exception_flags(0, &env->fpu->fp_status);
    FST2 = float32_mul (FST0, FSTH0, &env->fpu->fp_status);
    FSTH2 = float32_mul (FST1, FSTH1, &env->fpu->fp_status);
T
ths 已提交
1200 1201 1202
    update_fcr31();
}

T
ths 已提交
1203
/* compare operations */
1204 1205 1206 1207 1208 1209
#define FOP_COND_D(op, cond)                   \
void do_cmp_d_ ## op (long cc)                 \
{                                              \
    int c = cond;                              \
    update_fcr31();                            \
    if (c)                                     \
1210
        SET_FP_COND(cc, env->fpu);             \
1211
    else                                       \
1212
        CLEAR_FP_COND(cc, env->fpu);           \
1213 1214 1215 1216
}                                              \
void do_cmpabs_d_ ## op (long cc)              \
{                                              \
    int c;                                     \
1217 1218
    FDT0 = float64_abs(FDT0);                  \
    FDT1 = float64_abs(FDT1);                  \
1219 1220 1221
    c = cond;                                  \
    update_fcr31();                            \
    if (c)                                     \
1222
        SET_FP_COND(cc, env->fpu);             \
1223
    else                                       \
1224
        CLEAR_FP_COND(cc, env->fpu);           \
1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
}

int float64_is_unordered(int sig, float64 a, float64 b STATUS_PARAM)
{
    if (float64_is_signaling_nan(a) ||
        float64_is_signaling_nan(b) ||
        (sig && (float64_is_nan(a) || float64_is_nan(b)))) {
        float_raise(float_flag_invalid, status);
        return 1;
    } else if (float64_is_nan(a) || float64_is_nan(b)) {
        return 1;
    } else {
        return 0;
    }
}

/* NOTE: the comma operator will make "cond" to eval to false,
 * but float*_is_unordered() is still called. */
1243 1244 1245 1246 1247 1248 1249 1250
FOP_COND_D(f,   (float64_is_unordered(0, FDT1, FDT0, &env->fpu->fp_status), 0))
FOP_COND_D(un,  float64_is_unordered(0, FDT1, FDT0, &env->fpu->fp_status))
FOP_COND_D(eq,  !float64_is_unordered(0, FDT1, FDT0, &env->fpu->fp_status) && float64_eq(FDT0, FDT1, &env->fpu->fp_status))
FOP_COND_D(ueq, float64_is_unordered(0, FDT1, FDT0, &env->fpu->fp_status)  || float64_eq(FDT0, FDT1, &env->fpu->fp_status))
FOP_COND_D(olt, !float64_is_unordered(0, FDT1, FDT0, &env->fpu->fp_status) && float64_lt(FDT0, FDT1, &env->fpu->fp_status))
FOP_COND_D(ult, float64_is_unordered(0, FDT1, FDT0, &env->fpu->fp_status)  || float64_lt(FDT0, FDT1, &env->fpu->fp_status))
FOP_COND_D(ole, !float64_is_unordered(0, FDT1, FDT0, &env->fpu->fp_status) && float64_le(FDT0, FDT1, &env->fpu->fp_status))
FOP_COND_D(ule, float64_is_unordered(0, FDT1, FDT0, &env->fpu->fp_status)  || float64_le(FDT0, FDT1, &env->fpu->fp_status))
1251 1252
/* NOTE: the comma operator will make "cond" to eval to false,
 * but float*_is_unordered() is still called. */
1253 1254 1255 1256 1257 1258 1259 1260
FOP_COND_D(sf,  (float64_is_unordered(1, FDT1, FDT0, &env->fpu->fp_status), 0))
FOP_COND_D(ngle,float64_is_unordered(1, FDT1, FDT0, &env->fpu->fp_status))
FOP_COND_D(seq, !float64_is_unordered(1, FDT1, FDT0, &env->fpu->fp_status) && float64_eq(FDT0, FDT1, &env->fpu->fp_status))
FOP_COND_D(ngl, float64_is_unordered(1, FDT1, FDT0, &env->fpu->fp_status)  || float64_eq(FDT0, FDT1, &env->fpu->fp_status))
FOP_COND_D(lt,  !float64_is_unordered(1, FDT1, FDT0, &env->fpu->fp_status) && float64_lt(FDT0, FDT1, &env->fpu->fp_status))
FOP_COND_D(nge, float64_is_unordered(1, FDT1, FDT0, &env->fpu->fp_status)  || float64_lt(FDT0, FDT1, &env->fpu->fp_status))
FOP_COND_D(le,  !float64_is_unordered(1, FDT1, FDT0, &env->fpu->fp_status) && float64_le(FDT0, FDT1, &env->fpu->fp_status))
FOP_COND_D(ngt, float64_is_unordered(1, FDT1, FDT0, &env->fpu->fp_status)  || float64_le(FDT0, FDT1, &env->fpu->fp_status))
1261 1262 1263 1264 1265 1266 1267

#define FOP_COND_S(op, cond)                   \
void do_cmp_s_ ## op (long cc)                 \
{                                              \
    int c = cond;                              \
    update_fcr31();                            \
    if (c)                                     \
1268
        SET_FP_COND(cc, env->fpu);             \
1269
    else                                       \
1270
        CLEAR_FP_COND(cc, env->fpu);           \
1271 1272 1273 1274
}                                              \
void do_cmpabs_s_ ## op (long cc)              \
{                                              \
    int c;                                     \
P
pbrook 已提交
1275 1276
    FST0 = float32_abs(FST0);                  \
    FST1 = float32_abs(FST1);                  \
1277 1278 1279
    c = cond;                                  \
    update_fcr31();                            \
    if (c)                                     \
1280
        SET_FP_COND(cc, env->fpu);             \
1281
    else                                       \
1282
        CLEAR_FP_COND(cc, env->fpu);           \
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
}

flag float32_is_unordered(int sig, float32 a, float32 b STATUS_PARAM)
{
    if (float32_is_signaling_nan(a) ||
        float32_is_signaling_nan(b) ||
        (sig && (float32_is_nan(a) || float32_is_nan(b)))) {
        float_raise(float_flag_invalid, status);
        return 1;
    } else if (float32_is_nan(a) || float32_is_nan(b)) {
        return 1;
    } else {
        return 0;
    }
}

/* NOTE: the comma operator will make "cond" to eval to false,
 * but float*_is_unordered() is still called. */
1301 1302 1303 1304 1305 1306 1307 1308
FOP_COND_S(f,   (float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status), 0))
FOP_COND_S(un,  float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status))
FOP_COND_S(eq,  !float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status) && float32_eq(FST0, FST1, &env->fpu->fp_status))
FOP_COND_S(ueq, float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status)  || float32_eq(FST0, FST1, &env->fpu->fp_status))
FOP_COND_S(olt, !float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status) && float32_lt(FST0, FST1, &env->fpu->fp_status))
FOP_COND_S(ult, float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status)  || float32_lt(FST0, FST1, &env->fpu->fp_status))
FOP_COND_S(ole, !float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status) && float32_le(FST0, FST1, &env->fpu->fp_status))
FOP_COND_S(ule, float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status)  || float32_le(FST0, FST1, &env->fpu->fp_status))
1309 1310
/* NOTE: the comma operator will make "cond" to eval to false,
 * but float*_is_unordered() is still called. */
1311 1312 1313 1314 1315 1316 1317 1318
FOP_COND_S(sf,  (float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status), 0))
FOP_COND_S(ngle,float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status))
FOP_COND_S(seq, !float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status) && float32_eq(FST0, FST1, &env->fpu->fp_status))
FOP_COND_S(ngl, float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status)  || float32_eq(FST0, FST1, &env->fpu->fp_status))
FOP_COND_S(lt,  !float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status) && float32_lt(FST0, FST1, &env->fpu->fp_status))
FOP_COND_S(nge, float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status)  || float32_lt(FST0, FST1, &env->fpu->fp_status))
FOP_COND_S(le,  !float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status) && float32_le(FST0, FST1, &env->fpu->fp_status))
FOP_COND_S(ngt, float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status)  || float32_le(FST0, FST1, &env->fpu->fp_status))
1319 1320 1321 1322 1323 1324 1325 1326

#define FOP_COND_PS(op, condl, condh)          \
void do_cmp_ps_ ## op (long cc)                \
{                                              \
    int cl = condl;                            \
    int ch = condh;                            \
    update_fcr31();                            \
    if (cl)                                    \
1327
        SET_FP_COND(cc, env->fpu);             \
1328
    else                                       \
1329
        CLEAR_FP_COND(cc, env->fpu);           \
1330
    if (ch)                                    \
1331
        SET_FP_COND(cc + 1, env->fpu);         \
1332
    else                                       \
1333
        CLEAR_FP_COND(cc + 1, env->fpu);       \
1334 1335 1336 1337
}                                              \
void do_cmpabs_ps_ ## op (long cc)             \
{                                              \
    int cl, ch;                                \
P
pbrook 已提交
1338 1339 1340 1341
    FST0 = float32_abs(FST0);                  \
    FSTH0 = float32_abs(FSTH0);                \
    FST1 = float32_abs(FST1);                  \
    FSTH1 = float32_abs(FSTH1);                \
1342 1343 1344 1345
    cl = condl;                                \
    ch = condh;                                \
    update_fcr31();                            \
    if (cl)                                    \
1346
        SET_FP_COND(cc, env->fpu);             \
1347
    else                                       \
1348
        CLEAR_FP_COND(cc, env->fpu);           \
1349
    if (ch)                                    \
1350
        SET_FP_COND(cc + 1, env->fpu);         \
1351
    else                                       \
1352
        CLEAR_FP_COND(cc + 1, env->fpu);       \
1353 1354 1355 1356
}

/* NOTE: the comma operator will make "cond" to eval to false,
 * but float*_is_unordered() is still called. */
1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
FOP_COND_PS(f,   (float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status), 0),
                 (float32_is_unordered(0, FSTH1, FSTH0, &env->fpu->fp_status), 0))
FOP_COND_PS(un,  float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status),
                 float32_is_unordered(0, FSTH1, FSTH0, &env->fpu->fp_status))
FOP_COND_PS(eq,  !float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status)   && float32_eq(FST0, FST1, &env->fpu->fp_status),
                 !float32_is_unordered(0, FSTH1, FSTH0, &env->fpu->fp_status) && float32_eq(FSTH0, FSTH1, &env->fpu->fp_status))
FOP_COND_PS(ueq, float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status)    || float32_eq(FST0, FST1, &env->fpu->fp_status),
                 float32_is_unordered(0, FSTH1, FSTH0, &env->fpu->fp_status)  || float32_eq(FSTH0, FSTH1, &env->fpu->fp_status))
FOP_COND_PS(olt, !float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status)   && float32_lt(FST0, FST1, &env->fpu->fp_status),
                 !float32_is_unordered(0, FSTH1, FSTH0, &env->fpu->fp_status) && float32_lt(FSTH0, FSTH1, &env->fpu->fp_status))
FOP_COND_PS(ult, float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status)    || float32_lt(FST0, FST1, &env->fpu->fp_status),
                 float32_is_unordered(0, FSTH1, FSTH0, &env->fpu->fp_status)  || float32_lt(FSTH0, FSTH1, &env->fpu->fp_status))
FOP_COND_PS(ole, !float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status)   && float32_le(FST0, FST1, &env->fpu->fp_status),
                 !float32_is_unordered(0, FSTH1, FSTH0, &env->fpu->fp_status) && float32_le(FSTH0, FSTH1, &env->fpu->fp_status))
FOP_COND_PS(ule, float32_is_unordered(0, FST1, FST0, &env->fpu->fp_status)    || float32_le(FST0, FST1, &env->fpu->fp_status),
                 float32_is_unordered(0, FSTH1, FSTH0, &env->fpu->fp_status)  || float32_le(FSTH0, FSTH1, &env->fpu->fp_status))
1373 1374
/* NOTE: the comma operator will make "cond" to eval to false,
 * but float*_is_unordered() is still called. */
1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
FOP_COND_PS(sf,  (float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status), 0),
                 (float32_is_unordered(1, FSTH1, FSTH0, &env->fpu->fp_status), 0))
FOP_COND_PS(ngle,float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status),
                 float32_is_unordered(1, FSTH1, FSTH0, &env->fpu->fp_status))
FOP_COND_PS(seq, !float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status)   && float32_eq(FST0, FST1, &env->fpu->fp_status),
                 !float32_is_unordered(1, FSTH1, FSTH0, &env->fpu->fp_status) && float32_eq(FSTH0, FSTH1, &env->fpu->fp_status))
FOP_COND_PS(ngl, float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status)    || float32_eq(FST0, FST1, &env->fpu->fp_status),
                 float32_is_unordered(1, FSTH1, FSTH0, &env->fpu->fp_status)  || float32_eq(FSTH0, FSTH1, &env->fpu->fp_status))
FOP_COND_PS(lt,  !float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status)   && float32_lt(FST0, FST1, &env->fpu->fp_status),
                 !float32_is_unordered(1, FSTH1, FSTH0, &env->fpu->fp_status) && float32_lt(FSTH0, FSTH1, &env->fpu->fp_status))
FOP_COND_PS(nge, float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status)    || float32_lt(FST0, FST1, &env->fpu->fp_status),
                 float32_is_unordered(1, FSTH1, FSTH0, &env->fpu->fp_status)  || float32_lt(FSTH0, FSTH1, &env->fpu->fp_status))
FOP_COND_PS(le,  !float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status)   && float32_le(FST0, FST1, &env->fpu->fp_status),
                 !float32_is_unordered(1, FSTH1, FSTH0, &env->fpu->fp_status) && float32_le(FSTH0, FSTH1, &env->fpu->fp_status))
FOP_COND_PS(ngt, float32_is_unordered(1, FST1, FST0, &env->fpu->fp_status)    || float32_le(FST0, FST1, &env->fpu->fp_status),
                 float32_is_unordered(1, FSTH1, FSTH0, &env->fpu->fp_status)  || float32_le(FSTH0, FSTH1, &env->fpu->fp_status))