cpu.c 58.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * QEMU ARM CPU
 *
 * Copyright (c) 2012 SUSE LINUX Products GmbH
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, see
 * <http://www.gnu.org/licenses/gpl-2.0.html>
 */

P
Peter Maydell 已提交
21
#include "qemu/osdep.h"
22
#include "qemu/error-report.h"
23
#include "qapi/error.h"
24
#include "cpu.h"
25
#include "internals.h"
26
#include "qemu-common.h"
27
#include "exec/exec-all.h"
28
#include "hw/qdev-properties.h"
29 30 31
#if !defined(CONFIG_USER_ONLY)
#include "hw/loader.h"
#endif
32
#include "hw/arm/arm.h"
33
#include "sysemu/sysemu.h"
34
#include "sysemu/hw_accel.h"
35
#include "kvm_arm.h"
36
#include "disas/capstone.h"
37

38 39 40 41 42 43 44
static void arm_cpu_set_pc(CPUState *cs, vaddr value)
{
    ARMCPU *cpu = ARM_CPU(cs);

    cpu->env.regs[15] = value;
}

45 46
static bool arm_cpu_has_work(CPUState *cs)
{
47 48
    ARMCPU *cpu = ARM_CPU(cs);

49
    return (cpu->power_state != PSCI_OFF)
50
        && cs->interrupt_request &
51 52 53
        (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD
         | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ
         | CPU_INTERRUPT_EXITTB);
54 55
}

56 57 58 59 60 61 62 63 64
void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHook *hook,
                                 void *opaque)
{
    /* We currently only support registering a single hook function */
    assert(!cpu->el_change_hook);
    cpu->el_change_hook = hook;
    cpu->el_change_hook_opaque = opaque;
}

65 66 67 68 69 70
static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque)
{
    /* Reset a single ARMCPRegInfo register */
    ARMCPRegInfo *ri = value;
    ARMCPU *cpu = opaque;

71
    if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) {
72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
        return;
    }

    if (ri->resetfn) {
        ri->resetfn(&cpu->env, ri);
        return;
    }

    /* A zero offset is never possible as it would be regs[0]
     * so we use it to indicate that reset is being handled elsewhere.
     * This is basically only used for fields in non-core coprocessors
     * (like the pxa2xx ones).
     */
    if (!ri->fieldoffset) {
        return;
    }

89
    if (cpreg_field_is_64bit(ri)) {
90 91 92 93 94 95
        CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue;
    } else {
        CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue;
    }
}

96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116
static void cp_reg_check_reset(gpointer key, gpointer value,  gpointer opaque)
{
    /* Purely an assertion check: we've already done reset once,
     * so now check that running the reset for the cpreg doesn't
     * change its value. This traps bugs where two different cpregs
     * both try to reset the same state field but to different values.
     */
    ARMCPRegInfo *ri = value;
    ARMCPU *cpu = opaque;
    uint64_t oldvalue, newvalue;

    if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) {
        return;
    }

    oldvalue = read_raw_cp_reg(&cpu->env, ri);
    cp_reg_reset(key, value, opaque);
    newvalue = read_raw_cp_reg(&cpu->env, ri);
    assert(oldvalue == newvalue);
}

117 118 119 120 121
/* CPUClass::reset() */
static void arm_cpu_reset(CPUState *s)
{
    ARMCPU *cpu = ARM_CPU(s);
    ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu);
122 123
    CPUARMState *env = &cpu->env;

124 125
    acc->parent_reset(s);

126 127
    memset(env, 0, offsetof(CPUARMState, end_reset_fields));

128
    g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu);
129 130
    g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu);

131 132 133
    env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid;
    env->vfp.xregs[ARM_VFP_MVFR0] = cpu->mvfr0;
    env->vfp.xregs[ARM_VFP_MVFR1] = cpu->mvfr1;
134
    env->vfp.xregs[ARM_VFP_MVFR2] = cpu->mvfr2;
135

136
    cpu->power_state = cpu->start_powered_off ? PSCI_OFF : PSCI_ON;
137 138
    s->halted = cpu->start_powered_off;

139 140 141 142
    if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
        env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q';
    }

143 144 145
    if (arm_feature(env, ARM_FEATURE_AARCH64)) {
        /* 64 bit CPUs always start in 64 bit mode */
        env->aarch64 = 1;
146 147
#if defined(CONFIG_USER_ONLY)
        env->pstate = PSTATE_MODE_EL0t;
148
        /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */
149
        env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE;
150
        /* and to the FP/Neon instructions */
151
        env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3);
152
#else
153 154 155 156 157 158 159 160
        /* Reset into the highest available EL */
        if (arm_feature(env, ARM_FEATURE_EL3)) {
            env->pstate = PSTATE_MODE_EL3h;
        } else if (arm_feature(env, ARM_FEATURE_EL2)) {
            env->pstate = PSTATE_MODE_EL2h;
        } else {
            env->pstate = PSTATE_MODE_EL1h;
        }
161
        env->pc = cpu->rvbar;
162 163 164 165
#endif
    } else {
#if defined(CONFIG_USER_ONLY)
        /* Userspace expects access to cp10 and cp11 for FP/Neon */
166
        env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf);
167
#endif
168 169
    }

170 171 172 173 174 175 176 177 178 179 180
#if defined(CONFIG_USER_ONLY)
    env->uncached_cpsr = ARM_CPU_MODE_USR;
    /* For user mode we must enable access to coprocessors */
    env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30;
    if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
        env->cp15.c15_cpar = 3;
    } else if (arm_feature(env, ARM_FEATURE_XSCALE)) {
        env->cp15.c15_cpar = 1;
    }
#else
    /* SVC mode with interrupts disabled.  */
181 182
    env->uncached_cpsr = ARM_CPU_MODE_SVC;
    env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F;
183

P
Peter Maydell 已提交
184
    if (arm_feature(env, ARM_FEATURE_M)) {
185 186
        uint32_t initial_msp; /* Loaded from 0x0 */
        uint32_t initial_pc; /* Loaded from 0x4 */
187
        uint8_t *rom;
188

189 190
        if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
            env->v7m.secure = true;
191 192 193 194 195 196 197
        } else {
            /* This bit resets to 0 if security is supported, but 1 if
             * it is not. The bit is not present in v7M, but we set it
             * here so we can avoid having to make checks on it conditional
             * on ARM_FEATURE_V8 (we don't let the guest see the bit).
             */
            env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK;
198 199
        }

200
        /* In v7M the reset value of this bit is IMPDEF, but ARM recommends
201
         * that it resets to 1, so QEMU always does that rather than making
202
         * it dependent on CPU model. In v8M it is RES1.
203
         */
204 205 206 207 208 209 210
        env->v7m.ccr[M_REG_NS] = R_V7M_CCR_STKALIGN_MASK;
        env->v7m.ccr[M_REG_S] = R_V7M_CCR_STKALIGN_MASK;
        if (arm_feature(env, ARM_FEATURE_V8)) {
            /* in v8M the NONBASETHRDENA bit [0] is RES1 */
            env->v7m.ccr[M_REG_NS] |= R_V7M_CCR_NONBASETHRDENA_MASK;
            env->v7m.ccr[M_REG_S] |= R_V7M_CCR_NONBASETHRDENA_MASK;
        }
211

212 213 214
        /* Unlike A/R profile, M profile defines the reset LR value */
        env->regs[14] = 0xffffffff;

215
        /* Load the initial SP and PC from the vector table at address 0 */
216 217
        rom = rom_ptr(0);
        if (rom) {
218 219 220 221 222 223 224 225 226 227 228 229 230
            /* Address zero is covered by ROM which hasn't yet been
             * copied into physical memory.
             */
            initial_msp = ldl_p(rom);
            initial_pc = ldl_p(rom + 4);
        } else {
            /* Address zero not covered by a ROM blob, or the ROM blob
             * is in non-modifiable memory and this is a second reset after
             * it got copied into memory. In the latter case, rom_ptr
             * will return a NULL pointer and we should use ldl_phys instead.
             */
            initial_msp = ldl_phys(s->as, 0);
            initial_pc = ldl_phys(s->as, 4);
231
        }
232 233 234 235

        env->regs[13] = initial_msp & 0xFFFFFFFC;
        env->regs[15] = initial_pc & ~1;
        env->thumb = initial_pc & 1;
236
    }
237

238 239 240 241 242
    /* AArch32 has a hard highvec setting of 0xFFFF0000.  If we are currently
     * executing as AArch32 then check if highvecs are enabled and
     * adjust the PC accordingly.
     */
    if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) {
243
        env->regs[15] = 0xFFFF0000;
244 245
    }

246 247 248 249 250 251
    /* M profile requires that reset clears the exclusive monitor;
     * A profile does not, but clearing it makes more sense than having it
     * set with an exclusive access on address zero.
     */
    arm_clear_exclusive(env);

252 253
    env->vfp.xregs[ARM_VFP_FPEXC] = 0;
#endif
254

255
    if (arm_feature(env, ARM_FEATURE_PMSA)) {
256
        if (cpu->pmsav7_dregion > 0) {
257
            if (arm_feature(env, ARM_FEATURE_V8)) {
258 259 260 261 262 263 264 265 266 267 268 269 270 271
                memset(env->pmsav8.rbar[M_REG_NS], 0,
                       sizeof(*env->pmsav8.rbar[M_REG_NS])
                       * cpu->pmsav7_dregion);
                memset(env->pmsav8.rlar[M_REG_NS], 0,
                       sizeof(*env->pmsav8.rlar[M_REG_NS])
                       * cpu->pmsav7_dregion);
                if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
                    memset(env->pmsav8.rbar[M_REG_S], 0,
                           sizeof(*env->pmsav8.rbar[M_REG_S])
                           * cpu->pmsav7_dregion);
                    memset(env->pmsav8.rlar[M_REG_S], 0,
                           sizeof(*env->pmsav8.rlar[M_REG_S])
                           * cpu->pmsav7_dregion);
                }
272 273 274 275 276 277 278 279
            } else if (arm_feature(env, ARM_FEATURE_V7)) {
                memset(env->pmsav7.drbar, 0,
                       sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion);
                memset(env->pmsav7.drsr, 0,
                       sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion);
                memset(env->pmsav7.dracr, 0,
                       sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion);
            }
280
        }
281 282
        env->pmsav7.rnr[M_REG_NS] = 0;
        env->pmsav7.rnr[M_REG_S] = 0;
283 284 285 286
        env->pmsav8.mair0[M_REG_NS] = 0;
        env->pmsav8.mair0[M_REG_S] = 0;
        env->pmsav8.mair1[M_REG_NS] = 0;
        env->pmsav8.mair1[M_REG_S] = 0;
287 288
    }

289 290 291 292 293 294 295 296 297 298 299 300
    if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
        if (cpu->sau_sregion > 0) {
            memset(env->sau.rbar, 0, sizeof(*env->sau.rbar) * cpu->sau_sregion);
            memset(env->sau.rlar, 0, sizeof(*env->sau.rlar) * cpu->sau_sregion);
        }
        env->sau.rnr = 0;
        /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what
         * the Cortex-M33 does.
         */
        env->sau.ctrl = 0;
    }

301 302 303 304 305 306 307
    set_flush_to_zero(1, &env->vfp.standard_fp_status);
    set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status);
    set_default_nan_mode(1, &env->vfp.standard_fp_status);
    set_float_detect_tininess(float_tininess_before_rounding,
                              &env->vfp.fp_status);
    set_float_detect_tininess(float_tininess_before_rounding,
                              &env->vfp.standard_fp_status);
308 309 310 311 312
#ifndef CONFIG_USER_ONLY
    if (kvm_enabled()) {
        kvm_arm_reset_vcpu(cpu);
    }
#endif
313

314
    hw_breakpoint_update_all(cpu);
315
    hw_watchpoint_update_all(cpu);
316 317
}

318 319 320
bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
{
    CPUClass *cc = CPU_GET_CLASS(cs);
321 322 323 324 325
    CPUARMState *env = cs->env_ptr;
    uint32_t cur_el = arm_current_el(env);
    bool secure = arm_is_secure(env);
    uint32_t target_el;
    uint32_t excp_idx;
326 327
    bool ret = false;

328 329 330 331 332 333 334 335 336
    if (interrupt_request & CPU_INTERRUPT_FIQ) {
        excp_idx = EXCP_FIQ;
        target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
337
    }
338 339 340 341 342 343 344 345 346
    if (interrupt_request & CPU_INTERRUPT_HARD) {
        excp_idx = EXCP_IRQ;
        target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
347
    }
348 349 350 351 352 353 354 355 356
    if (interrupt_request & CPU_INTERRUPT_VIRQ) {
        excp_idx = EXCP_VIRQ;
        target_el = 1;
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
357
    }
358 359 360 361 362 363 364 365 366
    if (interrupt_request & CPU_INTERRUPT_VFIQ) {
        excp_idx = EXCP_VFIQ;
        target_el = 1;
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
367
    }
368 369 370 371

    return ret;
}

372 373 374 375 376 377 378 379
#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
{
    CPUClass *cc = CPU_GET_CLASS(cs);
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;
    bool ret = false;

380
    /* ARMv7-M interrupt masking works differently than -A or -R.
381 382 383 384 385
     * There is no FIQ/IRQ distinction. Instead of I and F bits
     * masking FIQ and IRQ interrupts, an exception is taken only
     * if it is higher priority than the current execution priority
     * (which depends on state like BASEPRI, FAULTMASK and the
     * currently active exception).
386 387
     */
    if (interrupt_request & CPU_INTERRUPT_HARD
388
        && (armv7m_nvic_can_take_pending_exception(env->nvic))) {
389 390 391 392 393 394 395 396
        cs->exception_index = EXCP_IRQ;
        cc->do_interrupt(cs);
        ret = true;
    }
    return ret;
}
#endif

397 398 399 400
#ifndef CONFIG_USER_ONLY
static void arm_cpu_set_irq(void *opaque, int irq, int level)
{
    ARMCPU *cpu = opaque;
401
    CPUARMState *env = &cpu->env;
402
    CPUState *cs = CPU(cpu);
403 404 405 406 407 408
    static const int mask[] = {
        [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD,
        [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ,
        [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ,
        [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ
    };
409 410

    switch (irq) {
411 412
    case ARM_CPU_VIRQ:
    case ARM_CPU_VFIQ:
413
        assert(arm_feature(env, ARM_FEATURE_EL2));
414 415
        /* fall through */
    case ARM_CPU_IRQ:
416 417
    case ARM_CPU_FIQ:
        if (level) {
418
            cpu_interrupt(cs, mask[irq]);
419
        } else {
420
            cpu_reset_interrupt(cs, mask[irq]);
421 422 423
        }
        break;
    default:
424
        g_assert_not_reached();
425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442
    }
}

static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level)
{
#ifdef CONFIG_KVM
    ARMCPU *cpu = opaque;
    CPUState *cs = CPU(cpu);
    int kvm_irq = KVM_ARM_IRQ_TYPE_CPU << KVM_ARM_IRQ_TYPE_SHIFT;

    switch (irq) {
    case ARM_CPU_IRQ:
        kvm_irq |= KVM_ARM_IRQ_CPU_IRQ;
        break;
    case ARM_CPU_FIQ:
        kvm_irq |= KVM_ARM_IRQ_CPU_FIQ;
        break;
    default:
443
        g_assert_not_reached();
444 445 446 447 448
    }
    kvm_irq |= cs->cpu_index << KVM_ARM_IRQ_VCPU_SHIFT;
    kvm_set_irq(kvm_state, kvm_irq, level ? 1 : 0);
#endif
}
449

450
static bool arm_cpu_virtio_is_big_endian(CPUState *cs)
451 452 453 454 455
{
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;

    cpu_synchronize_state(cs);
456
    return arm_cpu_data_is_big_endian(env);
457 458
}

459 460
#endif

461 462
static inline void set_feature(CPUARMState *env, int feature)
{
463
    env->features |= 1ULL << feature;
464 465
}

466 467 468 469 470
static inline void unset_feature(CPUARMState *env, int feature)
{
    env->features &= ~(1ULL << feature);
}

471 472 473 474 475 476 477 478 479 480
static int
print_insn_thumb1(bfd_vma pc, disassemble_info *info)
{
  return print_insn_arm(pc | 1, info);
}

static void arm_disas_set_info(CPUState *cpu, disassemble_info *info)
{
    ARMCPU *ac = ARM_CPU(cpu);
    CPUARMState *env = &ac->env;
481
    bool sctlr_b;
482 483 484 485 486 487 488 489 490

    if (is_a64(env)) {
        /* We might not be compiled with the A64 disassembler
         * because it needs a C++ compiler. Leave print_insn
         * unset in this case to use the caller default behaviour.
         */
#if defined(CONFIG_ARM_A64_DIS)
        info->print_insn = print_insn_arm_a64;
#endif
491
        info->cap_arch = CS_ARCH_ARM64;
492
    } else {
493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508
        int cap_mode;
        if (env->thumb) {
            info->print_insn = print_insn_thumb1;
            cap_mode = CS_MODE_THUMB;
        } else {
            info->print_insn = print_insn_arm;
            cap_mode = CS_MODE_ARM;
        }
        if (arm_feature(env, ARM_FEATURE_V8)) {
            cap_mode |= CS_MODE_V8;
        }
        if (arm_feature(env, ARM_FEATURE_M)) {
            cap_mode |= CS_MODE_MCLASS;
        }
        info->cap_arch = CS_ARCH_ARM;
        info->cap_mode = cap_mode;
509
    }
510 511 512

    sctlr_b = arm_sctlr_b(env);
    if (bswap_code(sctlr_b)) {
513 514 515 516 517 518
#ifdef TARGET_WORDS_BIGENDIAN
        info->endian = BFD_ENDIAN_LITTLE;
#else
        info->endian = BFD_ENDIAN_BIG;
#endif
    }
519
    info->flags &= ~INSN_ARM_BE32;
520 521
#ifndef CONFIG_USER_ONLY
    if (sctlr_b) {
522 523
        info->flags |= INSN_ARM_BE32;
    }
524
#endif
525 526
}

527 528 529 530 531 532 533
uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz)
{
    uint32_t Aff1 = idx / clustersz;
    uint32_t Aff0 = idx % clustersz;
    return (Aff1 << ARM_AFF1_SHIFT) | Aff0;
}

534 535
static void arm_cpu_initfn(Object *obj)
{
536
    CPUState *cs = CPU(obj);
537
    ARMCPU *cpu = ARM_CPU(obj);
538
    static bool inited;
539

540
    cs->env_ptr = &cpu->env;
541 542
    cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal,
                                         g_free, g_free);
543

544 545 546
#ifndef CONFIG_USER_ONLY
    /* Our inbound IRQ and FIQ lines */
    if (kvm_enabled()) {
547 548 549 550
        /* VIRQ and VFIQ are unused with KVM but we add them to maintain
         * the same interface as non-KVM CPUs.
         */
        qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4);
551
    } else {
552
        qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4);
553
    }
554

555
    cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
556
                                                arm_gt_ptimer_cb, cpu);
557
    cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
558
                                                arm_gt_vtimer_cb, cpu);
559 560
    cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
                                                arm_gt_htimer_cb, cpu);
561 562
    cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
                                                arm_gt_stimer_cb, cpu);
563 564
    qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs,
                       ARRAY_SIZE(cpu->gt_timer_outputs));
565 566 567

    qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt,
                             "gicv3-maintenance-interrupt", 1);
568 569
    qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt,
                             "pmu-interrupt", 1);
570 571
#endif

572 573 574 575 576
    /* DTB consumers generally don't in fact care what the 'compatible'
     * string is, so always provide some string and trust that a hypothetical
     * picky DTB consumer will also provide a helpful error message.
     */
    cpu->dtb_compatible = "qemu,unknown";
577
    cpu->psci_version = 1; /* By default assume PSCI v0.1 */
578
    cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE;
579

580 581 582 583 584 585
    if (tcg_enabled()) {
        cpu->psci_version = 2; /* TCG implements PSCI 0.2 */
        if (!inited) {
            inited = true;
            arm_translate_init();
        }
586
    }
587 588
}

589
static Property arm_cpu_reset_cbar_property =
590
            DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0);
591

592 593 594
static Property arm_cpu_reset_hivecs_property =
            DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false);

595 596 597
static Property arm_cpu_rvbar_property =
            DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0);

598 599 600
static Property arm_cpu_has_el2_property =
            DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true);

601 602 603
static Property arm_cpu_has_el3_property =
            DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true);

604 605 606
static Property arm_cpu_cfgend_property =
            DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false);

607 608 609 610
/* use property name "pmu" to match other archs and virt tools */
static Property arm_cpu_has_pmu_property =
            DEFINE_PROP_BOOL("pmu", ARMCPU, has_pmu, true);

P
Peter Crosthwaite 已提交
611 612 613
static Property arm_cpu_has_mpu_property =
            DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true);

614 615 616 617 618
/* This is like DEFINE_PROP_UINT32 but it doesn't set the default value,
 * because the CPU initfn will have already set cpu->pmsav7_dregion to
 * the right value for that particular CPU type, and we don't want
 * to override that with an incorrect constant value.
 */
619
static Property arm_cpu_pmsav7_dregion_property =
620 621 622
            DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU,
                                           pmsav7_dregion,
                                           qdev_prop_uint32, uint32_t);
623

624 625 626 627
static void arm_cpu_post_init(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

628 629 630 631 632 633 634 635
    /* M profile implies PMSA. We have to do this here rather than
     * in realize with the other feature-implication checks because
     * we look at the PMSA bit to see if we should add some properties.
     */
    if (arm_feature(&cpu->env, ARM_FEATURE_M)) {
        set_feature(&cpu->env, ARM_FEATURE_PMSA);
    }

636 637
    if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) ||
        arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) {
638
        qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property,
639
                                 &error_abort);
640
    }
641 642 643

    if (!arm_feature(&cpu->env, ARM_FEATURE_M)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property,
644
                                 &error_abort);
645
    }
646 647 648 649 650

    if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property,
                                 &error_abort);
    }
651 652 653 654 655 656 657

    if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
        /* Add the has_el3 state CPU property only if EL3 is allowed.  This will
         * prevent "has_el3" from existing on CPUs which cannot support EL3.
         */
        qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property,
                                 &error_abort);
658 659 660 661 662 663 664 665 666

#ifndef CONFIG_USER_ONLY
        object_property_add_link(obj, "secure-memory",
                                 TYPE_MEMORY_REGION,
                                 (Object **)&cpu->secure_memory,
                                 qdev_prop_allow_set_link_before_realize,
                                 OBJ_PROP_LINK_UNREF_ON_RELEASE,
                                 &error_abort);
#endif
667
    }
P
Peter Crosthwaite 已提交
668

669 670 671 672 673
    if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property,
                                 &error_abort);
    }

674 675 676 677 678
    if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_has_pmu_property,
                                 &error_abort);
    }

679
    if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) {
P
Peter Crosthwaite 已提交
680 681
        qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property,
                                 &error_abort);
682 683 684 685 686
        if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
            qdev_property_add_static(DEVICE(obj),
                                     &arm_cpu_pmsav7_dregion_property,
                                     &error_abort);
        }
P
Peter Crosthwaite 已提交
687 688
    }

689 690
    qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property,
                             &error_abort);
691 692
}

693 694 695 696
static void arm_cpu_finalizefn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
    g_hash_table_destroy(cpu->cp_regs);
697 698
}

699
static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
700
{
701
    CPUState *cs = CPU(dev);
702 703
    ARMCPU *cpu = ARM_CPU(dev);
    ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev);
704
    CPUARMState *env = &cpu->env;
705
    int pagebits;
706
    Error *local_err = NULL;
707 708 709
#ifndef CONFIG_USER_ONLY
    AddressSpace *as;
#endif
710 711 712 713 714 715

    cpu_exec_realizefn(cs, &local_err);
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
716

717
    /* Some features automatically imply others: */
718 719 720 721 722
    if (arm_feature(env, ARM_FEATURE_V8)) {
        set_feature(env, ARM_FEATURE_V7);
        set_feature(env, ARM_FEATURE_ARM_DIV);
        set_feature(env, ARM_FEATURE_LPAE);
    }
723 724 725
    if (arm_feature(env, ARM_FEATURE_V7)) {
        set_feature(env, ARM_FEATURE_VAPA);
        set_feature(env, ARM_FEATURE_THUMB2);
P
Peter Maydell 已提交
726
        set_feature(env, ARM_FEATURE_MPIDR);
727 728 729 730 731
        if (!arm_feature(env, ARM_FEATURE_M)) {
            set_feature(env, ARM_FEATURE_V6K);
        } else {
            set_feature(env, ARM_FEATURE_V6);
        }
732 733 734 735 736

        /* Always define VBAR for V7 CPUs even if it doesn't exist in
         * non-EL3 configs. This is needed by some legacy boards.
         */
        set_feature(env, ARM_FEATURE_VBAR);
737 738 739 740 741 742 743
    }
    if (arm_feature(env, ARM_FEATURE_V6K)) {
        set_feature(env, ARM_FEATURE_V6);
        set_feature(env, ARM_FEATURE_MVFR);
    }
    if (arm_feature(env, ARM_FEATURE_V6)) {
        set_feature(env, ARM_FEATURE_V5);
744
        set_feature(env, ARM_FEATURE_JAZELLE);
745 746 747 748 749 750 751 752 753 754 755 756 757 758 759
        if (!arm_feature(env, ARM_FEATURE_M)) {
            set_feature(env, ARM_FEATURE_AUXCR);
        }
    }
    if (arm_feature(env, ARM_FEATURE_V5)) {
        set_feature(env, ARM_FEATURE_V4T);
    }
    if (arm_feature(env, ARM_FEATURE_M)) {
        set_feature(env, ARM_FEATURE_THUMB_DIV);
    }
    if (arm_feature(env, ARM_FEATURE_ARM_DIV)) {
        set_feature(env, ARM_FEATURE_THUMB_DIV);
    }
    if (arm_feature(env, ARM_FEATURE_VFP4)) {
        set_feature(env, ARM_FEATURE_VFP3);
760
        set_feature(env, ARM_FEATURE_VFP_FP16);
761 762 763 764
    }
    if (arm_feature(env, ARM_FEATURE_VFP3)) {
        set_feature(env, ARM_FEATURE_VFP);
    }
765
    if (arm_feature(env, ARM_FEATURE_LPAE)) {
766
        set_feature(env, ARM_FEATURE_V7MP);
767 768
        set_feature(env, ARM_FEATURE_PXN);
    }
769 770 771
    if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
        set_feature(env, ARM_FEATURE_CBAR);
    }
772 773 774 775
    if (arm_feature(env, ARM_FEATURE_THUMB2) &&
        !arm_feature(env, ARM_FEATURE_M)) {
        set_feature(env, ARM_FEATURE_THUMB_DSP);
    }
776

777 778
    if (arm_feature(env, ARM_FEATURE_V7) &&
        !arm_feature(env, ARM_FEATURE_M) &&
779
        !arm_feature(env, ARM_FEATURE_PMSA)) {
780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799
        /* v7VMSA drops support for the old ARMv5 tiny pages, so we
         * can use 4K pages.
         */
        pagebits = 12;
    } else {
        /* For CPUs which might have tiny 1K pages, or which have an
         * MPU and might have small region sizes, stick with 1K pages.
         */
        pagebits = 10;
    }
    if (!set_preferred_target_page_bits(pagebits)) {
        /* This can only ever happen for hotplugging a CPU, or if
         * the board code incorrectly creates a CPU which it has
         * promised via minimum_page_size that it will not.
         */
        error_setg(errp, "This CPU requires a smaller page size than the "
                   "system is using");
        return;
    }

800 801 802 803 804 805
    /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it.
     * We don't support setting cluster ID ([16..23]) (known as Aff2
     * in later ARM ARM versions), or any of the higher affinity level fields,
     * so these bits always RAZ.
     */
    if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) {
806 807
        cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index,
                                               ARM_DEFAULT_CPUS_PER_CLUSTER);
808 809
    }

810 811 812 813
    if (cpu->reset_hivecs) {
            cpu->reset_sctlr |= (1 << 13);
    }

814 815 816 817 818 819 820 821
    if (cpu->cfgend) {
        if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
            cpu->reset_sctlr |= SCTLR_EE;
        } else {
            cpu->reset_sctlr |= SCTLR_B;
        }
    }

822 823 824 825 826 827 828
    if (!cpu->has_el3) {
        /* If the has_el3 CPU property is disabled then we need to disable the
         * feature.
         */
        unset_feature(env, ARM_FEATURE_EL3);

        /* Disable the security extension feature bits in the processor feature
829
         * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12].
830 831
         */
        cpu->id_pfr1 &= ~0xf0;
832
        cpu->id_aa64pfr0 &= ~0xf000;
833 834
    }

835 836 837 838
    if (!cpu->has_el2) {
        unset_feature(env, ARM_FEATURE_EL2);
    }

839
    if (!cpu->has_pmu) {
840
        unset_feature(env, ARM_FEATURE_PMU);
841
        cpu->id_aa64dfr0 &= ~0xf00;
842 843
    }

844 845 846 847 848 849 850 851 852
    if (!arm_feature(env, ARM_FEATURE_EL2)) {
        /* Disable the hypervisor feature bits in the processor feature
         * registers if we don't have EL2. These are id_pfr1[15:12] and
         * id_aa64pfr0_el1[11:8].
         */
        cpu->id_aa64pfr0 &= ~0xf00;
        cpu->id_pfr1 &= ~0xf000;
    }

853 854 855
    /* MPU can be configured out of a PMSA CPU either by setting has-mpu
     * to false or by setting pmsav7-dregion to 0.
     */
P
Peter Crosthwaite 已提交
856
    if (!cpu->has_mpu) {
857 858 859 860
        cpu->pmsav7_dregion = 0;
    }
    if (cpu->pmsav7_dregion == 0) {
        cpu->has_mpu = false;
P
Peter Crosthwaite 已提交
861 862
    }

863
    if (arm_feature(env, ARM_FEATURE_PMSA) &&
864 865 866 867
        arm_feature(env, ARM_FEATURE_V7)) {
        uint32_t nr = cpu->pmsav7_dregion;

        if (nr > 0xff) {
868
            error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr);
869 870
            return;
        }
871 872

        if (nr) {
873 874
            if (arm_feature(env, ARM_FEATURE_V8)) {
                /* PMSAv8 */
875 876 877 878 879 880
                env->pmsav8.rbar[M_REG_NS] = g_new0(uint32_t, nr);
                env->pmsav8.rlar[M_REG_NS] = g_new0(uint32_t, nr);
                if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
                    env->pmsav8.rbar[M_REG_S] = g_new0(uint32_t, nr);
                    env->pmsav8.rlar[M_REG_S] = g_new0(uint32_t, nr);
                }
881 882 883 884 885
            } else {
                env->pmsav7.drbar = g_new0(uint32_t, nr);
                env->pmsav7.drsr = g_new0(uint32_t, nr);
                env->pmsav7.dracr = g_new0(uint32_t, nr);
            }
886
        }
887 888
    }

889 890 891 892 893 894 895 896 897 898 899 900 901 902
    if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
        uint32_t nr = cpu->sau_sregion;

        if (nr > 0xff) {
            error_setg(errp, "v8M SAU #regions invalid %" PRIu32, nr);
            return;
        }

        if (nr) {
            env->sau.rbar = g_new0(uint32_t, nr);
            env->sau.rlar = g_new0(uint32_t, nr);
        }
    }

903 904 905 906
    if (arm_feature(env, ARM_FEATURE_EL3)) {
        set_feature(env, ARM_FEATURE_VBAR);
    }

907
    register_cp_regs_for_features(cpu);
908 909
    arm_cpu_register_gdb_regs_for_features(cpu);

910 911
    init_cpreg_list(cpu);

912
#ifndef CONFIG_USER_ONLY
913
    if (cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY)) {
914
        as = g_new0(AddressSpace, 1);
915

916 917
        cs->num_ases = 2;

918 919 920
        if (!cpu->secure_memory) {
            cpu->secure_memory = cs->memory;
        }
921
        address_space_init(as, cpu->secure_memory, "cpu-secure-memory");
922
        cpu_address_space_init(cs, as, ARMASIdx_S);
923 924
    } else {
        cs->num_ases = 1;
925
    }
926 927 928
    as = g_new0(AddressSpace, 1);
    address_space_init(as, cs->memory, "cpu-memory");
    cpu_address_space_init(cs, as, ARMASIdx_NS);
929 930
#endif

931
    qemu_init_vcpu(cs);
932
    cpu_reset(cs);
933 934

    acc->parent_realize(dev, errp);
935 936
}

937 938 939
static ObjectClass *arm_cpu_class_by_name(const char *cpu_model)
{
    ObjectClass *oc;
A
Andreas Färber 已提交
940
    char *typename;
941
    char **cpuname;
942

943
    cpuname = g_strsplit(cpu_model, ",", 1);
944
    typename = g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpuname[0]);
A
Andreas Färber 已提交
945
    oc = object_class_by_name(typename);
946
    g_strfreev(cpuname);
A
Andreas Färber 已提交
947
    g_free(typename);
948 949
    if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) ||
        object_class_is_abstract(oc)) {
950 951 952 953 954
        return NULL;
    }
    return oc;
}

955 956 957
/* CPU models. These are not needed for the AArch64 linux-user build. */
#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)

958 959 960
static void arm926_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
961 962

    cpu->dtb_compatible = "arm,arm926";
963 964
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
965 966
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
967
    set_feature(&cpu->env, ARM_FEATURE_JAZELLE);
968
    cpu->midr = 0x41069265;
969
    cpu->reset_fpsid = 0x41011090;
970
    cpu->ctr = 0x1dd20d2;
971
    cpu->reset_sctlr = 0x00090078;
972 973 974 975 976
}

static void arm946_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
977 978

    cpu->dtb_compatible = "arm,arm946";
979
    set_feature(&cpu->env, ARM_FEATURE_V5);
980
    set_feature(&cpu->env, ARM_FEATURE_PMSA);
981
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
982
    cpu->midr = 0x41059461;
983
    cpu->ctr = 0x0f004006;
984
    cpu->reset_sctlr = 0x00000078;
985 986 987 988 989
}

static void arm1026_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
990 991

    cpu->dtb_compatible = "arm,arm1026";
992 993 994
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
    set_feature(&cpu->env, ARM_FEATURE_AUXCR);
995 996
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
997
    set_feature(&cpu->env, ARM_FEATURE_JAZELLE);
998
    cpu->midr = 0x4106a262;
999
    cpu->reset_fpsid = 0x410110a0;
1000
    cpu->ctr = 0x1dd20d2;
1001
    cpu->reset_sctlr = 0x00090078;
1002
    cpu->reset_auxcr = 1;
1003 1004 1005 1006 1007
    {
        /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */
        ARMCPRegInfo ifar = {
            .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1,
            .access = PL1_RW,
F
Fabian Aggeler 已提交
1008
            .fieldoffset = offsetof(CPUARMState, cp15.ifar_ns),
1009 1010 1011 1012
            .resetvalue = 0
        };
        define_one_arm_cp_reg(cpu, &ifar);
    }
1013 1014 1015 1016 1017
}

static void arm1136_r2_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1018 1019 1020 1021 1022 1023 1024
    /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an
     * older core than plain "arm1136". In particular this does not
     * have the v6K features.
     * These ID register values are correct for 1136 but may be wrong
     * for 1136_r2 (in particular r0p2 does not actually implement most
     * of the ID registers).
     */
1025 1026

    cpu->dtb_compatible = "arm,arm1136";
1027 1028
    set_feature(&cpu->env, ARM_FEATURE_V6);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
1029 1030 1031
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1032
    cpu->midr = 0x4107b362;
1033
    cpu->reset_fpsid = 0x410120b4;
1034 1035
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
1036
    cpu->ctr = 0x1dd20d2;
1037
    cpu->reset_sctlr = 0x00050078;
1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x1;
    cpu->id_dfr0 = 0x2;
    cpu->id_afr0 = 0x3;
    cpu->id_mmfr0 = 0x01130003;
    cpu->id_mmfr1 = 0x10030302;
    cpu->id_mmfr2 = 0x01222110;
    cpu->id_isar0 = 0x00140011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11231111;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x141;
1050
    cpu->reset_auxcr = 7;
1051 1052 1053 1054 1055
}

static void arm1136_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1056 1057

    cpu->dtb_compatible = "arm,arm1136";
1058 1059 1060
    set_feature(&cpu->env, ARM_FEATURE_V6K);
    set_feature(&cpu->env, ARM_FEATURE_V6);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
1061 1062 1063
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1064
    cpu->midr = 0x4117b363;
1065
    cpu->reset_fpsid = 0x410120b4;
1066 1067
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
1068
    cpu->ctr = 0x1dd20d2;
1069
    cpu->reset_sctlr = 0x00050078;
1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x1;
    cpu->id_dfr0 = 0x2;
    cpu->id_afr0 = 0x3;
    cpu->id_mmfr0 = 0x01130003;
    cpu->id_mmfr1 = 0x10030302;
    cpu->id_mmfr2 = 0x01222110;
    cpu->id_isar0 = 0x00140011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11231111;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x141;
1082
    cpu->reset_auxcr = 7;
1083 1084 1085 1086 1087
}

static void arm1176_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1088 1089

    cpu->dtb_compatible = "arm,arm1176";
1090 1091 1092
    set_feature(&cpu->env, ARM_FEATURE_V6K);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
    set_feature(&cpu->env, ARM_FEATURE_VAPA);
1093 1094 1095
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1096
    set_feature(&cpu->env, ARM_FEATURE_EL3);
1097
    cpu->midr = 0x410fb767;
1098
    cpu->reset_fpsid = 0x410120b5;
1099 1100
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
1101
    cpu->ctr = 0x1dd20d2;
1102
    cpu->reset_sctlr = 0x00050078;
1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x11;
    cpu->id_dfr0 = 0x33;
    cpu->id_afr0 = 0;
    cpu->id_mmfr0 = 0x01130003;
    cpu->id_mmfr1 = 0x10030302;
    cpu->id_mmfr2 = 0x01222100;
    cpu->id_isar0 = 0x0140011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11231121;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x01141;
1115
    cpu->reset_auxcr = 7;
1116 1117 1118 1119 1120
}

static void arm11mpcore_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1121 1122

    cpu->dtb_compatible = "arm,arm11mpcore";
1123 1124 1125
    set_feature(&cpu->env, ARM_FEATURE_V6K);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
    set_feature(&cpu->env, ARM_FEATURE_VAPA);
P
Peter Maydell 已提交
1126
    set_feature(&cpu->env, ARM_FEATURE_MPIDR);
1127
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1128
    cpu->midr = 0x410fb022;
1129
    cpu->reset_fpsid = 0x410120b4;
1130 1131
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
1132
    cpu->ctr = 0x1d192992; /* 32K icache 32K dcache */
1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x1;
    cpu->id_dfr0 = 0;
    cpu->id_afr0 = 0x2;
    cpu->id_mmfr0 = 0x01100103;
    cpu->id_mmfr1 = 0x10020302;
    cpu->id_mmfr2 = 0x01222000;
    cpu->id_isar0 = 0x00100011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11221011;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x141;
1145
    cpu->reset_auxcr = 1;
1146 1147 1148 1149 1150
}

static void cortex_m3_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1151 1152
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_M);
1153
    cpu->midr = 0x410fc231;
1154
    cpu->pmsav7_dregion = 8;
1155 1156
}

1157 1158 1159 1160 1161 1162 1163 1164
static void cortex_m4_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_M);
    set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
    cpu->midr = 0x410fc240; /* r0p0 */
1165
    cpu->pmsav7_dregion = 8;
1166
}
1167

1168 1169 1170 1171
static void arm_v7m_class_init(ObjectClass *oc, void *data)
{
    CPUClass *cc = CPU_CLASS(oc);

1172
#ifndef CONFIG_USER_ONLY
1173 1174
    cc->do_interrupt = arm_v7m_cpu_do_interrupt;
#endif
1175 1176

    cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt;
1177 1178
}

1179 1180 1181 1182 1183 1184
static const ARMCPRegInfo cortexr5_cp_reginfo[] = {
    /* Dummy the TCM region regs for the moment */
    { .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0,
      .access = PL1_RW, .type = ARM_CP_CONST },
    { .name = "BTCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1,
      .access = PL1_RW, .type = ARM_CP_CONST },
1185 1186
    { .name = "DCACHE_INVAL", .cp = 15, .opc1 = 0, .crn = 15, .crm = 5,
      .opc2 = 0, .access = PL1_W, .type = ARM_CP_NOP },
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
    REGINFO_SENTINEL
};

static void cortex_r5_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_THUMB_DIV);
    set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
    set_feature(&cpu->env, ARM_FEATURE_V7MP);
1198
    set_feature(&cpu->env, ARM_FEATURE_PMSA);
1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214
    cpu->midr = 0x411fc153; /* r1p3 */
    cpu->id_pfr0 = 0x0131;
    cpu->id_pfr1 = 0x001;
    cpu->id_dfr0 = 0x010400;
    cpu->id_afr0 = 0x0;
    cpu->id_mmfr0 = 0x0210030;
    cpu->id_mmfr1 = 0x00000000;
    cpu->id_mmfr2 = 0x01200000;
    cpu->id_mmfr3 = 0x0211;
    cpu->id_isar0 = 0x2101111;
    cpu->id_isar1 = 0x13112111;
    cpu->id_isar2 = 0x21232141;
    cpu->id_isar3 = 0x01112131;
    cpu->id_isar4 = 0x0010142;
    cpu->id_isar5 = 0x0;
    cpu->mp_is_up = true;
1215
    cpu->pmsav7_dregion = 16;
1216 1217 1218
    define_arm_cp_regs(cpu, cortexr5_cp_reginfo);
}

1219 1220 1221 1222 1223 1224 1225 1226
static const ARMCPRegInfo cortexa8_cp_reginfo[] = {
    { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    REGINFO_SENTINEL
};

1227 1228 1229
static void cortex_a8_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1230 1231

    cpu->dtb_compatible = "arm,cortex-a8";
1232 1233 1234 1235
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP3);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1236
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1237
    set_feature(&cpu->env, ARM_FEATURE_EL3);
1238
    cpu->midr = 0x410fc080;
1239
    cpu->reset_fpsid = 0x410330c0;
1240
    cpu->mvfr0 = 0x11110222;
1241
    cpu->mvfr1 = 0x00011111;
1242
    cpu->ctr = 0x82048004;
1243
    cpu->reset_sctlr = 0x00c50078;
1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256
    cpu->id_pfr0 = 0x1031;
    cpu->id_pfr1 = 0x11;
    cpu->id_dfr0 = 0x400;
    cpu->id_afr0 = 0;
    cpu->id_mmfr0 = 0x31100003;
    cpu->id_mmfr1 = 0x20000000;
    cpu->id_mmfr2 = 0x01202000;
    cpu->id_mmfr3 = 0x11;
    cpu->id_isar0 = 0x00101111;
    cpu->id_isar1 = 0x12112111;
    cpu->id_isar2 = 0x21232031;
    cpu->id_isar3 = 0x11112131;
    cpu->id_isar4 = 0x00111142;
1257
    cpu->dbgdidr = 0x15141000;
1258 1259 1260 1261
    cpu->clidr = (1 << 27) | (2 << 24) | 3;
    cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */
    cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */
    cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */
1262
    cpu->reset_auxcr = 2;
1263
    define_arm_cp_regs(cpu, cortexa8_cp_reginfo);
1264 1265
}

1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
static const ARMCPRegInfo cortexa9_cp_reginfo[] = {
    /* power_control should be set to maximum latency. Again,
     * default to 0 and set by private hook
     */
    { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW, .resetvalue = 0,
      .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) },
    { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1,
      .access = PL1_RW, .resetvalue = 0,
      .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) },
    { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0,
      .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) },
    { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    /* TLB lockdown control */
    { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2,
      .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
    { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4,
      .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
    { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    REGINFO_SENTINEL
};

1295 1296 1297
static void cortex_a9_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1298 1299

    cpu->dtb_compatible = "arm,cortex-a9";
1300 1301 1302 1303 1304
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP3);
    set_feature(&cpu->env, ARM_FEATURE_VFP_FP16);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1305
    set_feature(&cpu->env, ARM_FEATURE_EL3);
1306 1307 1308 1309 1310
    /* Note that A9 supports the MP extensions even for
     * A9UP and single-core A9MP (which are both different
     * and valid configurations; we don't model A9UP).
     */
    set_feature(&cpu->env, ARM_FEATURE_V7MP);
1311
    set_feature(&cpu->env, ARM_FEATURE_CBAR);
1312
    cpu->midr = 0x410fc090;
1313
    cpu->reset_fpsid = 0x41033090;
1314 1315
    cpu->mvfr0 = 0x11110222;
    cpu->mvfr1 = 0x01111111;
1316
    cpu->ctr = 0x80038003;
1317
    cpu->reset_sctlr = 0x00c50078;
1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330
    cpu->id_pfr0 = 0x1031;
    cpu->id_pfr1 = 0x11;
    cpu->id_dfr0 = 0x000;
    cpu->id_afr0 = 0;
    cpu->id_mmfr0 = 0x00100103;
    cpu->id_mmfr1 = 0x20000000;
    cpu->id_mmfr2 = 0x01230000;
    cpu->id_mmfr3 = 0x00002111;
    cpu->id_isar0 = 0x00101111;
    cpu->id_isar1 = 0x13112111;
    cpu->id_isar2 = 0x21232041;
    cpu->id_isar3 = 0x11112131;
    cpu->id_isar4 = 0x00111142;
1331
    cpu->dbgdidr = 0x35141000;
1332
    cpu->clidr = (1 << 27) | (1 << 24) | 3;
1333 1334
    cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */
    cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */
1335
    define_arm_cp_regs(cpu, cortexa9_cp_reginfo);
1336 1337
}

1338
#ifndef CONFIG_USER_ONLY
1339
static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri)
1340 1341 1342 1343
{
    /* Linux wants the number of processors from here.
     * Might as well set the interrupt-controller bit too.
     */
1344
    return ((smp_cpus - 1) << 24) | (1 << 23);
1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358
}
#endif

static const ARMCPRegInfo cortexa15_cp_reginfo[] = {
#ifndef CONFIG_USER_ONLY
    { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read,
      .writefn = arm_cp_write_ignore, },
#endif
    { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    REGINFO_SENTINEL
};

1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403
static void cortex_a7_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    cpu->dtb_compatible = "arm,cortex-a7";
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP4);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
    set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
    set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
    set_feature(&cpu->env, ARM_FEATURE_LPAE);
    set_feature(&cpu->env, ARM_FEATURE_EL3);
    cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A7;
    cpu->midr = 0x410fc075;
    cpu->reset_fpsid = 0x41023075;
    cpu->mvfr0 = 0x10110222;
    cpu->mvfr1 = 0x11111111;
    cpu->ctr = 0x84448003;
    cpu->reset_sctlr = 0x00c50078;
    cpu->id_pfr0 = 0x00001131;
    cpu->id_pfr1 = 0x00011011;
    cpu->id_dfr0 = 0x02010555;
    cpu->pmceid0 = 0x00000000;
    cpu->pmceid1 = 0x00000000;
    cpu->id_afr0 = 0x00000000;
    cpu->id_mmfr0 = 0x10101105;
    cpu->id_mmfr1 = 0x40000000;
    cpu->id_mmfr2 = 0x01240000;
    cpu->id_mmfr3 = 0x02102211;
    cpu->id_isar0 = 0x01101110;
    cpu->id_isar1 = 0x13112111;
    cpu->id_isar2 = 0x21232041;
    cpu->id_isar3 = 0x11112131;
    cpu->id_isar4 = 0x10011142;
    cpu->dbgdidr = 0x3515f005;
    cpu->clidr = 0x0a200023;
    cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
    cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
    cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
    define_arm_cp_regs(cpu, cortexa15_cp_reginfo); /* Same as A15 */
}

1404 1405 1406
static void cortex_a15_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1407 1408

    cpu->dtb_compatible = "arm,cortex-a15";
1409 1410 1411 1412 1413 1414
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP4);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
    set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
    set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
1415
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1416
    set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
1417
    set_feature(&cpu->env, ARM_FEATURE_LPAE);
1418
    set_feature(&cpu->env, ARM_FEATURE_EL3);
1419
    cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15;
1420
    cpu->midr = 0x412fc0f1;
1421
    cpu->reset_fpsid = 0x410430f0;
1422 1423
    cpu->mvfr0 = 0x10110222;
    cpu->mvfr1 = 0x11111111;
1424
    cpu->ctr = 0x8444c004;
1425
    cpu->reset_sctlr = 0x00c50078;
1426 1427 1428
    cpu->id_pfr0 = 0x00001131;
    cpu->id_pfr1 = 0x00011011;
    cpu->id_dfr0 = 0x02010555;
1429 1430
    cpu->pmceid0 = 0x0000000;
    cpu->pmceid1 = 0x00000000;
1431 1432 1433 1434 1435 1436 1437 1438 1439 1440
    cpu->id_afr0 = 0x00000000;
    cpu->id_mmfr0 = 0x10201105;
    cpu->id_mmfr1 = 0x20000000;
    cpu->id_mmfr2 = 0x01240000;
    cpu->id_mmfr3 = 0x02102211;
    cpu->id_isar0 = 0x02101110;
    cpu->id_isar1 = 0x13112111;
    cpu->id_isar2 = 0x21232041;
    cpu->id_isar3 = 0x11112131;
    cpu->id_isar4 = 0x10011142;
1441
    cpu->dbgdidr = 0x3515f021;
1442 1443 1444 1445
    cpu->clidr = 0x0a200023;
    cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
    cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
    cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
1446
    define_arm_cp_regs(cpu, cortexa15_cp_reginfo);
1447 1448 1449 1450 1451
}

static void ti925t_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1452 1453
    set_feature(&cpu->env, ARM_FEATURE_V4T);
    set_feature(&cpu->env, ARM_FEATURE_OMAPCP);
1454
    cpu->midr = ARM_CPUID_TI925T;
1455
    cpu->ctr = 0x5109149;
1456
    cpu->reset_sctlr = 0x00000070;
1457 1458 1459 1460 1461
}

static void sa1100_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1462 1463

    cpu->dtb_compatible = "intel,sa1100";
1464
    set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1465
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1466
    cpu->midr = 0x4401A11B;
1467
    cpu->reset_sctlr = 0x00000070;
1468 1469 1470 1471 1472
}

static void sa1110_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1473
    set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1474
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1475
    cpu->midr = 0x6901B119;
1476
    cpu->reset_sctlr = 0x00000070;
1477 1478 1479 1480 1481
}

static void pxa250_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1482 1483

    cpu->dtb_compatible = "marvell,xscale";
1484 1485
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1486
    cpu->midr = 0x69052100;
1487
    cpu->ctr = 0xd172172;
1488
    cpu->reset_sctlr = 0x00000078;
1489 1490 1491 1492 1493
}

static void pxa255_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1494 1495

    cpu->dtb_compatible = "marvell,xscale";
1496 1497
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1498
    cpu->midr = 0x69052d00;
1499
    cpu->ctr = 0xd172172;
1500
    cpu->reset_sctlr = 0x00000078;
1501 1502 1503 1504 1505
}

static void pxa260_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1506 1507

    cpu->dtb_compatible = "marvell,xscale";
1508 1509
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1510
    cpu->midr = 0x69052903;
1511
    cpu->ctr = 0xd172172;
1512
    cpu->reset_sctlr = 0x00000078;
1513 1514 1515 1516 1517
}

static void pxa261_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1518 1519

    cpu->dtb_compatible = "marvell,xscale";
1520 1521
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1522
    cpu->midr = 0x69052d05;
1523
    cpu->ctr = 0xd172172;
1524
    cpu->reset_sctlr = 0x00000078;
1525 1526 1527 1528 1529
}

static void pxa262_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1530 1531

    cpu->dtb_compatible = "marvell,xscale";
1532 1533
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1534
    cpu->midr = 0x69052d06;
1535
    cpu->ctr = 0xd172172;
1536
    cpu->reset_sctlr = 0x00000078;
1537 1538 1539 1540 1541
}

static void pxa270a0_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1542 1543

    cpu->dtb_compatible = "marvell,xscale";
1544 1545 1546
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1547
    cpu->midr = 0x69054110;
1548
    cpu->ctr = 0xd172172;
1549
    cpu->reset_sctlr = 0x00000078;
1550 1551 1552 1553 1554
}

static void pxa270a1_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1555 1556

    cpu->dtb_compatible = "marvell,xscale";
1557 1558 1559
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1560
    cpu->midr = 0x69054111;
1561
    cpu->ctr = 0xd172172;
1562
    cpu->reset_sctlr = 0x00000078;
1563 1564 1565 1566 1567
}

static void pxa270b0_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1568 1569

    cpu->dtb_compatible = "marvell,xscale";
1570 1571 1572
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1573
    cpu->midr = 0x69054112;
1574
    cpu->ctr = 0xd172172;
1575
    cpu->reset_sctlr = 0x00000078;
1576 1577 1578 1579 1580
}

static void pxa270b1_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1581 1582

    cpu->dtb_compatible = "marvell,xscale";
1583 1584 1585
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1586
    cpu->midr = 0x69054113;
1587
    cpu->ctr = 0xd172172;
1588
    cpu->reset_sctlr = 0x00000078;
1589 1590 1591 1592 1593
}

static void pxa270c0_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1594 1595

    cpu->dtb_compatible = "marvell,xscale";
1596 1597 1598
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1599
    cpu->midr = 0x69054114;
1600
    cpu->ctr = 0xd172172;
1601
    cpu->reset_sctlr = 0x00000078;
1602 1603 1604 1605 1606
}

static void pxa270c5_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1607 1608

    cpu->dtb_compatible = "marvell,xscale";
1609 1610 1611
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1612
    cpu->midr = 0x69054117;
1613
    cpu->ctr = 0xd172172;
1614
    cpu->reset_sctlr = 0x00000078;
1615 1616
}

1617
#ifdef CONFIG_USER_ONLY
1618 1619 1620
static void arm_any_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1621
    set_feature(&cpu->env, ARM_FEATURE_V8);
1622 1623 1624
    set_feature(&cpu->env, ARM_FEATURE_VFP4);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1625 1626 1627 1628
    set_feature(&cpu->env, ARM_FEATURE_V8_AES);
    set_feature(&cpu->env, ARM_FEATURE_V8_SHA1);
    set_feature(&cpu->env, ARM_FEATURE_V8_SHA256);
    set_feature(&cpu->env, ARM_FEATURE_V8_PMULL);
1629
    set_feature(&cpu->env, ARM_FEATURE_CRC);
1630
    cpu->midr = 0xffffffff;
1631
}
1632
#endif
1633

1634 1635
#endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */

1636 1637 1638
typedef struct ARMCPUInfo {
    const char *name;
    void (*initfn)(Object *obj);
1639
    void (*class_init)(ObjectClass *oc, void *data);
1640 1641 1642
} ARMCPUInfo;

static const ARMCPUInfo arm_cpus[] = {
1643
#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654
    { .name = "arm926",      .initfn = arm926_initfn },
    { .name = "arm946",      .initfn = arm946_initfn },
    { .name = "arm1026",     .initfn = arm1026_initfn },
    /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an
     * older core than plain "arm1136". In particular this does not
     * have the v6K features.
     */
    { .name = "arm1136-r2",  .initfn = arm1136_r2_initfn },
    { .name = "arm1136",     .initfn = arm1136_initfn },
    { .name = "arm1176",     .initfn = arm1176_initfn },
    { .name = "arm11mpcore", .initfn = arm11mpcore_initfn },
1655 1656
    { .name = "cortex-m3",   .initfn = cortex_m3_initfn,
                             .class_init = arm_v7m_class_init },
1657 1658
    { .name = "cortex-m4",   .initfn = cortex_m4_initfn,
                             .class_init = arm_v7m_class_init },
1659
    { .name = "cortex-r5",   .initfn = cortex_r5_initfn },
1660
    { .name = "cortex-a7",   .initfn = cortex_a7_initfn },
1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679
    { .name = "cortex-a8",   .initfn = cortex_a8_initfn },
    { .name = "cortex-a9",   .initfn = cortex_a9_initfn },
    { .name = "cortex-a15",  .initfn = cortex_a15_initfn },
    { .name = "ti925t",      .initfn = ti925t_initfn },
    { .name = "sa1100",      .initfn = sa1100_initfn },
    { .name = "sa1110",      .initfn = sa1110_initfn },
    { .name = "pxa250",      .initfn = pxa250_initfn },
    { .name = "pxa255",      .initfn = pxa255_initfn },
    { .name = "pxa260",      .initfn = pxa260_initfn },
    { .name = "pxa261",      .initfn = pxa261_initfn },
    { .name = "pxa262",      .initfn = pxa262_initfn },
    /* "pxa270" is an alias for "pxa270-a0" */
    { .name = "pxa270",      .initfn = pxa270a0_initfn },
    { .name = "pxa270-a0",   .initfn = pxa270a0_initfn },
    { .name = "pxa270-a1",   .initfn = pxa270a1_initfn },
    { .name = "pxa270-b0",   .initfn = pxa270b0_initfn },
    { .name = "pxa270-b1",   .initfn = pxa270b1_initfn },
    { .name = "pxa270-c0",   .initfn = pxa270c0_initfn },
    { .name = "pxa270-c5",   .initfn = pxa270c5_initfn },
1680
#ifdef CONFIG_USER_ONLY
1681
    { .name = "any",         .initfn = arm_any_initfn },
1682
#endif
1683
#endif
1684
    { .name = NULL }
1685 1686
};

1687 1688
static Property arm_cpu_properties[] = {
    DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false),
1689
    DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0),
1690
    DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0),
1691 1692
    DEFINE_PROP_UINT64("mp-affinity", ARMCPU,
                        mp_affinity, ARM64_AFFINITY_INVALID),
1693
    DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID),
1694 1695 1696
    DEFINE_PROP_END_OF_LIST()
};

1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
#ifdef CONFIG_USER_ONLY
static int arm_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int rw,
                                    int mmu_idx)
{
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;

    env->exception.vaddress = address;
    if (rw == 2) {
        cs->exception_index = EXCP_PREFETCH_ABORT;
    } else {
        cs->exception_index = EXCP_DATA_ABORT;
    }
    return 1;
}
#endif

1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724
static gchar *arm_gdb_arch_name(CPUState *cs)
{
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;

    if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
        return g_strdup("iwmmxt");
    }
    return g_strdup("arm");
}

1725 1726 1727 1728
static void arm_cpu_class_init(ObjectClass *oc, void *data)
{
    ARMCPUClass *acc = ARM_CPU_CLASS(oc);
    CPUClass *cc = CPU_CLASS(acc);
1729 1730 1731 1732
    DeviceClass *dc = DEVICE_CLASS(oc);

    acc->parent_realize = dc->realize;
    dc->realize = arm_cpu_realizefn;
1733
    dc->props = arm_cpu_properties;
1734 1735 1736

    acc->parent_reset = cc->reset;
    cc->reset = arm_cpu_reset;
1737 1738

    cc->class_by_name = arm_cpu_class_by_name;
1739
    cc->has_work = arm_cpu_has_work;
1740
    cc->cpu_exec_interrupt = arm_cpu_exec_interrupt;
1741
    cc->dump_state = arm_cpu_dump_state;
1742
    cc->set_pc = arm_cpu_set_pc;
1743 1744
    cc->gdb_read_register = arm_cpu_gdb_read_register;
    cc->gdb_write_register = arm_cpu_gdb_write_register;
1745 1746 1747
#ifdef CONFIG_USER_ONLY
    cc->handle_mmu_fault = arm_cpu_handle_mmu_fault;
#else
1748
    cc->do_interrupt = arm_cpu_do_interrupt;
1749
    cc->do_unaligned_access = arm_cpu_do_unaligned_access;
1750
    cc->do_transaction_failed = arm_cpu_do_transaction_failed;
1751
    cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug;
1752
    cc->asidx_from_attrs = arm_asidx_from_attrs;
1753
    cc->vmsd = &vmstate_arm_cpu;
1754
    cc->virtio_is_big_endian = arm_cpu_virtio_is_big_endian;
1755 1756
    cc->write_elf64_note = arm_cpu_write_elf64_note;
    cc->write_elf32_note = arm_cpu_write_elf32_note;
1757
#endif
1758
    cc->gdb_num_core_regs = 26;
1759
    cc->gdb_core_xml_file = "arm-core.xml";
1760
    cc->gdb_arch_name = arm_gdb_arch_name;
1761
    cc->gdb_stop_before_watchpoint = true;
1762
    cc->debug_excp_handler = arm_debug_excp_handler;
1763
    cc->debug_check_watchpoint = arm_debug_check_watchpoint;
1764 1765 1766
#if !defined(CONFIG_USER_ONLY)
    cc->adjust_watchpoint_address = arm_adjust_watchpoint_address;
#endif
1767 1768

    cc->disas_set_info = arm_disas_set_info;
1769 1770
}

1771 1772 1773 1774 1775 1776 1777
static void cpu_register(const ARMCPUInfo *info)
{
    TypeInfo type_info = {
        .parent = TYPE_ARM_CPU,
        .instance_size = sizeof(ARMCPU),
        .instance_init = info->initfn,
        .class_size = sizeof(ARMCPUClass),
1778
        .class_init = info->class_init,
1779 1780
    };

A
Andreas Färber 已提交
1781
    type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name);
1782
    type_register(&type_info);
A
Andreas Färber 已提交
1783
    g_free((void *)type_info.name);
1784 1785
}

1786 1787 1788 1789
static const TypeInfo arm_cpu_type_info = {
    .name = TYPE_ARM_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(ARMCPU),
1790
    .instance_init = arm_cpu_initfn,
1791
    .instance_post_init = arm_cpu_post_init,
1792
    .instance_finalize = arm_cpu_finalizefn,
1793
    .abstract = true,
1794 1795 1796 1797 1798 1799
    .class_size = sizeof(ARMCPUClass),
    .class_init = arm_cpu_class_init,
};

static void arm_cpu_register_types(void)
{
1800
    const ARMCPUInfo *info = arm_cpus;
1801

1802
    type_register_static(&arm_cpu_type_info);
1803 1804 1805 1806

    while (info->name) {
        cpu_register(info);
        info++;
1807
    }
1808 1809 1810
}

type_init(arm_cpu_register_types)